Home | History | Annotate | Line # | Download | only in pci
tga.c revision 1.75
      1  1.75    cegger /* $NetBSD: tga.c,v 1.75 2009/05/12 08:23:01 cegger Exp $ */
      2   1.1  drochner 
      3   1.1  drochner /*
      4   1.1  drochner  * Copyright (c) 1995, 1996 Carnegie-Mellon University.
      5   1.1  drochner  * All rights reserved.
      6   1.1  drochner  *
      7   1.1  drochner  * Author: Chris G. Demetriou
      8  1.60     perry  *
      9   1.1  drochner  * Permission to use, copy, modify and distribute this software and
     10   1.1  drochner  * its documentation is hereby granted, provided that both the copyright
     11   1.1  drochner  * notice and this permission notice appear in all copies of the
     12   1.1  drochner  * software, derivative works or modified versions, and any portions
     13   1.1  drochner  * thereof, and that both notices appear in supporting documentation.
     14  1.60     perry  *
     15  1.60     perry  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     16  1.60     perry  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     17   1.1  drochner  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     18  1.60     perry  *
     19   1.1  drochner  * Carnegie Mellon requests users of this software to return to
     20   1.1  drochner  *
     21   1.1  drochner  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     22   1.1  drochner  *  School of Computer Science
     23   1.1  drochner  *  Carnegie Mellon University
     24   1.1  drochner  *  Pittsburgh PA 15213-3890
     25   1.1  drochner  *
     26   1.1  drochner  * any improvements or extensions that they make and grant Carnegie the
     27   1.1  drochner  * rights to redistribute these changes.
     28   1.1  drochner  */
     29  1.37     lukem 
     30  1.37     lukem #include <sys/cdefs.h>
     31  1.75    cegger __KERNEL_RCSID(0, "$NetBSD: tga.c,v 1.75 2009/05/12 08:23:01 cegger Exp $");
     32   1.1  drochner 
     33   1.1  drochner #include <sys/param.h>
     34   1.1  drochner #include <sys/systm.h>
     35   1.1  drochner #include <sys/kernel.h>
     36   1.1  drochner #include <sys/device.h>
     37   1.1  drochner #include <sys/conf.h>
     38   1.1  drochner #include <sys/malloc.h>
     39   1.1  drochner #include <sys/buf.h>
     40   1.1  drochner #include <sys/ioctl.h>
     41   1.8   thorpej 
     42  1.67        ad #include <sys/bus.h>
     43  1.67        ad #include <sys/intr.h>
     44   1.1  drochner 
     45   1.1  drochner #include <dev/pci/pcireg.h>
     46   1.1  drochner #include <dev/pci/pcivar.h>
     47   1.1  drochner #include <dev/pci/pcidevs.h>
     48  1.69     ahoka #include <dev/pci/pciio.h>
     49   1.1  drochner #include <dev/pci/tgareg.h>
     50   1.1  drochner #include <dev/pci/tgavar.h>
     51   1.1  drochner #include <dev/ic/bt485reg.h>
     52  1.17     elric #include <dev/ic/bt485var.h>
     53  1.22   nathanw #include <dev/ic/bt463reg.h>
     54  1.22   nathanw #include <dev/ic/bt463var.h>
     55  1.38     elric #include <dev/ic/ibm561var.h>
     56   1.1  drochner 
     57   1.1  drochner #include <dev/wscons/wsconsio.h>
     58   1.1  drochner #include <dev/wscons/wscons_raster.h>
     59  1.23   nathanw #include <dev/rasops/rasops.h>
     60  1.23   nathanw #include <dev/wsfont/wsfont.h>
     61  1.28    mjacob #include <uvm/uvm_extern.h>
     62   1.1  drochner 
     63  1.74    cegger int	tgamatch(device_t, cfdata_t, void *);
     64  1.74    cegger void	tgaattach(device_t, device_t, void *);
     65  1.59     perry int	tgaprint(void *, const char *);
     66   1.1  drochner 
     67  1.48   thorpej CFATTACH_DECL(tga, sizeof(struct tga_softc),
     68  1.49   thorpej     tgamatch, tgaattach, NULL, NULL);
     69   1.1  drochner 
     70  1.59     perry static void tga_init(bus_space_tag_t memt, pci_chipset_tag_t pc,
     71  1.59     perry 	    pcitag_t tag, struct tga_devconfig *dc);
     72   1.1  drochner 
     73  1.59     perry static int tga_matchcommon(bus_space_tag_t, pci_chipset_tag_t, pcitag_t);
     74  1.59     perry static void tga_mapaddrs(bus_space_tag_t memt, pci_chipset_tag_t pc,
     75  1.59     perry 	pcitag_t, bus_size_t *pcisize, struct tga_devconfig *dc);
     76  1.59     perry unsigned tga_getdotclock(struct tga_devconfig *dc);
     77  1.34     elric 
     78   1.1  drochner struct tga_devconfig tga_console_dc;
     79   1.1  drochner 
     80  1.65  christos int tga_ioctl(void *, void *, u_long, void *, int, struct lwp *);
     81  1.62      jmmv paddr_t tga_mmap(void *, void *, off_t, int);
     82  1.59     perry static void tga_copyrows(void *, int, int, int);
     83  1.59     perry static void tga_copycols(void *, int, int, int, int);
     84  1.59     perry static int tga_alloc_screen(void *, const struct wsscreen_descr *,
     85  1.59     perry 				      void **, int *, int *, long *);
     86  1.59     perry static void tga_free_screen(void *, void *);
     87  1.59     perry static int tga_show_screen(void *, void *, int,
     88  1.59     perry 				void (*) (void *, int, int), void *);
     89  1.59     perry static int tga_rop(struct rasops_info *, int, int, int, int, int,
     90  1.59     perry 	struct rasops_info *, int, int);
     91  1.59     perry static int tga_rop_vtov(struct rasops_info *, int, int, int, int,
     92  1.59     perry 	int, struct rasops_info *, int, int);
     93  1.59     perry static void tga_putchar(void *c, int row, int col,
     94  1.59     perry 				u_int uc, long attr);
     95  1.59     perry static void tga_eraserows(void *, int, int, long);
     96  1.59     perry static void	tga_erasecols(void *, int, int, int, long);
     97  1.59     perry void tga2_init(struct tga_devconfig *);
     98  1.17     elric 
     99  1.74    cegger static void tga_config_interrupts(device_t);
    100  1.22   nathanw 
    101  1.17     elric /* RAMDAC interface functions */
    102  1.59     perry static int		tga_sched_update(void *, void (*)(void *));
    103  1.59     perry static void		tga_ramdac_wr(void *, u_int, u_int8_t);
    104  1.59     perry static u_int8_t	tga_ramdac_rd(void *, u_int);
    105  1.59     perry static void		tga_bt463_wr(void *, u_int, u_int8_t);
    106  1.59     perry static u_int8_t	tga_bt463_rd(void *, u_int);
    107  1.59     perry static void		tga2_ramdac_wr(void *, u_int, u_int8_t);
    108  1.59     perry static u_int8_t	tga2_ramdac_rd(void *, u_int);
    109  1.17     elric 
    110  1.17     elric /* Interrupt handler */
    111  1.59     perry static int	tga_intr(void *);
    112  1.14      ross 
    113  1.23   nathanw /* The NULL entries will get filled in by rasops_init().
    114  1.23   nathanw  * XXX and the non-NULL ones will be overwritten; reset after calling it.
    115  1.23   nathanw  */
    116   1.1  drochner struct wsdisplay_emulops tga_emulops = {
    117  1.23   nathanw 	NULL,
    118  1.23   nathanw 	NULL,
    119  1.23   nathanw 	tga_putchar,
    120  1.14      ross 	tga_copycols,
    121  1.23   nathanw 	tga_erasecols,
    122  1.14      ross 	tga_copyrows,
    123  1.23   nathanw 	tga_eraserows,
    124  1.23   nathanw 	NULL,
    125  1.64      cube 	NULL,
    126   1.1  drochner };
    127   1.1  drochner 
    128   1.1  drochner struct wsscreen_descr tga_stdscreen = {
    129   1.1  drochner 	"std",
    130   1.4  drochner 	0, 0,	/* will be filled in -- XXX shouldn't, it's global */
    131   1.1  drochner 	&tga_emulops,
    132   1.4  drochner 	0, 0,
    133  1.64      cube 	WSSCREEN_REVERSE,
    134  1.64      cube 	NULL,
    135   1.1  drochner };
    136   1.1  drochner 
    137   1.1  drochner const struct wsscreen_descr *_tga_scrlist[] = {
    138   1.1  drochner 	&tga_stdscreen,
    139   1.1  drochner 	/* XXX other formats, graphics screen? */
    140   1.1  drochner };
    141   1.1  drochner 
    142   1.1  drochner struct wsscreen_list tga_screenlist = {
    143   1.1  drochner 	sizeof(_tga_scrlist) / sizeof(struct wsscreen_descr *), _tga_scrlist
    144   1.1  drochner };
    145   1.1  drochner 
    146   1.1  drochner struct wsdisplay_accessops tga_accessops = {
    147   1.1  drochner 	tga_ioctl,
    148   1.1  drochner 	tga_mmap,
    149   1.1  drochner 	tga_alloc_screen,
    150   1.1  drochner 	tga_free_screen,
    151   1.1  drochner 	tga_show_screen,
    152  1.64      cube 	NULL, /* load_font */
    153  1.64      cube 	NULL,
    154  1.64      cube 	NULL,
    155   1.1  drochner };
    156   1.1  drochner 
    157  1.59     perry static void	tga_blank(struct tga_devconfig *);
    158  1.59     perry static void	tga_unblank(struct tga_devconfig *);
    159   1.1  drochner 
    160   1.1  drochner int
    161  1.71       dsl tga_cnmatch(bus_space_tag_t iot, bus_space_tag_t memt, pci_chipset_tag_t pc, pcitag_t tag)
    162  1.34     elric {
    163  1.34     elric 	return tga_matchcommon(memt, pc, tag);
    164  1.34     elric }
    165  1.34     elric 
    166  1.34     elric int
    167  1.74    cegger tgamatch(device_t parent, cfdata_t match, void *aux)
    168   1.1  drochner {
    169   1.1  drochner 	struct pci_attach_args *pa = aux;
    170   1.1  drochner 
    171  1.17     elric 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_DEC)
    172   1.1  drochner 		return (0);
    173   1.1  drochner 
    174  1.17     elric 	switch (PCI_PRODUCT(pa->pa_id)) {
    175  1.17     elric 	case PCI_PRODUCT_DEC_21030:
    176  1.17     elric 	case PCI_PRODUCT_DEC_PBXGB:
    177  1.34     elric 		break;
    178  1.17     elric 	default:
    179  1.17     elric 		return 0;
    180  1.17     elric 	}
    181  1.34     elric 
    182  1.63    rpaulo #if defined(__alpha__) || defined(arc)
    183  1.34     elric 	/* short-circuit the following test, as we
    184  1.34     elric 	 * already have the memory mapped and hence
    185  1.34     elric 	 * cannot perform it---and we are the console
    186  1.34     elric 	 * anyway.
    187  1.34     elric 	 */
    188  1.34     elric 	if (pa->pa_tag == tga_console_dc.dc_pcitag)
    189  1.34     elric 		return 10;
    190  1.63    rpaulo #endif
    191  1.34     elric 	return tga_matchcommon(pa->pa_memt, pa->pa_pc, pa->pa_tag);
    192  1.34     elric }
    193  1.34     elric 
    194  1.34     elric static int
    195  1.70       dsl tga_matchcommon(bus_space_tag_t memt, pci_chipset_tag_t pc, pcitag_t tag)
    196  1.34     elric {
    197  1.34     elric 	struct tga_devconfig tmp_dc;
    198  1.34     elric 	struct tga_devconfig *dc = &tmp_dc;
    199  1.34     elric 	bus_size_t pcisize;
    200  1.34     elric 
    201  1.34     elric 	tga_mapaddrs(memt, pc, tag, &pcisize, dc);
    202  1.34     elric 	dc->dc_tga_type = tga_identify(dc);
    203  1.34     elric 
    204  1.34     elric 	dc->dc_tgaconf = tga_getconf(dc->dc_tga_type);
    205  1.34     elric 	bus_space_unmap(memt, dc->dc_memh, pcisize);
    206  1.34     elric 	if (dc->dc_tgaconf)
    207  1.34     elric 		return 10;
    208  1.34     elric 	return 0;
    209   1.1  drochner }
    210   1.1  drochner 
    211  1.22   nathanw static void
    212  1.70       dsl tga_mapaddrs(bus_space_tag_t memt, pci_chipset_tag_t pc, pcitag_t tag, bus_size_t *pcisize, struct tga_devconfig *dc)
    213   1.1  drochner {
    214  1.34     elric 	int flags;
    215   1.1  drochner 
    216   1.1  drochner 	dc->dc_memt = memt;
    217  1.34     elric 	dc->dc_tgaconf = NULL;
    218   1.1  drochner 
    219   1.1  drochner 	/* XXX magic number */
    220   1.1  drochner 	if (pci_mapreg_info(pc, tag, 0x10,
    221   1.1  drochner 	    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
    222  1.34     elric 	    &dc->dc_pcipaddr, pcisize, &flags))
    223  1.34     elric 		panic("tga_mapaddrs: pci_mapreg_info() failed");
    224  1.16  drochner 	if ((flags & BUS_SPACE_MAP_PREFETCHABLE) == 0)		/* XXX */
    225  1.16  drochner 		panic("tga memory not prefetchable");
    226   1.1  drochner 
    227  1.34     elric 	if (bus_space_map(memt, dc->dc_pcipaddr, *pcisize,
    228  1.21   nathanw 	    BUS_SPACE_MAP_PREFETCHABLE | BUS_SPACE_MAP_LINEAR, &dc->dc_memh))
    229  1.34     elric 		panic("tga_mapaddrs: could not map TGA address space");
    230  1.23   nathanw 	dc->dc_vaddr = (vaddr_t) bus_space_vaddr(memt, dc->dc_memh);
    231   1.1  drochner 
    232  1.60     perry 	bus_space_subregion(dc->dc_memt, dc->dc_memh,
    233  1.21   nathanw 						TGA_MEM_CREGS, TGA_CREGS_SIZE,
    234  1.21   nathanw 						&dc->dc_regs);
    235  1.34     elric }
    236  1.34     elric 
    237  1.34     elric static void
    238  1.70       dsl tga_init(bus_space_tag_t memt, pci_chipset_tag_t pc, pcitag_t tag, struct tga_devconfig *dc)
    239  1.34     elric {
    240  1.34     elric 	const struct tga_conf *tgac;
    241  1.34     elric 	struct rasops_info *rip;
    242  1.34     elric 	int cookie;
    243  1.34     elric 	bus_size_t pcisize;
    244  1.34     elric 	int i;
    245  1.34     elric 
    246  1.69     ahoka 	dc->dc_pc = pc;
    247  1.34     elric 	dc->dc_pcitag = tag;
    248  1.34     elric 	tga_mapaddrs(memt, pc, tag, &pcisize, dc);
    249  1.21   nathanw 	dc->dc_tga_type = tga_identify(dc);
    250   1.1  drochner 	tgac = dc->dc_tgaconf = tga_getconf(dc->dc_tga_type);
    251   1.1  drochner #if 0
    252   1.1  drochner 	/* XXX on the Alpha, pcisize = 4 * cspace_size. */
    253   1.1  drochner 	if (tgac->tgac_cspace_size != pcisize)			/* sanity */
    254  1.34     elric 		panic("tga_init: memory size mismatch?");
    255   1.1  drochner #endif
    256   1.1  drochner 
    257  1.21   nathanw 	switch (TGARREG(dc, TGA_REG_GREV) & 0xff) {
    258  1.19     elric 	case 0x01:
    259  1.19     elric 	case 0x02:
    260  1.19     elric 	case 0x03:
    261  1.19     elric 	case 0x04:
    262  1.19     elric 		dc->dc_tga2 = 0;
    263  1.19     elric 		break;
    264  1.19     elric 	case 0x20:
    265  1.19     elric 	case 0x21:
    266  1.19     elric 	case 0x22:
    267  1.19     elric 		dc->dc_tga2 = 1;
    268  1.19     elric 		break;
    269  1.19     elric 	default:
    270  1.34     elric 		panic("tga_init: TGA Revision not recognized");
    271  1.19     elric 	}
    272  1.19     elric 
    273  1.38     elric 	if (dc->dc_tga2)
    274  1.38     elric 		tga2_init(dc);
    275  1.60     perry 
    276  1.21   nathanw 	switch (TGARREG(dc, TGA_REG_VHCR) & 0x1ff) {		/* XXX */
    277   1.1  drochner 	case 0:
    278   1.1  drochner 		dc->dc_wid = 8192;
    279   1.1  drochner 		break;
    280   1.1  drochner 
    281   1.1  drochner 	case 1:
    282   1.1  drochner 		dc->dc_wid = 8196;
    283   1.1  drochner 		break;
    284   1.1  drochner 
    285   1.1  drochner 	default:
    286  1.21   nathanw 		dc->dc_wid = (TGARREG(dc, TGA_REG_VHCR) & 0x1ff) * 4; /* XXX */
    287   1.1  drochner 		break;
    288  1.29   thorpej 	}
    289  1.29   thorpej 
    290  1.29   thorpej 	/*
    291  1.29   thorpej 	 * XXX XXX Turning off "odd" shouldn't be necessary,
    292  1.29   thorpej 	 * XXX XXX but I can't make X work with the weird size.
    293  1.29   thorpej 	 */
    294  1.29   thorpej 	if ((TGARREG(dc, TGA_REG_VHCR) & 0x00000001) != 0 &&	/* XXX */
    295  1.29   thorpej 	    (TGARREG(dc, TGA_REG_VHCR) & 0x80000000) != 0) {	/* XXX */
    296  1.29   thorpej 		TGAWREG(dc, TGA_REG_VHCR,
    297  1.29   thorpej 		    (TGARREG(dc, TGA_REG_VHCR) & ~0x80000001));
    298  1.29   thorpej 		dc->dc_wid -= 4;
    299   1.1  drochner 	}
    300   1.1  drochner 
    301   1.1  drochner 	dc->dc_rowbytes = dc->dc_wid * (dc->dc_tgaconf->tgac_phys_depth / 8);
    302  1.21   nathanw 	dc->dc_ht = (TGARREG(dc, TGA_REG_VVCR) & 0x7ff);	/* XXX */
    303   1.1  drochner 
    304   1.1  drochner 	/* XXX this seems to be what DEC does */
    305  1.21   nathanw 	TGAWREG(dc, TGA_REG_CCBR, 0);
    306  1.21   nathanw 	TGAWREG(dc, TGA_REG_VVBR, 1);
    307   1.1  drochner 	dc->dc_videobase = dc->dc_vaddr + tgac->tgac_dbuf[0] +
    308   1.1  drochner 	    1 * tgac->tgac_vvbr_units;
    309   1.1  drochner 	dc->dc_blanked = 1;
    310   1.1  drochner 	tga_unblank(dc);
    311  1.60     perry 
    312   1.1  drochner 	/*
    313   1.1  drochner 	 * Set all bits in the pixel mask, to enable writes to all pixels.
    314   1.1  drochner 	 * It seems that the console firmware clears some of them
    315   1.1  drochner 	 * under some circumstances, which causes cute vertical stripes.
    316   1.1  drochner 	 */
    317  1.21   nathanw 	TGAWREG(dc, TGA_REG_GPXR_P, 0xffffffff);
    318   1.1  drochner 
    319   1.1  drochner 	/* clear the screen */
    320   1.1  drochner 	for (i = 0; i < dc->dc_ht * dc->dc_rowbytes; i += sizeof(u_int32_t))
    321   1.1  drochner 		*(u_int32_t *)(dc->dc_videobase + i) = 0;
    322   1.1  drochner 
    323  1.23   nathanw 	/* Initialize rasops descriptor */
    324  1.23   nathanw 	rip = &dc->dc_rinfo;
    325  1.23   nathanw 	rip->ri_flg = RI_CENTER;
    326  1.23   nathanw 	rip->ri_depth = tgac->tgac_phys_depth;
    327  1.23   nathanw 	rip->ri_bits = (void *)dc->dc_videobase;
    328  1.23   nathanw 	rip->ri_width = dc->dc_wid;
    329  1.23   nathanw 	rip->ri_height = dc->dc_ht;
    330  1.23   nathanw 	rip->ri_stride = dc->dc_rowbytes;
    331  1.23   nathanw 	rip->ri_hw = dc;
    332  1.23   nathanw 
    333  1.23   nathanw 	if (tgac->tgac_phys_depth == 32) {
    334  1.23   nathanw 		rip->ri_rnum = 8;
    335  1.23   nathanw 		rip->ri_gnum = 8;
    336  1.23   nathanw 		rip->ri_bnum = 8;
    337  1.23   nathanw 		rip->ri_rpos = 16;
    338  1.23   nathanw 		rip->ri_gpos = 8;
    339  1.23   nathanw 		rip->ri_bpos = 0;
    340  1.23   nathanw 	}
    341  1.23   nathanw 
    342  1.23   nathanw 	wsfont_init();
    343  1.23   nathanw 	/* prefer 8 pixel wide font */
    344  1.40        ad 	cookie = wsfont_find(NULL, 8, 0, 0, WSDISPLAY_FONTORDER_R2L,
    345  1.40        ad 	    WSDISPLAY_FONTORDER_L2R);
    346  1.40        ad 	if (cookie <= 0)
    347  1.40        ad 		cookie = wsfont_find(NULL, 0, 0, 0, WSDISPLAY_FONTORDER_R2L,
    348  1.40        ad 		    WSDISPLAY_FONTORDER_L2R);
    349  1.23   nathanw 	if (cookie <= 0) {
    350  1.23   nathanw 		printf("tga: no appropriate fonts.\n");
    351  1.23   nathanw 		return;
    352  1.23   nathanw 	}
    353  1.23   nathanw 
    354  1.23   nathanw 	/* the accelerated tga_putchar() needs LSbit left */
    355  1.40        ad 	if (wsfont_lock(cookie, &dc->dc_rinfo.ri_font)) {
    356  1.23   nathanw 		printf("tga: couldn't lock font\n");
    357  1.23   nathanw 		return;
    358  1.23   nathanw 	}
    359  1.23   nathanw 	dc->dc_rinfo.ri_wsfcookie = cookie;
    360  1.23   nathanw 
    361  1.23   nathanw 	rasops_init(rip, 34, 80);
    362  1.60     perry 
    363  1.23   nathanw 	/* add our accelerated functions */
    364  1.60     perry 	/* XXX shouldn't have to do this; rasops should leave non-NULL
    365  1.23   nathanw 	 * XXX entries alone.
    366  1.23   nathanw 	 */
    367  1.23   nathanw 	dc->dc_rinfo.ri_ops.copyrows = tga_copyrows;
    368  1.23   nathanw 	dc->dc_rinfo.ri_ops.eraserows = tga_eraserows;
    369  1.23   nathanw 	dc->dc_rinfo.ri_ops.erasecols = tga_erasecols;
    370  1.23   nathanw 	dc->dc_rinfo.ri_ops.copycols = tga_copycols;
    371  1.60     perry 	dc->dc_rinfo.ri_ops.putchar = tga_putchar;
    372  1.23   nathanw 
    373  1.23   nathanw 	tga_stdscreen.nrows = dc->dc_rinfo.ri_rows;
    374  1.23   nathanw 	tga_stdscreen.ncols = dc->dc_rinfo.ri_cols;
    375  1.23   nathanw 	tga_stdscreen.textops = &dc->dc_rinfo.ri_ops;
    376  1.23   nathanw 	tga_stdscreen.capabilities = dc->dc_rinfo.ri_caps;
    377   1.1  drochner 
    378  1.22   nathanw 
    379  1.22   nathanw 	dc->dc_intrenabled = 0;
    380   1.1  drochner }
    381   1.1  drochner 
    382   1.1  drochner void
    383  1.74    cegger tgaattach(device_t parent, device_t self, void *aux)
    384   1.1  drochner {
    385   1.1  drochner 	struct pci_attach_args *pa = aux;
    386  1.75    cegger 	struct tga_softc *sc = device_private(self);
    387   1.1  drochner 	struct wsemuldisplaydev_attach_args aa;
    388   1.1  drochner 	pci_intr_handle_t intrh;
    389   1.1  drochner 	const char *intrstr;
    390   1.1  drochner 	u_int8_t rev;
    391   1.1  drochner 	int console;
    392   1.1  drochner 
    393  1.25      soda #if defined(__alpha__) || defined(arc)
    394   1.1  drochner 	console = (pa->pa_tag == tga_console_dc.dc_pcitag);
    395   1.1  drochner #else
    396   1.1  drochner 	console = 0;
    397   1.1  drochner #endif
    398   1.1  drochner 	if (console) {
    399   1.1  drochner 		sc->sc_dc = &tga_console_dc;
    400   1.1  drochner 		sc->nscreens = 1;
    401   1.1  drochner 	} else {
    402   1.1  drochner 		sc->sc_dc = (struct tga_devconfig *)
    403  1.39   tsutsui 		    malloc(sizeof(struct tga_devconfig), M_DEVBUF,
    404  1.39   tsutsui 		    M_WAITOK|M_ZERO);
    405  1.34     elric 		tga_init(pa->pa_memt, pa->pa_pc, pa->pa_tag, sc->sc_dc);
    406   1.1  drochner 	}
    407  1.53   tsutsui 	if (sc->sc_dc->dc_vaddr == 0) {
    408   1.1  drochner 		printf(": couldn't map memory space; punt!\n");
    409   1.1  drochner 		return;
    410   1.1  drochner 	}
    411   1.1  drochner 
    412   1.1  drochner 	/* XXX say what's going on. */
    413   1.1  drochner 	intrstr = NULL;
    414  1.30  sommerfe 	if (pci_intr_map(pa, &intrh)) {
    415  1.17     elric 		printf(": couldn't map interrupt");
    416  1.17     elric 		return;
    417  1.17     elric 	}
    418  1.17     elric 	intrstr = pci_intr_string(pa->pa_pc, intrh);
    419  1.17     elric 	sc->sc_intr = pci_intr_establish(pa->pa_pc, intrh, IPL_TTY, tga_intr,
    420  1.17     elric 	    sc->sc_dc);
    421  1.17     elric 	if (sc->sc_intr == NULL) {
    422  1.17     elric 		printf(": couldn't establish interrupt");
    423  1.17     elric 		if (intrstr != NULL)
    424  1.17     elric 			printf("at %s", intrstr);
    425  1.17     elric 		printf("\n");
    426  1.17     elric 		return;
    427   1.1  drochner 	}
    428   1.1  drochner 
    429   1.1  drochner 	rev = PCI_REVISION(pa->pa_class);
    430   1.1  drochner 	switch (rev) {
    431  1.17     elric 	case 0x1:
    432  1.17     elric 	case 0x2:
    433  1.17     elric 	case 0x3:
    434  1.17     elric 		printf(": DC21030 step %c", 'A' + rev - 1);
    435  1.17     elric 		break;
    436  1.17     elric 	case 0x20:
    437  1.17     elric 		printf(": TGA2 abstract software model");
    438  1.17     elric 		break;
    439  1.19     elric 	case 0x21:
    440  1.19     elric 	case 0x22:
    441  1.17     elric 		printf(": TGA2 pass %d", rev - 0x20);
    442   1.1  drochner 		break;
    443   1.1  drochner 
    444   1.1  drochner 	default:
    445   1.1  drochner 		printf("unknown stepping (0x%x)", rev);
    446   1.1  drochner 		break;
    447   1.1  drochner 	}
    448   1.1  drochner 	printf(", ");
    449   1.1  drochner 
    450  1.17     elric 	/*
    451  1.17     elric 	 * Get RAMDAC function vectors and call the RAMDAC functions
    452  1.17     elric 	 * to allocate its private storage and pass that back to us.
    453  1.17     elric 	 */
    454  1.22   nathanw 
    455  1.22   nathanw 	sc->sc_dc->dc_ramdac_funcs = sc->sc_dc->dc_tgaconf->ramdac_funcs();
    456  1.19     elric 	if (!sc->sc_dc->dc_tga2) {
    457  1.60     perry 	    if (sc->sc_dc->dc_tgaconf->ramdac_funcs == bt485_funcs)
    458  1.60     perry 		  sc->sc_dc->dc_ramdac_cookie =
    459  1.22   nathanw 			sc->sc_dc->dc_ramdac_funcs->ramdac_register(sc->sc_dc,
    460  1.22   nathanw 		    tga_sched_update, tga_ramdac_wr, tga_ramdac_rd);
    461  1.22   nathanw 		else
    462  1.60     perry 		  sc->sc_dc->dc_ramdac_cookie =
    463  1.22   nathanw 			sc->sc_dc->dc_ramdac_funcs->ramdac_register(sc->sc_dc,
    464  1.22   nathanw 		    tga_sched_update, tga_bt463_wr, tga_bt463_rd);
    465  1.17     elric 	} else {
    466  1.60     perry 		sc->sc_dc->dc_ramdac_cookie =
    467  1.60     perry 			sc->sc_dc->dc_ramdac_funcs->ramdac_register(sc->sc_dc,
    468  1.22   nathanw 			tga_sched_update, tga2_ramdac_wr, tga2_ramdac_rd);
    469  1.38     elric 
    470  1.38     elric 		/* XXX this is a bit of a hack, setting the dotclock here */
    471  1.38     elric 		if (sc->sc_dc->dc_tgaconf->ramdac_funcs != bt485_funcs)
    472  1.38     elric 			(*sc->sc_dc->dc_ramdac_funcs->ramdac_set_dotclock)
    473  1.38     elric 			    (sc->sc_dc->dc_ramdac_cookie,
    474  1.38     elric 			    tga_getdotclock(sc->sc_dc));
    475  1.17     elric 	}
    476  1.17     elric 
    477  1.17     elric 	/*
    478  1.17     elric 	 * Initialize the RAMDAC.  Initialization includes disabling
    479  1.38     elric 	 * cursor, setting a sane colormap, etc.  We presume that we've
    480  1.38     elric 	 * filled in the necessary dot clock for PowerStorm 4d20.
    481  1.17     elric 	 */
    482  1.17     elric 	(*sc->sc_dc->dc_ramdac_funcs->ramdac_init)(sc->sc_dc->dc_ramdac_cookie);
    483  1.21   nathanw 	TGAWREG(sc->sc_dc, TGA_REG_SISR, 0x00000001); /* XXX */
    484  1.17     elric 
    485   1.1  drochner 	if (sc->sc_dc->dc_tgaconf == NULL) {
    486   1.1  drochner 		printf("unknown board configuration\n");
    487   1.1  drochner 		return;
    488   1.1  drochner 	}
    489   1.1  drochner 	printf("board type %s\n", sc->sc_dc->dc_tgaconf->tgac_name);
    490  1.68    cegger 	printf("%s: %d x %d, %dbpp, %s RAMDAC\n", device_xname(&sc->sc_dev),
    491   1.1  drochner 	    sc->sc_dc->dc_wid, sc->sc_dc->dc_ht,
    492   1.1  drochner 	    sc->sc_dc->dc_tgaconf->tgac_phys_depth,
    493  1.17     elric 	    sc->sc_dc->dc_ramdac_funcs->ramdac_name);
    494   1.1  drochner 
    495   1.1  drochner 	if (intrstr != NULL)
    496  1.68    cegger 		printf("%s: interrupting at %s\n", device_xname(&sc->sc_dev),
    497   1.1  drochner 		    intrstr);
    498   1.1  drochner 
    499   1.1  drochner 	aa.console = console;
    500   1.1  drochner 	aa.scrdata = &tga_screenlist;
    501   1.1  drochner 	aa.accessops = &tga_accessops;
    502   1.1  drochner 	aa.accesscookie = sc;
    503   1.1  drochner 
    504   1.1  drochner 	config_found(self, &aa, wsemuldisplaydevprint);
    505  1.22   nathanw 
    506  1.22   nathanw 	config_interrupts(self, tga_config_interrupts);
    507  1.22   nathanw }
    508  1.22   nathanw 
    509  1.60     perry static void
    510  1.74    cegger tga_config_interrupts (device_t d)
    511  1.22   nathanw {
    512  1.22   nathanw 	struct tga_softc *sc = (struct tga_softc *)d;
    513  1.22   nathanw 	sc->sc_dc->dc_intrenabled = 1;
    514   1.1  drochner }
    515   1.1  drochner 
    516   1.1  drochner int
    517  1.70       dsl tga_ioctl(void *v, void *vs, u_long cmd, void *data, int flag, struct lwp *l)
    518   1.1  drochner {
    519   1.1  drochner 	struct tga_softc *sc = v;
    520   1.1  drochner 	struct tga_devconfig *dc = sc->sc_dc;
    521  1.17     elric 	struct ramdac_funcs *dcrf = dc->dc_ramdac_funcs;
    522  1.17     elric 	struct ramdac_cookie *dcrc = dc->dc_ramdac_cookie;
    523   1.1  drochner 
    524   1.1  drochner 	switch (cmd) {
    525   1.1  drochner 	case WSDISPLAYIO_GTYPE:
    526   1.1  drochner 		*(u_int *)data = WSDISPLAY_TYPE_TGA;
    527   1.1  drochner 		return (0);
    528   1.1  drochner 
    529   1.1  drochner 	case WSDISPLAYIO_GINFO:
    530   1.1  drochner #define	wsd_fbip ((struct wsdisplay_fbinfo *)data)
    531   1.1  drochner 		wsd_fbip->height = sc->sc_dc->dc_ht;
    532   1.1  drochner 		wsd_fbip->width = sc->sc_dc->dc_wid;
    533   1.1  drochner 		wsd_fbip->depth = sc->sc_dc->dc_tgaconf->tgac_phys_depth;
    534  1.38     elric #if 0
    535   1.1  drochner 		wsd_fbip->cmsize = 256;		/* XXX ??? */
    536  1.38     elric #else
    537  1.38     elric 		wsd_fbip->cmsize = 1024;	/* XXX ??? */
    538  1.38     elric #endif
    539  1.12   thorpej #undef wsd_fbip
    540   1.1  drochner 		return (0);
    541   1.1  drochner 
    542   1.1  drochner 	case WSDISPLAYIO_GETCMAP:
    543  1.17     elric 		return (*dcrf->ramdac_get_cmap)(dcrc,
    544   1.1  drochner 		    (struct wsdisplay_cmap *)data);
    545   1.1  drochner 
    546   1.1  drochner 	case WSDISPLAYIO_PUTCMAP:
    547  1.17     elric 		return (*dcrf->ramdac_set_cmap)(dcrc,
    548   1.1  drochner 		    (struct wsdisplay_cmap *)data);
    549   1.1  drochner 
    550  1.12   thorpej 	case WSDISPLAYIO_SVIDEO:
    551   1.1  drochner 		if (*(u_int *)data == WSDISPLAYIO_VIDEO_OFF)
    552   1.1  drochner 			tga_blank(sc->sc_dc);
    553   1.1  drochner 		else
    554   1.1  drochner 			tga_unblank(sc->sc_dc);
    555   1.1  drochner 		return (0);
    556   1.1  drochner 
    557  1.12   thorpej 	case WSDISPLAYIO_GVIDEO:
    558   1.1  drochner 		*(u_int *)data = dc->dc_blanked ?
    559   1.1  drochner 		    WSDISPLAYIO_VIDEO_OFF : WSDISPLAYIO_VIDEO_ON;
    560   1.1  drochner 		return (0);
    561   1.1  drochner 
    562   1.1  drochner 	case WSDISPLAYIO_GCURPOS:
    563  1.17     elric 		return (*dcrf->ramdac_get_curpos)(dcrc,
    564   1.1  drochner 		    (struct wsdisplay_curpos *)data);
    565   1.1  drochner 
    566   1.1  drochner 	case WSDISPLAYIO_SCURPOS:
    567  1.17     elric 		return (*dcrf->ramdac_set_curpos)(dcrc,
    568   1.1  drochner 		    (struct wsdisplay_curpos *)data);
    569   1.1  drochner 
    570   1.1  drochner 	case WSDISPLAYIO_GCURMAX:
    571  1.17     elric 		return (*dcrf->ramdac_get_curmax)(dcrc,
    572   1.1  drochner 		    (struct wsdisplay_curpos *)data);
    573   1.1  drochner 
    574   1.1  drochner 	case WSDISPLAYIO_GCURSOR:
    575  1.17     elric 		return (*dcrf->ramdac_get_cursor)(dcrc,
    576   1.1  drochner 		    (struct wsdisplay_cursor *)data);
    577   1.1  drochner 
    578   1.1  drochner 	case WSDISPLAYIO_SCURSOR:
    579  1.17     elric 		return (*dcrf->ramdac_set_cursor)(dcrc,
    580   1.1  drochner 		    (struct wsdisplay_cursor *)data);
    581  1.69     ahoka 
    582  1.69     ahoka 	case WSDISPLAYIO_LINEBYTES:
    583  1.69     ahoka 		*(u_int *)data = dc->dc_rowbytes;
    584  1.69     ahoka 		return (0);
    585  1.69     ahoka 
    586  1.69     ahoka 	/* PCI config read/write passthrough. */
    587  1.69     ahoka 	case PCI_IOC_CFGREAD:
    588  1.69     ahoka 	case PCI_IOC_CFGWRITE:
    589  1.69     ahoka 		return (pci_devioctl(dc->dc_pc, dc->dc_pcitag,
    590  1.69     ahoka 			cmd, data, flag, l));
    591   1.1  drochner 	}
    592  1.41    atatat 	return (EPASSTHROUGH);
    593   1.1  drochner }
    594   1.1  drochner 
    595  1.22   nathanw static int
    596  1.72       dsl tga_sched_update(void *v, void (*f)(void *))
    597  1.17     elric {
    598  1.17     elric 	struct tga_devconfig *dc = v;
    599  1.17     elric 
    600  1.22   nathanw 	if (dc->dc_intrenabled) {
    601  1.22   nathanw 		/* Arrange for f to be called at the next end-of-frame interrupt */
    602  1.22   nathanw 		dc->dc_ramdac_intr = f;
    603  1.22   nathanw 		TGAWREG(dc, TGA_REG_SISR, 0x00010000);
    604  1.22   nathanw 	} else {
    605  1.22   nathanw 		/* Spin until the end-of-frame, then call f */
    606  1.22   nathanw 		TGAWREG(dc, TGA_REG_SISR, 0x00010001);
    607  1.22   nathanw 		TGAREGWB(dc, TGA_REG_SISR, 1);
    608  1.22   nathanw 		while ((TGARREG(dc, TGA_REG_SISR) & 0x00000001) == 0)
    609  1.22   nathanw 			;
    610  1.22   nathanw 		f(dc->dc_ramdac_cookie);
    611  1.22   nathanw 		TGAWREG(dc, TGA_REG_SISR, 0x00000001);
    612  1.22   nathanw 		TGAREGWB(dc, TGA_REG_SISR, 1);
    613  1.22   nathanw 	}
    614  1.60     perry 
    615  1.17     elric 	return 0;
    616  1.17     elric }
    617  1.17     elric 
    618  1.22   nathanw static int
    619  1.70       dsl tga_intr(void *v)
    620  1.17     elric {
    621  1.17     elric 	struct tga_devconfig *dc = v;
    622  1.17     elric 	struct ramdac_cookie *dcrc= dc->dc_ramdac_cookie;
    623  1.17     elric 
    624  1.22   nathanw 	u_int32_t reg;
    625  1.22   nathanw 
    626  1.22   nathanw 	reg = TGARREG(dc, TGA_REG_SISR);
    627  1.22   nathanw 	if (( reg & 0x00010001) != 0x00010001) {
    628  1.22   nathanw 		/* Odd. We never set any of the other interrupt enables. */
    629  1.22   nathanw 		if ((reg & 0x1f) != 0) {
    630  1.22   nathanw 			/* Clear the mysterious pending interrupts. */
    631  1.22   nathanw 			TGAWREG(dc, TGA_REG_SISR, (reg & 0x1f));
    632  1.22   nathanw 			TGAREGWB(dc, TGA_REG_SISR, 1);
    633  1.22   nathanw 			/* This was our interrupt, even if we're puzzled as to why
    634  1.22   nathanw 			 * we got it.  Don't make the interrupt handler think it
    635  1.60     perry 			 * was a stray.
    636  1.22   nathanw 			 */
    637  1.22   nathanw 			return -1;
    638  1.22   nathanw 		} else {
    639  1.22   nathanw 			return 0;
    640  1.22   nathanw 		}
    641  1.22   nathanw 	}
    642  1.32     elric 	/* if we have something to do, do it */
    643  1.32     elric 	if (dc->dc_ramdac_intr) {
    644  1.32     elric 		dc->dc_ramdac_intr(dcrc);
    645  1.32     elric 		dc->dc_ramdac_intr = NULL;
    646  1.32     elric 	}
    647  1.21   nathanw 	TGAWREG(dc, TGA_REG_SISR, 0x00000001);
    648  1.22   nathanw 	TGAREGWB(dc, TGA_REG_SISR, 1);
    649  1.17     elric 	return (1);
    650  1.17     elric }
    651  1.17     elric 
    652  1.26    simonb paddr_t
    653  1.70       dsl tga_mmap(void *v, void *vs, off_t offset, int prot)
    654   1.1  drochner {
    655   1.1  drochner 	struct tga_softc *sc = v;
    656   1.1  drochner 
    657  1.10       mrg 	if (offset >= sc->sc_dc->dc_tgaconf->tgac_cspace_size || offset < 0)
    658   1.1  drochner 		return -1;
    659  1.24      soda 
    660  1.36   thorpej 	return (bus_space_mmap(sc->sc_dc->dc_memt, sc->sc_dc->dc_pcipaddr,
    661  1.36   thorpej 	    offset, prot, BUS_SPACE_MAP_LINEAR));
    662   1.1  drochner }
    663   1.1  drochner 
    664  1.22   nathanw static int
    665  1.71       dsl tga_alloc_screen(void *v, const struct wsscreen_descr *type, void **cookiep, int *curxp, int *curyp, long *attrp)
    666   1.1  drochner {
    667   1.1  drochner 	struct tga_softc *sc = v;
    668   1.4  drochner 	long defattr;
    669   1.1  drochner 
    670   1.1  drochner 	if (sc->nscreens > 0)
    671   1.1  drochner 		return (ENOMEM);
    672   1.1  drochner 
    673  1.23   nathanw 	*cookiep = &sc->sc_dc->dc_rinfo; /* one and only for now */
    674   1.1  drochner 	*curxp = 0;
    675   1.1  drochner 	*curyp = 0;
    676  1.60     perry 	sc->sc_dc->dc_rinfo.ri_ops.allocattr(&sc->sc_dc->dc_rinfo,
    677  1.23   nathanw 		0, 0, 0, &defattr);
    678   1.4  drochner 	*attrp = defattr;
    679   1.2  drochner 	sc->nscreens++;
    680   1.1  drochner 	return (0);
    681   1.1  drochner }
    682   1.1  drochner 
    683  1.22   nathanw static void
    684  1.70       dsl tga_free_screen(void *v, void *cookie)
    685   1.1  drochner {
    686   1.1  drochner 	struct tga_softc *sc = v;
    687   1.1  drochner 
    688   1.1  drochner 	if (sc->sc_dc == &tga_console_dc)
    689   1.1  drochner 		panic("tga_free_screen: console");
    690   1.1  drochner 
    691   1.1  drochner 	sc->nscreens--;
    692   1.1  drochner }
    693   1.1  drochner 
    694  1.22   nathanw static int
    695  1.72       dsl tga_show_screen(void *v, void *cookie, int waitok, void (*cb)(void *, int, int), void *cbarg)
    696   1.1  drochner {
    697  1.15  drochner 
    698  1.15  drochner 	return (0);
    699   1.1  drochner }
    700   1.1  drochner 
    701   1.1  drochner int
    702  1.71       dsl tga_cnattach(bus_space_tag_t iot, bus_space_tag_t memt, pci_chipset_tag_t pc, int bus, int device, int function)
    703   1.1  drochner {
    704   1.1  drochner 	struct tga_devconfig *dcp = &tga_console_dc;
    705   1.4  drochner 	long defattr;
    706   1.1  drochner 
    707  1.34     elric 	tga_init(memt, pc, pci_make_tag(pc, bus, device, function), dcp);
    708   1.1  drochner 
    709   1.1  drochner 	/* sanity checks */
    710  1.53   tsutsui 	if (dcp->dc_vaddr == 0)
    711   1.1  drochner 		panic("tga_console(%d, %d): couldn't map memory space",
    712   1.1  drochner 		    device, function);
    713   1.1  drochner 	if (dcp->dc_tgaconf == NULL)
    714   1.1  drochner 		panic("tga_console(%d, %d): unknown board configuration",
    715   1.1  drochner 		    device, function);
    716   1.1  drochner 
    717   1.1  drochner 	/*
    718   1.1  drochner 	 * Initialize the RAMDAC but DO NOT allocate any private storage.
    719   1.1  drochner 	 * Initialization includes disabling cursor, setting a sane
    720   1.1  drochner 	 * colormap, etc.  It will be reinitialized in tgaattach().
    721   1.1  drochner 	 */
    722  1.38     elric 	if (dcp->dc_tga2) {
    723  1.38     elric 		if (dcp->dc_tgaconf->ramdac_funcs == bt485_funcs)
    724  1.38     elric 			bt485_cninit(dcp, tga_sched_update, tga2_ramdac_wr,
    725  1.38     elric 			    tga2_ramdac_rd);
    726  1.38     elric 		else
    727  1.38     elric 			ibm561_cninit(dcp, tga_sched_update, tga2_ramdac_wr,
    728  1.38     elric 			    tga2_ramdac_rd, tga_getdotclock(dcp));
    729  1.38     elric 	} else {
    730  1.23   nathanw 		if (dcp->dc_tgaconf->ramdac_funcs == bt485_funcs)
    731  1.23   nathanw 			bt485_cninit(dcp, tga_sched_update, tga_ramdac_wr,
    732  1.23   nathanw 				tga_ramdac_rd);
    733  1.23   nathanw 		else {
    734  1.23   nathanw 			bt463_cninit(dcp, tga_sched_update, tga_bt463_wr,
    735  1.23   nathanw 				tga_bt463_rd);
    736  1.23   nathanw 		}
    737  1.23   nathanw 	}
    738  1.42  junyoung 	dcp->dc_rinfo.ri_ops.allocattr(&dcp->dc_rinfo, 0, 0, 0, &defattr);
    739  1.23   nathanw 	wsdisplay_cnattach(&tga_stdscreen, &dcp->dc_rinfo, 0, 0, defattr);
    740  1.60     perry 
    741   1.1  drochner 	return(0);
    742   1.1  drochner }
    743   1.1  drochner 
    744   1.1  drochner /*
    745   1.1  drochner  * Functions to blank and unblank the display.
    746   1.1  drochner  */
    747  1.22   nathanw static void
    748  1.70       dsl tga_blank(struct tga_devconfig *dc)
    749   1.1  drochner {
    750   1.1  drochner 
    751   1.1  drochner 	if (!dc->dc_blanked) {
    752   1.1  drochner 		dc->dc_blanked = 1;
    753  1.21   nathanw 		/* XXX */
    754  1.21   nathanw 		TGAWREG(dc, TGA_REG_VVVR, TGARREG(dc, TGA_REG_VVVR) | VVR_BLANK);
    755   1.1  drochner 	}
    756   1.1  drochner }
    757   1.1  drochner 
    758  1.22   nathanw static void
    759  1.70       dsl tga_unblank(struct tga_devconfig *dc)
    760   1.1  drochner {
    761   1.1  drochner 
    762   1.1  drochner 	if (dc->dc_blanked) {
    763   1.1  drochner 		dc->dc_blanked = 0;
    764  1.21   nathanw 		/* XXX */
    765  1.21   nathanw 		TGAWREG(dc, TGA_REG_VVVR, TGARREG(dc, TGA_REG_VVVR) & ~VVR_BLANK);
    766   1.1  drochner 	}
    767   1.1  drochner }
    768   1.1  drochner 
    769   1.1  drochner /*
    770   1.1  drochner  * Functions to manipulate the built-in cursor handing hardware.
    771   1.1  drochner  */
    772   1.1  drochner int
    773  1.70       dsl tga_builtin_set_cursor(struct tga_devconfig *dc, struct wsdisplay_cursor *cursorp)
    774   1.1  drochner {
    775  1.17     elric 	struct ramdac_funcs *dcrf = dc->dc_ramdac_funcs;
    776  1.17     elric 	struct ramdac_cookie *dcrc = dc->dc_ramdac_cookie;
    777  1.57       chs 	u_char image[512];
    778  1.35  jdolecek 	u_int count, v;
    779  1.35  jdolecek 	int error;
    780   1.1  drochner 
    781   1.1  drochner 	v = cursorp->which;
    782   1.8   thorpej 	if (v & WSDISPLAY_CURSOR_DOCMAP) {
    783  1.17     elric 		error = dcrf->ramdac_check_curcmap(dcrc, cursorp);
    784   1.8   thorpej 		if (error)
    785   1.8   thorpej 			return (error);
    786   1.8   thorpej 	}
    787   1.1  drochner 	if (v & WSDISPLAY_CURSOR_DOSHAPE) {
    788   1.1  drochner 		if ((u_int)cursorp->size.x != 64 ||
    789   1.1  drochner 		    (u_int)cursorp->size.y > 64)
    790   1.1  drochner 			return (EINVAL);
    791   1.1  drochner 		/* The cursor is 2 bits deep, and there is no mask */
    792   1.1  drochner 		count = (cursorp->size.y * 64 * 2) / NBBY;
    793  1.57       chs 		error = copyin(cursorp->image, image, count);
    794  1.57       chs 		if (error)
    795  1.57       chs 			return error;
    796   1.1  drochner 	}
    797   1.1  drochner 	if (v & WSDISPLAY_CURSOR_DOHOT)		/* not supported */
    798   1.1  drochner 		return EINVAL;
    799   1.1  drochner 
    800   1.1  drochner 	/* parameters are OK; do it */
    801   1.1  drochner 	if (v & WSDISPLAY_CURSOR_DOCUR) {
    802   1.1  drochner 		if (cursorp->enable)
    803  1.21   nathanw 			/* XXX */
    804  1.57       chs 			TGAWREG(dc, TGA_REG_VVVR,
    805  1.57       chs 				TGARREG(dc, TGA_REG_VVVR) | 0x04);
    806   1.1  drochner 		else
    807  1.21   nathanw 			/* XXX */
    808  1.57       chs 			TGAWREG(dc, TGA_REG_VVVR,
    809  1.57       chs 				TGARREG(dc, TGA_REG_VVVR) & ~0x04);
    810   1.1  drochner 	}
    811   1.1  drochner 	if (v & WSDISPLAY_CURSOR_DOPOS) {
    812  1.57       chs 		TGAWREG(dc, TGA_REG_CXYR, ((cursorp->pos.y & 0xfff) << 12) |
    813  1.57       chs 			(cursorp->pos.x & 0xfff));
    814   1.1  drochner 	}
    815   1.1  drochner 	if (v & WSDISPLAY_CURSOR_DOCMAP) {
    816  1.17     elric 		dcrf->ramdac_set_curcmap(dcrc, cursorp);
    817   1.1  drochner 	}
    818   1.1  drochner 	if (v & WSDISPLAY_CURSOR_DOSHAPE) {
    819   1.8   thorpej 		count = ((64 * 2) / NBBY) * cursorp->size.y;
    820  1.21   nathanw 		TGAWREG(dc, TGA_REG_CCBR,
    821  1.57       chs 		    (TGARREG(dc, TGA_REG_CCBR) & ~0xfc00) |
    822  1.57       chs 		     (cursorp->size.y << 10));
    823  1.57       chs 		memcpy((char *)(dc->dc_vaddr +
    824  1.57       chs 				(TGARREG(dc, TGA_REG_CCBR) & 0x3ff)),
    825  1.57       chs 		       image, count);
    826   1.1  drochner 	}
    827   1.1  drochner 	return (0);
    828   1.1  drochner }
    829   1.1  drochner 
    830   1.1  drochner int
    831  1.70       dsl tga_builtin_get_cursor(struct tga_devconfig *dc, struct wsdisplay_cursor *cursorp)
    832   1.1  drochner {
    833  1.17     elric 	struct ramdac_funcs *dcrf = dc->dc_ramdac_funcs;
    834  1.17     elric 	struct ramdac_cookie *dcrc = dc->dc_ramdac_cookie;
    835   1.1  drochner 	int count, error;
    836   1.1  drochner 
    837   1.1  drochner 	cursorp->which = WSDISPLAY_CURSOR_DOALL &
    838   1.1  drochner 	    ~(WSDISPLAY_CURSOR_DOHOT | WSDISPLAY_CURSOR_DOCMAP);
    839  1.21   nathanw 	cursorp->enable = (TGARREG(dc, TGA_REG_VVVR) & 0x04) != 0;
    840  1.21   nathanw 	cursorp->pos.x = TGARREG(dc, TGA_REG_CXYR) & 0xfff;
    841  1.21   nathanw 	cursorp->pos.y = (TGARREG(dc, TGA_REG_CXYR) >> 12) & 0xfff;
    842   1.1  drochner 	cursorp->size.x = 64;
    843  1.21   nathanw 	cursorp->size.y = (TGARREG(dc, TGA_REG_CCBR) >> 10) & 0x3f;
    844   1.1  drochner 
    845   1.1  drochner 	if (cursorp->image != NULL) {
    846   1.1  drochner 		count = (cursorp->size.y * 64 * 2) / NBBY;
    847   1.1  drochner 		error = copyout((char *)(dc->dc_vaddr +
    848  1.21   nathanw 		      (TGARREG(dc, TGA_REG_CCBR) & 0x3ff)),
    849   1.1  drochner 		    cursorp->image, count);
    850   1.1  drochner 		if (error)
    851   1.1  drochner 			return (error);
    852   1.1  drochner 		/* No mask */
    853   1.1  drochner 	}
    854  1.17     elric 	error = dcrf->ramdac_get_curcmap(dcrc, cursorp);
    855   1.8   thorpej 	return (error);
    856   1.1  drochner }
    857   1.1  drochner 
    858   1.1  drochner int
    859  1.70       dsl tga_builtin_set_curpos(struct tga_devconfig *dc, struct wsdisplay_curpos *curposp)
    860   1.1  drochner {
    861   1.1  drochner 
    862  1.21   nathanw 	TGAWREG(dc, TGA_REG_CXYR,
    863  1.21   nathanw 	    ((curposp->y & 0xfff) << 12) | (curposp->x & 0xfff));
    864   1.1  drochner 	return (0);
    865   1.1  drochner }
    866   1.1  drochner 
    867   1.1  drochner int
    868  1.70       dsl tga_builtin_get_curpos(struct tga_devconfig *dc, struct wsdisplay_curpos *curposp)
    869   1.1  drochner {
    870   1.1  drochner 
    871  1.21   nathanw 	curposp->x = TGARREG(dc, TGA_REG_CXYR) & 0xfff;
    872  1.21   nathanw 	curposp->y = (TGARREG(dc, TGA_REG_CXYR) >> 12) & 0xfff;
    873   1.1  drochner 	return (0);
    874   1.1  drochner }
    875   1.1  drochner 
    876   1.1  drochner int
    877  1.70       dsl tga_builtin_get_curmax(struct tga_devconfig *dc, struct wsdisplay_curpos *curposp)
    878   1.1  drochner {
    879   1.1  drochner 
    880   1.1  drochner 	curposp->x = curposp->y = 64;
    881   1.1  drochner 	return (0);
    882  1.14      ross }
    883  1.14      ross 
    884  1.14      ross /*
    885  1.14      ross  * Copy columns (characters) in a row (line).
    886  1.14      ross  */
    887  1.22   nathanw static void
    888  1.71       dsl tga_copycols(void *id, int row, int srccol, int dstcol, int ncols)
    889  1.14      ross {
    890  1.23   nathanw 	struct rasops_info *ri = id;
    891  1.14      ross 	int y, srcx, dstx, nx;
    892  1.14      ross 
    893  1.23   nathanw 	y = ri->ri_font->fontheight * row;
    894  1.23   nathanw 	srcx = ri->ri_font->fontwidth * srccol;
    895  1.23   nathanw 	dstx = ri->ri_font->fontwidth * dstcol;
    896  1.23   nathanw 	nx = ri->ri_font->fontwidth * ncols;
    897  1.23   nathanw 
    898  1.23   nathanw 	tga_rop(ri, dstx, y,
    899  1.23   nathanw 	    nx, ri->ri_font->fontheight, RAS_SRC,
    900  1.23   nathanw 	    ri, srcx, y);
    901  1.14      ross }
    902  1.14      ross 
    903  1.14      ross /*
    904  1.14      ross  * Copy rows (lines).
    905  1.14      ross  */
    906  1.22   nathanw static void
    907  1.71       dsl tga_copyrows(void *id, int srcrow, int dstrow, int nrows)
    908  1.14      ross {
    909  1.23   nathanw 	struct rasops_info *ri = id;
    910  1.14      ross 	int srcy, dsty, ny;
    911  1.14      ross 
    912  1.23   nathanw 	srcy = ri->ri_font->fontheight * srcrow;
    913  1.23   nathanw 	dsty = ri->ri_font->fontheight * dstrow;
    914  1.23   nathanw 	ny = ri->ri_font->fontheight * nrows;
    915  1.23   nathanw 
    916  1.23   nathanw 	tga_rop(ri, 0, dsty,
    917  1.23   nathanw 	    ri->ri_emuwidth, ny, RAS_SRC,
    918  1.23   nathanw 	    ri, 0, srcy);
    919  1.14      ross }
    920  1.14      ross 
    921  1.14      ross /* Do we need the src? */
    922  1.14      ross static int needsrc[16] = { 0, 1, 1, 1, 1, 0, 1, 1, 1, 1, 0, 1, 1, 1, 1, 0 };
    923  1.14      ross 
    924  1.14      ross /* A mapping between our API and the TGA card */
    925  1.14      ross static int map_rop[16] = { 0x0, 0x8, 0x4, 0xc, 0x2, 0xa, 0x6,
    926  1.14      ross 	0xe, 0x1, 0x9, 0x5, 0xd, 0x3, 0xb, 0x7, 0xf
    927  1.14      ross };
    928  1.14      ross 
    929  1.14      ross /*
    930  1.14      ross  *  Generic TGA raster op.
    931  1.14      ross  *   This covers all possible raster ops, and
    932  1.14      ross  *   clips the sizes and all of that.
    933  1.14      ross  */
    934  1.14      ross static int
    935  1.71       dsl tga_rop(struct rasops_info *dst, int dx, int dy, int w, int h, int rop, struct rasops_info *src, int sx, int sy)
    936  1.14      ross {
    937  1.14      ross 	if (!dst)
    938  1.14      ross 		return -1;
    939  1.14      ross 	if (needsrc[RAS_GETOP(rop)]) {
    940  1.23   nathanw 		if (src == NULL)
    941  1.14      ross 			return -1;	/* We want a src */
    942  1.14      ross 		/* Clip against src */
    943  1.14      ross 		if (sx < 0) {
    944  1.14      ross 			w += sx;
    945  1.14      ross 			sx = 0;
    946  1.14      ross 		}
    947  1.14      ross 		if (sy < 0) {
    948  1.14      ross 			h += sy;
    949  1.14      ross 			sy = 0;
    950  1.14      ross 		}
    951  1.23   nathanw 		if (sx + w > src->ri_emuwidth)
    952  1.23   nathanw 			w = src->ri_emuwidth - sx;
    953  1.23   nathanw 		if (sy + h > src->ri_emuheight)
    954  1.23   nathanw 			h = src->ri_emuheight - sy;
    955  1.14      ross 	} else {
    956  1.23   nathanw 		if (src != NULL)
    957  1.14      ross 			return -1;	/* We need no src */
    958  1.14      ross 	}
    959  1.14      ross 	/* Clip against dst.  We modify src regardless of using it,
    960  1.14      ross 	 * since it really doesn't matter.
    961  1.14      ross 	 */
    962  1.14      ross 	if (dx < 0) {
    963  1.14      ross 		w += dx;
    964  1.14      ross 		sx -= dx;
    965  1.14      ross 		dx = 0;
    966  1.14      ross 	}
    967  1.14      ross 	if (dy < 0) {
    968  1.14      ross 		h += dy;
    969  1.14      ross 		sy -= dy;
    970  1.14      ross 		dy = 0;
    971  1.14      ross 	}
    972  1.23   nathanw 	if (dx + w > dst->ri_emuwidth)
    973  1.23   nathanw 		w = dst->ri_emuwidth - dx;
    974  1.23   nathanw 	if (dy + h > dst->ri_emuheight)
    975  1.23   nathanw 		h = dst->ri_emuheight - dy;
    976  1.14      ross 	if (w <= 0 || h <= 0)
    977  1.14      ross 		return 0;	/* Vacuously true; */
    978  1.23   nathanw 	if (!src) {
    979  1.23   nathanw 		/* XXX Punt! */
    980  1.23   nathanw 		return -1;
    981  1.23   nathanw 	}
    982  1.23   nathanw 	return tga_rop_vtov(dst, dx, dy, w, h, rop, src, sx, sy);
    983  1.14      ross }
    984  1.14      ross 
    985  1.14      ross 
    986  1.14      ross 
    987  1.14      ross /*
    988  1.14      ross  * Video to Video raster ops.
    989  1.14      ross  * This function deals with all raster ops that have a src and dst
    990  1.14      ross  * that are on the card.
    991  1.14      ross  */
    992  1.14      ross static int
    993  1.71       dsl tga_rop_vtov(struct rasops_info *dst, int dx, int dy, int w, int h, int rop, struct rasops_info *src, int sx, int sy)
    994  1.14      ross {
    995  1.23   nathanw 	struct tga_devconfig *dc = (struct tga_devconfig *)dst->ri_hw;
    996  1.31   nathanw 	int srcb, dstb, tga_srcb, tga_dstb;
    997  1.31   nathanw 	int x, y, wb;
    998  1.31   nathanw 	int xstart, xend, xdir;
    999  1.14      ross 	int ystart, yend, ydir, yinc;
   1000  1.55   mycroft 	int xleft, lastx, lastleft;
   1001  1.14      ross 	int offset = 1 * dc->dc_tgaconf->tgac_vvbr_units;
   1002  1.14      ross 
   1003  1.14      ross 	/*
   1004  1.14      ross 	 * I don't yet want to deal with unaligned guys, really.  And we don't
   1005  1.14      ross 	 * deal with copies from one card to another.
   1006  1.14      ross 	 */
   1007  1.23   nathanw 	if (dx % 8 != 0 || sx % 8 != 0 || src != dst) {
   1008  1.23   nathanw 		/* XXX Punt! */
   1009  1.23   nathanw 		/* XXX should never happen, since it's only being used to
   1010  1.23   nathanw 		 * XXX copy 8-pixel-wide characters.
   1011  1.23   nathanw 		 */
   1012  1.23   nathanw 		return -1;
   1013  1.23   nathanw 	}
   1014  1.14      ross 
   1015  1.43   mycroft 	srcb = sy * src->ri_stride + sx * (src->ri_depth/8);
   1016  1.43   mycroft 	dstb = dy * dst->ri_stride + dx * (dst->ri_depth/8);
   1017  1.60     perry 	tga_srcb = offset + (sy + src->ri_yorigin) * src->ri_stride +
   1018  1.43   mycroft 		(sx + src->ri_xorigin) * (src->ri_depth/8);
   1019  1.60     perry 	tga_dstb = offset + (dy + dst->ri_yorigin) * dst->ri_stride +
   1020  1.43   mycroft 		(dx + dst->ri_xorigin) * (dst->ri_depth/8);
   1021  1.43   mycroft 
   1022  1.14      ross 	if (sy >= dy) {
   1023  1.14      ross 		ystart = 0;
   1024  1.43   mycroft 		yend = (h - 1) * dst->ri_stride;
   1025  1.14      ross 		ydir = 1;
   1026  1.14      ross 	} else {
   1027  1.43   mycroft 		ystart = (h - 1) * dst->ri_stride;
   1028  1.14      ross 		yend = 0;
   1029  1.14      ross 		ydir = -1;
   1030  1.14      ross 	}
   1031  1.43   mycroft 	yinc = ydir * dst->ri_stride;
   1032  1.43   mycroft 
   1033  1.43   mycroft         wb = w * (dst->ri_depth / 8);
   1034  1.44   mycroft 	if (sx >= dx || (sx + w) <= dx) {	/* copy forwards */
   1035  1.14      ross 		xstart = 0;
   1036  1.43   mycroft 		xend = wb;
   1037  1.14      ross 		xdir = 1;
   1038  1.44   mycroft 	} else {				/* copy backwards */
   1039  1.43   mycroft 		xstart = wb;
   1040  1.14      ross 		xend = 0;
   1041  1.14      ross 		xdir = -1;
   1042  1.14      ross 	}
   1043  1.31   nathanw 
   1044  1.45   mycroft 	TGAWALREG(dc, TGA_REG_GMOR, 3, 0x0007);		/* Copy mode */
   1045  1.31   nathanw 	TGAWALREG(dc, TGA_REG_GOPR, 3, map_rop[rop]);   /* Set up the op */
   1046  1.45   mycroft 	TGAWALREG(dc, TGA_REG_GPSR, 3, 0);		/* No shift */
   1047  1.31   nathanw 
   1048  1.31   nathanw 	/*
   1049  1.31   nathanw 	 * we have 3 sizes of pixels to move in X direction:
   1050  1.31   nathanw 	 * 4 * 64   (unrolled TGA ops)
   1051  1.31   nathanw 	 *     64   (single TGA op)
   1052  1.31   nathanw 	 *      4   (CPU, using long word)
   1053  1.31   nathanw 	 */
   1054  1.31   nathanw 
   1055  1.31   nathanw 	if (xdir == 1) {   /* move to the left */
   1056  1.31   nathanw 
   1057  1.56   mycroft 		if (wb & ~63)
   1058  1.31   nathanw 		for (y = ystart; (ydir * y) <= (ydir * yend); y += yinc) {
   1059  1.31   nathanw 			/* 4*64 byte chunks */
   1060  1.43   mycroft 			for (xleft = wb, x = xstart; xleft >= 4*64;
   1061  1.43   mycroft 			     x += 4*64, xleft -= 4*64) {
   1062  1.31   nathanw 
   1063  1.60     perry 				/* XXX XXX Eight writes to different addresses should fill
   1064  1.31   nathanw 				 * XXX XXX up the write buffers on 21064 and 21164 chips,
   1065  1.31   nathanw 				 * XXX XXX but later CPUs might have larger write buffers which
   1066  1.31   nathanw 				 * XXX XXX require further unrolling of this loop, or the
   1067  1.31   nathanw 				 * XXX XXX insertion of memory barriers.
   1068  1.31   nathanw 				 */
   1069  1.31   nathanw 				TGAWALREG(dc, TGA_REG_GCSR, 0, tga_srcb + y + x + 0 * 64);
   1070  1.31   nathanw 				TGAWALREG(dc, TGA_REG_GCDR, 0, tga_dstb + y + x + 0 * 64);
   1071  1.31   nathanw 				TGAWALREG(dc, TGA_REG_GCSR, 1, tga_srcb + y + x + 1 * 64);
   1072  1.31   nathanw 				TGAWALREG(dc, TGA_REG_GCDR, 1, tga_dstb + y + x + 1 * 64);
   1073  1.31   nathanw 				TGAWALREG(dc, TGA_REG_GCSR, 2, tga_srcb + y + x + 2 * 64);
   1074  1.31   nathanw 				TGAWALREG(dc, TGA_REG_GCDR, 2, tga_dstb + y + x + 2 * 64);
   1075  1.31   nathanw 				TGAWALREG(dc, TGA_REG_GCSR, 3, tga_srcb + y + x + 3 * 64);
   1076  1.31   nathanw 				TGAWALREG(dc, TGA_REG_GCDR, 3, tga_dstb + y + x + 3 * 64);
   1077  1.31   nathanw 			}
   1078  1.31   nathanw 
   1079  1.31   nathanw 			/* 64 byte chunks */
   1080  1.43   mycroft 			for (; xleft >= 64; x += 64, xleft -= 64) {
   1081  1.31   nathanw 				TGAWALREG(dc, TGA_REG_GCSR, 0, tga_srcb + y + x + 0 * 64);
   1082  1.31   nathanw 				TGAWALREG(dc, TGA_REG_GCDR, 0, tga_dstb + y + x + 0 * 64);
   1083  1.31   nathanw 			}
   1084  1.55   mycroft 		}
   1085  1.43   mycroft 
   1086  1.31   nathanw 		TGAWALREG(dc, TGA_REG_GOPR, 0, 0x0003); /* op -> dst = src */
   1087  1.31   nathanw 		TGAWALREG(dc, TGA_REG_GMOR, 0, 0x0000); /* Simple mode */
   1088  1.31   nathanw 
   1089  1.55   mycroft 		lastleft = wb & 63;
   1090  1.43   mycroft 		if (lastleft) {
   1091  1.55   mycroft 			lastx = xstart + (wb & ~63);
   1092  1.43   mycroft 			for (y = ystart; (ydir * y) <= (ydir * yend); y += yinc) {
   1093  1.43   mycroft 				/* 4 byte granularity */
   1094  1.43   mycroft 				for (x = lastx, xleft = lastleft; xleft >= 4;
   1095  1.43   mycroft 				     x += 4, xleft -= 4) {
   1096  1.43   mycroft 					*(uint32_t *)(dst->ri_bits + dstb + y + x + 0 * 4) =
   1097  1.43   mycroft 						*(uint32_t *)(dst->ri_bits + srcb + y + x + 0 * 4);
   1098  1.43   mycroft 				}
   1099  1.31   nathanw 			}
   1100  1.31   nathanw 		}
   1101  1.31   nathanw 	}
   1102  1.31   nathanw 	else {    /* above move to the left, below move to the right */
   1103  1.31   nathanw 
   1104  1.56   mycroft 		if (wb & ~63)
   1105  1.31   nathanw 		for (y = ystart; (ydir * y) <= (ydir * yend); y += yinc) {
   1106  1.31   nathanw 			/* 4*64 byte chunks */
   1107  1.43   mycroft 			for (xleft = wb, x = xstart; xleft >= 4*64;
   1108  1.43   mycroft 			     x -= 4*64, xleft -= 4*64) {
   1109  1.31   nathanw 
   1110  1.60     perry 				/* XXX XXX Eight writes to different addresses should fill
   1111  1.31   nathanw 				 * XXX XXX up the write buffers on 21064 and 21164 chips,
   1112  1.31   nathanw 				 * XXX XXX but later CPUs might have larger write buffers which
   1113  1.31   nathanw 				 * XXX XXX require further unrolling of this loop, or the
   1114  1.31   nathanw 				 * XXX XXX insertion of memory barriers.
   1115  1.31   nathanw 				 */
   1116  1.43   mycroft 				TGAWALREG(dc, TGA_REG_GCSR, 0, tga_srcb + y + x - 1 * 64);
   1117  1.43   mycroft 				TGAWALREG(dc, TGA_REG_GCDR, 0, tga_dstb + y + x - 1 * 64);
   1118  1.43   mycroft 				TGAWALREG(dc, TGA_REG_GCSR, 1, tga_srcb + y + x - 2 * 64);
   1119  1.43   mycroft 				TGAWALREG(dc, TGA_REG_GCDR, 1, tga_dstb + y + x - 2 * 64);
   1120  1.43   mycroft 				TGAWALREG(dc, TGA_REG_GCSR, 2, tga_srcb + y + x - 3 * 64);
   1121  1.43   mycroft 				TGAWALREG(dc, TGA_REG_GCDR, 2, tga_dstb + y + x - 3 * 64);
   1122  1.43   mycroft 				TGAWALREG(dc, TGA_REG_GCSR, 3, tga_srcb + y + x - 4 * 64);
   1123  1.43   mycroft 				TGAWALREG(dc, TGA_REG_GCDR, 3, tga_dstb + y + x - 4 * 64);
   1124  1.31   nathanw 			}
   1125  1.31   nathanw 
   1126  1.31   nathanw 			/* 64 byte chunks */
   1127  1.43   mycroft 			for (; xleft >= 64; x -= 64, xleft -= 64) {
   1128  1.43   mycroft 				TGAWALREG(dc, TGA_REG_GCSR, 0, tga_srcb + y + x - 1 * 64);
   1129  1.43   mycroft 				TGAWALREG(dc, TGA_REG_GCDR, 0, tga_dstb + y + x - 1 * 64);
   1130  1.31   nathanw 			}
   1131  1.55   mycroft 		}
   1132  1.43   mycroft 
   1133  1.31   nathanw 		TGAWALREG(dc, TGA_REG_GOPR, 0, 0x0003); /* op -> dst = src */
   1134  1.31   nathanw 		TGAWALREG(dc, TGA_REG_GMOR, 0, 0x0000); /* Simple mode */
   1135  1.31   nathanw 
   1136  1.55   mycroft 		lastleft = wb & 63;
   1137  1.43   mycroft 		if (lastleft) {
   1138  1.55   mycroft 			lastx = xstart - (wb & ~63);
   1139  1.43   mycroft 			for (y = ystart; (ydir * y) <= (ydir * yend); y += yinc) {
   1140  1.43   mycroft 				/* 4 byte granularity */
   1141  1.43   mycroft 				for (x = lastx, xleft = lastleft; xleft >= 4;
   1142  1.43   mycroft 				     x -= 4, xleft -= 4) {
   1143  1.43   mycroft 					*(uint32_t *)(dst->ri_bits + dstb + y + x - 1 * 4) =
   1144  1.43   mycroft 						*(uint32_t *)(dst->ri_bits + srcb + y + x - 1 * 4);
   1145  1.43   mycroft 				}
   1146  1.31   nathanw 			}
   1147  1.14      ross 		}
   1148  1.14      ross 	}
   1149  1.14      ross 	return 0;
   1150  1.17     elric }
   1151  1.23   nathanw 
   1152  1.23   nathanw 
   1153  1.23   nathanw void tga_putchar (c, row, col, uc, attr)
   1154  1.23   nathanw 	void *c;
   1155  1.23   nathanw 	int row, col;
   1156  1.23   nathanw 	u_int uc;
   1157  1.23   nathanw 	long attr;
   1158  1.23   nathanw {
   1159  1.23   nathanw 	struct rasops_info *ri = c;
   1160  1.23   nathanw 	struct tga_devconfig *dc = ri->ri_hw;
   1161  1.23   nathanw 	int fs, height, width;
   1162  1.23   nathanw 	u_char *fr;
   1163  1.23   nathanw 	int32_t *rp;
   1164  1.23   nathanw 
   1165  1.23   nathanw 	rp = (int32_t *)(ri->ri_bits + row*ri->ri_yscale + col*ri->ri_xscale);
   1166  1.23   nathanw 
   1167  1.23   nathanw 	height = ri->ri_font->fontheight;
   1168  1.23   nathanw 	width = ri->ri_font->fontwidth;
   1169  1.23   nathanw 
   1170  1.23   nathanw 	uc -= ri->ri_font->firstchar;
   1171  1.23   nathanw 	fr = (u_char *)ri->ri_font->data + uc * ri->ri_fontscale;
   1172  1.23   nathanw 	fs = ri->ri_font->stride;
   1173  1.23   nathanw 
   1174  1.23   nathanw 	/* Set foreground and background color. XXX memoize this somehow?
   1175  1.23   nathanw 	 * The rasops code has already expanded the color entry to 32 bits
   1176  1.23   nathanw 	 * for us, even for 8-bit displays, so we don't have to do anything.
   1177  1.23   nathanw 	 */
   1178  1.23   nathanw 	TGAWREG(dc, TGA_REG_GFGR, ri->ri_devcmap[(attr >> 24) & 15]);
   1179  1.23   nathanw 	TGAWREG(dc, TGA_REG_GBGR, ri->ri_devcmap[(attr >> 16) & 15]);
   1180  1.60     perry 
   1181  1.23   nathanw 	/* Set raster operation to "copy"... */
   1182  1.23   nathanw 	if (ri->ri_depth == 8)
   1183  1.23   nathanw 		TGAWREG(dc, TGA_REG_GOPR, 0x3);
   1184  1.23   nathanw 	else /* ... and in 24-bit mode, set the destination bitmap to 24-bit. */
   1185  1.23   nathanw 		TGAWREG(dc, TGA_REG_GOPR, 0x3 | (0x3 << 8));
   1186  1.23   nathanw 
   1187  1.23   nathanw 	/* Set which pixels we're drawing (of a possible 32). */
   1188  1.23   nathanw 	TGAWREG(dc, TGA_REG_GPXR_P, (1 << width) - 1);
   1189  1.23   nathanw 
   1190  1.23   nathanw 	/* Set drawing mode to opaque stipple. */
   1191  1.23   nathanw 	TGAWREG(dc, TGA_REG_GMOR, 0x1);
   1192  1.60     perry 
   1193  1.23   nathanw 	/* Insert write barrier before actually sending data */
   1194  1.23   nathanw 	/* XXX Abuses the fact that there is only one write barrier on Alphas */
   1195  1.23   nathanw 	TGAREGWB(dc, TGA_REG_GMOR, 1);
   1196  1.23   nathanw 
   1197  1.23   nathanw 	while(height--) {
   1198  1.23   nathanw 		/* The actual stipple write */
   1199  1.60     perry 		*rp = fr[0] | (fr[1] << 8) | (fr[2] << 16) | (fr[3] << 24);
   1200  1.60     perry 
   1201  1.23   nathanw 		fr += fs;
   1202  1.66      yamt 		rp = (int32_t *)((char *)rp + ri->ri_stride);
   1203  1.23   nathanw 	}
   1204  1.23   nathanw 
   1205  1.23   nathanw 	/* Do underline */
   1206  1.23   nathanw 	if ((attr & 1) != 0) {
   1207  1.66      yamt 		rp = (int32_t *)((char *)rp - (ri->ri_stride << 1));
   1208  1.23   nathanw 		*rp = 0xffffffff;
   1209  1.23   nathanw 	}
   1210  1.23   nathanw 
   1211  1.23   nathanw 	/* Set grapics mode back to normal. */
   1212  1.23   nathanw 	TGAWREG(dc, TGA_REG_GMOR, 0);
   1213  1.23   nathanw 	TGAWREG(dc, TGA_REG_GPXR_P, 0xffffffff);
   1214  1.23   nathanw 
   1215  1.23   nathanw }
   1216  1.23   nathanw 
   1217  1.23   nathanw static void
   1218  1.71       dsl tga_eraserows(void *c, int row, int num, long attr)
   1219  1.23   nathanw {
   1220  1.23   nathanw 	struct rasops_info *ri = c;
   1221  1.23   nathanw 	struct tga_devconfig *dc = ri->ri_hw;
   1222  1.23   nathanw 	int32_t color, lines, pixels;
   1223  1.23   nathanw 	int32_t *rp;
   1224  1.23   nathanw 
   1225  1.23   nathanw 	color = ri->ri_devcmap[(attr >> 16) & 15];
   1226  1.23   nathanw 	rp = (int32_t *)(ri->ri_bits + row*ri->ri_yscale);
   1227  1.23   nathanw 	lines = num * ri->ri_font->fontheight;
   1228  1.23   nathanw 	pixels = ri->ri_emuwidth - 1;
   1229  1.23   nathanw 
   1230  1.23   nathanw 	/* Set fill color in block-color registers */
   1231  1.23   nathanw 	TGAWREG(dc, TGA_REG_GBCR0, color);
   1232  1.23   nathanw 	TGAWREG(dc, TGA_REG_GBCR1, color);
   1233  1.23   nathanw 	if (ri->ri_depth != 8) {
   1234  1.23   nathanw 		TGAWREG(dc, TGA_REG_GBCR2, color);
   1235  1.23   nathanw 		TGAWREG(dc, TGA_REG_GBCR3, color);
   1236  1.23   nathanw 		TGAWREG(dc, TGA_REG_GBCR4, color);
   1237  1.23   nathanw 		TGAWREG(dc, TGA_REG_GBCR5, color);
   1238  1.23   nathanw 		TGAWREG(dc, TGA_REG_GBCR6, color);
   1239  1.23   nathanw 		TGAWREG(dc, TGA_REG_GBCR7, color);
   1240  1.23   nathanw 	}
   1241  1.23   nathanw 
   1242  1.23   nathanw 	/* Set raster operation to "copy"... */
   1243  1.23   nathanw 	if (ri->ri_depth == 8)
   1244  1.23   nathanw 		TGAWREG(dc, TGA_REG_GOPR, 0x3);
   1245  1.23   nathanw 	else /* ... and in 24-bit mode, set the destination bitmap to 24-bit. */
   1246  1.23   nathanw 		TGAWREG(dc, TGA_REG_GOPR, 0x3 | (0x3 << 8));
   1247  1.23   nathanw 
   1248  1.23   nathanw 	/* Set which pixels we're drawing (of a possible 32). */
   1249  1.23   nathanw 	TGAWREG(dc, TGA_REG_GDAR, 0xffffffff);
   1250  1.23   nathanw 
   1251  1.23   nathanw 	/* Set drawing mode to block fill. */
   1252  1.23   nathanw 	TGAWREG(dc, TGA_REG_GMOR, 0x2d);
   1253  1.60     perry 
   1254  1.23   nathanw 	/* Insert write barrier before actually sending data */
   1255  1.23   nathanw 	/* XXX Abuses the fact that there is only one write barrier on Alphas */
   1256  1.23   nathanw 	TGAREGWB(dc, TGA_REG_GMOR, 1);
   1257  1.23   nathanw 
   1258  1.23   nathanw 	while (lines--) {
   1259  1.23   nathanw 		*rp = pixels;
   1260  1.66      yamt 		rp = (int32_t *)((char *)rp + ri->ri_stride);
   1261  1.23   nathanw 	}
   1262  1.23   nathanw 
   1263  1.23   nathanw 	/* Set grapics mode back to normal. */
   1264  1.23   nathanw 	TGAWREG(dc, TGA_REG_GMOR, 0);
   1265  1.60     perry 
   1266  1.23   nathanw }
   1267  1.23   nathanw 
   1268  1.23   nathanw static void
   1269  1.71       dsl tga_erasecols (void *c, int row, int col, int num, long attr)
   1270  1.23   nathanw {
   1271  1.23   nathanw 	struct rasops_info *ri = c;
   1272  1.23   nathanw 	struct tga_devconfig *dc = ri->ri_hw;
   1273  1.23   nathanw 	int32_t color, lines, pixels;
   1274  1.23   nathanw 	int32_t *rp;
   1275  1.23   nathanw 
   1276  1.23   nathanw 	color = ri->ri_devcmap[(attr >> 16) & 15];
   1277  1.23   nathanw 	rp = (int32_t *)(ri->ri_bits + row*ri->ri_yscale + col*ri->ri_xscale);
   1278  1.23   nathanw 	lines = ri->ri_font->fontheight;
   1279  1.23   nathanw 	pixels = (num * ri->ri_font->fontwidth) - 1;
   1280  1.23   nathanw 
   1281  1.23   nathanw 	/* Set fill color in block-color registers */
   1282  1.23   nathanw 	TGAWREG(dc, TGA_REG_GBCR0, color);
   1283  1.23   nathanw 	TGAWREG(dc, TGA_REG_GBCR1, color);
   1284  1.23   nathanw 	if (ri->ri_depth != 8) {
   1285  1.23   nathanw 		TGAWREG(dc, TGA_REG_GBCR2, color);
   1286  1.23   nathanw 		TGAWREG(dc, TGA_REG_GBCR3, color);
   1287  1.23   nathanw 		TGAWREG(dc, TGA_REG_GBCR4, color);
   1288  1.23   nathanw 		TGAWREG(dc, TGA_REG_GBCR5, color);
   1289  1.23   nathanw 		TGAWREG(dc, TGA_REG_GBCR6, color);
   1290  1.23   nathanw 		TGAWREG(dc, TGA_REG_GBCR7, color);
   1291  1.23   nathanw 	}
   1292  1.23   nathanw 
   1293  1.23   nathanw 	/* Set raster operation to "copy"... */
   1294  1.23   nathanw 	if (ri->ri_depth == 8)
   1295  1.23   nathanw 		TGAWREG(dc, TGA_REG_GOPR, 0x3);
   1296  1.23   nathanw 	else /* ... and in 24-bit mode, set the destination bitmap to 24-bit. */
   1297  1.23   nathanw 		TGAWREG(dc, TGA_REG_GOPR, 0x3 | (0x3 << 8));
   1298  1.23   nathanw 
   1299  1.23   nathanw 	/* Set which pixels we're drawing (of a possible 32). */
   1300  1.23   nathanw 	TGAWREG(dc, TGA_REG_GDAR, 0xffffffff);
   1301  1.23   nathanw 
   1302  1.23   nathanw 	/* Set drawing mode to block fill. */
   1303  1.23   nathanw 	TGAWREG(dc, TGA_REG_GMOR, 0x2d);
   1304  1.60     perry 
   1305  1.23   nathanw 	/* Insert write barrier before actually sending data */
   1306  1.23   nathanw 	/* XXX Abuses the fact that there is only one write barrier on Alphas */
   1307  1.23   nathanw 	TGAREGWB(dc, TGA_REG_GMOR, 1);
   1308  1.23   nathanw 
   1309  1.23   nathanw 	while (lines--) {
   1310  1.23   nathanw 		*rp = pixels;
   1311  1.66      yamt 		rp = (int32_t *)((char *)rp + ri->ri_stride);
   1312  1.23   nathanw 	}
   1313  1.23   nathanw 
   1314  1.23   nathanw 	/* Set grapics mode back to normal. */
   1315  1.23   nathanw 	TGAWREG(dc, TGA_REG_GMOR, 0);
   1316  1.23   nathanw }
   1317  1.23   nathanw 
   1318  1.17     elric 
   1319  1.22   nathanw static void
   1320  1.70       dsl tga_ramdac_wr(void *v, u_int btreg, u_int8_t val)
   1321  1.17     elric {
   1322  1.17     elric 	struct tga_devconfig *dc = v;
   1323  1.17     elric 
   1324  1.17     elric 	if (btreg > BT485_REG_MAX)
   1325  1.46    provos 		panic("tga_ramdac_wr: reg %d out of range", btreg);
   1326  1.17     elric 
   1327  1.21   nathanw 	TGAWREG(dc, TGA_REG_EPDR, (btreg << 9) | (0 << 8 ) | val); /* XXX */
   1328  1.21   nathanw 	TGAREGWB(dc, TGA_REG_EPDR, 1);
   1329  1.17     elric }
   1330  1.17     elric 
   1331  1.22   nathanw static void
   1332  1.70       dsl tga2_ramdac_wr(void *v, u_int btreg, u_int8_t val)
   1333  1.17     elric {
   1334  1.17     elric 	struct tga_devconfig *dc = v;
   1335  1.21   nathanw 	bus_space_handle_t ramdac;
   1336  1.17     elric 
   1337  1.17     elric 	if (btreg > BT485_REG_MAX)
   1338  1.46    provos 		panic("tga_ramdac_wr: reg %d out of range", btreg);
   1339  1.17     elric 
   1340  1.60     perry 	bus_space_subregion(dc->dc_memt, dc->dc_memh, TGA2_MEM_RAMDAC +
   1341  1.21   nathanw 		(0xe << 12) + (btreg << 8), 4, &ramdac);
   1342  1.21   nathanw 	bus_space_write_4(dc->dc_memt, ramdac, 0, val & 0xff);
   1343  1.21   nathanw 	bus_space_barrier(dc->dc_memt, ramdac, 0, 4, BUS_SPACE_BARRIER_WRITE);
   1344  1.17     elric }
   1345  1.17     elric 
   1346  1.22   nathanw static u_int8_t
   1347  1.70       dsl tga_bt463_rd(void *v, u_int btreg)
   1348  1.22   nathanw {
   1349  1.22   nathanw 	struct tga_devconfig *dc = v;
   1350  1.22   nathanw 	tga_reg_t rdval;
   1351  1.22   nathanw 
   1352  1.60     perry 	/*
   1353  1.60     perry 	 * Strobe CE# (high->low->high) since status and data are latched on
   1354  1.22   nathanw 	 * the falling and rising edges (repsectively) of this active-low signal.
   1355  1.22   nathanw 	 */
   1356  1.60     perry 
   1357  1.22   nathanw 	TGAREGWB(dc, TGA_REG_EPSR, 1);
   1358  1.22   nathanw 	TGAWREG(dc, TGA_REG_EPSR, (btreg << 2) | 2 | 1);
   1359  1.22   nathanw 	TGAREGWB(dc, TGA_REG_EPSR, 1);
   1360  1.22   nathanw 	TGAWREG(dc, TGA_REG_EPSR, (btreg << 2) | 2 | 0);
   1361  1.22   nathanw 
   1362  1.22   nathanw 	TGAREGRB(dc, TGA_REG_EPSR, 1);
   1363  1.22   nathanw 
   1364  1.22   nathanw 	rdval = TGARREG(dc, TGA_REG_EPDR);
   1365  1.22   nathanw 	TGAREGWB(dc, TGA_REG_EPSR, 1);
   1366  1.22   nathanw 	TGAWREG(dc, TGA_REG_EPSR, (btreg << 2) | 2 | 1);
   1367  1.22   nathanw 
   1368  1.22   nathanw 	return (rdval >> 16) & 0xff;
   1369  1.22   nathanw }
   1370  1.22   nathanw 
   1371  1.22   nathanw static void
   1372  1.70       dsl tga_bt463_wr(void *v, u_int btreg, u_int8_t val)
   1373  1.22   nathanw {
   1374  1.22   nathanw 	struct tga_devconfig *dc = v;
   1375  1.22   nathanw 
   1376  1.60     perry 	/*
   1377  1.22   nathanw 	 * In spite of the 21030 documentation, to set the MPU bus bits for
   1378  1.22   nathanw 	 * a write, you set them in the upper bits of EPDR, not EPSR.
   1379  1.22   nathanw 	 */
   1380  1.60     perry 
   1381  1.60     perry 	/*
   1382  1.22   nathanw 	 * Strobe CE# (high->low->high) since status and data are latched on
   1383  1.22   nathanw 	 * the falling and rising edges of this active-low signal.
   1384  1.22   nathanw 	 */
   1385  1.22   nathanw 
   1386  1.22   nathanw 	TGAREGWB(dc, TGA_REG_EPDR, 1);
   1387  1.22   nathanw 	TGAWREG(dc, TGA_REG_EPDR, (btreg << 10) | 0x100 | val);
   1388  1.22   nathanw 	TGAREGWB(dc, TGA_REG_EPDR, 1);
   1389  1.22   nathanw 	TGAWREG(dc, TGA_REG_EPDR, (btreg << 10) | 0x000 | val);
   1390  1.22   nathanw 	TGAREGWB(dc, TGA_REG_EPDR, 1);
   1391  1.22   nathanw 	TGAWREG(dc, TGA_REG_EPDR, (btreg << 10) | 0x100 | val);
   1392  1.22   nathanw 
   1393  1.22   nathanw }
   1394  1.22   nathanw 
   1395  1.22   nathanw static u_int8_t
   1396  1.70       dsl tga_ramdac_rd(void *v, u_int btreg)
   1397  1.17     elric {
   1398  1.17     elric 	struct tga_devconfig *dc = v;
   1399  1.17     elric 	tga_reg_t rdval;
   1400  1.17     elric 
   1401  1.17     elric 	if (btreg > BT485_REG_MAX)
   1402  1.46    provos 		panic("tga_ramdac_rd: reg %d out of range", btreg);
   1403  1.17     elric 
   1404  1.21   nathanw 	TGAWREG(dc, TGA_REG_EPSR, (btreg << 1) | 0x1); /* XXX */
   1405  1.21   nathanw 	TGAREGWB(dc, TGA_REG_EPSR, 1);
   1406  1.17     elric 
   1407  1.21   nathanw 	rdval = TGARREG(dc, TGA_REG_EPDR);
   1408  1.17     elric 	return (rdval >> 16) & 0xff;				/* XXX */
   1409  1.17     elric }
   1410  1.17     elric 
   1411  1.22   nathanw static u_int8_t
   1412  1.70       dsl tga2_ramdac_rd(void *v, u_int btreg)
   1413  1.17     elric {
   1414  1.17     elric 	struct tga_devconfig *dc = v;
   1415  1.21   nathanw 	bus_space_handle_t ramdac;
   1416  1.17     elric 	u_int8_t retval;
   1417  1.17     elric 
   1418  1.17     elric 	if (btreg > BT485_REG_MAX)
   1419  1.46    provos 		panic("tga_ramdac_rd: reg %d out of range", btreg);
   1420  1.17     elric 
   1421  1.60     perry 	bus_space_subregion(dc->dc_memt, dc->dc_memh, TGA2_MEM_RAMDAC +
   1422  1.21   nathanw 		(0xe << 12) + (btreg << 8), 4, &ramdac);
   1423  1.21   nathanw 	retval = bus_space_read_4(dc->dc_memt, ramdac, 0) & 0xff;
   1424  1.21   nathanw 	bus_space_barrier(dc->dc_memt, ramdac, 0, 4, BUS_SPACE_BARRIER_READ);
   1425  1.17     elric 	return retval;
   1426  1.17     elric }
   1427  1.17     elric 
   1428  1.17     elric #include <dev/ic/decmonitors.c>
   1429  1.59     perry void tga2_ics9110_wr(struct tga_devconfig *dc, int dotclock);
   1430  1.17     elric 
   1431  1.59     perry struct monitor *tga_getmonitor(struct tga_devconfig *dc);
   1432  1.38     elric 
   1433  1.17     elric void
   1434  1.70       dsl tga2_init(struct tga_devconfig *dc)
   1435  1.17     elric {
   1436  1.38     elric 	struct	monitor *m = tga_getmonitor(dc);
   1437  1.17     elric 
   1438  1.38     elric 	/* Deal with the dot clocks.
   1439  1.38     elric 	 */
   1440  1.38     elric 	if (dc->dc_tga_type == TGA_TYPE_POWERSTORM_4D20) {
   1441  1.38     elric 		/* Set this up as a reference clock for the
   1442  1.38     elric 		 * ibm561's PLL.
   1443  1.38     elric 		 */
   1444  1.38     elric 		tga2_ics9110_wr(dc, 14300000);
   1445  1.38     elric 		/* XXX Can't set up the dotclock properly, until such time
   1446  1.38     elric 		 * as the RAMDAC is configured.
   1447  1.38     elric 		 */
   1448  1.38     elric 	} else {
   1449  1.38     elric 		/* otherwise the ics9110 is our clock. */
   1450  1.38     elric 		tga2_ics9110_wr(dc, m->dotclock);
   1451  1.38     elric 	}
   1452  1.21   nathanw #if 0
   1453  1.60     perry 	TGAWREG(dc, TGA_REG_VHCR,
   1454  1.38     elric 	     ((m->hbp / 4) << 21) |
   1455  1.38     elric 	     ((m->hsync / 4) << 14) |
   1456  1.38     elric 	    (((m->hfp - 4) / 4) << 9) |
   1457  1.38     elric 	     ((m->cols + 4) / 4));
   1458  1.17     elric #else
   1459  1.60     perry 	TGAWREG(dc, TGA_REG_VHCR,
   1460  1.38     elric 	     ((m->hbp / 4) << 21) |
   1461  1.38     elric 	     ((m->hsync / 4) << 14) |
   1462  1.38     elric 	    (((m->hfp) / 4) << 9) |
   1463  1.38     elric 	     ((m->cols) / 4));
   1464  1.17     elric #endif
   1465  1.60     perry 	TGAWREG(dc, TGA_REG_VVCR,
   1466  1.38     elric 	    (m->vbp << 22) |
   1467  1.38     elric 	    (m->vsync << 16) |
   1468  1.38     elric 	    (m->vfp << 11) |
   1469  1.38     elric 	    (m->rows));
   1470  1.21   nathanw 	TGAWREG(dc, TGA_REG_VVBR, 1);
   1471  1.21   nathanw 	TGAREGRWB(dc, TGA_REG_VHCR, 3);
   1472  1.21   nathanw 	TGAWREG(dc, TGA_REG_VVVR, TGARREG(dc, TGA_REG_VVVR) | 1);
   1473  1.21   nathanw 	TGAREGRWB(dc, TGA_REG_VVVR, 1);
   1474  1.21   nathanw 	TGAWREG(dc, TGA_REG_GPMR, 0xffffffff);
   1475  1.21   nathanw 	TGAREGRWB(dc, TGA_REG_GPMR, 1);
   1476  1.17     elric }
   1477  1.17     elric 
   1478  1.17     elric void
   1479  1.70       dsl tga2_ics9110_wr(struct tga_devconfig *dc, int dotclock)
   1480  1.17     elric {
   1481  1.21   nathanw 	bus_space_handle_t clock;
   1482  1.17     elric 	u_int32_t valU;
   1483  1.17     elric 	int N, M, R, V, X;
   1484  1.17     elric 	int i;
   1485  1.17     elric 
   1486  1.17     elric 	switch (dotclock) {
   1487  1.17     elric 	case 130808000:
   1488  1.17     elric 		N = 0x40; M = 0x7; V = 0x0; X = 0x1; R = 0x1; break;
   1489  1.17     elric 	case 119840000:
   1490  1.17     elric 		N = 0x2d; M = 0x2b; V = 0x1; X = 0x1; R = 0x1; break;
   1491  1.17     elric 	case 108180000:
   1492  1.17     elric 		N = 0x11; M = 0x9; V = 0x1; X = 0x1; R = 0x2; break;
   1493  1.17     elric 	case 103994000:
   1494  1.17     elric 		N = 0x6d; M = 0xf; V = 0x0; X = 0x1; R = 0x1; break;
   1495  1.17     elric 	case 175000000:
   1496  1.17     elric 		N = 0x5F; M = 0x3E; V = 0x1; X = 0x1; R = 0x1; break;
   1497  1.17     elric 	case  75000000:
   1498  1.17     elric 		N = 0x6e; M = 0x15; V = 0x0; X = 0x1; R = 0x1; break;
   1499  1.17     elric 	case  74000000:
   1500  1.17     elric 		N = 0x2a; M = 0x41; V = 0x1; X = 0x1; R = 0x1; break;
   1501  1.17     elric 	case  69000000:
   1502  1.17     elric 		N = 0x35; M = 0xb; V = 0x0; X = 0x1; R = 0x1; break;
   1503  1.17     elric 	case  65000000:
   1504  1.17     elric 		N = 0x6d; M = 0x0c; V = 0x0; X = 0x1; R = 0x2; break;
   1505  1.17     elric 	case  50000000:
   1506  1.17     elric 		N = 0x37; M = 0x3f; V = 0x1; X = 0x1; R = 0x2; break;
   1507  1.17     elric 	case  40000000:
   1508  1.17     elric 		N = 0x5f; M = 0x11; V = 0x0; X = 0x1; R = 0x2; break;
   1509  1.17     elric 	case  31500000:
   1510  1.17     elric 		N = 0x16; M = 0x05; V = 0x0; X = 0x1; R = 0x2; break;
   1511  1.17     elric 	case  25175000:
   1512  1.17     elric 		N = 0x66; M = 0x1d; V = 0x0; X = 0x1; R = 0x2; break;
   1513  1.17     elric 	case 135000000:
   1514  1.17     elric 		N = 0x42; M = 0x07; V = 0x0; X = 0x1; R = 0x1; break;
   1515  1.17     elric 	case 110000000:
   1516  1.17     elric 		N = 0x60; M = 0x32; V = 0x1; X = 0x1; R = 0x2; break;
   1517  1.17     elric 	case 202500000:
   1518  1.17     elric 		N = 0x60; M = 0x32; V = 0x1; X = 0x1; R = 0x2; break;
   1519  1.38     elric 	case  14300000:		/* this one is just a ref clock */
   1520  1.38     elric 		N = 0x03; M = 0x03; V = 0x1; X = 0x1; R = 0x3; break;
   1521  1.17     elric 	default:
   1522  1.46    provos 		panic("unrecognized clock rate %d", dotclock);
   1523  1.17     elric 	}
   1524  1.17     elric 
   1525  1.17     elric 	/* XXX -- hard coded, bad */
   1526  1.17     elric 	valU  = N | ( M << 7 ) | (V << 14);
   1527  1.17     elric 	valU |= (X << 15) | (R << 17);
   1528  1.17     elric 	valU |= 0x17 << 19;
   1529  1.17     elric 
   1530  1.21   nathanw 	bus_space_subregion(dc->dc_memt, dc->dc_memh, TGA2_MEM_EXTDEV +
   1531  1.21   nathanw 	    TGA2_MEM_CLOCK + (0xe << 12), 4, &clock); /* XXX */
   1532  1.17     elric 
   1533  1.21   nathanw 	for (i=24; i>0; i--) {
   1534  1.21   nathanw 		u_int32_t       writeval;
   1535  1.60     perry 
   1536  1.21   nathanw 		writeval = valU & 0x1;
   1537  1.60     perry 		if (i == 1)
   1538  1.60     perry 			writeval |= 0x2;
   1539  1.21   nathanw 		valU >>= 1;
   1540  1.21   nathanw 		bus_space_write_4(dc->dc_memt, clock, 0, writeval);
   1541  1.21   nathanw 		bus_space_barrier(dc->dc_memt, clock, 0, 4, BUS_SPACE_BARRIER_WRITE);
   1542  1.60     perry         }
   1543  1.21   nathanw 	bus_space_subregion(dc->dc_memt, dc->dc_memh, TGA2_MEM_EXTDEV +
   1544  1.21   nathanw 	    TGA2_MEM_CLOCK + (0xe << 12) + (0x1 << 11) + (0x1 << 11), 4,
   1545  1.21   nathanw 		&clock); /* XXX */
   1546  1.21   nathanw 	bus_space_write_4(dc->dc_memt, clock, 0, 0x0);
   1547  1.21   nathanw 	bus_space_barrier(dc->dc_memt, clock, 0, 0, BUS_SPACE_BARRIER_WRITE);
   1548  1.38     elric }
   1549  1.38     elric 
   1550  1.38     elric struct monitor *
   1551  1.70       dsl tga_getmonitor(struct tga_devconfig *dc)
   1552  1.38     elric {
   1553  1.38     elric 	return &decmonitors[(~TGARREG(dc, TGA_REG_GREV) >> 16) & 0x0f];
   1554  1.38     elric }
   1555  1.38     elric 
   1556  1.38     elric unsigned
   1557  1.70       dsl tga_getdotclock(struct tga_devconfig *dc)
   1558  1.38     elric {
   1559  1.38     elric 	return tga_getmonitor(dc)->dotclock;
   1560   1.1  drochner }
   1561