twareg.h revision 1.1 1 1.1 wrstuden /* $wasabi: twareg.h,v 1.11 2006/04/27 17:12:39 wrstuden Exp $ */
2 1.1 wrstuden /*
3 1.1 wrstuden * Copyright (c) 2005-2006 Wasabi Systems, Inc.
4 1.1 wrstuden * All rights reserved.
5 1.1 wrstuden *
6 1.1 wrstuden * Your Wasabi Systems License Agreement specifies the terms and
7 1.1 wrstuden * conditions for use and redistribution.
8 1.1 wrstuden */
9 1.1 wrstuden
10 1.1 wrstuden
11 1.1 wrstuden /*-
12 1.1 wrstuden * Copyright (c) 2003-04 3ware, Inc.
13 1.1 wrstuden * All rights reserved.
14 1.1 wrstuden *
15 1.1 wrstuden * Redistribution and use in source and binary forms, with or without
16 1.1 wrstuden * modification, are permitted provided that the following conditions
17 1.1 wrstuden * are met:
18 1.1 wrstuden * 1. Redistributions of source code must retain the above copyright
19 1.1 wrstuden * notice, this list of conditions and the following disclaimer.
20 1.1 wrstuden * 2. Redistributions in binary form must reproduce the above copyright
21 1.1 wrstuden * notice, this list of conditions and the following disclaimer in the
22 1.1 wrstuden * documentation and/or other materials provided with the distribution.
23 1.1 wrstuden *
24 1.1 wrstuden * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
25 1.1 wrstuden * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 1.1 wrstuden * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 1.1 wrstuden * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
28 1.1 wrstuden * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 1.1 wrstuden * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 1.1 wrstuden * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.1 wrstuden * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.1 wrstuden * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.1 wrstuden * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.1 wrstuden * SUCH DAMAGE.
35 1.1 wrstuden *
36 1.1 wrstuden * $FreeBSD: src/sys/dev/twa/twa_reg.h,v 1.2 2004/08/18 16:14:44 vkashyap Exp $
37 1.1 wrstuden */
38 1.1 wrstuden
39 1.1 wrstuden /*
40 1.1 wrstuden * 3ware driver for 9000 series storage controllers.
41 1.1 wrstuden *
42 1.1 wrstuden * Author: Vinod Kashyap
43 1.1 wrstuden */
44 1.1 wrstuden
45 1.1 wrstuden #ifndef _PCI_TWAREG_H_
46 1.1 wrstuden #define _PCI_TWAREG_H_
47 1.1 wrstuden
48 1.1 wrstuden #if defined(_KERNEL)
49 1.1 wrstuden #include <machine/bus.h>
50 1.1 wrstuden
51 1.1 wrstuden /*
52 1.1 wrstuden * The following macro has no business being in twa_reg.h. It should probably
53 1.1 wrstuden * be defined in twa_includes.h, before the #include twa_reg.h.... But that
54 1.1 wrstuden * causes the API to run into build errors. Will leave it here for now...
55 1.1 wrstuden */
56 1.1 wrstuden #define TWA_64BIT_ADDRESSES ((sizeof(bus_addr_t) == 8) ? 1 : 0)
57 1.1 wrstuden
58 1.1 wrstuden /*
59 1.1 wrstuden * Define the following here since it relies on TWA_64BIT_ADDRESSES which
60 1.1 wrstuden * depends on sizeof(bus_addr_t), which is not exported to userland.
61 1.1 wrstuden * The userland API shouldn't care about the kernel's bus_addr_t.
62 1.1 wrstuden * For the userland API, use the array size that we would use for 32-bit
63 1.1 wrstuden * addresses since that's what we use in the sg structure definition.
64 1.1 wrstuden * The userland API does not actually appear to use the array, but it
65 1.1 wrstuden * does include the array in various command structures.
66 1.1 wrstuden */
67 1.1 wrstuden #define TWA_MAX_SG_ELEMENTS (TWA_64BIT_ADDRESSES ? 70 : 105)
68 1.1 wrstuden #else
69 1.1 wrstuden #define TWA_MAX_SG_ELEMENTS 105
70 1.1 wrstuden #endif
71 1.1 wrstuden
72 1.1 wrstuden #define TWAQ_FREE 0
73 1.1 wrstuden #define TWAQ_BUSY 1
74 1.1 wrstuden #define TWAQ_PENDING 2
75 1.1 wrstuden #define TWAQ_COMPLETE 3
76 1.1 wrstuden #define TWAQ_IO_PENDING 4
77 1.1 wrstuden #define TWAQ_COUNT 5 /* total number of queues */
78 1.1 wrstuden
79 1.1 wrstuden #define TWA_DRIVER_VERSION_STRING "1.00.00.000"
80 1.1 wrstuden
81 1.1 wrstuden #define TWA_REQUEST_TIMEOUT_PERIOD 60 /* seconds */
82 1.1 wrstuden
83 1.1 wrstuden #define TWA_MESSAGE_SOURCE_CONTROLLER_ERROR 3
84 1.1 wrstuden
85 1.1 wrstuden /* Register offsets from base address. */
86 1.1 wrstuden #define TWA_CONTROL_REGISTER_OFFSET 0x0
87 1.1 wrstuden #define TWA_STATUS_REGISTER_OFFSET 0x4
88 1.1 wrstuden #define TWA_COMMAND_QUEUE_OFFSET 0x8
89 1.1 wrstuden #define TWA_RESPONSE_QUEUE_OFFSET 0xC
90 1.1 wrstuden #define TWA_COMMAND_QUEUE_OFFSET_LOW 0x20
91 1.1 wrstuden #define TWA_COMMAND_QUEUE_OFFSET_HIGH 0x24
92 1.1 wrstuden
93 1.1 wrstuden #if defined(_KERNEL)
94 1.1 wrstuden #define TWA_WRITE_REGISTER(sc, offset, val) \
95 1.1 wrstuden bus_space_write_4(sc->twa_bus_iot, sc->twa_bus_ioh, offset, (u_int32_t)val)
96 1.1 wrstuden
97 1.1 wrstuden #define TWA_WRITE_COMMAND_QUEUE(sc, val) \
98 1.1 wrstuden do { \
99 1.1 wrstuden if (TWA_64BIT_ADDRESSES) { \
100 1.1 wrstuden /* First write the low 4 bytes, then the high 4. */ \
101 1.1 wrstuden TWA_WRITE_REGISTER(sc, TWA_COMMAND_QUEUE_OFFSET_LOW, \
102 1.1 wrstuden (u_int32_t)(val)); \
103 1.1 wrstuden TWA_WRITE_REGISTER(sc, TWA_COMMAND_QUEUE_OFFSET_HIGH,\
104 1.1 wrstuden (u_int32_t)(((u_int64_t)val)>>32)); \
105 1.1 wrstuden } else \
106 1.1 wrstuden TWA_WRITE_REGISTER(sc, TWA_COMMAND_QUEUE_OFFSET,\
107 1.1 wrstuden (u_int32_t)(val)); \
108 1.1 wrstuden } while (0)
109 1.1 wrstuden #endif
110 1.1 wrstuden
111 1.1 wrstuden /* Control register bit definitions. */
112 1.1 wrstuden #define TWA_CONTROL_CLEAR_SBUF_WRITE_ERROR 0x00000008
113 1.1 wrstuden #define TWA_CONTROL_ISSUE_HOST_INTERRUPT 0x00000020
114 1.1 wrstuden #define TWA_CONTROL_DISABLE_INTERRUPTS 0x00000040
115 1.1 wrstuden #define TWA_CONTROL_ENABLE_INTERRUPTS 0x00000080
116 1.1 wrstuden #define TWA_CONTROL_ISSUE_SOFT_RESET 0x00000100
117 1.1 wrstuden #define TWA_CONTROL_UNMASK_RESPONSE_INTERRUPT 0x00004000
118 1.1 wrstuden #define TWA_CONTROL_UNMASK_COMMAND_INTERRUPT 0x00008000
119 1.1 wrstuden #define TWA_CONTROL_MASK_RESPONSE_INTERRUPT 0x00010000
120 1.1 wrstuden #define TWA_CONTROL_MASK_COMMAND_INTERRUPT 0x00020000
121 1.1 wrstuden #define TWA_CONTROL_CLEAR_ATTENTION_INTERRUPT 0x00040000
122 1.1 wrstuden #define TWA_CONTROL_CLEAR_HOST_INTERRUPT 0x00080000
123 1.1 wrstuden #define TWA_CONTROL_CLEAR_PCI_ABORT 0x00100000
124 1.1 wrstuden #define TWA_CONTROL_CLEAR_QUEUE_ERROR 0x00400000
125 1.1 wrstuden #define TWA_CONTROL_CLEAR_PARITY_ERROR 0x00800000
126 1.1 wrstuden
127 1.1 wrstuden /* Status register bit definitions. */
128 1.1 wrstuden #define TWA_STATUS_ROM_BIOS_IN_SBUF 0x00000002
129 1.1 wrstuden #define TWA_STATUS_SBUF_WRITE_ERROR 0x00000008
130 1.1 wrstuden #define TWA_STATUS_COMMAND_QUEUE_EMPTY 0x00001000
131 1.1 wrstuden #define TWA_STATUS_MICROCONTROLLER_READY 0x00002000
132 1.1 wrstuden #define TWA_STATUS_RESPONSE_QUEUE_EMPTY 0x00004000
133 1.1 wrstuden #define TWA_STATUS_COMMAND_QUEUE_FULL 0x00008000
134 1.1 wrstuden #define TWA_STATUS_RESPONSE_INTERRUPT 0x00010000
135 1.1 wrstuden #define TWA_STATUS_COMMAND_INTERRUPT 0x00020000
136 1.1 wrstuden #define TWA_STATUS_ATTENTION_INTERRUPT 0x00040000
137 1.1 wrstuden #define TWA_STATUS_HOST_INTERRUPT 0x00080000
138 1.1 wrstuden #define TWA_STATUS_PCI_ABORT_INTERRUPT 0x00100000
139 1.1 wrstuden #define TWA_STATUS_MICROCONTROLLER_ERROR 0x00200000
140 1.1 wrstuden #define TWA_STATUS_QUEUE_ERROR_INTERRUPT 0x00400000
141 1.1 wrstuden #define TWA_STATUS_PCI_PARITY_ERROR_INTERRUPT 0x00800000
142 1.1 wrstuden #define TWA_STATUS_MINOR_VERSION_MASK 0x0F000000
143 1.1 wrstuden #define TWA_STATUS_MAJOR_VERSION_MASK 0xF0000000
144 1.1 wrstuden
145 1.1 wrstuden #define TWA_STATUS_EXPECTED_BITS 0x00002000
146 1.1 wrstuden #define TWA_STATUS_UNEXPECTED_BITS 0x00F00000
147 1.1 wrstuden
148 1.1 wrstuden /* For use with the %b printf format. */
149 1.1 wrstuden #define TWA_STATUS_BITS_DESCRIPTION \
150 1.1 wrstuden "\20\15CMD_Q_EMPTY\16MC_RDY\17RESP_Q_EMPTY\20CMD_Q_FULL\21RESP_INTR\22CMD_INTR\23ATTN_INTR\24HOST_INTR\25PCI_ABRT\26MC_ERR\27Q_ERR\30PCI_PERR\n"
151 1.1 wrstuden
152 1.1 wrstuden /* Detect inconsistencies in the status register. */
153 1.1 wrstuden #define TWA_STATUS_ERRORS(x) \
154 1.1 wrstuden ((x & TWA_STATUS_UNEXPECTED_BITS) && \
155 1.1 wrstuden (x & TWA_STATUS_MICROCONTROLLER_READY))
156 1.1 wrstuden
157 1.1 wrstuden /* PCI related defines. */
158 1.1 wrstuden #define TWA_IO_CONFIG_REG 0x10
159 1.1 wrstuden #define TWA_DEVICE_NAME "3ware 9000 series Storage Controller"
160 1.1 wrstuden #define TWA_VENDOR_ID 0x13C1
161 1.1 wrstuden #define TWA_DEVICE_ID_9K 0x1002
162 1.1 wrstuden
163 1.1 wrstuden #define TWA_PCI_CONFIG_CLEAR_PARITY_ERROR 0xc100
164 1.1 wrstuden #define TWA_PCI_CONFIG_CLEAR_PCI_ABORT 0x2000
165 1.1 wrstuden
166 1.1 wrstuden /* Command packet opcodes. */
167 1.1 wrstuden #define TWA_OP_NOP 0x00
168 1.1 wrstuden #define TWA_OP_INIT_CONNECTION 0x01
169 1.1 wrstuden #define TWA_OP_READ 0x02
170 1.1 wrstuden #define TWA_OP_WRITE 0x03
171 1.1 wrstuden #define TWA_OP_READVERIFY 0x04
172 1.1 wrstuden #define TWA_OP_VERIFY 0x05
173 1.1 wrstuden #define TWA_OP_ZEROUNIT 0x08
174 1.1 wrstuden #define TWA_OP_REPLACEUNIT 0x09
175 1.1 wrstuden #define TWA_OP_HOTSWAP 0x0A
176 1.1 wrstuden #define TWA_OP_SELFTESTS 0x0B
177 1.1 wrstuden #define TWA_OP_SYNC_PARAM 0x0C
178 1.1 wrstuden #define TWA_OP_REORDER_UNITS 0x0D
179 1.1 wrstuden #define TWA_OP_FLUSH 0x0E
180 1.1 wrstuden #define TWA_OP_EXECUTE_SCSI_COMMAND 0x10
181 1.1 wrstuden #define TWA_OP_ATA_PASSTHROUGH 0x11
182 1.1 wrstuden #define TWA_OP_GET_PARAM 0x12
183 1.1 wrstuden #define TWA_OP_SET_PARAM 0x13
184 1.1 wrstuden #define TWA_OP_CREATEUNIT 0x14
185 1.1 wrstuden #define TWA_OP_DELETEUNIT 0x15
186 1.1 wrstuden #define TWA_OP_DOWNLOAD_FIRMWARE 0x16
187 1.1 wrstuden #define TWA_OP_REBUILDUNIT 0x17
188 1.1 wrstuden #define TWA_OP_POWER_MANAGEMENT 0x18
189 1.1 wrstuden
190 1.1 wrstuden #define TWA_OP_REMOTE_PRINT 0x1B
191 1.1 wrstuden #define TWA_OP_RESET_FIRMWARE 0x1C
192 1.1 wrstuden #define TWA_OP_DEBUG 0x1D
193 1.1 wrstuden
194 1.1 wrstuden #define TWA_OP_DIAGNOSTICS 0x1F
195 1.1 wrstuden
196 1.1 wrstuden /* Misc defines. */
197 1.1 wrstuden #define TWA_ALIGNMENT 0x4
198 1.1 wrstuden #define TWA_MAX_UNITS 16
199 1.1 wrstuden #define TWA_INIT_MESSAGE_CREDITS 0x100
200 1.1 wrstuden #define TWA_SHUTDOWN_MESSAGE_CREDITS 0x001
201 1.1 wrstuden #define TWA_64BIT_SG_ADDRESSES 0x00000001
202 1.1 wrstuden #define TWA_EXTENDED_INIT_CONNECT 0x00000002
203 1.1 wrstuden #define TWA_BASE_MODE 1
204 1.1 wrstuden #define TWA_BASE_FW_SRL 24
205 1.1 wrstuden #define TWA_BASE_FW_BRANCH 0
206 1.1 wrstuden #define TWA_BASE_FW_BUILD 1
207 1.1 wrstuden #define TWA_CURRENT_FW_SRL 28
208 1.1 wrstuden #define TWA_CURRENT_FW_BRANCH 4
209 1.1 wrstuden #define TWA_CURRENT_FW_BUILD 9
210 1.1 wrstuden #define TWA_9000_ARCH_ID 0x5 /* 9000 series controllers */
211 1.1 wrstuden #define TWA_CTLR_FW_SAME_OR_NEWER 0x00000001
212 1.1 wrstuden #define TWA_CTLR_FW_COMPATIBLE 0x00000002
213 1.1 wrstuden #define TWA_BUNDLED_FW_SAFE_TO_FLASH 0x00000004
214 1.1 wrstuden #define TWA_CTLR_FW_RECOMMENDS_FLASH 0x00000008
215 1.1 wrstuden #define NUM_FW_IMAGE_CHUNKS 5
216 1.1 wrstuden #define TWA_MAX_IO_SIZE 0x20000 /* 128K */
217 1.1 wrstuden /* #define TWA_MAX_SG_ELEMENTS defined above */
218 1.1 wrstuden #define TWA_MAX_ATA_SG_ELEMENTS 60
219 1.1 wrstuden #define TWA_Q_LENGTH TWA_INIT_MESSAGE_CREDITS
220 1.1 wrstuden #define TWA_MAX_RESET_TRIES 3
221 1.1 wrstuden #define TWA_SECTOR_SIZE 0x200 /* generic I/O bufffer */
222 1.1 wrstuden #define TWA_SENSE_DATA_LENGTH 18
223 1.1 wrstuden
224 1.1 wrstuden #define TWA_ERROR_LOGICAL_UNIT_NOT_SUPPORTED 0x010a
225 1.1 wrstuden #define TWA_ERROR_UNIT_OFFLINE 0x0128
226 1.1 wrstuden #define TWA_ERROR_MORE_DATA 0x0231
227 1.1 wrstuden
228 1.1 wrstuden /* Scatter/Gather list entry. */
229 1.1 wrstuden struct twa_sg {
230 1.1 wrstuden #if defined(_KERNEL)
231 1.1 wrstuden bus_addr_t address;
232 1.1 wrstuden #else
233 1.1 wrstuden u_int32_t xx_address_xx; /* Fail if userland tries to use this */
234 1.1 wrstuden #endif
235 1.1 wrstuden u_int32_t length;
236 1.1 wrstuden } __attribute__ ((packed));
237 1.1 wrstuden
238 1.1 wrstuden
239 1.1 wrstuden /* 7000 structures. */
240 1.1 wrstuden struct twa_command_init_connect {
241 1.1 wrstuden u_int8_t opcode:5; /* TWA_OP_INITCONNECTION */
242 1.1 wrstuden u_int8_t res1:3;
243 1.1 wrstuden u_int8_t size;
244 1.1 wrstuden u_int8_t request_id;
245 1.1 wrstuden u_int8_t res2;
246 1.1 wrstuden u_int8_t status;
247 1.1 wrstuden u_int8_t flags;
248 1.1 wrstuden u_int16_t message_credits;
249 1.1 wrstuden u_int32_t features;
250 1.1 wrstuden u_int16_t fw_srl;
251 1.1 wrstuden u_int16_t fw_arch_id;
252 1.1 wrstuden u_int16_t fw_branch;
253 1.1 wrstuden u_int16_t fw_build;
254 1.1 wrstuden u_int32_t result;
255 1.1 wrstuden }__attribute__ ((packed));
256 1.1 wrstuden
257 1.1 wrstuden struct twa_command_download_firmware {
258 1.1 wrstuden u_int8_t opcode:5; /* TWA_DOWNLOAD_FIRMWARE */
259 1.1 wrstuden u_int8_t sgl_offset:3;
260 1.1 wrstuden u_int8_t size;
261 1.1 wrstuden u_int8_t request_id;
262 1.1 wrstuden u_int8_t unit;
263 1.1 wrstuden u_int8_t status;
264 1.1 wrstuden u_int8_t flags;
265 1.1 wrstuden u_int16_t param;
266 1.1 wrstuden struct twa_sg sgl[TWA_MAX_SG_ELEMENTS];
267 1.1 wrstuden } __attribute__ ((packed));
268 1.1 wrstuden
269 1.1 wrstuden
270 1.1 wrstuden struct twa_command_reset_firmware {
271 1.1 wrstuden u_int8_t opcode:5; /* TWA_OP_RESET_FIRMWARE */
272 1.1 wrstuden u_int8_t res1:3;
273 1.1 wrstuden u_int8_t size;
274 1.1 wrstuden u_int8_t request_id;
275 1.1 wrstuden u_int8_t unit;
276 1.1 wrstuden u_int8_t status;
277 1.1 wrstuden u_int8_t flags;
278 1.1 wrstuden u_int8_t res2;
279 1.1 wrstuden u_int8_t param;
280 1.1 wrstuden } __attribute__ ((packed));
281 1.1 wrstuden
282 1.1 wrstuden
283 1.1 wrstuden struct twa_command_io {
284 1.1 wrstuden u_int8_t opcode:5; /* TWA_OP_READ/TWA_OP_WRITE */
285 1.1 wrstuden u_int8_t sgl_offset:3;
286 1.1 wrstuden u_int8_t size;
287 1.1 wrstuden u_int8_t request_id;
288 1.1 wrstuden u_int8_t unit:4;
289 1.1 wrstuden u_int8_t host_id:4;
290 1.1 wrstuden u_int8_t status;
291 1.1 wrstuden u_int8_t flags;
292 1.1 wrstuden u_int16_t block_count;
293 1.1 wrstuden u_int32_t lba;
294 1.1 wrstuden struct twa_sg sgl[TWA_MAX_SG_ELEMENTS];
295 1.1 wrstuden } __attribute__ ((packed));
296 1.1 wrstuden
297 1.1 wrstuden
298 1.1 wrstuden struct twa_command_hotswap {
299 1.1 wrstuden u_int8_t opcode:5; /* TWA_OP_HOTSWAP */
300 1.1 wrstuden u_int8_t res1:3;
301 1.1 wrstuden u_int8_t size;
302 1.1 wrstuden u_int8_t request_id;
303 1.1 wrstuden u_int8_t unit:4;
304 1.1 wrstuden u_int8_t host_id:4;
305 1.1 wrstuden u_int8_t status;
306 1.1 wrstuden u_int8_t flags;
307 1.1 wrstuden u_int8_t action;
308 1.1 wrstuden #define TWA_OP_HOTSWAP_REMOVE 0x00 /* remove assumed-degraded unit */
309 1.1 wrstuden #define TWA_OP_HOTSWAP_ADD_CBOD 0x01 /* add CBOD to empty port */
310 1.1 wrstuden #define TWA_OP_HOTSWAP_ADD_SPARE 0x02 /* add spare to empty port */
311 1.1 wrstuden u_int8_t aport;
312 1.1 wrstuden } __attribute__ ((packed));
313 1.1 wrstuden
314 1.1 wrstuden
315 1.1 wrstuden struct twa_command_param {
316 1.1 wrstuden u_int8_t opcode:5; /* TWA_OP_GETPARAM, TWA_OP_SETPARAM */
317 1.1 wrstuden u_int8_t sgl_offset:3;
318 1.1 wrstuden u_int8_t size;
319 1.1 wrstuden u_int8_t request_id;
320 1.1 wrstuden u_int8_t unit:4;
321 1.1 wrstuden u_int8_t host_id:4;
322 1.1 wrstuden u_int8_t status;
323 1.1 wrstuden u_int8_t flags;
324 1.1 wrstuden u_int16_t param_count;
325 1.1 wrstuden struct twa_sg sgl[TWA_MAX_SG_ELEMENTS];
326 1.1 wrstuden } __attribute__ ((packed));
327 1.1 wrstuden
328 1.1 wrstuden
329 1.1 wrstuden struct twa_command_rebuildunit {
330 1.1 wrstuden u_int8_t opcode:5; /* TWA_OP_REBUILDUNIT */
331 1.1 wrstuden u_int8_t res1:3;
332 1.1 wrstuden u_int8_t size;
333 1.1 wrstuden u_int8_t request_id;
334 1.1 wrstuden u_int8_t src_unit:4;
335 1.1 wrstuden u_int8_t host_id:4;
336 1.1 wrstuden u_int8_t status;
337 1.1 wrstuden u_int8_t flags;
338 1.1 wrstuden u_int8_t action:7;
339 1.1 wrstuden #define TWA_OP_REBUILDUNIT_NOP 0
340 1.1 wrstuden #define TWA_OP_REBUILDUNIT_STOP 2 /* stop all rebuilds */
341 1.1 wrstuden #define TWA_OP_REBUILDUNIT_START 4 /* start rebuild with lowest unit */
342 1.1 wrstuden #define TWA_OP_REBUILDUNIT_STARTUNIT 5 /* rebuild src_unit (not supported) */
343 1.1 wrstuden u_int8_t cs:1; /* request state change on src_unit */
344 1.1 wrstuden u_int8_t logical_subunit; /* for RAID10 rebuild of logical subunit */
345 1.1 wrstuden } __attribute__ ((packed));
346 1.1 wrstuden
347 1.1 wrstuden
348 1.1 wrstuden struct twa_command_ata {
349 1.1 wrstuden u_int8_t opcode:5; /* TWA_OP_ATA_PASSTHROUGH */
350 1.1 wrstuden u_int8_t sgl_offset:3;
351 1.1 wrstuden u_int8_t size;
352 1.1 wrstuden u_int8_t request_id;
353 1.1 wrstuden u_int8_t unit:4;
354 1.1 wrstuden u_int8_t host_id:4;
355 1.1 wrstuden u_int8_t status;
356 1.1 wrstuden u_int8_t flags;
357 1.1 wrstuden u_int16_t param;
358 1.1 wrstuden u_int16_t features;
359 1.1 wrstuden u_int16_t sector_count;
360 1.1 wrstuden u_int16_t sector_num;
361 1.1 wrstuden u_int16_t cylinder_lo;
362 1.1 wrstuden u_int16_t cylinder_hi;
363 1.1 wrstuden u_int8_t drive_head;
364 1.1 wrstuden u_int8_t command;
365 1.1 wrstuden struct twa_sg sgl[TWA_MAX_ATA_SG_ELEMENTS];
366 1.1 wrstuden } __attribute__ ((packed));
367 1.1 wrstuden
368 1.1 wrstuden
369 1.1 wrstuden struct twa_command_generic {
370 1.1 wrstuden u_int8_t opcode:5;
371 1.1 wrstuden u_int8_t sgl_offset:3;
372 1.1 wrstuden u_int8_t size;
373 1.1 wrstuden u_int8_t request_id;
374 1.1 wrstuden u_int8_t unit:4;
375 1.1 wrstuden u_int8_t host_id:4;
376 1.1 wrstuden u_int8_t status;
377 1.1 wrstuden u_int8_t flags;
378 1.1 wrstuden #define TWA_FLAGS_SUCCESS 0x00
379 1.1 wrstuden #define TWA_FLAGS_INFORMATIONAL 0x01
380 1.1 wrstuden #define TWA_FLAGS_WARNING 0x02
381 1.1 wrstuden #define TWA_FLAGS_FATAL 0x03
382 1.1 wrstuden #define TWA_FLAGS_PERCENTAGE (1<<8) /* bits 0-6 indicate completion percentage */
383 1.1 wrstuden u_int16_t count; /* block count, parameter count, message credits */
384 1.1 wrstuden } __attribute__ ((packed));
385 1.1 wrstuden
386 1.1 wrstuden
387 1.1 wrstuden /* Command packet - must be TWA_ALIGNMENT aligned. */
388 1.1 wrstuden union twa_command_7k {
389 1.1 wrstuden struct twa_command_init_connect init_connect;
390 1.1 wrstuden struct twa_command_download_firmware download_fw;
391 1.1 wrstuden struct twa_command_reset_firmware reset_fw;
392 1.1 wrstuden struct twa_command_io io;
393 1.1 wrstuden struct twa_command_hotswap hotswap;
394 1.1 wrstuden struct twa_command_param param;
395 1.1 wrstuden struct twa_command_rebuildunit rebuildunit;
396 1.1 wrstuden struct twa_command_ata ata;
397 1.1 wrstuden struct twa_command_generic generic;
398 1.1 wrstuden } __attribute__ ((packed));
399 1.1 wrstuden
400 1.1 wrstuden
401 1.1 wrstuden /* 9000 structures. */
402 1.1 wrstuden
403 1.1 wrstuden /* Command Packet. */
404 1.1 wrstuden struct twa_command_9k {
405 1.1 wrstuden struct {
406 1.1 wrstuden u_int8_t opcode:5;
407 1.1 wrstuden u_int8_t reserved:3;
408 1.1 wrstuden } command;
409 1.1 wrstuden u_int8_t unit;
410 1.1 wrstuden u_int16_t request_id;
411 1.1 wrstuden u_int8_t status;
412 1.1 wrstuden u_int8_t sgl_offset; /* offset (in bytes) to sg_list, from the end of sgl_entries */
413 1.1 wrstuden u_int16_t sgl_entries;
414 1.1 wrstuden u_int8_t cdb[16];
415 1.1 wrstuden struct twa_sg sg_list[TWA_MAX_SG_ELEMENTS];
416 1.1 wrstuden u_int8_t padding[32];
417 1.1 wrstuden } __attribute__ ((packed));
418 1.1 wrstuden
419 1.1 wrstuden
420 1.1 wrstuden /* Command packet header. */
421 1.1 wrstuden struct twa_command_header {
422 1.1 wrstuden u_int8_t sense_data[TWA_SENSE_DATA_LENGTH];
423 1.1 wrstuden struct {
424 1.1 wrstuden int8_t reserved[4];
425 1.1 wrstuden u_int16_t error;
426 1.1 wrstuden u_int8_t padding;
427 1.1 wrstuden struct {
428 1.1 wrstuden u_int8_t severity:3;
429 1.1 wrstuden u_int8_t reserved:5;
430 1.1 wrstuden } substatus_block;
431 1.1 wrstuden } status_block;
432 1.1 wrstuden u_int8_t err_specific_desc[98];
433 1.1 wrstuden struct {
434 1.1 wrstuden u_int8_t size_header;
435 1.1 wrstuden u_int16_t reserved;
436 1.1 wrstuden u_int8_t size_sense;
437 1.1 wrstuden } header_desc;
438 1.1 wrstuden u_int8_t reserved[2];
439 1.1 wrstuden } __attribute__ ((packed));
440 1.1 wrstuden
441 1.1 wrstuden
442 1.1 wrstuden /* Full command packet. */
443 1.1 wrstuden struct twa_command_packet {
444 1.1 wrstuden struct twa_command_header cmd_hdr;
445 1.1 wrstuden union {
446 1.1 wrstuden union twa_command_7k cmd_pkt_7k;
447 1.1 wrstuden struct twa_command_9k cmd_pkt_9k;
448 1.1 wrstuden } command;
449 1.1 wrstuden } __attribute__ ((packed));
450 1.1 wrstuden
451 1.1 wrstuden
452 1.1 wrstuden /* Response queue entry. */
453 1.1 wrstuden union twa_response_queue {
454 1.1 wrstuden struct {
455 1.1 wrstuden u_int32_t undefined_1:4;
456 1.1 wrstuden u_int32_t response_id:8;
457 1.1 wrstuden u_int32_t undefined_2:20;
458 1.1 wrstuden } u;
459 1.1 wrstuden u_int32_t value;
460 1.1 wrstuden } __attribute__ ((packed));
461 1.1 wrstuden
462 1.1 wrstuden
463 1.1 wrstuden #define TWA_AEN_QUEUE_EMPTY 0x00
464 1.1 wrstuden #define TWA_AEN_SOFT_RESET 0x01
465 1.1 wrstuden #define TWA_AEN_SYNC_TIME_WITH_HOST 0x31
466 1.1 wrstuden #define TWA_AEN_SEVERITY_ERROR 0x1
467 1.1 wrstuden #define TWA_AEN_SEVERITY_WARNING 0x1
468 1.1 wrstuden #define TWA_AEN_SEVERITY_INFO 0x1
469 1.1 wrstuden #define TWA_AEN_SEVERITY_DEBUG 0x4
470 1.1 wrstuden
471 1.1 wrstuden #define TWA_PARAM_DRIVESUMMARY 0x0002
472 1.1 wrstuden #define TWA_PARAM_DRIVESTATUS 3
473 1.1 wrstuden
474 1.1 wrstuden #define TWA_DRIVE_DETECTED 0x80
475 1.1 wrstuden
476 1.1 wrstuden #define TWA_PARAM_DRIVE_TABLE 0x0200
477 1.1 wrstuden #define TWA_PARAM_DRIVESIZEINDEX 2
478 1.1 wrstuden #define TWA_PARAM_DRIVEMODELINDEX 3
479 1.1 wrstuden
480 1.1 wrstuden #define TWA_PARAM_DRIVESIZE_LENGTH 4
481 1.1 wrstuden #define TWA_PARAM_DRIVEMODEL_LENGTH 40
482 1.1 wrstuden
483 1.1 wrstuden
484 1.1 wrstuden #define TWA_PARAM_VERSION 0x0402
485 1.1 wrstuden #define TWA_PARAM_VERSION_Mon 2 /* monitor version [16] */
486 1.1 wrstuden #define TWA_PARAM_VERSION_FW 3 /* firmware version [16] */
487 1.1 wrstuden #define TWA_PARAM_VERSION_BIOS 4 /* BIOSs version [16] */
488 1.1 wrstuden #define TWA_PARAM_VERSION_PCBA 5 /* PCB version [8] */
489 1.1 wrstuden #define TWA_PARAM_VERSION_ATA 6 /* A-chip version [8] */
490 1.1 wrstuden #define TWA_PARAM_VERSION_PCI 7 /* P-chip version [8] */
491 1.1 wrstuden
492 1.1 wrstuden #define TWA_PARAM_CONTROLLER 0x0403
493 1.1 wrstuden #define TWA_PARAM_CONTROLLER_PortCount 3 /* number of ports [1] */
494 1.1 wrstuden
495 1.1 wrstuden #define TWA_PARAM_TIME_TABLE 0x40A
496 1.1 wrstuden #define TWA_PARAM_TIME_SchedulerTime 0x3
497 1.1 wrstuden
498 1.1 wrstuden #define TWA_9K_PARAM_DESCRIPTOR 0x8000
499 1.1 wrstuden
500 1.1 wrstuden
501 1.1 wrstuden struct twa_param_9k {
502 1.1 wrstuden u_int16_t table_id;
503 1.1 wrstuden u_int8_t parameter_id;
504 1.1 wrstuden u_int8_t reserved;
505 1.1 wrstuden u_int16_t parameter_size_bytes;
506 1.1 wrstuden u_int16_t parameter_actual_size_bytes;
507 1.1 wrstuden u_int8_t data[1];
508 1.1 wrstuden } __attribute__ ((packed));
509 1.1 wrstuden
510 1.1 wrstuden #endif /* !_PCI_TWAREG_H_ */
511