Home | History | Annotate | Line # | Download | only in pci
twe.c revision 1.12.2.10
      1   1.12.2.9   nathanw /*	$NetBSD: twe.c,v 1.12.2.10 2002/08/13 02:19:47 nathanw Exp $	*/
      2        1.1        ad 
      3        1.1        ad /*-
      4   1.12.2.8   nathanw  * Copyright (c) 2000, 2001, 2002 The NetBSD Foundation, Inc.
      5        1.1        ad  * All rights reserved.
      6        1.1        ad  *
      7        1.1        ad  * This code is derived from software contributed to The NetBSD Foundation
      8        1.1        ad  * by Andrew Doran.
      9        1.1        ad  *
     10        1.1        ad  * Redistribution and use in source and binary forms, with or without
     11        1.1        ad  * modification, are permitted provided that the following conditions
     12        1.1        ad  * are met:
     13        1.1        ad  * 1. Redistributions of source code must retain the above copyright
     14        1.1        ad  *    notice, this list of conditions and the following disclaimer.
     15        1.1        ad  * 2. Redistributions in binary form must reproduce the above copyright
     16        1.1        ad  *    notice, this list of conditions and the following disclaimer in the
     17        1.1        ad  *    documentation and/or other materials provided with the distribution.
     18        1.1        ad  * 3. All advertising materials mentioning features or use of this software
     19        1.1        ad  *    must display the following acknowledgement:
     20        1.1        ad  *        This product includes software developed by the NetBSD
     21        1.1        ad  *        Foundation, Inc. and its contributors.
     22        1.1        ad  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23        1.1        ad  *    contributors may be used to endorse or promote products derived
     24        1.1        ad  *    from this software without specific prior written permission.
     25        1.1        ad  *
     26        1.1        ad  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27        1.1        ad  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28        1.1        ad  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29        1.1        ad  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30        1.1        ad  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31        1.1        ad  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32        1.1        ad  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33        1.1        ad  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34        1.1        ad  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35        1.1        ad  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36        1.1        ad  * POSSIBILITY OF SUCH DAMAGE.
     37        1.1        ad  */
     38        1.1        ad 
     39        1.1        ad /*-
     40        1.1        ad  * Copyright (c) 2000 Michael Smith
     41        1.1        ad  * Copyright (c) 2000 BSDi
     42        1.1        ad  * All rights reserved.
     43        1.1        ad  *
     44        1.1        ad  * Redistribution and use in source and binary forms, with or without
     45        1.1        ad  * modification, are permitted provided that the following conditions
     46        1.1        ad  * are met:
     47        1.1        ad  * 1. Redistributions of source code must retain the above copyright
     48        1.1        ad  *    notice, this list of conditions and the following disclaimer.
     49        1.1        ad  * 2. Redistributions in binary form must reproduce the above copyright
     50        1.1        ad  *    notice, this list of conditions and the following disclaimer in the
     51        1.1        ad  *    documentation and/or other materials provided with the distribution.
     52        1.1        ad  *
     53        1.1        ad  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     54        1.1        ad  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     55        1.1        ad  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     56        1.1        ad  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     57        1.1        ad  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     58        1.1        ad  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     59        1.1        ad  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     60        1.1        ad  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     61        1.1        ad  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     62        1.1        ad  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     63        1.1        ad  * SUCH DAMAGE.
     64        1.1        ad  *
     65        1.1        ad  * from FreeBSD: twe.c,v 1.1 2000/05/24 23:35:23 msmith Exp
     66        1.1        ad  */
     67        1.1        ad 
     68        1.1        ad /*
     69        1.1        ad  * Driver for the 3ware Escalade family of RAID controllers.
     70        1.1        ad  */
     71   1.12.2.6   nathanw 
     72   1.12.2.6   nathanw #include <sys/cdefs.h>
     73   1.12.2.9   nathanw __KERNEL_RCSID(0, "$NetBSD: twe.c,v 1.12.2.10 2002/08/13 02:19:47 nathanw Exp $");
     74        1.1        ad 
     75        1.1        ad #include <sys/param.h>
     76        1.1        ad #include <sys/systm.h>
     77        1.1        ad #include <sys/kernel.h>
     78        1.1        ad #include <sys/device.h>
     79        1.1        ad #include <sys/queue.h>
     80        1.1        ad #include <sys/proc.h>
     81        1.1        ad #include <sys/buf.h>
     82        1.1        ad #include <sys/endian.h>
     83        1.1        ad #include <sys/malloc.h>
     84        1.1        ad #include <sys/disk.h>
     85        1.1        ad 
     86        1.1        ad #include <uvm/uvm_extern.h>
     87        1.1        ad 
     88        1.1        ad #include <machine/bswap.h>
     89        1.1        ad #include <machine/bus.h>
     90        1.1        ad 
     91        1.1        ad #include <dev/pci/pcireg.h>
     92        1.1        ad #include <dev/pci/pcivar.h>
     93        1.1        ad #include <dev/pci/pcidevs.h>
     94        1.1        ad #include <dev/pci/twereg.h>
     95        1.1        ad #include <dev/pci/twevar.h>
     96        1.1        ad 
     97        1.1        ad #define	PCI_CBIO	0x10
     98        1.1        ad 
     99        1.1        ad static void	twe_aen_handler(struct twe_ccb *, int);
    100        1.1        ad static void	twe_attach(struct device *, struct device *, void *);
    101        1.1        ad static int	twe_init_connection(struct twe_softc *);
    102        1.1        ad static int	twe_intr(void *);
    103        1.1        ad static int	twe_match(struct device *, struct cfdata *, void *);
    104        1.7        ad static int	twe_param_get(struct twe_softc *, int, int, size_t,
    105        1.7        ad 			      void (*)(struct twe_ccb *, int), void **);
    106        1.1        ad static void	twe_poll(struct twe_softc *);
    107        1.1        ad static int	twe_print(void *, const char *);
    108        1.1        ad static int	twe_reset(struct twe_softc *);
    109        1.1        ad static int	twe_submatch(struct device *, struct cfdata *, void *);
    110        1.1        ad static int	twe_status_check(struct twe_softc *, u_int);
    111        1.1        ad static int	twe_status_wait(struct twe_softc *, u_int, int);
    112        1.1        ad 
    113   1.12.2.8   nathanw static inline u_int32_t	twe_inl(struct twe_softc *, int);
    114   1.12.2.8   nathanw static inline void	twe_outl(struct twe_softc *, int, u_int32_t);
    115   1.12.2.8   nathanw 
    116        1.1        ad struct cfattach twe_ca = {
    117        1.1        ad 	sizeof(struct twe_softc), twe_match, twe_attach
    118        1.1        ad };
    119        1.1        ad 
    120        1.1        ad struct {
    121   1.12.2.9   nathanw 	const u_int	aen;	/* High byte indicates type of message */
    122        1.1        ad 	const char	*desc;
    123        1.1        ad } static const twe_aen_names[] = {
    124        1.1        ad 	{ 0x0000, "queue empty" },
    125        1.1        ad 	{ 0x0001, "soft reset" },
    126        1.3        ad 	{ 0x0102, "degraded mirror" },
    127        1.1        ad 	{ 0x0003, "controller error" },
    128        1.3        ad 	{ 0x0104, "rebuild fail" },
    129        1.3        ad 	{ 0x0105, "rebuild done" },
    130        1.3        ad 	{ 0x0106, "incompatible unit" },
    131   1.12.2.9   nathanw 	{ 0x0107, "initialisation done" },
    132   1.12.2.9   nathanw 	{ 0x0108, "unclean shutdown detected" },
    133   1.12.2.9   nathanw 	{ 0x0109, "drive timeout" },
    134        1.3        ad 	{ 0x010a, "drive error" },
    135        1.3        ad 	{ 0x010b, "rebuild started" },
    136   1.12.2.1   nathanw 	{ 0x010c, "init started" },
    137   1.12.2.9   nathanw 	{ 0x010d, "logical unit deleted" },
    138   1.12.2.9   nathanw 	{ 0x020f, "SMART threshold exceeded" },
    139   1.12.2.9   nathanw 	{ 0x0015, "table undefined" },	/* XXX: Not in FreeBSD's table */
    140   1.12.2.9   nathanw 	{ 0x0221, "ATA UDMA downgrade" },
    141   1.12.2.9   nathanw 	{ 0x0222, "ATA UDMA upgrade" },
    142   1.12.2.9   nathanw 	{ 0x0222, "ATA UDMA upgrade" },
    143   1.12.2.9   nathanw 	{ 0x0223, "Sector repair occurred" },
    144   1.12.2.9   nathanw 	{ 0x0024, "SBUF integrity check failure" },
    145   1.12.2.9   nathanw 	{ 0x0225, "lost cached write" },
    146   1.12.2.9   nathanw 	{ 0x0226, "drive ECC error detected" },
    147   1.12.2.9   nathanw 	{ 0x0227, "DCB checksum error" },
    148   1.12.2.9   nathanw 	{ 0x0228, "DCB unsupported version" },
    149   1.12.2.9   nathanw 	{ 0x0129, "verify started" },
    150   1.12.2.9   nathanw 	{ 0x012a, "verify failed" },
    151   1.12.2.9   nathanw 	{ 0x012b, "verify complete" },
    152   1.12.2.9   nathanw 	{ 0x022c, "overwrote bad sector during rebuild" },
    153   1.12.2.9   nathanw 	{ 0x022d, "encountered bad sector during rebuild" },
    154        1.1        ad 	{ 0x00ff, "aen queue full" },
    155        1.1        ad };
    156        1.1        ad 
    157   1.12.2.9   nathanw /*
    158   1.12.2.9   nathanw  * The high byte of the message above determines the format,
    159   1.12.2.9   nathanw  * currently we know about format 0 (no unit/port specific)
    160   1.12.2.9   nathanw  * format 1 (unit specific message), and format 2 (port specific message).
    161   1.12.2.9   nathanw  */
    162   1.12.2.9   nathanw static const char *aenfmt[] = {
    163  1.12.2.10   nathanw 	"",		/* No message */
    164   1.12.2.9   nathanw 	"unit %d: ",	/* Unit message */
    165   1.12.2.9   nathanw 	"port %d: "	/* Port message */
    166   1.12.2.9   nathanw };
    167   1.12.2.9   nathanw 
    168   1.12.2.9   nathanw 
    169   1.12.2.8   nathanw static inline u_int32_t
    170   1.12.2.8   nathanw twe_inl(struct twe_softc *sc, int off)
    171   1.12.2.8   nathanw {
    172   1.12.2.8   nathanw 
    173   1.12.2.8   nathanw 	bus_space_barrier(sc->sc_iot, sc->sc_ioh, off, 4,
    174   1.12.2.8   nathanw 	    BUS_SPACE_BARRIER_WRITE | BUS_SPACE_BARRIER_READ);
    175   1.12.2.8   nathanw 	return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, off));
    176   1.12.2.8   nathanw }
    177   1.12.2.8   nathanw 
    178   1.12.2.8   nathanw static inline void
    179   1.12.2.8   nathanw twe_outl(struct twe_softc *sc, int off, u_int32_t val)
    180   1.12.2.8   nathanw {
    181   1.12.2.8   nathanw 
    182   1.12.2.8   nathanw 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, off, val);
    183   1.12.2.8   nathanw 	bus_space_barrier(sc->sc_iot, sc->sc_ioh, off, 4,
    184   1.12.2.8   nathanw 	    BUS_SPACE_BARRIER_WRITE);
    185   1.12.2.8   nathanw }
    186   1.12.2.8   nathanw 
    187        1.1        ad /*
    188        1.1        ad  * Match a supported board.
    189        1.1        ad  */
    190        1.1        ad static int
    191        1.1        ad twe_match(struct device *parent, struct cfdata *cfdata, void *aux)
    192        1.1        ad {
    193        1.1        ad 	struct pci_attach_args *pa;
    194        1.1        ad 
    195        1.1        ad 	pa = aux;
    196        1.1        ad 
    197        1.1        ad 	return (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_3WARE &&
    198       1.10        ad 	    (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_3WARE_ESCALADE ||
    199       1.10        ad 	    PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_3WARE_ESCALADE_ASIC));
    200        1.1        ad }
    201        1.1        ad 
    202        1.1        ad /*
    203        1.1        ad  * Attach a supported board.
    204        1.1        ad  *
    205        1.1        ad  * XXX This doesn't fail gracefully.
    206        1.1        ad  */
    207        1.1        ad static void
    208        1.1        ad twe_attach(struct device *parent, struct device *self, void *aux)
    209        1.1        ad {
    210        1.1        ad 	struct pci_attach_args *pa;
    211        1.1        ad 	struct twe_softc *sc;
    212        1.1        ad 	pci_chipset_tag_t pc;
    213        1.1        ad 	pci_intr_handle_t ih;
    214        1.1        ad 	pcireg_t csr;
    215        1.1        ad 	const char *intrstr;
    216        1.1        ad 	int size, i, rv, rseg;
    217   1.12.2.8   nathanw 	size_t max_segs, max_xfer;
    218        1.1        ad 	struct twe_param *dtp, *ctp;
    219        1.1        ad 	bus_dma_segment_t seg;
    220        1.1        ad 	struct twe_cmd *tc;
    221        1.1        ad 	struct twe_attach_args twea;
    222        1.1        ad 	struct twe_ccb *ccb;
    223        1.1        ad 
    224        1.1        ad 	sc = (struct twe_softc *)self;
    225        1.1        ad 	pa = aux;
    226        1.1        ad 	pc = pa->pa_pc;
    227        1.1        ad 	sc->sc_dmat = pa->pa_dmat;
    228        1.1        ad 	SIMPLEQ_INIT(&sc->sc_ccb_queue);
    229        1.1        ad 	SLIST_INIT(&sc->sc_ccb_freelist);
    230        1.1        ad 
    231        1.3        ad 	printf(": 3ware Escalade\n");
    232        1.1        ad 
    233        1.1        ad 	if (pci_mapreg_map(pa, PCI_CBIO, PCI_MAPREG_TYPE_IO, 0,
    234        1.1        ad 	    &sc->sc_iot, &sc->sc_ioh, NULL, NULL)) {
    235        1.1        ad 		printf("%s: can't map i/o space\n", sc->sc_dv.dv_xname);
    236        1.1        ad 		return;
    237        1.1        ad 	}
    238        1.1        ad 
    239        1.1        ad 	/* Enable the device. */
    240        1.1        ad 	csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    241        1.1        ad 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    242        1.1        ad 	    csr | PCI_COMMAND_MASTER_ENABLE);
    243        1.1        ad 
    244        1.1        ad 	/* Map and establish the interrupt. */
    245        1.5  sommerfe 	if (pci_intr_map(pa, &ih)) {
    246        1.1        ad 		printf("%s: can't map interrupt\n", sc->sc_dv.dv_xname);
    247        1.1        ad 		return;
    248        1.1        ad 	}
    249        1.1        ad 	intrstr = pci_intr_string(pc, ih);
    250        1.1        ad 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_BIO, twe_intr, sc);
    251        1.1        ad 	if (sc->sc_ih == NULL) {
    252        1.1        ad 		printf("%s: can't establish interrupt", sc->sc_dv.dv_xname);
    253        1.1        ad 		if (intrstr != NULL)
    254        1.1        ad 			printf(" at %s", intrstr);
    255        1.1        ad 		printf("\n");
    256        1.1        ad 		return;
    257        1.1        ad 	}
    258        1.1        ad 	if (intrstr != NULL)
    259        1.1        ad 		printf("%s: interrupting at %s\n", sc->sc_dv.dv_xname, intrstr);
    260        1.1        ad 
    261        1.1        ad 	/*
    262        1.1        ad 	 * Allocate and initialise the command blocks and CCBs.
    263        1.1        ad 	 */
    264        1.7        ad         size = sizeof(struct twe_cmd) * TWE_MAX_QUEUECNT;
    265        1.1        ad 
    266        1.4   thorpej 	if ((rv = bus_dmamem_alloc(sc->sc_dmat, size, PAGE_SIZE, 0, &seg, 1,
    267        1.1        ad 	    &rseg, BUS_DMA_NOWAIT)) != 0) {
    268        1.1        ad 		printf("%s: unable to allocate commands, rv = %d\n",
    269        1.1        ad 		    sc->sc_dv.dv_xname, rv);
    270        1.1        ad 		return;
    271        1.1        ad 	}
    272        1.1        ad 
    273        1.1        ad 	if ((rv = bus_dmamem_map(sc->sc_dmat, &seg, rseg, size,
    274        1.1        ad 	    (caddr_t *)&sc->sc_cmds,
    275        1.1        ad 	    BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
    276        1.1        ad 		printf("%s: unable to map commands, rv = %d\n",
    277        1.1        ad 		    sc->sc_dv.dv_xname, rv);
    278        1.1        ad 		return;
    279        1.1        ad 	}
    280        1.1        ad 
    281        1.1        ad 	if ((rv = bus_dmamap_create(sc->sc_dmat, size, size, 1, 0,
    282        1.1        ad 	    BUS_DMA_NOWAIT, &sc->sc_dmamap)) != 0) {
    283        1.1        ad 		printf("%s: unable to create command DMA map, rv = %d\n",
    284        1.1        ad 		    sc->sc_dv.dv_xname, rv);
    285        1.1        ad 		return;
    286        1.1        ad 	}
    287        1.1        ad 
    288        1.1        ad 	if ((rv = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap, sc->sc_cmds,
    289        1.1        ad 	    size, NULL, BUS_DMA_NOWAIT)) != 0) {
    290        1.1        ad 		printf("%s: unable to load command DMA map, rv = %d\n",
    291        1.1        ad 		    sc->sc_dv.dv_xname, rv);
    292        1.1        ad 		return;
    293        1.1        ad 	}
    294        1.1        ad 
    295        1.1        ad 	sc->sc_cmds_paddr = sc->sc_dmamap->dm_segs[0].ds_addr;
    296        1.1        ad 	memset(sc->sc_cmds, 0, size);
    297        1.1        ad 
    298        1.7        ad 	ccb = malloc(sizeof(*ccb) * TWE_MAX_QUEUECNT, M_DEVBUF, M_NOWAIT);
    299        1.1        ad 	sc->sc_ccbs = ccb;
    300        1.1        ad 	tc = (struct twe_cmd *)sc->sc_cmds;
    301   1.12.2.8   nathanw 	max_segs = twe_get_maxsegs();
    302   1.12.2.8   nathanw 	max_xfer = twe_get_maxxfer(max_segs);
    303        1.1        ad 
    304        1.7        ad 	for (i = 0; i < TWE_MAX_QUEUECNT; i++, tc++, ccb++) {
    305        1.1        ad 		ccb->ccb_cmd = tc;
    306        1.1        ad 		ccb->ccb_cmdid = i;
    307        1.1        ad 		ccb->ccb_flags = 0;
    308   1.12.2.8   nathanw 		rv = bus_dmamap_create(sc->sc_dmat, max_xfer,
    309   1.12.2.8   nathanw 		    max_segs, PAGE_SIZE, 0,
    310        1.4   thorpej 		    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    311        1.1        ad 		    &ccb->ccb_dmamap_xfer);
    312        1.7        ad 		if (rv != 0) {
    313        1.7        ad 			printf("%s: can't create dmamap, rv = %d\n",
    314        1.7        ad 			    sc->sc_dv.dv_xname, rv);
    315        1.7        ad 			return;
    316        1.7        ad 		}
    317        1.3        ad 		/* Save one CCB for parameter retrieval. */
    318        1.3        ad 		if (i != 0)
    319        1.3        ad 			SLIST_INSERT_HEAD(&sc->sc_ccb_freelist, ccb,
    320        1.3        ad 			    ccb_chain.slist);
    321        1.3        ad 	}
    322        1.1        ad 
    323        1.1        ad 	/* Wait for the controller to become ready. */
    324        1.1        ad 	if (twe_status_wait(sc, TWE_STS_MICROCONTROLLER_READY, 6)) {
    325        1.1        ad 		printf("%s: microcontroller not ready\n", sc->sc_dv.dv_xname);
    326        1.1        ad 		return;
    327        1.1        ad 	}
    328        1.1        ad 
    329   1.12.2.8   nathanw 	twe_outl(sc, TWE_REG_CTL, TWE_CTL_DISABLE_INTRS);
    330        1.1        ad 
    331        1.1        ad 	/* Reset the controller. */
    332        1.1        ad 	if (twe_reset(sc)) {
    333        1.1        ad 		printf("%s: reset failed\n", sc->sc_dv.dv_xname);
    334        1.1        ad 		return;
    335        1.1        ad 	}
    336        1.1        ad 
    337        1.3        ad 	/* Find attached units. */
    338        1.7        ad 	rv = twe_param_get(sc, TWE_PARAM_UNITSUMMARY,
    339        1.7        ad 	    TWE_PARAM_UNITSUMMARY_Status, TWE_MAX_UNITS, NULL, (void **)&dtp);
    340        1.7        ad 	if (rv != 0) {
    341        1.7        ad 		printf("%s: can't detect attached units (%d)\n",
    342        1.7        ad 		    sc->sc_dv.dv_xname, rv);
    343        1.1        ad 		return;
    344        1.1        ad 	}
    345        1.1        ad 
    346        1.1        ad 	/* For each detected unit, collect size and store in an array. */
    347        1.3        ad 	for (i = 0, sc->sc_nunits = 0; i < TWE_MAX_UNITS; i++) {
    348        1.1        ad 		/* Unit present? */
    349        1.3        ad 		if ((dtp->tp_data[i] & TWE_PARAM_UNITSTATUS_Online) == 0) {
    350        1.1        ad 			sc->sc_dsize[i] = 0;
    351        1.1        ad 	   		continue;
    352        1.1        ad 	   	}
    353        1.1        ad 
    354        1.7        ad 		rv = twe_param_get(sc, TWE_PARAM_UNITINFO + i,
    355        1.7        ad 		    TWE_PARAM_UNITINFO_Capacity, 4, NULL, (void **)&ctp);
    356        1.7        ad 		if (rv != 0) {
    357        1.7        ad 			printf("%s: error %d fetching capacity for unit %d\n",
    358        1.7        ad 			    sc->sc_dv.dv_xname, rv, i);
    359        1.1        ad 			continue;
    360        1.1        ad 		}
    361        1.1        ad 
    362        1.1        ad 		sc->sc_dsize[i] = le32toh(*(u_int32_t *)ctp->tp_data);
    363        1.1        ad 		free(ctp, M_DEVBUF);
    364        1.3        ad 		sc->sc_nunits++;
    365        1.1        ad 	}
    366        1.1        ad 	free(dtp, M_DEVBUF);
    367        1.1        ad 
    368        1.1        ad 	/* Initialise connection with controller and enable interrupts. */
    369        1.1        ad 	twe_init_connection(sc);
    370   1.12.2.8   nathanw 	twe_outl(sc, TWE_REG_CTL, TWE_CTL_CLEAR_ATTN_INTR |
    371        1.1        ad 	    TWE_CTL_UNMASK_RESP_INTR |
    372        1.1        ad 	    TWE_CTL_ENABLE_INTRS);
    373        1.1        ad 
    374        1.1        ad 	/* Attach sub-devices. */
    375        1.1        ad 	for (i = 0; i < TWE_MAX_UNITS; i++) {
    376        1.1        ad 		if (sc->sc_dsize[i] == 0)
    377        1.1        ad 			continue;
    378        1.1        ad 		twea.twea_unit = i;
    379        1.1        ad 		config_found_sm(&sc->sc_dv, &twea, twe_print, twe_submatch);
    380        1.1        ad 	}
    381        1.1        ad }
    382        1.1        ad 
    383        1.1        ad /*
    384        1.1        ad  * Reset the controller.  Currently only useful at attach time; must be
    385        1.1        ad  * called with interrupts blocked.
    386        1.1        ad  */
    387        1.1        ad static int
    388        1.1        ad twe_reset(struct twe_softc *sc)
    389        1.1        ad {
    390        1.1        ad 	struct twe_param *tp;
    391        1.1        ad 	u_int aen, status;
    392        1.1        ad 	volatile u_int32_t junk;
    393        1.7        ad 	int got, rv;
    394        1.1        ad 
    395        1.1        ad 	/* Issue a soft reset. */
    396   1.12.2.8   nathanw 	twe_outl(sc, TWE_REG_CTL, TWE_CTL_ISSUE_SOFT_RESET |
    397        1.1        ad 	    TWE_CTL_CLEAR_HOST_INTR |
    398        1.1        ad 	    TWE_CTL_CLEAR_ATTN_INTR |
    399        1.1        ad 	    TWE_CTL_MASK_CMD_INTR |
    400        1.1        ad 	    TWE_CTL_MASK_RESP_INTR |
    401        1.1        ad 	    TWE_CTL_CLEAR_ERROR_STS |
    402        1.1        ad 	    TWE_CTL_DISABLE_INTRS);
    403        1.1        ad 
    404        1.1        ad 	if (twe_status_wait(sc, TWE_STS_ATTN_INTR, 15)) {
    405        1.1        ad 		printf("%s: no attention interrupt\n",
    406        1.1        ad 		    sc->sc_dv.dv_xname);
    407        1.1        ad 		return (-1);
    408        1.1        ad 	}
    409        1.1        ad 
    410        1.1        ad 	/* Pull AENs out of the controller; look for a soft reset AEN. */
    411        1.1        ad 	for (got = 0;;) {
    412        1.7        ad 		rv = twe_param_get(sc, TWE_PARAM_AEN, TWE_PARAM_AEN_UnitCode,
    413        1.7        ad 		    2, NULL, (void **)&tp);
    414        1.7        ad 		if (rv != 0)
    415        1.7        ad 			printf("%s: error %d while draining response queue\n",
    416        1.7        ad 			    sc->sc_dv.dv_xname, rv);
    417        1.3        ad 		aen = TWE_AEN_CODE(le16toh(*(u_int16_t *)tp->tp_data));
    418        1.1        ad 		free(tp, M_DEVBUF);
    419        1.1        ad 		if (aen == TWE_AEN_QUEUE_EMPTY)
    420        1.1        ad 			break;
    421        1.1        ad 		if (aen == TWE_AEN_SOFT_RESET)
    422        1.1        ad 			got = 1;
    423        1.1        ad 	}
    424        1.1        ad 	if (!got) {
    425        1.1        ad 		printf("%s: reset not reported\n", sc->sc_dv.dv_xname);
    426        1.1        ad 		return (-1);
    427        1.1        ad 	}
    428        1.1        ad 
    429        1.1        ad 	/* Check controller status. */
    430   1.12.2.8   nathanw 	status = twe_inl(sc, TWE_REG_STS);
    431        1.1        ad 	if (twe_status_check(sc, status)) {
    432        1.1        ad 		printf("%s: controller errors detected\n",
    433        1.1        ad 		    sc->sc_dv.dv_xname);
    434        1.1        ad 		return (-1);
    435        1.1        ad 	}
    436        1.1        ad 
    437        1.1        ad 	/* Drain the response queue. */
    438        1.1        ad 	for (;;) {
    439   1.12.2.8   nathanw 		status = twe_inl(sc, TWE_REG_STS);
    440        1.1        ad 		if (twe_status_check(sc, status) != 0) {
    441        1.1        ad 			printf("%s: can't drain response queue\n",
    442        1.1        ad 			    sc->sc_dv.dv_xname);
    443        1.1        ad 			return (-1);
    444        1.1        ad 		}
    445        1.1        ad 		if ((status & TWE_STS_RESP_QUEUE_EMPTY) != 0)
    446        1.1        ad 			break;
    447   1.12.2.8   nathanw 		junk = twe_inl(sc, TWE_REG_RESP_QUEUE);
    448        1.1        ad 	}
    449        1.1        ad 
    450        1.1        ad 	return (0);
    451        1.1        ad }
    452        1.1        ad 
    453        1.1        ad /*
    454        1.1        ad  * Print autoconfiguration message for a sub-device.
    455        1.1        ad  */
    456        1.1        ad static int
    457        1.1        ad twe_print(void *aux, const char *pnp)
    458        1.1        ad {
    459        1.1        ad 	struct twe_attach_args *twea;
    460        1.1        ad 
    461        1.1        ad 	twea = aux;
    462        1.1        ad 
    463        1.1        ad 	if (pnp != NULL)
    464        1.1        ad 		printf("block device at %s", pnp);
    465        1.1        ad 	printf(" unit %d", twea->twea_unit);
    466        1.1        ad 	return (UNCONF);
    467        1.1        ad }
    468        1.1        ad 
    469        1.1        ad /*
    470        1.1        ad  * Match a sub-device.
    471        1.1        ad  */
    472        1.1        ad static int
    473        1.1        ad twe_submatch(struct device *parent, struct cfdata *cf, void *aux)
    474        1.1        ad {
    475        1.1        ad 	struct twe_attach_args *twea;
    476        1.1        ad 
    477        1.1        ad 	twea = aux;
    478        1.1        ad 
    479        1.1        ad 	if (cf->tweacf_unit != TWECF_UNIT_DEFAULT &&
    480        1.1        ad 	    cf->tweacf_unit != twea->twea_unit)
    481        1.1        ad 		return (0);
    482        1.1        ad 
    483        1.1        ad 	return ((*cf->cf_attach->ca_match)(parent, cf, aux));
    484        1.1        ad }
    485        1.1        ad 
    486        1.1        ad /*
    487        1.1        ad  * Interrupt service routine.
    488        1.1        ad  */
    489        1.1        ad static int
    490        1.1        ad twe_intr(void *arg)
    491        1.1        ad {
    492        1.1        ad 	struct twe_softc *sc;
    493        1.1        ad 	u_int status;
    494        1.7        ad 	int caught, rv;
    495        1.1        ad 
    496        1.1        ad 	sc = arg;
    497        1.1        ad 	caught = 0;
    498   1.12.2.8   nathanw 	status = twe_inl(sc, TWE_REG_STS);
    499        1.1        ad 	twe_status_check(sc, status);
    500        1.1        ad 
    501        1.1        ad 	/* Host interrupts - purpose unknown. */
    502        1.1        ad 	if ((status & TWE_STS_HOST_INTR) != 0) {
    503        1.1        ad #ifdef DIAGNOSTIC
    504        1.1        ad 		printf("%s: host interrupt\n", sc->sc_dv.dv_xname);
    505        1.1        ad #endif
    506   1.12.2.8   nathanw 		twe_outl(sc, TWE_REG_CTL, TWE_CTL_CLEAR_HOST_INTR);
    507        1.1        ad 		caught = 1;
    508        1.1        ad 	}
    509        1.1        ad 
    510        1.1        ad 	/*
    511        1.1        ad 	 * Attention interrupts, signalled when a controller or child device
    512   1.12.2.4   nathanw 	 * state change has occurred.
    513        1.1        ad 	 */
    514        1.1        ad 	if ((status & TWE_STS_ATTN_INTR) != 0) {
    515       1.12        ad 		if ((sc->sc_flags & TWEF_AEN) == 0) {
    516       1.12        ad 			rv = twe_param_get(sc, TWE_PARAM_AEN,
    517       1.12        ad 			    TWE_PARAM_AEN_UnitCode, 2, twe_aen_handler,
    518       1.12        ad 			    NULL);
    519       1.12        ad 			if (rv != 0) {
    520       1.12        ad 				printf("%s: unable to retrieve AEN (%d)\n",
    521       1.12        ad 				    sc->sc_dv.dv_xname, rv);
    522   1.12.2.8   nathanw 				twe_outl(sc, TWE_REG_CTL,
    523       1.12        ad 				    TWE_CTL_CLEAR_ATTN_INTR);
    524       1.12        ad 			} else
    525       1.12        ad 				sc->sc_flags |= TWEF_AEN;
    526        1.9        ad 		}
    527        1.1        ad 		caught = 1;
    528        1.1        ad 	}
    529        1.1        ad 
    530        1.1        ad 	/*
    531        1.1        ad 	 * Command interrupts, signalled when the controller can accept more
    532        1.1        ad 	 * commands.  We don't use this; instead, we try to submit commands
    533        1.1        ad 	 * when we receive them, and when other commands have completed.
    534        1.1        ad 	 * Mask it so we don't get another one.
    535        1.1        ad 	 */
    536        1.1        ad 	if ((status & TWE_STS_CMD_INTR) != 0) {
    537        1.1        ad #ifdef DIAGNOSTIC
    538        1.1        ad 		printf("%s: command interrupt\n", sc->sc_dv.dv_xname);
    539        1.1        ad #endif
    540   1.12.2.8   nathanw 		twe_outl(sc, TWE_REG_CTL, TWE_CTL_MASK_CMD_INTR);
    541        1.1        ad 		caught = 1;
    542        1.1        ad 	}
    543        1.1        ad 
    544        1.1        ad 	if ((status & TWE_STS_RESP_INTR) != 0) {
    545        1.1        ad 		twe_poll(sc);
    546        1.1        ad 		caught = 1;
    547        1.1        ad 	}
    548        1.1        ad 
    549        1.1        ad 	return (caught);
    550        1.1        ad }
    551        1.1        ad 
    552        1.1        ad /*
    553        1.1        ad  * Handle an AEN returned by the controller.
    554        1.1        ad  */
    555        1.1        ad static void
    556        1.1        ad twe_aen_handler(struct twe_ccb *ccb, int error)
    557        1.1        ad {
    558        1.1        ad 	struct twe_softc *sc;
    559        1.1        ad 	struct twe_param *tp;
    560        1.1        ad 	const char *str;
    561        1.1        ad 	u_int aen;
    562        1.7        ad 	int i, hu, rv;
    563        1.1        ad 
    564        1.1        ad 	sc = (struct twe_softc *)ccb->ccb_tx.tx_dv;
    565        1.1        ad 	tp = ccb->ccb_tx.tx_context;
    566        1.1        ad 	twe_ccb_unmap(sc, ccb);
    567        1.1        ad 
    568        1.3        ad 	if (error) {
    569        1.1        ad 		printf("%s: error retrieving AEN\n", sc->sc_dv.dv_xname);
    570        1.3        ad 		aen = TWE_AEN_QUEUE_EMPTY;
    571        1.3        ad 	} else
    572        1.1        ad 		aen = le16toh(*(u_int16_t *)tp->tp_data);
    573        1.3        ad 	free(tp, M_DEVBUF);
    574        1.3        ad 	twe_ccb_free(sc, ccb);
    575        1.3        ad 
    576        1.7        ad 	if (TWE_AEN_CODE(aen) == TWE_AEN_QUEUE_EMPTY) {
    577   1.12.2.8   nathanw 		twe_outl(sc, TWE_REG_CTL, TWE_CTL_CLEAR_ATTN_INTR);
    578       1.12        ad 		sc->sc_flags &= ~TWEF_AEN;
    579        1.7        ad 		return;
    580        1.7        ad 	}
    581        1.7        ad 
    582        1.7        ad 	str = "<unknown>";
    583        1.7        ad 	i = 0;
    584        1.7        ad 	hu = 0;
    585        1.3        ad 
    586        1.7        ad 	while (i < sizeof(twe_aen_names) / sizeof(twe_aen_names[0])) {
    587        1.7        ad 		if (TWE_AEN_CODE(twe_aen_names[i].aen) == TWE_AEN_CODE(aen)) {
    588        1.7        ad 			str = twe_aen_names[i].desc;
    589   1.12.2.9   nathanw 			hu = TWE_AEN_UNIT(twe_aen_names[i].aen);
    590        1.7        ad 			break;
    591        1.7        ad 		}
    592        1.7        ad 		i++;
    593        1.7        ad 	}
    594   1.12.2.9   nathanw 	printf("%s: ", sc->sc_dv.dv_xname);
    595   1.12.2.9   nathanw 	printf(aenfmt[hu], TWE_AEN_UNIT(aen));
    596   1.12.2.9   nathanw 	printf("AEN 0x%04x (%s) received\n", TWE_AEN_CODE(aen), str);
    597        1.3        ad 
    598        1.7        ad 	/*
    599        1.7        ad 	 * Chain another retrieval in case interrupts have been
    600        1.7        ad 	 * coalesced.
    601        1.7        ad 	 */
    602        1.7        ad 	rv = twe_param_get(sc, TWE_PARAM_AEN, TWE_PARAM_AEN_UnitCode, 2,
    603        1.7        ad 	    twe_aen_handler, NULL);
    604        1.7        ad 	if (rv != 0)
    605        1.7        ad 		printf("%s: unable to retrieve AEN (%d)\n",
    606        1.7        ad 		    sc->sc_dv.dv_xname, rv);
    607        1.1        ad }
    608        1.1        ad 
    609        1.1        ad /*
    610        1.1        ad  * Execute a TWE_OP_GET_PARAM command.  If a callback function is provided,
    611        1.1        ad  * it will be called with generated context when the command has completed.
    612        1.1        ad  * If no callback is provided, the command will be executed synchronously
    613        1.3        ad  * and a pointer to a buffer containing the data returned.
    614        1.1        ad  *
    615        1.3        ad  * The caller or callback is responsible for freeing the buffer.
    616        1.1        ad  */
    617        1.7        ad static int
    618        1.1        ad twe_param_get(struct twe_softc *sc, int table_id, int param_id, size_t size,
    619        1.7        ad 	      void (*func)(struct twe_ccb *, int), void **pbuf)
    620        1.1        ad {
    621        1.1        ad 	struct twe_ccb *ccb;
    622        1.1        ad 	struct twe_cmd *tc;
    623        1.1        ad 	struct twe_param *tp;
    624        1.1        ad 	int rv, s;
    625        1.1        ad 
    626        1.7        ad 	rv = twe_ccb_alloc(sc, &ccb,
    627        1.7        ad 	    TWE_CCB_PARAM | TWE_CCB_DATA_IN | TWE_CCB_DATA_OUT);
    628        1.7        ad 	if (rv != 0)
    629        1.7        ad 		return (rv);
    630        1.7        ad 
    631        1.1        ad 	tp = malloc(TWE_SECTOR_SIZE, M_DEVBUF, M_NOWAIT);
    632        1.7        ad 	if (pbuf != NULL)
    633        1.7        ad 		*pbuf = tp;
    634        1.1        ad 
    635        1.1        ad 	ccb->ccb_data = tp;
    636        1.1        ad 	ccb->ccb_datasize = TWE_SECTOR_SIZE;
    637        1.1        ad 	ccb->ccb_tx.tx_handler = func;
    638        1.1        ad 	ccb->ccb_tx.tx_context = tp;
    639        1.1        ad 	ccb->ccb_tx.tx_dv = &sc->sc_dv;
    640        1.1        ad 
    641        1.1        ad 	tc = ccb->ccb_cmd;
    642        1.1        ad 	tc->tc_size = 2;
    643        1.1        ad 	tc->tc_opcode = TWE_OP_GET_PARAM | (tc->tc_size << 5);
    644        1.1        ad 	tc->tc_unit = 0;
    645        1.1        ad 	tc->tc_count = htole16(1);
    646        1.1        ad 
    647        1.1        ad 	/* Fill in the outbound parameter data. */
    648        1.1        ad 	tp->tp_table_id = htole16(table_id);
    649        1.1        ad 	tp->tp_param_id = param_id;
    650        1.1        ad 	tp->tp_param_size = size;
    651        1.1        ad 
    652        1.1        ad 	/* Map the transfer. */
    653        1.7        ad 	if ((rv = twe_ccb_map(sc, ccb)) != 0) {
    654        1.2        ad 		twe_ccb_free(sc, ccb);
    655        1.1        ad 		free(tp, M_DEVBUF);
    656        1.7        ad 		return (rv);
    657        1.1        ad 	}
    658        1.1        ad 
    659        1.1        ad 	/* Submit the command and either wait or let the callback handle it. */
    660        1.1        ad 	if (func == NULL) {
    661        1.1        ad 		s = splbio();
    662        1.7        ad 		rv = twe_ccb_poll(sc, ccb, 5);
    663        1.1        ad 		twe_ccb_unmap(sc, ccb);
    664        1.2        ad 		twe_ccb_free(sc, ccb);
    665        1.1        ad 		splx(s);
    666        1.7        ad 		if (rv != 0)
    667        1.1        ad 			free(tp, M_DEVBUF);
    668        1.1        ad 	} else {
    669        1.1        ad 		twe_ccb_enqueue(sc, ccb);
    670        1.7        ad 		rv = 0;
    671        1.1        ad 	}
    672        1.1        ad 
    673        1.7        ad 	return (rv);
    674        1.1        ad }
    675        1.1        ad 
    676        1.1        ad /*
    677        1.1        ad  * Execute a TWE_OP_INIT_CONNECTION command.  Return non-zero on error.
    678        1.1        ad  * Must be called with interrupts blocked.
    679        1.1        ad  */
    680        1.1        ad static int
    681        1.1        ad twe_init_connection(struct twe_softc *sc)
    682        1.1        ad {
    683        1.1        ad 	struct twe_ccb *ccb;
    684        1.1        ad 	struct twe_cmd *tc;
    685        1.1        ad 	int rv;
    686        1.1        ad 
    687        1.3        ad 	if ((rv = twe_ccb_alloc(sc, &ccb, 0)) != 0)
    688        1.1        ad 		return (rv);
    689        1.1        ad 
    690        1.1        ad 	/* Build the command. */
    691        1.1        ad 	tc = ccb->ccb_cmd;
    692        1.1        ad 	tc->tc_size = 3;
    693        1.1        ad 	tc->tc_opcode = TWE_OP_INIT_CONNECTION;
    694        1.1        ad 	tc->tc_unit = 0;
    695        1.3        ad 	tc->tc_count = htole16(TWE_MAX_CMDS);
    696        1.1        ad 	tc->tc_args.init_connection.response_queue_pointer = 0;
    697        1.1        ad 
    698        1.1        ad 	/* Submit the command for immediate execution. */
    699        1.7        ad 	rv = twe_ccb_poll(sc, ccb, 5);
    700        1.2        ad 	twe_ccb_free(sc, ccb);
    701        1.1        ad 	return (rv);
    702        1.1        ad }
    703        1.1        ad 
    704        1.1        ad /*
    705        1.1        ad  * Poll the controller for completed commands.  Must be called with
    706        1.1        ad  * interrupts blocked.
    707        1.1        ad  */
    708        1.1        ad static void
    709        1.1        ad twe_poll(struct twe_softc *sc)
    710        1.1        ad {
    711        1.1        ad 	struct twe_ccb *ccb;
    712        1.1        ad 	int found;
    713        1.1        ad 	u_int status, cmdid;
    714        1.1        ad 
    715        1.1        ad 	found = 0;
    716        1.1        ad 
    717        1.1        ad 	for (;;) {
    718   1.12.2.8   nathanw 		status = twe_inl(sc, TWE_REG_STS);
    719        1.1        ad 		twe_status_check(sc, status);
    720        1.1        ad 
    721        1.1        ad 		if ((status & TWE_STS_RESP_QUEUE_EMPTY))
    722        1.1        ad 			break;
    723        1.1        ad 
    724        1.1        ad 		found = 1;
    725   1.12.2.8   nathanw 		cmdid = twe_inl(sc, TWE_REG_RESP_QUEUE);
    726        1.1        ad 		cmdid = (cmdid & TWE_RESP_MASK) >> TWE_RESP_SHIFT;
    727        1.7        ad 		if (cmdid >= TWE_MAX_QUEUECNT) {
    728        1.1        ad 			printf("%s: bad completion\n", sc->sc_dv.dv_xname);
    729        1.1        ad 			continue;
    730        1.1        ad 		}
    731        1.1        ad 
    732        1.1        ad 		ccb = sc->sc_ccbs + cmdid;
    733        1.1        ad 		if ((ccb->ccb_flags & TWE_CCB_ACTIVE) == 0) {
    734        1.1        ad 			printf("%s: bad completion (not active)\n",
    735        1.1        ad 			    sc->sc_dv.dv_xname);
    736        1.1        ad 			continue;
    737        1.1        ad 		}
    738        1.1        ad 		ccb->ccb_flags ^= TWE_CCB_COMPLETE | TWE_CCB_ACTIVE;
    739        1.1        ad 
    740        1.1        ad 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
    741        1.1        ad 		    (caddr_t)ccb->ccb_cmd - sc->sc_cmds,
    742        1.1        ad 		    sizeof(struct twe_cmd),
    743        1.1        ad 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
    744        1.1        ad 
    745        1.1        ad 		/* Pass notification to upper layers. */
    746        1.1        ad 		if (ccb->ccb_tx.tx_handler != NULL)
    747        1.1        ad 			(*ccb->ccb_tx.tx_handler)(ccb,
    748        1.1        ad 			    ccb->ccb_cmd->tc_status != 0 ? EIO : 0);
    749        1.1        ad 	}
    750        1.1        ad 
    751        1.1        ad 	/* If any commands have completed, run the software queue. */
    752        1.1        ad 	if (found)
    753        1.1        ad 		twe_ccb_enqueue(sc, NULL);
    754        1.1        ad }
    755        1.1        ad 
    756        1.1        ad /*
    757        1.1        ad  * Wait for `status' to be set in the controller status register.  Return
    758        1.1        ad  * zero if found, non-zero if the operation timed out.
    759        1.1        ad  */
    760        1.1        ad static int
    761        1.1        ad twe_status_wait(struct twe_softc *sc, u_int32_t status, int timo)
    762        1.1        ad {
    763        1.1        ad 
    764       1.11        ad 	for (timo *= 10; timo != 0; timo--) {
    765   1.12.2.8   nathanw 		if ((twe_inl(sc, TWE_REG_STS) & status) == status)
    766        1.1        ad 			break;
    767        1.1        ad 		delay(100000);
    768        1.1        ad 	}
    769        1.1        ad 
    770        1.1        ad 	return (timo == 0);
    771        1.1        ad }
    772        1.1        ad 
    773        1.1        ad /*
    774        1.1        ad  * Complain if the status bits aren't what we expect.
    775        1.1        ad  */
    776        1.1        ad static int
    777        1.1        ad twe_status_check(struct twe_softc *sc, u_int status)
    778        1.1        ad {
    779        1.1        ad 	int rv;
    780        1.1        ad 
    781        1.1        ad 	rv = 0;
    782        1.1        ad 
    783        1.1        ad 	if ((status & TWE_STS_EXPECTED_BITS) != TWE_STS_EXPECTED_BITS) {
    784        1.1        ad 		printf("%s: missing status bits: 0x%08x\n", sc->sc_dv.dv_xname,
    785        1.1        ad 		    status & ~TWE_STS_EXPECTED_BITS);
    786        1.1        ad 		rv = -1;
    787        1.1        ad 	}
    788        1.1        ad 
    789        1.1        ad 	if ((status & TWE_STS_UNEXPECTED_BITS) != 0) {
    790        1.1        ad 		printf("%s: unexpected status bits: 0x%08x\n",
    791        1.1        ad 		    sc->sc_dv.dv_xname, status & TWE_STS_UNEXPECTED_BITS);
    792        1.1        ad 		rv = -1;
    793        1.1        ad 	}
    794        1.1        ad 
    795        1.1        ad 	return (rv);
    796        1.1        ad }
    797        1.1        ad 
    798        1.1        ad /*
    799        1.1        ad  * Allocate and initialise a CCB.
    800        1.1        ad  */
    801        1.1        ad int
    802        1.3        ad twe_ccb_alloc(struct twe_softc *sc, struct twe_ccb **ccbp, int flags)
    803        1.1        ad {
    804        1.1        ad 	struct twe_cmd *tc;
    805        1.1        ad 	struct twe_ccb *ccb;
    806        1.1        ad 	int s;
    807        1.1        ad 
    808        1.7        ad 	s = splbio();
    809        1.3        ad 	if ((flags & TWE_CCB_PARAM) != 0)
    810        1.3        ad 		ccb = sc->sc_ccbs;
    811        1.3        ad 	else {
    812        1.3        ad 		/* Allocate a CCB and command block. */
    813        1.3        ad 		if (SLIST_FIRST(&sc->sc_ccb_freelist) == NULL) {
    814        1.1        ad 			splx(s);
    815        1.1        ad 			return (EAGAIN);
    816        1.1        ad 		}
    817        1.3        ad 		ccb = SLIST_FIRST(&sc->sc_ccb_freelist);
    818        1.3        ad 		SLIST_REMOVE_HEAD(&sc->sc_ccb_freelist, ccb_chain.slist);
    819        1.1        ad 	}
    820        1.3        ad #ifdef DIAGNOSTIC
    821        1.3        ad 	if ((ccb->ccb_flags & TWE_CCB_ALLOCED) != 0)
    822        1.3        ad 		panic("twe_ccb_alloc: CCB already allocated");
    823        1.3        ad 	flags |= TWE_CCB_ALLOCED;
    824        1.3        ad #endif
    825        1.7        ad 	splx(s);
    826        1.1        ad 
    827        1.1        ad 	/* Initialise some fields and return. */
    828        1.1        ad 	ccb->ccb_tx.tx_handler = NULL;
    829        1.3        ad 	ccb->ccb_flags = flags;
    830        1.1        ad 	tc = ccb->ccb_cmd;
    831        1.1        ad 	tc->tc_status = 0;
    832        1.1        ad 	tc->tc_flags = 0;
    833        1.1        ad 	tc->tc_cmdid = ccb->ccb_cmdid;
    834        1.3        ad 	*ccbp = ccb;
    835        1.1        ad 
    836        1.1        ad 	return (0);
    837        1.1        ad }
    838        1.1        ad 
    839        1.1        ad /*
    840        1.3        ad  * Free a CCB.
    841        1.1        ad  */
    842        1.1        ad void
    843        1.2        ad twe_ccb_free(struct twe_softc *sc, struct twe_ccb *ccb)
    844        1.1        ad {
    845        1.1        ad 	int s;
    846        1.1        ad 
    847        1.3        ad 	s = splbio();
    848        1.3        ad 	if ((ccb->ccb_flags & TWE_CCB_PARAM) == 0)
    849        1.3        ad 		SLIST_INSERT_HEAD(&sc->sc_ccb_freelist, ccb, ccb_chain.slist);
    850        1.1        ad 	ccb->ccb_flags = 0;
    851        1.1        ad 	splx(s);
    852        1.1        ad }
    853        1.1        ad 
    854        1.1        ad /*
    855        1.1        ad  * Map the specified CCB's command block and data buffer (if any) into
    856        1.1        ad  * controller visible space.  Perform DMA synchronisation.
    857        1.1        ad  */
    858        1.1        ad int
    859        1.1        ad twe_ccb_map(struct twe_softc *sc, struct twe_ccb *ccb)
    860        1.1        ad {
    861        1.1        ad 	struct twe_cmd *tc;
    862   1.12.2.5   nathanw 	int flags, nsegs, i, s, rv;
    863        1.1        ad 	void *data;
    864        1.1        ad 
    865        1.7        ad 	/*
    866        1.7        ad 	 * The data as a whole must be 512-byte aligned.
    867        1.7        ad 	 */
    868        1.1        ad 	if (((u_long)ccb->ccb_data & (TWE_ALIGNMENT - 1)) != 0) {
    869   1.12.2.5   nathanw 		s = splvm();
    870   1.12.2.5   nathanw 		/* XXX */
    871   1.12.2.5   nathanw 		ccb->ccb_abuf = uvm_km_kmemalloc(kmem_map, NULL,
    872   1.12.2.5   nathanw 		    ccb->ccb_datasize, UVM_KMF_NOWAIT);
    873   1.12.2.5   nathanw 		splx(s);
    874   1.12.2.5   nathanw 		data = (void *)ccb->ccb_abuf;
    875        1.2        ad 		if ((ccb->ccb_flags & TWE_CCB_DATA_OUT) != 0)
    876        1.2        ad 			memcpy(data, ccb->ccb_data, ccb->ccb_datasize);
    877        1.1        ad 	} else {
    878   1.12.2.5   nathanw 		ccb->ccb_abuf = (vaddr_t)0;
    879        1.1        ad 		data = ccb->ccb_data;
    880        1.1        ad 	}
    881        1.1        ad 
    882        1.7        ad 	/*
    883        1.7        ad 	 * Map the data buffer into bus space and build the S/G list.
    884        1.7        ad 	 */
    885        1.7        ad 	rv = bus_dmamap_load(sc->sc_dmat, ccb->ccb_dmamap_xfer, data,
    886   1.12.2.3   nathanw 	    ccb->ccb_datasize, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
    887   1.12.2.3   nathanw 	    ((ccb->ccb_flags & TWE_CCB_DATA_IN) ?
    888   1.12.2.8   nathanw 	    BUS_DMA_READ : BUS_DMA_WRITE));
    889        1.7        ad 	if (rv != 0) {
    890   1.12.2.5   nathanw 		if (ccb->ccb_abuf != (vaddr_t)0) {
    891   1.12.2.5   nathanw 			s = splvm();
    892   1.12.2.5   nathanw 			/* XXX */
    893   1.12.2.5   nathanw 			uvm_km_free(kmem_map, ccb->ccb_abuf,
    894        1.7        ad 			    ccb->ccb_datasize);
    895   1.12.2.5   nathanw 			splx(s);
    896        1.7        ad 		}
    897        1.7        ad 		return (rv);
    898        1.7        ad 	}
    899        1.1        ad 
    900        1.1        ad 	nsegs = ccb->ccb_dmamap_xfer->dm_nsegs;
    901        1.1        ad 	tc = ccb->ccb_cmd;
    902        1.1        ad 	tc->tc_size += 2 * nsegs;
    903        1.1        ad 
    904        1.1        ad 	/* The location of the S/G list is dependant upon command type. */
    905        1.1        ad 	switch (tc->tc_opcode >> 5) {
    906        1.1        ad 	case 2:
    907        1.1        ad 		for (i = 0; i < nsegs; i++) {
    908        1.1        ad 			tc->tc_args.param.sgl[i].tsg_address =
    909        1.1        ad 			    htole32(ccb->ccb_dmamap_xfer->dm_segs[i].ds_addr);
    910        1.1        ad 			tc->tc_args.param.sgl[i].tsg_length =
    911        1.1        ad 			    htole32(ccb->ccb_dmamap_xfer->dm_segs[i].ds_len);
    912        1.1        ad 		}
    913        1.1        ad 		/* XXX Needed? */
    914        1.1        ad 		for (; i < TWE_SG_SIZE; i++) {
    915        1.1        ad 			tc->tc_args.param.sgl[i].tsg_address = 0;
    916        1.1        ad 			tc->tc_args.param.sgl[i].tsg_length = 0;
    917        1.1        ad 		}
    918        1.1        ad 		break;
    919        1.1        ad 	case 3:
    920        1.1        ad 		for (i = 0; i < nsegs; i++) {
    921        1.1        ad 			tc->tc_args.io.sgl[i].tsg_address =
    922        1.1        ad 			    htole32(ccb->ccb_dmamap_xfer->dm_segs[i].ds_addr);
    923        1.1        ad 			tc->tc_args.io.sgl[i].tsg_length =
    924        1.1        ad 			    htole32(ccb->ccb_dmamap_xfer->dm_segs[i].ds_len);
    925        1.1        ad 		}
    926        1.1        ad 		/* XXX Needed? */
    927        1.1        ad 		for (; i < TWE_SG_SIZE; i++) {
    928        1.1        ad 			tc->tc_args.io.sgl[i].tsg_address = 0;
    929        1.1        ad 			tc->tc_args.io.sgl[i].tsg_length = 0;
    930        1.1        ad 		}
    931        1.1        ad 		break;
    932        1.1        ad #ifdef DEBUG
    933        1.1        ad 	default:
    934        1.1        ad 		panic("twe_ccb_map: oops");
    935        1.1        ad #endif
    936        1.1        ad 	}
    937        1.1        ad 
    938        1.1        ad 	if ((ccb->ccb_flags & TWE_CCB_DATA_IN) != 0)
    939        1.1        ad 		flags = BUS_DMASYNC_PREREAD;
    940        1.1        ad 	else
    941        1.1        ad 		flags = 0;
    942        1.1        ad 	if ((ccb->ccb_flags & TWE_CCB_DATA_OUT) != 0)
    943        1.1        ad 		flags |= BUS_DMASYNC_PREWRITE;
    944        1.1        ad 
    945        1.1        ad 	bus_dmamap_sync(sc->sc_dmat, ccb->ccb_dmamap_xfer, 0,
    946        1.1        ad 	    ccb->ccb_datasize, flags);
    947        1.1        ad 	return (0);
    948        1.1        ad }
    949        1.1        ad 
    950        1.1        ad /*
    951        1.1        ad  * Unmap the specified CCB's command block and data buffer (if any) and
    952        1.1        ad  * perform DMA synchronisation.
    953        1.1        ad  */
    954        1.1        ad void
    955        1.1        ad twe_ccb_unmap(struct twe_softc *sc, struct twe_ccb *ccb)
    956        1.1        ad {
    957   1.12.2.5   nathanw 	int flags, s;
    958        1.1        ad 
    959        1.1        ad 	if ((ccb->ccb_flags & TWE_CCB_DATA_IN) != 0)
    960        1.1        ad 		flags = BUS_DMASYNC_POSTREAD;
    961        1.1        ad 	else
    962        1.1        ad 		flags = 0;
    963        1.1        ad 	if ((ccb->ccb_flags & TWE_CCB_DATA_OUT) != 0)
    964        1.1        ad 		flags |= BUS_DMASYNC_POSTWRITE;
    965        1.1        ad 
    966        1.1        ad 	bus_dmamap_sync(sc->sc_dmat, ccb->ccb_dmamap_xfer, 0,
    967        1.1        ad 	    ccb->ccb_datasize, flags);
    968        1.1        ad 	bus_dmamap_unload(sc->sc_dmat, ccb->ccb_dmamap_xfer);
    969   1.12.2.4   nathanw 
    970   1.12.2.5   nathanw 	if (ccb->ccb_abuf != (vaddr_t)0) {
    971        1.2        ad 		if ((ccb->ccb_flags & TWE_CCB_DATA_IN) != 0)
    972   1.12.2.5   nathanw 			memcpy(ccb->ccb_data, (void *)ccb->ccb_abuf,
    973        1.2        ad 			    ccb->ccb_datasize);
    974   1.12.2.5   nathanw 		s = splvm();
    975   1.12.2.5   nathanw 		/* XXX */
    976   1.12.2.5   nathanw 		uvm_km_free(kmem_map, ccb->ccb_abuf, ccb->ccb_datasize);
    977   1.12.2.5   nathanw 		splx(s);
    978        1.1        ad 	}
    979        1.1        ad }
    980        1.1        ad 
    981        1.1        ad /*
    982        1.7        ad  * Submit a command to the controller and poll on completion.  Return
    983        1.7        ad  * non-zero on timeout (but don't check status, as some command types don't
    984        1.7        ad  * return status).  Must be called with interrupts blocked.
    985        1.1        ad  */
    986        1.1        ad int
    987        1.1        ad twe_ccb_poll(struct twe_softc *sc, struct twe_ccb *ccb, int timo)
    988        1.1        ad {
    989        1.7        ad 	int rv;
    990        1.7        ad 
    991        1.7        ad 	if ((rv = twe_ccb_submit(sc, ccb)) != 0)
    992        1.7        ad 		return (rv);
    993        1.1        ad 
    994   1.12.2.2   nathanw 	for (timo *= 1000; timo != 0; timo--) {
    995        1.1        ad 		twe_poll(sc);
    996        1.1        ad 		if ((ccb->ccb_flags & TWE_CCB_COMPLETE) != 0)
    997        1.1        ad 			break;
    998   1.12.2.2   nathanw 		DELAY(100);
    999        1.1        ad 	}
   1000        1.1        ad 
   1001        1.1        ad 	return (timo == 0);
   1002        1.1        ad }
   1003        1.1        ad 
   1004        1.1        ad /*
   1005        1.1        ad  * If a CCB is specified, enqueue it.  Pull CCBs off the software queue in
   1006        1.1        ad  * the order that they were enqueued and try to submit their command blocks
   1007        1.1        ad  * to the controller for execution.
   1008        1.1        ad  */
   1009        1.1        ad void
   1010        1.1        ad twe_ccb_enqueue(struct twe_softc *sc, struct twe_ccb *ccb)
   1011        1.1        ad {
   1012        1.1        ad 	int s;
   1013        1.1        ad 
   1014        1.1        ad 	s = splbio();
   1015        1.1        ad 
   1016        1.1        ad 	if (ccb != NULL)
   1017        1.1        ad 		SIMPLEQ_INSERT_TAIL(&sc->sc_ccb_queue, ccb, ccb_chain.simpleq);
   1018        1.1        ad 
   1019        1.1        ad 	while ((ccb = SIMPLEQ_FIRST(&sc->sc_ccb_queue)) != NULL) {
   1020        1.1        ad 		if (twe_ccb_submit(sc, ccb))
   1021        1.1        ad 			break;
   1022   1.12.2.8   nathanw 		SIMPLEQ_REMOVE_HEAD(&sc->sc_ccb_queue, ccb_chain.simpleq);
   1023        1.1        ad 	}
   1024        1.1        ad 
   1025        1.1        ad 	splx(s);
   1026        1.1        ad }
   1027        1.1        ad 
   1028        1.1        ad /*
   1029        1.1        ad  * Submit the command block associated with the specified CCB to the
   1030        1.1        ad  * controller for execution.  Must be called with interrupts blocked.
   1031        1.1        ad  */
   1032        1.1        ad int
   1033        1.1        ad twe_ccb_submit(struct twe_softc *sc, struct twe_ccb *ccb)
   1034        1.1        ad {
   1035        1.1        ad 	bus_addr_t pa;
   1036        1.1        ad 	int rv;
   1037        1.1        ad 	u_int status;
   1038        1.1        ad 
   1039        1.1        ad 	/* Check to see if we can post a command. */
   1040   1.12.2.8   nathanw 	status = twe_inl(sc, TWE_REG_STS);
   1041        1.1        ad 	twe_status_check(sc, status);
   1042        1.1        ad 
   1043        1.1        ad 	if ((status & TWE_STS_CMD_QUEUE_FULL) == 0) {
   1044        1.1        ad 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
   1045        1.1        ad 		    (caddr_t)ccb->ccb_cmd - sc->sc_cmds, sizeof(struct twe_cmd),
   1046        1.1        ad 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1047        1.1        ad 		ccb->ccb_flags |= TWE_CCB_ACTIVE;
   1048        1.1        ad 		pa = sc->sc_cmds_paddr +
   1049        1.1        ad 		    ccb->ccb_cmdid * sizeof(struct twe_cmd);
   1050   1.12.2.8   nathanw 		twe_outl(sc, TWE_REG_CMD_QUEUE, (u_int32_t)pa);
   1051        1.1        ad 		rv = 0;
   1052        1.1        ad 	} else
   1053        1.1        ad 		rv = EBUSY;
   1054        1.1        ad 
   1055        1.1        ad 	return (rv);
   1056        1.1        ad }
   1057