Home | History | Annotate | Line # | Download | only in pci
twe.c revision 1.21.8.1
      1  1.21.8.1   gehenna /*	$NetBSD: twe.c,v 1.21.8.1 2002/05/30 14:46:34 gehenna Exp $	*/
      2       1.1        ad 
      3       1.1        ad /*-
      4  1.21.8.1   gehenna  * Copyright (c) 2000, 2001, 2002 The NetBSD Foundation, Inc.
      5       1.1        ad  * All rights reserved.
      6       1.1        ad  *
      7       1.1        ad  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1        ad  * by Andrew Doran.
      9       1.1        ad  *
     10       1.1        ad  * Redistribution and use in source and binary forms, with or without
     11       1.1        ad  * modification, are permitted provided that the following conditions
     12       1.1        ad  * are met:
     13       1.1        ad  * 1. Redistributions of source code must retain the above copyright
     14       1.1        ad  *    notice, this list of conditions and the following disclaimer.
     15       1.1        ad  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1        ad  *    notice, this list of conditions and the following disclaimer in the
     17       1.1        ad  *    documentation and/or other materials provided with the distribution.
     18       1.1        ad  * 3. All advertising materials mentioning features or use of this software
     19       1.1        ad  *    must display the following acknowledgement:
     20       1.1        ad  *        This product includes software developed by the NetBSD
     21       1.1        ad  *        Foundation, Inc. and its contributors.
     22       1.1        ad  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23       1.1        ad  *    contributors may be used to endorse or promote products derived
     24       1.1        ad  *    from this software without specific prior written permission.
     25       1.1        ad  *
     26       1.1        ad  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27       1.1        ad  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28       1.1        ad  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29       1.1        ad  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30       1.1        ad  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31       1.1        ad  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32       1.1        ad  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33       1.1        ad  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34       1.1        ad  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35       1.1        ad  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36       1.1        ad  * POSSIBILITY OF SUCH DAMAGE.
     37       1.1        ad  */
     38       1.1        ad 
     39       1.1        ad /*-
     40       1.1        ad  * Copyright (c) 2000 Michael Smith
     41       1.1        ad  * Copyright (c) 2000 BSDi
     42       1.1        ad  * All rights reserved.
     43       1.1        ad  *
     44       1.1        ad  * Redistribution and use in source and binary forms, with or without
     45       1.1        ad  * modification, are permitted provided that the following conditions
     46       1.1        ad  * are met:
     47       1.1        ad  * 1. Redistributions of source code must retain the above copyright
     48       1.1        ad  *    notice, this list of conditions and the following disclaimer.
     49       1.1        ad  * 2. Redistributions in binary form must reproduce the above copyright
     50       1.1        ad  *    notice, this list of conditions and the following disclaimer in the
     51       1.1        ad  *    documentation and/or other materials provided with the distribution.
     52       1.1        ad  *
     53       1.1        ad  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     54       1.1        ad  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     55       1.1        ad  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     56       1.1        ad  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     57       1.1        ad  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     58       1.1        ad  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     59       1.1        ad  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     60       1.1        ad  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     61       1.1        ad  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     62       1.1        ad  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     63       1.1        ad  * SUCH DAMAGE.
     64       1.1        ad  *
     65       1.1        ad  * from FreeBSD: twe.c,v 1.1 2000/05/24 23:35:23 msmith Exp
     66       1.1        ad  */
     67       1.1        ad 
     68       1.1        ad /*
     69       1.1        ad  * Driver for the 3ware Escalade family of RAID controllers.
     70       1.1        ad  */
     71      1.21     lukem 
     72      1.21     lukem #include <sys/cdefs.h>
     73  1.21.8.1   gehenna __KERNEL_RCSID(0, "$NetBSD: twe.c,v 1.21.8.1 2002/05/30 14:46:34 gehenna Exp $");
     74       1.1        ad 
     75       1.1        ad #include <sys/param.h>
     76       1.1        ad #include <sys/systm.h>
     77       1.1        ad #include <sys/kernel.h>
     78       1.1        ad #include <sys/device.h>
     79       1.1        ad #include <sys/queue.h>
     80       1.1        ad #include <sys/proc.h>
     81       1.1        ad #include <sys/buf.h>
     82       1.1        ad #include <sys/endian.h>
     83       1.1        ad #include <sys/malloc.h>
     84       1.1        ad #include <sys/disk.h>
     85       1.1        ad 
     86       1.1        ad #include <uvm/uvm_extern.h>
     87       1.1        ad 
     88       1.1        ad #include <machine/bswap.h>
     89       1.1        ad #include <machine/bus.h>
     90       1.1        ad 
     91       1.1        ad #include <dev/pci/pcireg.h>
     92       1.1        ad #include <dev/pci/pcivar.h>
     93       1.1        ad #include <dev/pci/pcidevs.h>
     94       1.1        ad #include <dev/pci/twereg.h>
     95       1.1        ad #include <dev/pci/twevar.h>
     96       1.1        ad 
     97       1.1        ad #define	PCI_CBIO	0x10
     98       1.1        ad 
     99       1.1        ad static void	twe_aen_handler(struct twe_ccb *, int);
    100       1.1        ad static void	twe_attach(struct device *, struct device *, void *);
    101       1.1        ad static int	twe_init_connection(struct twe_softc *);
    102       1.1        ad static int	twe_intr(void *);
    103       1.1        ad static int	twe_match(struct device *, struct cfdata *, void *);
    104       1.7        ad static int	twe_param_get(struct twe_softc *, int, int, size_t,
    105       1.7        ad 			      void (*)(struct twe_ccb *, int), void **);
    106       1.1        ad static void	twe_poll(struct twe_softc *);
    107       1.1        ad static int	twe_print(void *, const char *);
    108       1.1        ad static int	twe_reset(struct twe_softc *);
    109       1.1        ad static int	twe_submatch(struct device *, struct cfdata *, void *);
    110       1.1        ad static int	twe_status_check(struct twe_softc *, u_int);
    111       1.1        ad static int	twe_status_wait(struct twe_softc *, u_int, int);
    112       1.1        ad 
    113  1.21.8.1   gehenna static inline u_int32_t	twe_inl(struct twe_softc *, int);
    114  1.21.8.1   gehenna static inline void	twe_outl(struct twe_softc *, int, u_int32_t);
    115  1.21.8.1   gehenna 
    116       1.1        ad struct cfattach twe_ca = {
    117       1.1        ad 	sizeof(struct twe_softc), twe_match, twe_attach
    118       1.1        ad };
    119       1.1        ad 
    120       1.1        ad struct {
    121       1.3        ad 	const u_int	aen;		/* High byte non-zero if w/unit */
    122       1.1        ad 	const char	*desc;
    123       1.1        ad } static const twe_aen_names[] = {
    124       1.1        ad 	{ 0x0000, "queue empty" },
    125       1.1        ad 	{ 0x0001, "soft reset" },
    126       1.3        ad 	{ 0x0102, "degraded mirror" },
    127       1.1        ad 	{ 0x0003, "controller error" },
    128       1.3        ad 	{ 0x0104, "rebuild fail" },
    129       1.3        ad 	{ 0x0105, "rebuild done" },
    130       1.3        ad 	{ 0x0106, "incompatible unit" },
    131       1.3        ad 	{ 0x0107, "init done" },
    132       1.3        ad 	{ 0x0108, "unclean shutdown" },
    133       1.3        ad 	{ 0x0109, "aport timeout" },
    134       1.3        ad 	{ 0x010a, "drive error" },
    135       1.3        ad 	{ 0x010b, "rebuild started" },
    136      1.14        ad 	{ 0x010c, "init started" },
    137       1.3        ad 	{ 0x0015, "table undefined" },
    138       1.1        ad 	{ 0x00ff, "aen queue full" },
    139       1.1        ad };
    140       1.1        ad 
    141  1.21.8.1   gehenna static inline u_int32_t
    142  1.21.8.1   gehenna twe_inl(struct twe_softc *sc, int off)
    143  1.21.8.1   gehenna {
    144  1.21.8.1   gehenna 
    145  1.21.8.1   gehenna 	bus_space_barrier(sc->sc_iot, sc->sc_ioh, off, 4,
    146  1.21.8.1   gehenna 	    BUS_SPACE_BARRIER_WRITE | BUS_SPACE_BARRIER_READ);
    147  1.21.8.1   gehenna 	return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, off));
    148  1.21.8.1   gehenna }
    149  1.21.8.1   gehenna 
    150  1.21.8.1   gehenna static inline void
    151  1.21.8.1   gehenna twe_outl(struct twe_softc *sc, int off, u_int32_t val)
    152  1.21.8.1   gehenna {
    153  1.21.8.1   gehenna 
    154  1.21.8.1   gehenna 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, off, val);
    155  1.21.8.1   gehenna 	bus_space_barrier(sc->sc_iot, sc->sc_ioh, off, 4,
    156  1.21.8.1   gehenna 	    BUS_SPACE_BARRIER_WRITE);
    157  1.21.8.1   gehenna }
    158  1.21.8.1   gehenna 
    159       1.1        ad /*
    160       1.1        ad  * Match a supported board.
    161       1.1        ad  */
    162       1.1        ad static int
    163       1.1        ad twe_match(struct device *parent, struct cfdata *cfdata, void *aux)
    164       1.1        ad {
    165       1.1        ad 	struct pci_attach_args *pa;
    166       1.1        ad 
    167       1.1        ad 	pa = aux;
    168       1.1        ad 
    169       1.1        ad 	return (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_3WARE &&
    170      1.10        ad 	    (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_3WARE_ESCALADE ||
    171      1.10        ad 	    PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_3WARE_ESCALADE_ASIC));
    172       1.1        ad }
    173       1.1        ad 
    174       1.1        ad /*
    175       1.1        ad  * Attach a supported board.
    176       1.1        ad  *
    177       1.1        ad  * XXX This doesn't fail gracefully.
    178       1.1        ad  */
    179       1.1        ad static void
    180       1.1        ad twe_attach(struct device *parent, struct device *self, void *aux)
    181       1.1        ad {
    182       1.1        ad 	struct pci_attach_args *pa;
    183       1.1        ad 	struct twe_softc *sc;
    184       1.1        ad 	pci_chipset_tag_t pc;
    185       1.1        ad 	pci_intr_handle_t ih;
    186       1.1        ad 	pcireg_t csr;
    187       1.1        ad 	const char *intrstr;
    188       1.1        ad 	int size, i, rv, rseg;
    189  1.21.8.1   gehenna 	size_t max_segs, max_xfer;
    190       1.1        ad 	struct twe_param *dtp, *ctp;
    191       1.1        ad 	bus_dma_segment_t seg;
    192       1.1        ad 	struct twe_cmd *tc;
    193       1.1        ad 	struct twe_attach_args twea;
    194       1.1        ad 	struct twe_ccb *ccb;
    195       1.1        ad 
    196       1.1        ad 	sc = (struct twe_softc *)self;
    197       1.1        ad 	pa = aux;
    198       1.1        ad 	pc = pa->pa_pc;
    199       1.1        ad 	sc->sc_dmat = pa->pa_dmat;
    200       1.1        ad 	SIMPLEQ_INIT(&sc->sc_ccb_queue);
    201       1.1        ad 	SLIST_INIT(&sc->sc_ccb_freelist);
    202       1.1        ad 
    203       1.3        ad 	printf(": 3ware Escalade\n");
    204       1.1        ad 
    205       1.1        ad 	if (pci_mapreg_map(pa, PCI_CBIO, PCI_MAPREG_TYPE_IO, 0,
    206       1.1        ad 	    &sc->sc_iot, &sc->sc_ioh, NULL, NULL)) {
    207       1.1        ad 		printf("%s: can't map i/o space\n", sc->sc_dv.dv_xname);
    208       1.1        ad 		return;
    209       1.1        ad 	}
    210       1.1        ad 
    211       1.1        ad 	/* Enable the device. */
    212       1.1        ad 	csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    213       1.1        ad 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    214       1.1        ad 	    csr | PCI_COMMAND_MASTER_ENABLE);
    215       1.1        ad 
    216       1.1        ad 	/* Map and establish the interrupt. */
    217       1.5  sommerfe 	if (pci_intr_map(pa, &ih)) {
    218       1.1        ad 		printf("%s: can't map interrupt\n", sc->sc_dv.dv_xname);
    219       1.1        ad 		return;
    220       1.1        ad 	}
    221       1.1        ad 	intrstr = pci_intr_string(pc, ih);
    222       1.1        ad 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_BIO, twe_intr, sc);
    223       1.1        ad 	if (sc->sc_ih == NULL) {
    224       1.1        ad 		printf("%s: can't establish interrupt", sc->sc_dv.dv_xname);
    225       1.1        ad 		if (intrstr != NULL)
    226       1.1        ad 			printf(" at %s", intrstr);
    227       1.1        ad 		printf("\n");
    228       1.1        ad 		return;
    229       1.1        ad 	}
    230       1.1        ad 	if (intrstr != NULL)
    231       1.1        ad 		printf("%s: interrupting at %s\n", sc->sc_dv.dv_xname, intrstr);
    232       1.1        ad 
    233       1.1        ad 	/*
    234       1.1        ad 	 * Allocate and initialise the command blocks and CCBs.
    235       1.1        ad 	 */
    236       1.7        ad         size = sizeof(struct twe_cmd) * TWE_MAX_QUEUECNT;
    237       1.1        ad 
    238       1.4   thorpej 	if ((rv = bus_dmamem_alloc(sc->sc_dmat, size, PAGE_SIZE, 0, &seg, 1,
    239       1.1        ad 	    &rseg, BUS_DMA_NOWAIT)) != 0) {
    240       1.1        ad 		printf("%s: unable to allocate commands, rv = %d\n",
    241       1.1        ad 		    sc->sc_dv.dv_xname, rv);
    242       1.1        ad 		return;
    243       1.1        ad 	}
    244       1.1        ad 
    245       1.1        ad 	if ((rv = bus_dmamem_map(sc->sc_dmat, &seg, rseg, size,
    246       1.1        ad 	    (caddr_t *)&sc->sc_cmds,
    247       1.1        ad 	    BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
    248       1.1        ad 		printf("%s: unable to map commands, rv = %d\n",
    249       1.1        ad 		    sc->sc_dv.dv_xname, rv);
    250       1.1        ad 		return;
    251       1.1        ad 	}
    252       1.1        ad 
    253       1.1        ad 	if ((rv = bus_dmamap_create(sc->sc_dmat, size, size, 1, 0,
    254       1.1        ad 	    BUS_DMA_NOWAIT, &sc->sc_dmamap)) != 0) {
    255       1.1        ad 		printf("%s: unable to create command DMA map, rv = %d\n",
    256       1.1        ad 		    sc->sc_dv.dv_xname, rv);
    257       1.1        ad 		return;
    258       1.1        ad 	}
    259       1.1        ad 
    260       1.1        ad 	if ((rv = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap, sc->sc_cmds,
    261       1.1        ad 	    size, NULL, BUS_DMA_NOWAIT)) != 0) {
    262       1.1        ad 		printf("%s: unable to load command DMA map, rv = %d\n",
    263       1.1        ad 		    sc->sc_dv.dv_xname, rv);
    264       1.1        ad 		return;
    265       1.1        ad 	}
    266       1.1        ad 
    267       1.1        ad 	sc->sc_cmds_paddr = sc->sc_dmamap->dm_segs[0].ds_addr;
    268       1.1        ad 	memset(sc->sc_cmds, 0, size);
    269       1.1        ad 
    270       1.7        ad 	ccb = malloc(sizeof(*ccb) * TWE_MAX_QUEUECNT, M_DEVBUF, M_NOWAIT);
    271       1.1        ad 	sc->sc_ccbs = ccb;
    272       1.1        ad 	tc = (struct twe_cmd *)sc->sc_cmds;
    273  1.21.8.1   gehenna 	max_segs = twe_get_maxsegs();
    274  1.21.8.1   gehenna 	max_xfer = twe_get_maxxfer(max_segs);
    275       1.1        ad 
    276       1.7        ad 	for (i = 0; i < TWE_MAX_QUEUECNT; i++, tc++, ccb++) {
    277       1.1        ad 		ccb->ccb_cmd = tc;
    278       1.1        ad 		ccb->ccb_cmdid = i;
    279       1.1        ad 		ccb->ccb_flags = 0;
    280  1.21.8.1   gehenna 		rv = bus_dmamap_create(sc->sc_dmat, max_xfer,
    281  1.21.8.1   gehenna 		    max_segs, PAGE_SIZE, 0,
    282       1.4   thorpej 		    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    283       1.1        ad 		    &ccb->ccb_dmamap_xfer);
    284       1.7        ad 		if (rv != 0) {
    285       1.7        ad 			printf("%s: can't create dmamap, rv = %d\n",
    286       1.7        ad 			    sc->sc_dv.dv_xname, rv);
    287       1.7        ad 			return;
    288       1.7        ad 		}
    289       1.3        ad 		/* Save one CCB for parameter retrieval. */
    290       1.3        ad 		if (i != 0)
    291       1.3        ad 			SLIST_INSERT_HEAD(&sc->sc_ccb_freelist, ccb,
    292       1.3        ad 			    ccb_chain.slist);
    293       1.3        ad 	}
    294       1.1        ad 
    295       1.1        ad 	/* Wait for the controller to become ready. */
    296       1.1        ad 	if (twe_status_wait(sc, TWE_STS_MICROCONTROLLER_READY, 6)) {
    297       1.1        ad 		printf("%s: microcontroller not ready\n", sc->sc_dv.dv_xname);
    298       1.1        ad 		return;
    299       1.1        ad 	}
    300       1.1        ad 
    301  1.21.8.1   gehenna 	twe_outl(sc, TWE_REG_CTL, TWE_CTL_DISABLE_INTRS);
    302       1.1        ad 
    303       1.1        ad 	/* Reset the controller. */
    304       1.1        ad 	if (twe_reset(sc)) {
    305       1.1        ad 		printf("%s: reset failed\n", sc->sc_dv.dv_xname);
    306       1.1        ad 		return;
    307       1.1        ad 	}
    308       1.1        ad 
    309       1.3        ad 	/* Find attached units. */
    310       1.7        ad 	rv = twe_param_get(sc, TWE_PARAM_UNITSUMMARY,
    311       1.7        ad 	    TWE_PARAM_UNITSUMMARY_Status, TWE_MAX_UNITS, NULL, (void **)&dtp);
    312       1.7        ad 	if (rv != 0) {
    313       1.7        ad 		printf("%s: can't detect attached units (%d)\n",
    314       1.7        ad 		    sc->sc_dv.dv_xname, rv);
    315       1.1        ad 		return;
    316       1.1        ad 	}
    317       1.1        ad 
    318       1.1        ad 	/* For each detected unit, collect size and store in an array. */
    319       1.3        ad 	for (i = 0, sc->sc_nunits = 0; i < TWE_MAX_UNITS; i++) {
    320       1.1        ad 		/* Unit present? */
    321       1.3        ad 		if ((dtp->tp_data[i] & TWE_PARAM_UNITSTATUS_Online) == 0) {
    322       1.1        ad 			sc->sc_dsize[i] = 0;
    323       1.1        ad 	   		continue;
    324       1.1        ad 	   	}
    325       1.1        ad 
    326       1.7        ad 		rv = twe_param_get(sc, TWE_PARAM_UNITINFO + i,
    327       1.7        ad 		    TWE_PARAM_UNITINFO_Capacity, 4, NULL, (void **)&ctp);
    328       1.7        ad 		if (rv != 0) {
    329       1.7        ad 			printf("%s: error %d fetching capacity for unit %d\n",
    330       1.7        ad 			    sc->sc_dv.dv_xname, rv, i);
    331       1.1        ad 			continue;
    332       1.1        ad 		}
    333       1.1        ad 
    334       1.1        ad 		sc->sc_dsize[i] = le32toh(*(u_int32_t *)ctp->tp_data);
    335       1.1        ad 		free(ctp, M_DEVBUF);
    336       1.3        ad 		sc->sc_nunits++;
    337       1.1        ad 	}
    338       1.1        ad 	free(dtp, M_DEVBUF);
    339       1.1        ad 
    340       1.1        ad 	/* Initialise connection with controller and enable interrupts. */
    341       1.1        ad 	twe_init_connection(sc);
    342  1.21.8.1   gehenna 	twe_outl(sc, TWE_REG_CTL, TWE_CTL_CLEAR_ATTN_INTR |
    343       1.1        ad 	    TWE_CTL_UNMASK_RESP_INTR |
    344       1.1        ad 	    TWE_CTL_ENABLE_INTRS);
    345       1.1        ad 
    346       1.1        ad 	/* Attach sub-devices. */
    347       1.1        ad 	for (i = 0; i < TWE_MAX_UNITS; i++) {
    348       1.1        ad 		if (sc->sc_dsize[i] == 0)
    349       1.1        ad 			continue;
    350       1.1        ad 		twea.twea_unit = i;
    351       1.1        ad 		config_found_sm(&sc->sc_dv, &twea, twe_print, twe_submatch);
    352       1.1        ad 	}
    353       1.1        ad }
    354       1.1        ad 
    355       1.1        ad /*
    356       1.1        ad  * Reset the controller.  Currently only useful at attach time; must be
    357       1.1        ad  * called with interrupts blocked.
    358       1.1        ad  */
    359       1.1        ad static int
    360       1.1        ad twe_reset(struct twe_softc *sc)
    361       1.1        ad {
    362       1.1        ad 	struct twe_param *tp;
    363       1.1        ad 	u_int aen, status;
    364       1.1        ad 	volatile u_int32_t junk;
    365       1.7        ad 	int got, rv;
    366       1.1        ad 
    367       1.1        ad 	/* Issue a soft reset. */
    368  1.21.8.1   gehenna 	twe_outl(sc, TWE_REG_CTL, TWE_CTL_ISSUE_SOFT_RESET |
    369       1.1        ad 	    TWE_CTL_CLEAR_HOST_INTR |
    370       1.1        ad 	    TWE_CTL_CLEAR_ATTN_INTR |
    371       1.1        ad 	    TWE_CTL_MASK_CMD_INTR |
    372       1.1        ad 	    TWE_CTL_MASK_RESP_INTR |
    373       1.1        ad 	    TWE_CTL_CLEAR_ERROR_STS |
    374       1.1        ad 	    TWE_CTL_DISABLE_INTRS);
    375       1.1        ad 
    376       1.1        ad 	if (twe_status_wait(sc, TWE_STS_ATTN_INTR, 15)) {
    377       1.1        ad 		printf("%s: no attention interrupt\n",
    378       1.1        ad 		    sc->sc_dv.dv_xname);
    379       1.1        ad 		return (-1);
    380       1.1        ad 	}
    381       1.1        ad 
    382       1.1        ad 	/* Pull AENs out of the controller; look for a soft reset AEN. */
    383       1.1        ad 	for (got = 0;;) {
    384       1.7        ad 		rv = twe_param_get(sc, TWE_PARAM_AEN, TWE_PARAM_AEN_UnitCode,
    385       1.7        ad 		    2, NULL, (void **)&tp);
    386       1.7        ad 		if (rv != 0)
    387       1.7        ad 			printf("%s: error %d while draining response queue\n",
    388       1.7        ad 			    sc->sc_dv.dv_xname, rv);
    389       1.3        ad 		aen = TWE_AEN_CODE(le16toh(*(u_int16_t *)tp->tp_data));
    390       1.1        ad 		free(tp, M_DEVBUF);
    391       1.1        ad 		if (aen == TWE_AEN_QUEUE_EMPTY)
    392       1.1        ad 			break;
    393       1.1        ad 		if (aen == TWE_AEN_SOFT_RESET)
    394       1.1        ad 			got = 1;
    395       1.1        ad 	}
    396       1.1        ad 	if (!got) {
    397       1.1        ad 		printf("%s: reset not reported\n", sc->sc_dv.dv_xname);
    398       1.1        ad 		return (-1);
    399       1.1        ad 	}
    400       1.1        ad 
    401       1.1        ad 	/* Check controller status. */
    402  1.21.8.1   gehenna 	status = twe_inl(sc, TWE_REG_STS);
    403       1.1        ad 	if (twe_status_check(sc, status)) {
    404       1.1        ad 		printf("%s: controller errors detected\n",
    405       1.1        ad 		    sc->sc_dv.dv_xname);
    406       1.1        ad 		return (-1);
    407       1.1        ad 	}
    408       1.1        ad 
    409       1.1        ad 	/* Drain the response queue. */
    410       1.1        ad 	for (;;) {
    411  1.21.8.1   gehenna 		status = twe_inl(sc, TWE_REG_STS);
    412       1.1        ad 		if (twe_status_check(sc, status) != 0) {
    413       1.1        ad 			printf("%s: can't drain response queue\n",
    414       1.1        ad 			    sc->sc_dv.dv_xname);
    415       1.1        ad 			return (-1);
    416       1.1        ad 		}
    417       1.1        ad 		if ((status & TWE_STS_RESP_QUEUE_EMPTY) != 0)
    418       1.1        ad 			break;
    419  1.21.8.1   gehenna 		junk = twe_inl(sc, TWE_REG_RESP_QUEUE);
    420       1.1        ad 	}
    421       1.1        ad 
    422       1.1        ad 	return (0);
    423       1.1        ad }
    424       1.1        ad 
    425       1.1        ad /*
    426       1.1        ad  * Print autoconfiguration message for a sub-device.
    427       1.1        ad  */
    428       1.1        ad static int
    429       1.1        ad twe_print(void *aux, const char *pnp)
    430       1.1        ad {
    431       1.1        ad 	struct twe_attach_args *twea;
    432       1.1        ad 
    433       1.1        ad 	twea = aux;
    434       1.1        ad 
    435       1.1        ad 	if (pnp != NULL)
    436       1.1        ad 		printf("block device at %s", pnp);
    437       1.1        ad 	printf(" unit %d", twea->twea_unit);
    438       1.1        ad 	return (UNCONF);
    439       1.1        ad }
    440       1.1        ad 
    441       1.1        ad /*
    442       1.1        ad  * Match a sub-device.
    443       1.1        ad  */
    444       1.1        ad static int
    445       1.1        ad twe_submatch(struct device *parent, struct cfdata *cf, void *aux)
    446       1.1        ad {
    447       1.1        ad 	struct twe_attach_args *twea;
    448       1.1        ad 
    449       1.1        ad 	twea = aux;
    450       1.1        ad 
    451       1.1        ad 	if (cf->tweacf_unit != TWECF_UNIT_DEFAULT &&
    452       1.1        ad 	    cf->tweacf_unit != twea->twea_unit)
    453       1.1        ad 		return (0);
    454       1.1        ad 
    455       1.1        ad 	return ((*cf->cf_attach->ca_match)(parent, cf, aux));
    456       1.1        ad }
    457       1.1        ad 
    458       1.1        ad /*
    459       1.1        ad  * Interrupt service routine.
    460       1.1        ad  */
    461       1.1        ad static int
    462       1.1        ad twe_intr(void *arg)
    463       1.1        ad {
    464       1.1        ad 	struct twe_softc *sc;
    465       1.1        ad 	u_int status;
    466       1.7        ad 	int caught, rv;
    467       1.1        ad 
    468       1.1        ad 	sc = arg;
    469       1.1        ad 	caught = 0;
    470  1.21.8.1   gehenna 	status = twe_inl(sc, TWE_REG_STS);
    471       1.1        ad 	twe_status_check(sc, status);
    472       1.1        ad 
    473       1.1        ad 	/* Host interrupts - purpose unknown. */
    474       1.1        ad 	if ((status & TWE_STS_HOST_INTR) != 0) {
    475       1.1        ad #ifdef DIAGNOSTIC
    476       1.1        ad 		printf("%s: host interrupt\n", sc->sc_dv.dv_xname);
    477       1.1        ad #endif
    478  1.21.8.1   gehenna 		twe_outl(sc, TWE_REG_CTL, TWE_CTL_CLEAR_HOST_INTR);
    479       1.1        ad 		caught = 1;
    480       1.1        ad 	}
    481       1.1        ad 
    482       1.1        ad 	/*
    483       1.1        ad 	 * Attention interrupts, signalled when a controller or child device
    484      1.18       wiz 	 * state change has occurred.
    485       1.1        ad 	 */
    486       1.1        ad 	if ((status & TWE_STS_ATTN_INTR) != 0) {
    487      1.12        ad 		if ((sc->sc_flags & TWEF_AEN) == 0) {
    488      1.12        ad 			rv = twe_param_get(sc, TWE_PARAM_AEN,
    489      1.12        ad 			    TWE_PARAM_AEN_UnitCode, 2, twe_aen_handler,
    490      1.12        ad 			    NULL);
    491      1.12        ad 			if (rv != 0) {
    492      1.12        ad 				printf("%s: unable to retrieve AEN (%d)\n",
    493      1.12        ad 				    sc->sc_dv.dv_xname, rv);
    494  1.21.8.1   gehenna 				twe_outl(sc, TWE_REG_CTL,
    495      1.12        ad 				    TWE_CTL_CLEAR_ATTN_INTR);
    496      1.12        ad 			} else
    497      1.12        ad 				sc->sc_flags |= TWEF_AEN;
    498       1.9        ad 		}
    499       1.1        ad 		caught = 1;
    500       1.1        ad 	}
    501       1.1        ad 
    502       1.1        ad 	/*
    503       1.1        ad 	 * Command interrupts, signalled when the controller can accept more
    504       1.1        ad 	 * commands.  We don't use this; instead, we try to submit commands
    505       1.1        ad 	 * when we receive them, and when other commands have completed.
    506       1.1        ad 	 * Mask it so we don't get another one.
    507       1.1        ad 	 */
    508       1.1        ad 	if ((status & TWE_STS_CMD_INTR) != 0) {
    509       1.1        ad #ifdef DIAGNOSTIC
    510       1.1        ad 		printf("%s: command interrupt\n", sc->sc_dv.dv_xname);
    511       1.1        ad #endif
    512  1.21.8.1   gehenna 		twe_outl(sc, TWE_REG_CTL, TWE_CTL_MASK_CMD_INTR);
    513       1.1        ad 		caught = 1;
    514       1.1        ad 	}
    515       1.1        ad 
    516       1.1        ad 	if ((status & TWE_STS_RESP_INTR) != 0) {
    517       1.1        ad 		twe_poll(sc);
    518       1.1        ad 		caught = 1;
    519       1.1        ad 	}
    520       1.1        ad 
    521       1.1        ad 	return (caught);
    522       1.1        ad }
    523       1.1        ad 
    524       1.1        ad /*
    525       1.1        ad  * Handle an AEN returned by the controller.
    526       1.1        ad  */
    527       1.1        ad static void
    528       1.1        ad twe_aen_handler(struct twe_ccb *ccb, int error)
    529       1.1        ad {
    530       1.1        ad 	struct twe_softc *sc;
    531       1.1        ad 	struct twe_param *tp;
    532       1.1        ad 	const char *str;
    533       1.1        ad 	u_int aen;
    534       1.7        ad 	int i, hu, rv;
    535       1.1        ad 
    536       1.1        ad 	sc = (struct twe_softc *)ccb->ccb_tx.tx_dv;
    537       1.1        ad 	tp = ccb->ccb_tx.tx_context;
    538       1.1        ad 	twe_ccb_unmap(sc, ccb);
    539       1.1        ad 
    540       1.3        ad 	if (error) {
    541       1.1        ad 		printf("%s: error retrieving AEN\n", sc->sc_dv.dv_xname);
    542       1.3        ad 		aen = TWE_AEN_QUEUE_EMPTY;
    543       1.3        ad 	} else
    544       1.1        ad 		aen = le16toh(*(u_int16_t *)tp->tp_data);
    545       1.3        ad 	free(tp, M_DEVBUF);
    546       1.3        ad 	twe_ccb_free(sc, ccb);
    547       1.3        ad 
    548       1.7        ad 	if (TWE_AEN_CODE(aen) == TWE_AEN_QUEUE_EMPTY) {
    549  1.21.8.1   gehenna 		twe_outl(sc, TWE_REG_CTL, TWE_CTL_CLEAR_ATTN_INTR);
    550      1.12        ad 		sc->sc_flags &= ~TWEF_AEN;
    551       1.7        ad 		return;
    552       1.7        ad 	}
    553       1.7        ad 
    554       1.7        ad 	str = "<unknown>";
    555       1.7        ad 	i = 0;
    556       1.7        ad 	hu = 0;
    557       1.3        ad 
    558       1.7        ad 	while (i < sizeof(twe_aen_names) / sizeof(twe_aen_names[0])) {
    559       1.7        ad 		if (TWE_AEN_CODE(twe_aen_names[i].aen) == TWE_AEN_CODE(aen)) {
    560       1.7        ad 			str = twe_aen_names[i].desc;
    561       1.7        ad 			hu = (TWE_AEN_UNIT(twe_aen_names[i].aen) != 0);
    562       1.7        ad 			break;
    563       1.7        ad 		}
    564       1.7        ad 		i++;
    565       1.7        ad 	}
    566       1.7        ad 	printf("%s: AEN 0x%04x (%s) received", sc->sc_dv.dv_xname,
    567       1.7        ad 	    TWE_AEN_CODE(aen), str);
    568       1.7        ad 	if (hu != 0)
    569       1.7        ad 		printf(" for unit %d", TWE_AEN_UNIT(aen));
    570       1.7        ad 	printf("\n");
    571       1.3        ad 
    572       1.7        ad 	/*
    573       1.7        ad 	 * Chain another retrieval in case interrupts have been
    574       1.7        ad 	 * coalesced.
    575       1.7        ad 	 */
    576       1.7        ad 	rv = twe_param_get(sc, TWE_PARAM_AEN, TWE_PARAM_AEN_UnitCode, 2,
    577       1.7        ad 	    twe_aen_handler, NULL);
    578       1.7        ad 	if (rv != 0)
    579       1.7        ad 		printf("%s: unable to retrieve AEN (%d)\n",
    580       1.7        ad 		    sc->sc_dv.dv_xname, rv);
    581       1.1        ad }
    582       1.1        ad 
    583       1.1        ad /*
    584       1.1        ad  * Execute a TWE_OP_GET_PARAM command.  If a callback function is provided,
    585       1.1        ad  * it will be called with generated context when the command has completed.
    586       1.1        ad  * If no callback is provided, the command will be executed synchronously
    587       1.3        ad  * and a pointer to a buffer containing the data returned.
    588       1.1        ad  *
    589       1.3        ad  * The caller or callback is responsible for freeing the buffer.
    590       1.1        ad  */
    591       1.7        ad static int
    592       1.1        ad twe_param_get(struct twe_softc *sc, int table_id, int param_id, size_t size,
    593       1.7        ad 	      void (*func)(struct twe_ccb *, int), void **pbuf)
    594       1.1        ad {
    595       1.1        ad 	struct twe_ccb *ccb;
    596       1.1        ad 	struct twe_cmd *tc;
    597       1.1        ad 	struct twe_param *tp;
    598       1.1        ad 	int rv, s;
    599       1.1        ad 
    600       1.7        ad 	rv = twe_ccb_alloc(sc, &ccb,
    601       1.7        ad 	    TWE_CCB_PARAM | TWE_CCB_DATA_IN | TWE_CCB_DATA_OUT);
    602       1.7        ad 	if (rv != 0)
    603       1.7        ad 		return (rv);
    604       1.7        ad 
    605       1.1        ad 	tp = malloc(TWE_SECTOR_SIZE, M_DEVBUF, M_NOWAIT);
    606       1.7        ad 	if (pbuf != NULL)
    607       1.7        ad 		*pbuf = tp;
    608       1.1        ad 
    609       1.1        ad 	ccb->ccb_data = tp;
    610       1.1        ad 	ccb->ccb_datasize = TWE_SECTOR_SIZE;
    611       1.1        ad 	ccb->ccb_tx.tx_handler = func;
    612       1.1        ad 	ccb->ccb_tx.tx_context = tp;
    613       1.1        ad 	ccb->ccb_tx.tx_dv = &sc->sc_dv;
    614       1.1        ad 
    615       1.1        ad 	tc = ccb->ccb_cmd;
    616       1.1        ad 	tc->tc_size = 2;
    617       1.1        ad 	tc->tc_opcode = TWE_OP_GET_PARAM | (tc->tc_size << 5);
    618       1.1        ad 	tc->tc_unit = 0;
    619       1.1        ad 	tc->tc_count = htole16(1);
    620       1.1        ad 
    621       1.1        ad 	/* Fill in the outbound parameter data. */
    622       1.1        ad 	tp->tp_table_id = htole16(table_id);
    623       1.1        ad 	tp->tp_param_id = param_id;
    624       1.1        ad 	tp->tp_param_size = size;
    625       1.1        ad 
    626       1.1        ad 	/* Map the transfer. */
    627       1.7        ad 	if ((rv = twe_ccb_map(sc, ccb)) != 0) {
    628       1.2        ad 		twe_ccb_free(sc, ccb);
    629       1.1        ad 		free(tp, M_DEVBUF);
    630       1.7        ad 		return (rv);
    631       1.1        ad 	}
    632       1.1        ad 
    633       1.1        ad 	/* Submit the command and either wait or let the callback handle it. */
    634       1.1        ad 	if (func == NULL) {
    635       1.1        ad 		s = splbio();
    636       1.7        ad 		rv = twe_ccb_poll(sc, ccb, 5);
    637       1.1        ad 		twe_ccb_unmap(sc, ccb);
    638       1.2        ad 		twe_ccb_free(sc, ccb);
    639       1.1        ad 		splx(s);
    640       1.7        ad 		if (rv != 0)
    641       1.1        ad 			free(tp, M_DEVBUF);
    642       1.1        ad 	} else {
    643       1.1        ad 		twe_ccb_enqueue(sc, ccb);
    644       1.7        ad 		rv = 0;
    645       1.1        ad 	}
    646       1.1        ad 
    647       1.7        ad 	return (rv);
    648       1.1        ad }
    649       1.1        ad 
    650       1.1        ad /*
    651       1.1        ad  * Execute a TWE_OP_INIT_CONNECTION command.  Return non-zero on error.
    652       1.1        ad  * Must be called with interrupts blocked.
    653       1.1        ad  */
    654       1.1        ad static int
    655       1.1        ad twe_init_connection(struct twe_softc *sc)
    656       1.1        ad {
    657       1.1        ad 	struct twe_ccb *ccb;
    658       1.1        ad 	struct twe_cmd *tc;
    659       1.1        ad 	int rv;
    660       1.1        ad 
    661       1.3        ad 	if ((rv = twe_ccb_alloc(sc, &ccb, 0)) != 0)
    662       1.1        ad 		return (rv);
    663       1.1        ad 
    664       1.1        ad 	/* Build the command. */
    665       1.1        ad 	tc = ccb->ccb_cmd;
    666       1.1        ad 	tc->tc_size = 3;
    667       1.1        ad 	tc->tc_opcode = TWE_OP_INIT_CONNECTION;
    668       1.1        ad 	tc->tc_unit = 0;
    669       1.3        ad 	tc->tc_count = htole16(TWE_MAX_CMDS);
    670       1.1        ad 	tc->tc_args.init_connection.response_queue_pointer = 0;
    671       1.1        ad 
    672       1.1        ad 	/* Submit the command for immediate execution. */
    673       1.7        ad 	rv = twe_ccb_poll(sc, ccb, 5);
    674       1.2        ad 	twe_ccb_free(sc, ccb);
    675       1.1        ad 	return (rv);
    676       1.1        ad }
    677       1.1        ad 
    678       1.1        ad /*
    679       1.1        ad  * Poll the controller for completed commands.  Must be called with
    680       1.1        ad  * interrupts blocked.
    681       1.1        ad  */
    682       1.1        ad static void
    683       1.1        ad twe_poll(struct twe_softc *sc)
    684       1.1        ad {
    685       1.1        ad 	struct twe_ccb *ccb;
    686       1.1        ad 	int found;
    687       1.1        ad 	u_int status, cmdid;
    688       1.1        ad 
    689       1.1        ad 	found = 0;
    690       1.1        ad 
    691       1.1        ad 	for (;;) {
    692  1.21.8.1   gehenna 		status = twe_inl(sc, TWE_REG_STS);
    693       1.1        ad 		twe_status_check(sc, status);
    694       1.1        ad 
    695       1.1        ad 		if ((status & TWE_STS_RESP_QUEUE_EMPTY))
    696       1.1        ad 			break;
    697       1.1        ad 
    698       1.1        ad 		found = 1;
    699  1.21.8.1   gehenna 		cmdid = twe_inl(sc, TWE_REG_RESP_QUEUE);
    700       1.1        ad 		cmdid = (cmdid & TWE_RESP_MASK) >> TWE_RESP_SHIFT;
    701       1.7        ad 		if (cmdid >= TWE_MAX_QUEUECNT) {
    702       1.1        ad 			printf("%s: bad completion\n", sc->sc_dv.dv_xname);
    703       1.1        ad 			continue;
    704       1.1        ad 		}
    705       1.1        ad 
    706       1.1        ad 		ccb = sc->sc_ccbs + cmdid;
    707       1.1        ad 		if ((ccb->ccb_flags & TWE_CCB_ACTIVE) == 0) {
    708       1.1        ad 			printf("%s: bad completion (not active)\n",
    709       1.1        ad 			    sc->sc_dv.dv_xname);
    710       1.1        ad 			continue;
    711       1.1        ad 		}
    712       1.1        ad 		ccb->ccb_flags ^= TWE_CCB_COMPLETE | TWE_CCB_ACTIVE;
    713       1.1        ad 
    714       1.1        ad 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
    715       1.1        ad 		    (caddr_t)ccb->ccb_cmd - sc->sc_cmds,
    716       1.1        ad 		    sizeof(struct twe_cmd),
    717       1.1        ad 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
    718       1.1        ad 
    719       1.1        ad 		/* Pass notification to upper layers. */
    720       1.1        ad 		if (ccb->ccb_tx.tx_handler != NULL)
    721       1.1        ad 			(*ccb->ccb_tx.tx_handler)(ccb,
    722       1.1        ad 			    ccb->ccb_cmd->tc_status != 0 ? EIO : 0);
    723       1.1        ad 	}
    724       1.1        ad 
    725       1.1        ad 	/* If any commands have completed, run the software queue. */
    726       1.1        ad 	if (found)
    727       1.1        ad 		twe_ccb_enqueue(sc, NULL);
    728       1.1        ad }
    729       1.1        ad 
    730       1.1        ad /*
    731       1.1        ad  * Wait for `status' to be set in the controller status register.  Return
    732       1.1        ad  * zero if found, non-zero if the operation timed out.
    733       1.1        ad  */
    734       1.1        ad static int
    735       1.1        ad twe_status_wait(struct twe_softc *sc, u_int32_t status, int timo)
    736       1.1        ad {
    737       1.1        ad 
    738      1.11        ad 	for (timo *= 10; timo != 0; timo--) {
    739  1.21.8.1   gehenna 		if ((twe_inl(sc, TWE_REG_STS) & status) == status)
    740       1.1        ad 			break;
    741       1.1        ad 		delay(100000);
    742       1.1        ad 	}
    743       1.1        ad 
    744       1.1        ad 	return (timo == 0);
    745       1.1        ad }
    746       1.1        ad 
    747       1.1        ad /*
    748       1.1        ad  * Complain if the status bits aren't what we expect.
    749       1.1        ad  */
    750       1.1        ad static int
    751       1.1        ad twe_status_check(struct twe_softc *sc, u_int status)
    752       1.1        ad {
    753       1.1        ad 	int rv;
    754       1.1        ad 
    755       1.1        ad 	rv = 0;
    756       1.1        ad 
    757       1.1        ad 	if ((status & TWE_STS_EXPECTED_BITS) != TWE_STS_EXPECTED_BITS) {
    758       1.1        ad 		printf("%s: missing status bits: 0x%08x\n", sc->sc_dv.dv_xname,
    759       1.1        ad 		    status & ~TWE_STS_EXPECTED_BITS);
    760       1.1        ad 		rv = -1;
    761       1.1        ad 	}
    762       1.1        ad 
    763       1.1        ad 	if ((status & TWE_STS_UNEXPECTED_BITS) != 0) {
    764       1.1        ad 		printf("%s: unexpected status bits: 0x%08x\n",
    765       1.1        ad 		    sc->sc_dv.dv_xname, status & TWE_STS_UNEXPECTED_BITS);
    766       1.1        ad 		rv = -1;
    767       1.1        ad 	}
    768       1.1        ad 
    769       1.1        ad 	return (rv);
    770       1.1        ad }
    771       1.1        ad 
    772       1.1        ad /*
    773       1.1        ad  * Allocate and initialise a CCB.
    774       1.1        ad  */
    775       1.1        ad int
    776       1.3        ad twe_ccb_alloc(struct twe_softc *sc, struct twe_ccb **ccbp, int flags)
    777       1.1        ad {
    778       1.1        ad 	struct twe_cmd *tc;
    779       1.1        ad 	struct twe_ccb *ccb;
    780       1.1        ad 	int s;
    781       1.1        ad 
    782       1.7        ad 	s = splbio();
    783       1.3        ad 	if ((flags & TWE_CCB_PARAM) != 0)
    784       1.3        ad 		ccb = sc->sc_ccbs;
    785       1.3        ad 	else {
    786       1.3        ad 		/* Allocate a CCB and command block. */
    787       1.3        ad 		if (SLIST_FIRST(&sc->sc_ccb_freelist) == NULL) {
    788       1.1        ad 			splx(s);
    789       1.1        ad 			return (EAGAIN);
    790       1.1        ad 		}
    791       1.3        ad 		ccb = SLIST_FIRST(&sc->sc_ccb_freelist);
    792       1.3        ad 		SLIST_REMOVE_HEAD(&sc->sc_ccb_freelist, ccb_chain.slist);
    793       1.1        ad 	}
    794       1.3        ad #ifdef DIAGNOSTIC
    795       1.3        ad 	if ((ccb->ccb_flags & TWE_CCB_ALLOCED) != 0)
    796       1.3        ad 		panic("twe_ccb_alloc: CCB already allocated");
    797       1.3        ad 	flags |= TWE_CCB_ALLOCED;
    798       1.3        ad #endif
    799       1.7        ad 	splx(s);
    800       1.1        ad 
    801       1.1        ad 	/* Initialise some fields and return. */
    802       1.1        ad 	ccb->ccb_tx.tx_handler = NULL;
    803       1.3        ad 	ccb->ccb_flags = flags;
    804       1.1        ad 	tc = ccb->ccb_cmd;
    805       1.1        ad 	tc->tc_status = 0;
    806       1.1        ad 	tc->tc_flags = 0;
    807       1.1        ad 	tc->tc_cmdid = ccb->ccb_cmdid;
    808       1.3        ad 	*ccbp = ccb;
    809       1.1        ad 
    810       1.1        ad 	return (0);
    811       1.1        ad }
    812       1.1        ad 
    813       1.1        ad /*
    814       1.3        ad  * Free a CCB.
    815       1.1        ad  */
    816       1.1        ad void
    817       1.2        ad twe_ccb_free(struct twe_softc *sc, struct twe_ccb *ccb)
    818       1.1        ad {
    819       1.1        ad 	int s;
    820       1.1        ad 
    821       1.3        ad 	s = splbio();
    822       1.3        ad 	if ((ccb->ccb_flags & TWE_CCB_PARAM) == 0)
    823       1.3        ad 		SLIST_INSERT_HEAD(&sc->sc_ccb_freelist, ccb, ccb_chain.slist);
    824       1.1        ad 	ccb->ccb_flags = 0;
    825       1.1        ad 	splx(s);
    826       1.1        ad }
    827       1.1        ad 
    828       1.1        ad /*
    829       1.1        ad  * Map the specified CCB's command block and data buffer (if any) into
    830       1.1        ad  * controller visible space.  Perform DMA synchronisation.
    831       1.1        ad  */
    832       1.1        ad int
    833       1.1        ad twe_ccb_map(struct twe_softc *sc, struct twe_ccb *ccb)
    834       1.1        ad {
    835       1.1        ad 	struct twe_cmd *tc;
    836      1.20        ad 	int flags, nsegs, i, s, rv;
    837       1.1        ad 	void *data;
    838       1.1        ad 
    839       1.7        ad 	/*
    840       1.7        ad 	 * The data as a whole must be 512-byte aligned.
    841       1.7        ad 	 */
    842       1.1        ad 	if (((u_long)ccb->ccb_data & (TWE_ALIGNMENT - 1)) != 0) {
    843      1.20        ad 		s = splvm();
    844      1.20        ad 		/* XXX */
    845      1.20        ad 		ccb->ccb_abuf = uvm_km_kmemalloc(kmem_map, NULL,
    846      1.20        ad 		    ccb->ccb_datasize, UVM_KMF_NOWAIT);
    847      1.20        ad 		splx(s);
    848      1.20        ad 		data = (void *)ccb->ccb_abuf;
    849       1.2        ad 		if ((ccb->ccb_flags & TWE_CCB_DATA_OUT) != 0)
    850       1.2        ad 			memcpy(data, ccb->ccb_data, ccb->ccb_datasize);
    851       1.1        ad 	} else {
    852      1.20        ad 		ccb->ccb_abuf = (vaddr_t)0;
    853       1.1        ad 		data = ccb->ccb_data;
    854       1.1        ad 	}
    855       1.1        ad 
    856       1.7        ad 	/*
    857       1.7        ad 	 * Map the data buffer into bus space and build the S/G list.
    858       1.7        ad 	 */
    859       1.7        ad 	rv = bus_dmamap_load(sc->sc_dmat, ccb->ccb_dmamap_xfer, data,
    860      1.16   thorpej 	    ccb->ccb_datasize, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
    861      1.16   thorpej 	    ((ccb->ccb_flags & TWE_CCB_DATA_IN) ?
    862  1.21.8.1   gehenna 	    BUS_DMA_READ : BUS_DMA_WRITE));
    863       1.7        ad 	if (rv != 0) {
    864      1.20        ad 		if (ccb->ccb_abuf != (vaddr_t)0) {
    865      1.20        ad 			s = splvm();
    866      1.20        ad 			/* XXX */
    867      1.20        ad 			uvm_km_free(kmem_map, ccb->ccb_abuf,
    868       1.7        ad 			    ccb->ccb_datasize);
    869      1.20        ad 			splx(s);
    870       1.7        ad 		}
    871       1.7        ad 		return (rv);
    872       1.7        ad 	}
    873       1.1        ad 
    874       1.1        ad 	nsegs = ccb->ccb_dmamap_xfer->dm_nsegs;
    875       1.1        ad 	tc = ccb->ccb_cmd;
    876       1.1        ad 	tc->tc_size += 2 * nsegs;
    877       1.1        ad 
    878       1.1        ad 	/* The location of the S/G list is dependant upon command type. */
    879       1.1        ad 	switch (tc->tc_opcode >> 5) {
    880       1.1        ad 	case 2:
    881       1.1        ad 		for (i = 0; i < nsegs; i++) {
    882       1.1        ad 			tc->tc_args.param.sgl[i].tsg_address =
    883       1.1        ad 			    htole32(ccb->ccb_dmamap_xfer->dm_segs[i].ds_addr);
    884       1.1        ad 			tc->tc_args.param.sgl[i].tsg_length =
    885       1.1        ad 			    htole32(ccb->ccb_dmamap_xfer->dm_segs[i].ds_len);
    886       1.1        ad 		}
    887       1.1        ad 		/* XXX Needed? */
    888       1.1        ad 		for (; i < TWE_SG_SIZE; i++) {
    889       1.1        ad 			tc->tc_args.param.sgl[i].tsg_address = 0;
    890       1.1        ad 			tc->tc_args.param.sgl[i].tsg_length = 0;
    891       1.1        ad 		}
    892       1.1        ad 		break;
    893       1.1        ad 	case 3:
    894       1.1        ad 		for (i = 0; i < nsegs; i++) {
    895       1.1        ad 			tc->tc_args.io.sgl[i].tsg_address =
    896       1.1        ad 			    htole32(ccb->ccb_dmamap_xfer->dm_segs[i].ds_addr);
    897       1.1        ad 			tc->tc_args.io.sgl[i].tsg_length =
    898       1.1        ad 			    htole32(ccb->ccb_dmamap_xfer->dm_segs[i].ds_len);
    899       1.1        ad 		}
    900       1.1        ad 		/* XXX Needed? */
    901       1.1        ad 		for (; i < TWE_SG_SIZE; i++) {
    902       1.1        ad 			tc->tc_args.io.sgl[i].tsg_address = 0;
    903       1.1        ad 			tc->tc_args.io.sgl[i].tsg_length = 0;
    904       1.1        ad 		}
    905       1.1        ad 		break;
    906       1.1        ad #ifdef DEBUG
    907       1.1        ad 	default:
    908       1.1        ad 		panic("twe_ccb_map: oops");
    909       1.1        ad #endif
    910       1.1        ad 	}
    911       1.1        ad 
    912       1.1        ad 	if ((ccb->ccb_flags & TWE_CCB_DATA_IN) != 0)
    913       1.1        ad 		flags = BUS_DMASYNC_PREREAD;
    914       1.1        ad 	else
    915       1.1        ad 		flags = 0;
    916       1.1        ad 	if ((ccb->ccb_flags & TWE_CCB_DATA_OUT) != 0)
    917       1.1        ad 		flags |= BUS_DMASYNC_PREWRITE;
    918       1.1        ad 
    919       1.1        ad 	bus_dmamap_sync(sc->sc_dmat, ccb->ccb_dmamap_xfer, 0,
    920       1.1        ad 	    ccb->ccb_datasize, flags);
    921       1.1        ad 	return (0);
    922       1.1        ad }
    923       1.1        ad 
    924       1.1        ad /*
    925       1.1        ad  * Unmap the specified CCB's command block and data buffer (if any) and
    926       1.1        ad  * perform DMA synchronisation.
    927       1.1        ad  */
    928       1.1        ad void
    929       1.1        ad twe_ccb_unmap(struct twe_softc *sc, struct twe_ccb *ccb)
    930       1.1        ad {
    931      1.20        ad 	int flags, s;
    932       1.1        ad 
    933       1.1        ad 	if ((ccb->ccb_flags & TWE_CCB_DATA_IN) != 0)
    934       1.1        ad 		flags = BUS_DMASYNC_POSTREAD;
    935       1.1        ad 	else
    936       1.1        ad 		flags = 0;
    937       1.1        ad 	if ((ccb->ccb_flags & TWE_CCB_DATA_OUT) != 0)
    938       1.1        ad 		flags |= BUS_DMASYNC_POSTWRITE;
    939       1.1        ad 
    940       1.1        ad 	bus_dmamap_sync(sc->sc_dmat, ccb->ccb_dmamap_xfer, 0,
    941       1.1        ad 	    ccb->ccb_datasize, flags);
    942       1.1        ad 	bus_dmamap_unload(sc->sc_dmat, ccb->ccb_dmamap_xfer);
    943       1.1        ad 
    944      1.20        ad 	if (ccb->ccb_abuf != (vaddr_t)0) {
    945       1.2        ad 		if ((ccb->ccb_flags & TWE_CCB_DATA_IN) != 0)
    946      1.20        ad 			memcpy(ccb->ccb_data, (void *)ccb->ccb_abuf,
    947       1.2        ad 			    ccb->ccb_datasize);
    948      1.20        ad 		s = splvm();
    949      1.20        ad 		/* XXX */
    950      1.20        ad 		uvm_km_free(kmem_map, ccb->ccb_abuf, ccb->ccb_datasize);
    951      1.20        ad 		splx(s);
    952       1.1        ad 	}
    953       1.1        ad }
    954       1.1        ad 
    955       1.1        ad /*
    956       1.7        ad  * Submit a command to the controller and poll on completion.  Return
    957       1.7        ad  * non-zero on timeout (but don't check status, as some command types don't
    958       1.7        ad  * return status).  Must be called with interrupts blocked.
    959       1.1        ad  */
    960       1.1        ad int
    961       1.1        ad twe_ccb_poll(struct twe_softc *sc, struct twe_ccb *ccb, int timo)
    962       1.1        ad {
    963       1.7        ad 	int rv;
    964       1.7        ad 
    965       1.7        ad 	if ((rv = twe_ccb_submit(sc, ccb)) != 0)
    966       1.7        ad 		return (rv);
    967       1.1        ad 
    968      1.15        ad 	for (timo *= 1000; timo != 0; timo--) {
    969       1.1        ad 		twe_poll(sc);
    970       1.1        ad 		if ((ccb->ccb_flags & TWE_CCB_COMPLETE) != 0)
    971       1.1        ad 			break;
    972      1.15        ad 		DELAY(100);
    973       1.1        ad 	}
    974       1.1        ad 
    975       1.1        ad 	return (timo == 0);
    976       1.1        ad }
    977       1.1        ad 
    978       1.1        ad /*
    979       1.1        ad  * If a CCB is specified, enqueue it.  Pull CCBs off the software queue in
    980       1.1        ad  * the order that they were enqueued and try to submit their command blocks
    981       1.1        ad  * to the controller for execution.
    982       1.1        ad  */
    983       1.1        ad void
    984       1.1        ad twe_ccb_enqueue(struct twe_softc *sc, struct twe_ccb *ccb)
    985       1.1        ad {
    986       1.1        ad 	int s;
    987       1.1        ad 
    988       1.1        ad 	s = splbio();
    989       1.1        ad 
    990       1.1        ad 	if (ccb != NULL)
    991       1.1        ad 		SIMPLEQ_INSERT_TAIL(&sc->sc_ccb_queue, ccb, ccb_chain.simpleq);
    992       1.1        ad 
    993       1.1        ad 	while ((ccb = SIMPLEQ_FIRST(&sc->sc_ccb_queue)) != NULL) {
    994       1.1        ad 		if (twe_ccb_submit(sc, ccb))
    995       1.1        ad 			break;
    996       1.1        ad 		SIMPLEQ_REMOVE_HEAD(&sc->sc_ccb_queue, ccb, ccb_chain.simpleq);
    997       1.1        ad 	}
    998       1.1        ad 
    999       1.1        ad 	splx(s);
   1000       1.1        ad }
   1001       1.1        ad 
   1002       1.1        ad /*
   1003       1.1        ad  * Submit the command block associated with the specified CCB to the
   1004       1.1        ad  * controller for execution.  Must be called with interrupts blocked.
   1005       1.1        ad  */
   1006       1.1        ad int
   1007       1.1        ad twe_ccb_submit(struct twe_softc *sc, struct twe_ccb *ccb)
   1008       1.1        ad {
   1009       1.1        ad 	bus_addr_t pa;
   1010       1.1        ad 	int rv;
   1011       1.1        ad 	u_int status;
   1012       1.1        ad 
   1013       1.1        ad 	/* Check to see if we can post a command. */
   1014  1.21.8.1   gehenna 	status = twe_inl(sc, TWE_REG_STS);
   1015       1.1        ad 	twe_status_check(sc, status);
   1016       1.1        ad 
   1017       1.1        ad 	if ((status & TWE_STS_CMD_QUEUE_FULL) == 0) {
   1018       1.1        ad 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
   1019       1.1        ad 		    (caddr_t)ccb->ccb_cmd - sc->sc_cmds, sizeof(struct twe_cmd),
   1020       1.1        ad 		    BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
   1021       1.1        ad 		ccb->ccb_flags |= TWE_CCB_ACTIVE;
   1022       1.1        ad 		pa = sc->sc_cmds_paddr +
   1023       1.1        ad 		    ccb->ccb_cmdid * sizeof(struct twe_cmd);
   1024  1.21.8.1   gehenna 		twe_outl(sc, TWE_REG_CMD_QUEUE, (u_int32_t)pa);
   1025       1.1        ad 		rv = 0;
   1026       1.1        ad 	} else
   1027       1.1        ad 		rv = EBUSY;
   1028       1.1        ad 
   1029       1.1        ad 	return (rv);
   1030       1.1        ad }
   1031