twe.c revision 1.39 1 1.39 jdolecek /* $NetBSD: twe.c,v 1.39 2003/08/03 18:45:46 jdolecek Exp $ */
2 1.1 ad
3 1.1 ad /*-
4 1.22 ad * Copyright (c) 2000, 2001, 2002 The NetBSD Foundation, Inc.
5 1.1 ad * All rights reserved.
6 1.1 ad *
7 1.1 ad * This code is derived from software contributed to The NetBSD Foundation
8 1.1 ad * by Andrew Doran.
9 1.1 ad *
10 1.1 ad * Redistribution and use in source and binary forms, with or without
11 1.1 ad * modification, are permitted provided that the following conditions
12 1.1 ad * are met:
13 1.1 ad * 1. Redistributions of source code must retain the above copyright
14 1.1 ad * notice, this list of conditions and the following disclaimer.
15 1.1 ad * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 ad * notice, this list of conditions and the following disclaimer in the
17 1.1 ad * documentation and/or other materials provided with the distribution.
18 1.1 ad * 3. All advertising materials mentioning features or use of this software
19 1.1 ad * must display the following acknowledgement:
20 1.1 ad * This product includes software developed by the NetBSD
21 1.1 ad * Foundation, Inc. and its contributors.
22 1.1 ad * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 ad * contributors may be used to endorse or promote products derived
24 1.1 ad * from this software without specific prior written permission.
25 1.1 ad *
26 1.1 ad * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 ad * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 ad * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 ad * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 ad * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 ad * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 ad * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 ad * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 ad * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 ad * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 ad * POSSIBILITY OF SUCH DAMAGE.
37 1.1 ad */
38 1.1 ad
39 1.1 ad /*-
40 1.1 ad * Copyright (c) 2000 Michael Smith
41 1.1 ad * Copyright (c) 2000 BSDi
42 1.1 ad * All rights reserved.
43 1.1 ad *
44 1.1 ad * Redistribution and use in source and binary forms, with or without
45 1.1 ad * modification, are permitted provided that the following conditions
46 1.1 ad * are met:
47 1.1 ad * 1. Redistributions of source code must retain the above copyright
48 1.1 ad * notice, this list of conditions and the following disclaimer.
49 1.1 ad * 2. Redistributions in binary form must reproduce the above copyright
50 1.1 ad * notice, this list of conditions and the following disclaimer in the
51 1.1 ad * documentation and/or other materials provided with the distribution.
52 1.1 ad *
53 1.1 ad * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
54 1.1 ad * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
55 1.1 ad * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
56 1.1 ad * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
57 1.1 ad * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
58 1.1 ad * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
59 1.1 ad * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
60 1.1 ad * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
61 1.1 ad * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
62 1.1 ad * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
63 1.1 ad * SUCH DAMAGE.
64 1.1 ad *
65 1.1 ad * from FreeBSD: twe.c,v 1.1 2000/05/24 23:35:23 msmith Exp
66 1.1 ad */
67 1.1 ad
68 1.1 ad /*
69 1.1 ad * Driver for the 3ware Escalade family of RAID controllers.
70 1.1 ad */
71 1.21 lukem
72 1.21 lukem #include <sys/cdefs.h>
73 1.39 jdolecek __KERNEL_RCSID(0, "$NetBSD: twe.c,v 1.39 2003/08/03 18:45:46 jdolecek Exp $");
74 1.1 ad
75 1.1 ad #include <sys/param.h>
76 1.1 ad #include <sys/systm.h>
77 1.1 ad #include <sys/kernel.h>
78 1.1 ad #include <sys/device.h>
79 1.1 ad #include <sys/queue.h>
80 1.1 ad #include <sys/proc.h>
81 1.1 ad #include <sys/buf.h>
82 1.1 ad #include <sys/endian.h>
83 1.1 ad #include <sys/malloc.h>
84 1.33 christos #include <sys/conf.h>
85 1.1 ad #include <sys/disk.h>
86 1.1 ad
87 1.1 ad #include <uvm/uvm_extern.h>
88 1.1 ad
89 1.1 ad #include <machine/bswap.h>
90 1.1 ad #include <machine/bus.h>
91 1.1 ad
92 1.1 ad #include <dev/pci/pcireg.h>
93 1.1 ad #include <dev/pci/pcivar.h>
94 1.1 ad #include <dev/pci/pcidevs.h>
95 1.1 ad #include <dev/pci/twereg.h>
96 1.1 ad #include <dev/pci/twevar.h>
97 1.33 christos #include <dev/pci/tweio.h>
98 1.1 ad
99 1.1 ad #define PCI_CBIO 0x10
100 1.1 ad
101 1.1 ad static void twe_aen_handler(struct twe_ccb *, int);
102 1.1 ad static void twe_attach(struct device *, struct device *, void *);
103 1.1 ad static int twe_init_connection(struct twe_softc *);
104 1.1 ad static int twe_intr(void *);
105 1.1 ad static int twe_match(struct device *, struct cfdata *, void *);
106 1.7 ad static int twe_param_get(struct twe_softc *, int, int, size_t,
107 1.38 jdolecek void (*)(struct twe_ccb *, int), struct twe_param **);
108 1.33 christos static int twe_param_set(struct twe_softc *, int, int, size_t, void *);
109 1.1 ad static void twe_poll(struct twe_softc *);
110 1.1 ad static int twe_print(void *, const char *);
111 1.1 ad static int twe_reset(struct twe_softc *);
112 1.1 ad static int twe_submatch(struct device *, struct cfdata *, void *);
113 1.1 ad static int twe_status_check(struct twe_softc *, u_int);
114 1.1 ad static int twe_status_wait(struct twe_softc *, u_int, int);
115 1.38 jdolecek static void twe_describe_controller(struct twe_softc *);
116 1.1 ad
117 1.22 ad static inline u_int32_t twe_inl(struct twe_softc *, int);
118 1.33 christos static inline void twe_outl(struct twe_softc *, int, u_int32_t);
119 1.33 christos
120 1.33 christos dev_type_open(tweopen);
121 1.33 christos dev_type_close(tweclose);
122 1.33 christos dev_type_ioctl(tweioctl);
123 1.33 christos
124 1.33 christos const struct cdevsw twe_cdevsw = {
125 1.33 christos tweopen, tweclose, noread, nowrite, tweioctl,
126 1.33 christos nostop, notty, nopoll, nommap,
127 1.33 christos };
128 1.33 christos
129 1.33 christos extern struct cfdriver twe_cd;
130 1.22 ad
131 1.30 thorpej CFATTACH_DECL(twe, sizeof(struct twe_softc),
132 1.31 thorpej twe_match, twe_attach, NULL, NULL);
133 1.1 ad
134 1.1 ad struct {
135 1.26 christos const u_int aen; /* High byte indicates type of message */
136 1.1 ad const char *desc;
137 1.1 ad } static const twe_aen_names[] = {
138 1.1 ad { 0x0000, "queue empty" },
139 1.1 ad { 0x0001, "soft reset" },
140 1.3 ad { 0x0102, "degraded mirror" },
141 1.1 ad { 0x0003, "controller error" },
142 1.3 ad { 0x0104, "rebuild fail" },
143 1.3 ad { 0x0105, "rebuild done" },
144 1.3 ad { 0x0106, "incompatible unit" },
145 1.26 christos { 0x0107, "initialisation done" },
146 1.26 christos { 0x0108, "unclean shutdown detected" },
147 1.26 christos { 0x0109, "drive timeout" },
148 1.3 ad { 0x010a, "drive error" },
149 1.3 ad { 0x010b, "rebuild started" },
150 1.14 ad { 0x010c, "init started" },
151 1.26 christos { 0x010d, "logical unit deleted" },
152 1.26 christos { 0x020f, "SMART threshold exceeded" },
153 1.26 christos { 0x0015, "table undefined" }, /* XXX: Not in FreeBSD's table */
154 1.26 christos { 0x0221, "ATA UDMA downgrade" },
155 1.26 christos { 0x0222, "ATA UDMA upgrade" },
156 1.26 christos { 0x0222, "ATA UDMA upgrade" },
157 1.26 christos { 0x0223, "Sector repair occurred" },
158 1.26 christos { 0x0024, "SBUF integrity check failure" },
159 1.26 christos { 0x0225, "lost cached write" },
160 1.26 christos { 0x0226, "drive ECC error detected" },
161 1.26 christos { 0x0227, "DCB checksum error" },
162 1.26 christos { 0x0228, "DCB unsupported version" },
163 1.26 christos { 0x0129, "verify started" },
164 1.26 christos { 0x012a, "verify failed" },
165 1.26 christos { 0x012b, "verify complete" },
166 1.26 christos { 0x022c, "overwrote bad sector during rebuild" },
167 1.26 christos { 0x022d, "encountered bad sector during rebuild" },
168 1.1 ad { 0x00ff, "aen queue full" },
169 1.1 ad };
170 1.1 ad
171 1.26 christos /*
172 1.26 christos * The high byte of the message above determines the format,
173 1.26 christos * currently we know about format 0 (no unit/port specific)
174 1.26 christos * format 1 (unit specific message), and format 2 (port specific message).
175 1.26 christos */
176 1.38 jdolecek static const char * const aenfmt[] = {
177 1.27 kim "", /* No message */
178 1.26 christos "unit %d: ", /* Unit message */
179 1.26 christos "port %d: " /* Port message */
180 1.26 christos };
181 1.26 christos
182 1.26 christos
183 1.22 ad static inline u_int32_t
184 1.22 ad twe_inl(struct twe_softc *sc, int off)
185 1.22 ad {
186 1.22 ad
187 1.22 ad bus_space_barrier(sc->sc_iot, sc->sc_ioh, off, 4,
188 1.22 ad BUS_SPACE_BARRIER_WRITE | BUS_SPACE_BARRIER_READ);
189 1.22 ad return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, off));
190 1.22 ad }
191 1.22 ad
192 1.22 ad static inline void
193 1.22 ad twe_outl(struct twe_softc *sc, int off, u_int32_t val)
194 1.22 ad {
195 1.22 ad
196 1.22 ad bus_space_write_4(sc->sc_iot, sc->sc_ioh, off, val);
197 1.22 ad bus_space_barrier(sc->sc_iot, sc->sc_ioh, off, 4,
198 1.22 ad BUS_SPACE_BARRIER_WRITE);
199 1.22 ad }
200 1.22 ad
201 1.1 ad /*
202 1.1 ad * Match a supported board.
203 1.1 ad */
204 1.1 ad static int
205 1.1 ad twe_match(struct device *parent, struct cfdata *cfdata, void *aux)
206 1.1 ad {
207 1.1 ad struct pci_attach_args *pa;
208 1.1 ad
209 1.1 ad pa = aux;
210 1.1 ad
211 1.1 ad return (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_3WARE &&
212 1.10 ad (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_3WARE_ESCALADE ||
213 1.10 ad PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_3WARE_ESCALADE_ASIC));
214 1.1 ad }
215 1.1 ad
216 1.1 ad /*
217 1.1 ad * Attach a supported board.
218 1.1 ad *
219 1.1 ad * XXX This doesn't fail gracefully.
220 1.1 ad */
221 1.1 ad static void
222 1.1 ad twe_attach(struct device *parent, struct device *self, void *aux)
223 1.1 ad {
224 1.1 ad struct pci_attach_args *pa;
225 1.1 ad struct twe_softc *sc;
226 1.1 ad pci_chipset_tag_t pc;
227 1.1 ad pci_intr_handle_t ih;
228 1.1 ad pcireg_t csr;
229 1.1 ad const char *intrstr;
230 1.1 ad int size, i, rv, rseg;
231 1.23 christos size_t max_segs, max_xfer;
232 1.1 ad struct twe_param *dtp, *ctp;
233 1.1 ad bus_dma_segment_t seg;
234 1.1 ad struct twe_cmd *tc;
235 1.1 ad struct twe_attach_args twea;
236 1.1 ad struct twe_ccb *ccb;
237 1.1 ad
238 1.1 ad sc = (struct twe_softc *)self;
239 1.1 ad pa = aux;
240 1.1 ad pc = pa->pa_pc;
241 1.1 ad sc->sc_dmat = pa->pa_dmat;
242 1.1 ad SIMPLEQ_INIT(&sc->sc_ccb_queue);
243 1.1 ad SLIST_INIT(&sc->sc_ccb_freelist);
244 1.1 ad
245 1.38 jdolecek aprint_normal(": 3ware Escalade\n");
246 1.1 ad
247 1.33 christos ccb = malloc(sizeof(*ccb) * TWE_MAX_QUEUECNT, M_DEVBUF, M_NOWAIT);
248 1.33 christos if (ccb == NULL) {
249 1.38 jdolecek aprint_error("%s: unable to allocate memory for ccbs\n",
250 1.33 christos sc->sc_dv.dv_xname);
251 1.33 christos return;
252 1.33 christos }
253 1.33 christos
254 1.1 ad if (pci_mapreg_map(pa, PCI_CBIO, PCI_MAPREG_TYPE_IO, 0,
255 1.1 ad &sc->sc_iot, &sc->sc_ioh, NULL, NULL)) {
256 1.38 jdolecek aprint_error("%s: can't map i/o space\n", sc->sc_dv.dv_xname);
257 1.1 ad return;
258 1.1 ad }
259 1.1 ad
260 1.1 ad /* Enable the device. */
261 1.1 ad csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
262 1.1 ad pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
263 1.1 ad csr | PCI_COMMAND_MASTER_ENABLE);
264 1.1 ad
265 1.1 ad /* Map and establish the interrupt. */
266 1.5 sommerfe if (pci_intr_map(pa, &ih)) {
267 1.38 jdolecek aprint_error("%s: can't map interrupt\n", sc->sc_dv.dv_xname);
268 1.1 ad return;
269 1.1 ad }
270 1.38 jdolecek
271 1.1 ad intrstr = pci_intr_string(pc, ih);
272 1.1 ad sc->sc_ih = pci_intr_establish(pc, ih, IPL_BIO, twe_intr, sc);
273 1.1 ad if (sc->sc_ih == NULL) {
274 1.38 jdolecek aprint_error("%s: can't establish interrupt%s%s\n",
275 1.38 jdolecek sc->sc_dv.dv_xname,
276 1.38 jdolecek (intrstr) ? " at " : "",
277 1.38 jdolecek (intrstr) ? intrstr : "");
278 1.1 ad return;
279 1.1 ad }
280 1.38 jdolecek
281 1.1 ad if (intrstr != NULL)
282 1.38 jdolecek aprint_normal("%s: interrupting at %s\n",
283 1.38 jdolecek sc->sc_dv.dv_xname, intrstr);
284 1.1 ad
285 1.1 ad /*
286 1.1 ad * Allocate and initialise the command blocks and CCBs.
287 1.1 ad */
288 1.7 ad size = sizeof(struct twe_cmd) * TWE_MAX_QUEUECNT;
289 1.1 ad
290 1.4 thorpej if ((rv = bus_dmamem_alloc(sc->sc_dmat, size, PAGE_SIZE, 0, &seg, 1,
291 1.1 ad &rseg, BUS_DMA_NOWAIT)) != 0) {
292 1.38 jdolecek aprint_error("%s: unable to allocate commands, rv = %d\n",
293 1.1 ad sc->sc_dv.dv_xname, rv);
294 1.1 ad return;
295 1.1 ad }
296 1.1 ad
297 1.1 ad if ((rv = bus_dmamem_map(sc->sc_dmat, &seg, rseg, size,
298 1.1 ad (caddr_t *)&sc->sc_cmds,
299 1.1 ad BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
300 1.38 jdolecek aprint_error("%s: unable to map commands, rv = %d\n",
301 1.1 ad sc->sc_dv.dv_xname, rv);
302 1.1 ad return;
303 1.1 ad }
304 1.1 ad
305 1.1 ad if ((rv = bus_dmamap_create(sc->sc_dmat, size, size, 1, 0,
306 1.1 ad BUS_DMA_NOWAIT, &sc->sc_dmamap)) != 0) {
307 1.38 jdolecek aprint_error("%s: unable to create command DMA map, rv = %d\n",
308 1.1 ad sc->sc_dv.dv_xname, rv);
309 1.1 ad return;
310 1.1 ad }
311 1.1 ad
312 1.1 ad if ((rv = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap, sc->sc_cmds,
313 1.1 ad size, NULL, BUS_DMA_NOWAIT)) != 0) {
314 1.38 jdolecek aprint_error("%s: unable to load command DMA map, rv = %d\n",
315 1.1 ad sc->sc_dv.dv_xname, rv);
316 1.1 ad return;
317 1.1 ad }
318 1.1 ad
319 1.1 ad sc->sc_cmds_paddr = sc->sc_dmamap->dm_segs[0].ds_addr;
320 1.1 ad memset(sc->sc_cmds, 0, size);
321 1.1 ad
322 1.1 ad sc->sc_ccbs = ccb;
323 1.1 ad tc = (struct twe_cmd *)sc->sc_cmds;
324 1.24 christos max_segs = twe_get_maxsegs();
325 1.24 christos max_xfer = twe_get_maxxfer(max_segs);
326 1.1 ad
327 1.7 ad for (i = 0; i < TWE_MAX_QUEUECNT; i++, tc++, ccb++) {
328 1.1 ad ccb->ccb_cmd = tc;
329 1.1 ad ccb->ccb_cmdid = i;
330 1.1 ad ccb->ccb_flags = 0;
331 1.23 christos rv = bus_dmamap_create(sc->sc_dmat, max_xfer,
332 1.23 christos max_segs, PAGE_SIZE, 0,
333 1.4 thorpej BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
334 1.1 ad &ccb->ccb_dmamap_xfer);
335 1.7 ad if (rv != 0) {
336 1.38 jdolecek aprint_error("%s: can't create dmamap, rv = %d\n",
337 1.7 ad sc->sc_dv.dv_xname, rv);
338 1.7 ad return;
339 1.7 ad }
340 1.3 ad /* Save one CCB for parameter retrieval. */
341 1.3 ad if (i != 0)
342 1.3 ad SLIST_INSERT_HEAD(&sc->sc_ccb_freelist, ccb,
343 1.3 ad ccb_chain.slist);
344 1.3 ad }
345 1.1 ad
346 1.1 ad /* Wait for the controller to become ready. */
347 1.1 ad if (twe_status_wait(sc, TWE_STS_MICROCONTROLLER_READY, 6)) {
348 1.38 jdolecek aprint_error("%s: microcontroller not ready\n",
349 1.38 jdolecek sc->sc_dv.dv_xname);
350 1.1 ad return;
351 1.1 ad }
352 1.1 ad
353 1.22 ad twe_outl(sc, TWE_REG_CTL, TWE_CTL_DISABLE_INTRS);
354 1.1 ad
355 1.1 ad /* Reset the controller. */
356 1.1 ad if (twe_reset(sc)) {
357 1.38 jdolecek aprint_error("%s: reset failed\n", sc->sc_dv.dv_xname);
358 1.1 ad return;
359 1.1 ad }
360 1.1 ad
361 1.3 ad /* Find attached units. */
362 1.7 ad rv = twe_param_get(sc, TWE_PARAM_UNITSUMMARY,
363 1.38 jdolecek TWE_PARAM_UNITSUMMARY_Status, TWE_MAX_UNITS, NULL, &dtp);
364 1.7 ad if (rv != 0) {
365 1.38 jdolecek aprint_error("%s: can't detect attached units (%d)\n",
366 1.7 ad sc->sc_dv.dv_xname, rv);
367 1.1 ad return;
368 1.1 ad }
369 1.1 ad
370 1.1 ad /* For each detected unit, collect size and store in an array. */
371 1.3 ad for (i = 0, sc->sc_nunits = 0; i < TWE_MAX_UNITS; i++) {
372 1.1 ad /* Unit present? */
373 1.3 ad if ((dtp->tp_data[i] & TWE_PARAM_UNITSTATUS_Online) == 0) {
374 1.1 ad sc->sc_dsize[i] = 0;
375 1.1 ad continue;
376 1.1 ad }
377 1.1 ad
378 1.7 ad rv = twe_param_get(sc, TWE_PARAM_UNITINFO + i,
379 1.38 jdolecek TWE_PARAM_UNITINFO_Capacity, 4, NULL, &ctp);
380 1.7 ad if (rv != 0) {
381 1.38 jdolecek aprint_error("%s: error %d fetching capacity for unit %d\n",
382 1.7 ad sc->sc_dv.dv_xname, rv, i);
383 1.1 ad continue;
384 1.1 ad }
385 1.1 ad
386 1.1 ad sc->sc_dsize[i] = le32toh(*(u_int32_t *)ctp->tp_data);
387 1.1 ad free(ctp, M_DEVBUF);
388 1.3 ad sc->sc_nunits++;
389 1.1 ad }
390 1.1 ad free(dtp, M_DEVBUF);
391 1.1 ad
392 1.1 ad /* Initialise connection with controller and enable interrupts. */
393 1.1 ad twe_init_connection(sc);
394 1.22 ad twe_outl(sc, TWE_REG_CTL, TWE_CTL_CLEAR_ATTN_INTR |
395 1.1 ad TWE_CTL_UNMASK_RESP_INTR |
396 1.1 ad TWE_CTL_ENABLE_INTRS);
397 1.1 ad
398 1.38 jdolecek twe_describe_controller(sc);
399 1.38 jdolecek
400 1.1 ad /* Attach sub-devices. */
401 1.1 ad for (i = 0; i < TWE_MAX_UNITS; i++) {
402 1.1 ad if (sc->sc_dsize[i] == 0)
403 1.1 ad continue;
404 1.1 ad twea.twea_unit = i;
405 1.1 ad config_found_sm(&sc->sc_dv, &twea, twe_print, twe_submatch);
406 1.1 ad }
407 1.1 ad }
408 1.1 ad
409 1.1 ad /*
410 1.1 ad * Reset the controller. Currently only useful at attach time; must be
411 1.1 ad * called with interrupts blocked.
412 1.1 ad */
413 1.1 ad static int
414 1.1 ad twe_reset(struct twe_softc *sc)
415 1.1 ad {
416 1.1 ad struct twe_param *tp;
417 1.1 ad u_int aen, status;
418 1.1 ad volatile u_int32_t junk;
419 1.7 ad int got, rv;
420 1.1 ad
421 1.1 ad /* Issue a soft reset. */
422 1.22 ad twe_outl(sc, TWE_REG_CTL, TWE_CTL_ISSUE_SOFT_RESET |
423 1.1 ad TWE_CTL_CLEAR_HOST_INTR |
424 1.1 ad TWE_CTL_CLEAR_ATTN_INTR |
425 1.1 ad TWE_CTL_MASK_CMD_INTR |
426 1.1 ad TWE_CTL_MASK_RESP_INTR |
427 1.1 ad TWE_CTL_CLEAR_ERROR_STS |
428 1.1 ad TWE_CTL_DISABLE_INTRS);
429 1.1 ad
430 1.1 ad if (twe_status_wait(sc, TWE_STS_ATTN_INTR, 15)) {
431 1.1 ad printf("%s: no attention interrupt\n",
432 1.1 ad sc->sc_dv.dv_xname);
433 1.1 ad return (-1);
434 1.1 ad }
435 1.1 ad
436 1.1 ad /* Pull AENs out of the controller; look for a soft reset AEN. */
437 1.1 ad for (got = 0;;) {
438 1.7 ad rv = twe_param_get(sc, TWE_PARAM_AEN, TWE_PARAM_AEN_UnitCode,
439 1.38 jdolecek 2, NULL, &tp);
440 1.7 ad if (rv != 0)
441 1.7 ad printf("%s: error %d while draining response queue\n",
442 1.7 ad sc->sc_dv.dv_xname, rv);
443 1.3 ad aen = TWE_AEN_CODE(le16toh(*(u_int16_t *)tp->tp_data));
444 1.1 ad free(tp, M_DEVBUF);
445 1.1 ad if (aen == TWE_AEN_QUEUE_EMPTY)
446 1.1 ad break;
447 1.1 ad if (aen == TWE_AEN_SOFT_RESET)
448 1.1 ad got = 1;
449 1.1 ad }
450 1.1 ad if (!got) {
451 1.1 ad printf("%s: reset not reported\n", sc->sc_dv.dv_xname);
452 1.1 ad return (-1);
453 1.1 ad }
454 1.1 ad
455 1.1 ad /* Check controller status. */
456 1.22 ad status = twe_inl(sc, TWE_REG_STS);
457 1.1 ad if (twe_status_check(sc, status)) {
458 1.1 ad printf("%s: controller errors detected\n",
459 1.1 ad sc->sc_dv.dv_xname);
460 1.1 ad return (-1);
461 1.1 ad }
462 1.1 ad
463 1.1 ad /* Drain the response queue. */
464 1.1 ad for (;;) {
465 1.22 ad status = twe_inl(sc, TWE_REG_STS);
466 1.1 ad if (twe_status_check(sc, status) != 0) {
467 1.1 ad printf("%s: can't drain response queue\n",
468 1.1 ad sc->sc_dv.dv_xname);
469 1.1 ad return (-1);
470 1.1 ad }
471 1.1 ad if ((status & TWE_STS_RESP_QUEUE_EMPTY) != 0)
472 1.1 ad break;
473 1.22 ad junk = twe_inl(sc, TWE_REG_RESP_QUEUE);
474 1.1 ad }
475 1.1 ad
476 1.1 ad return (0);
477 1.1 ad }
478 1.1 ad
479 1.1 ad /*
480 1.1 ad * Print autoconfiguration message for a sub-device.
481 1.1 ad */
482 1.1 ad static int
483 1.1 ad twe_print(void *aux, const char *pnp)
484 1.1 ad {
485 1.1 ad struct twe_attach_args *twea;
486 1.1 ad
487 1.1 ad twea = aux;
488 1.1 ad
489 1.1 ad if (pnp != NULL)
490 1.35 thorpej aprint_normal("block device at %s", pnp);
491 1.35 thorpej aprint_normal(" unit %d", twea->twea_unit);
492 1.1 ad return (UNCONF);
493 1.1 ad }
494 1.1 ad
495 1.1 ad /*
496 1.1 ad * Match a sub-device.
497 1.1 ad */
498 1.1 ad static int
499 1.1 ad twe_submatch(struct device *parent, struct cfdata *cf, void *aux)
500 1.1 ad {
501 1.1 ad struct twe_attach_args *twea;
502 1.1 ad
503 1.1 ad twea = aux;
504 1.1 ad
505 1.1 ad if (cf->tweacf_unit != TWECF_UNIT_DEFAULT &&
506 1.1 ad cf->tweacf_unit != twea->twea_unit)
507 1.1 ad return (0);
508 1.1 ad
509 1.28 thorpej return (config_match(parent, cf, aux));
510 1.1 ad }
511 1.1 ad
512 1.1 ad /*
513 1.1 ad * Interrupt service routine.
514 1.1 ad */
515 1.1 ad static int
516 1.1 ad twe_intr(void *arg)
517 1.1 ad {
518 1.1 ad struct twe_softc *sc;
519 1.1 ad u_int status;
520 1.7 ad int caught, rv;
521 1.1 ad
522 1.1 ad sc = arg;
523 1.1 ad caught = 0;
524 1.22 ad status = twe_inl(sc, TWE_REG_STS);
525 1.1 ad twe_status_check(sc, status);
526 1.1 ad
527 1.1 ad /* Host interrupts - purpose unknown. */
528 1.1 ad if ((status & TWE_STS_HOST_INTR) != 0) {
529 1.38 jdolecek #ifdef DEBUG
530 1.1 ad printf("%s: host interrupt\n", sc->sc_dv.dv_xname);
531 1.1 ad #endif
532 1.22 ad twe_outl(sc, TWE_REG_CTL, TWE_CTL_CLEAR_HOST_INTR);
533 1.1 ad caught = 1;
534 1.1 ad }
535 1.1 ad
536 1.1 ad /*
537 1.1 ad * Attention interrupts, signalled when a controller or child device
538 1.18 wiz * state change has occurred.
539 1.1 ad */
540 1.1 ad if ((status & TWE_STS_ATTN_INTR) != 0) {
541 1.12 ad if ((sc->sc_flags & TWEF_AEN) == 0) {
542 1.12 ad rv = twe_param_get(sc, TWE_PARAM_AEN,
543 1.12 ad TWE_PARAM_AEN_UnitCode, 2, twe_aen_handler,
544 1.12 ad NULL);
545 1.12 ad if (rv != 0) {
546 1.12 ad printf("%s: unable to retrieve AEN (%d)\n",
547 1.12 ad sc->sc_dv.dv_xname, rv);
548 1.22 ad twe_outl(sc, TWE_REG_CTL,
549 1.12 ad TWE_CTL_CLEAR_ATTN_INTR);
550 1.12 ad } else
551 1.12 ad sc->sc_flags |= TWEF_AEN;
552 1.9 ad }
553 1.1 ad caught = 1;
554 1.1 ad }
555 1.1 ad
556 1.1 ad /*
557 1.1 ad * Command interrupts, signalled when the controller can accept more
558 1.1 ad * commands. We don't use this; instead, we try to submit commands
559 1.1 ad * when we receive them, and when other commands have completed.
560 1.1 ad * Mask it so we don't get another one.
561 1.1 ad */
562 1.1 ad if ((status & TWE_STS_CMD_INTR) != 0) {
563 1.38 jdolecek #ifdef DEBUG
564 1.1 ad printf("%s: command interrupt\n", sc->sc_dv.dv_xname);
565 1.1 ad #endif
566 1.22 ad twe_outl(sc, TWE_REG_CTL, TWE_CTL_MASK_CMD_INTR);
567 1.1 ad caught = 1;
568 1.1 ad }
569 1.1 ad
570 1.1 ad if ((status & TWE_STS_RESP_INTR) != 0) {
571 1.1 ad twe_poll(sc);
572 1.1 ad caught = 1;
573 1.1 ad }
574 1.1 ad
575 1.1 ad return (caught);
576 1.1 ad }
577 1.1 ad
578 1.1 ad /*
579 1.1 ad * Handle an AEN returned by the controller.
580 1.1 ad */
581 1.1 ad static void
582 1.1 ad twe_aen_handler(struct twe_ccb *ccb, int error)
583 1.1 ad {
584 1.1 ad struct twe_softc *sc;
585 1.1 ad struct twe_param *tp;
586 1.1 ad const char *str;
587 1.1 ad u_int aen;
588 1.7 ad int i, hu, rv;
589 1.1 ad
590 1.1 ad sc = (struct twe_softc *)ccb->ccb_tx.tx_dv;
591 1.1 ad tp = ccb->ccb_tx.tx_context;
592 1.1 ad twe_ccb_unmap(sc, ccb);
593 1.1 ad
594 1.3 ad if (error) {
595 1.1 ad printf("%s: error retrieving AEN\n", sc->sc_dv.dv_xname);
596 1.3 ad aen = TWE_AEN_QUEUE_EMPTY;
597 1.3 ad } else
598 1.1 ad aen = le16toh(*(u_int16_t *)tp->tp_data);
599 1.3 ad free(tp, M_DEVBUF);
600 1.3 ad twe_ccb_free(sc, ccb);
601 1.3 ad
602 1.7 ad if (TWE_AEN_CODE(aen) == TWE_AEN_QUEUE_EMPTY) {
603 1.22 ad twe_outl(sc, TWE_REG_CTL, TWE_CTL_CLEAR_ATTN_INTR);
604 1.12 ad sc->sc_flags &= ~TWEF_AEN;
605 1.7 ad return;
606 1.7 ad }
607 1.7 ad
608 1.7 ad str = "<unknown>";
609 1.7 ad i = 0;
610 1.7 ad hu = 0;
611 1.3 ad
612 1.7 ad while (i < sizeof(twe_aen_names) / sizeof(twe_aen_names[0])) {
613 1.7 ad if (TWE_AEN_CODE(twe_aen_names[i].aen) == TWE_AEN_CODE(aen)) {
614 1.7 ad str = twe_aen_names[i].desc;
615 1.26 christos hu = TWE_AEN_UNIT(twe_aen_names[i].aen);
616 1.7 ad break;
617 1.7 ad }
618 1.7 ad i++;
619 1.7 ad }
620 1.26 christos printf("%s: ", sc->sc_dv.dv_xname);
621 1.26 christos printf(aenfmt[hu], TWE_AEN_UNIT(aen));
622 1.26 christos printf("AEN 0x%04x (%s) received\n", TWE_AEN_CODE(aen), str);
623 1.3 ad
624 1.7 ad /*
625 1.7 ad * Chain another retrieval in case interrupts have been
626 1.7 ad * coalesced.
627 1.7 ad */
628 1.7 ad rv = twe_param_get(sc, TWE_PARAM_AEN, TWE_PARAM_AEN_UnitCode, 2,
629 1.7 ad twe_aen_handler, NULL);
630 1.7 ad if (rv != 0)
631 1.7 ad printf("%s: unable to retrieve AEN (%d)\n",
632 1.7 ad sc->sc_dv.dv_xname, rv);
633 1.1 ad }
634 1.1 ad
635 1.1 ad /*
636 1.1 ad * Execute a TWE_OP_GET_PARAM command. If a callback function is provided,
637 1.1 ad * it will be called with generated context when the command has completed.
638 1.1 ad * If no callback is provided, the command will be executed synchronously
639 1.3 ad * and a pointer to a buffer containing the data returned.
640 1.1 ad *
641 1.3 ad * The caller or callback is responsible for freeing the buffer.
642 1.1 ad */
643 1.7 ad static int
644 1.1 ad twe_param_get(struct twe_softc *sc, int table_id, int param_id, size_t size,
645 1.38 jdolecek void (*func)(struct twe_ccb *, int), struct twe_param **pbuf)
646 1.1 ad {
647 1.1 ad struct twe_ccb *ccb;
648 1.1 ad struct twe_cmd *tc;
649 1.1 ad struct twe_param *tp;
650 1.1 ad int rv, s;
651 1.1 ad
652 1.33 christos tp = malloc(TWE_SECTOR_SIZE, M_DEVBUF, M_NOWAIT);
653 1.33 christos if (tp == NULL)
654 1.33 christos return ENOMEM;
655 1.33 christos
656 1.7 ad rv = twe_ccb_alloc(sc, &ccb,
657 1.7 ad TWE_CCB_PARAM | TWE_CCB_DATA_IN | TWE_CCB_DATA_OUT);
658 1.7 ad if (rv != 0)
659 1.33 christos goto done;
660 1.1 ad
661 1.1 ad ccb->ccb_data = tp;
662 1.1 ad ccb->ccb_datasize = TWE_SECTOR_SIZE;
663 1.1 ad ccb->ccb_tx.tx_handler = func;
664 1.1 ad ccb->ccb_tx.tx_context = tp;
665 1.1 ad ccb->ccb_tx.tx_dv = &sc->sc_dv;
666 1.1 ad
667 1.1 ad tc = ccb->ccb_cmd;
668 1.1 ad tc->tc_size = 2;
669 1.1 ad tc->tc_opcode = TWE_OP_GET_PARAM | (tc->tc_size << 5);
670 1.1 ad tc->tc_unit = 0;
671 1.1 ad tc->tc_count = htole16(1);
672 1.1 ad
673 1.1 ad /* Fill in the outbound parameter data. */
674 1.1 ad tp->tp_table_id = htole16(table_id);
675 1.1 ad tp->tp_param_id = param_id;
676 1.1 ad tp->tp_param_size = size;
677 1.1 ad
678 1.1 ad /* Map the transfer. */
679 1.7 ad if ((rv = twe_ccb_map(sc, ccb)) != 0) {
680 1.2 ad twe_ccb_free(sc, ccb);
681 1.33 christos goto done;
682 1.1 ad }
683 1.1 ad
684 1.1 ad /* Submit the command and either wait or let the callback handle it. */
685 1.1 ad if (func == NULL) {
686 1.1 ad s = splbio();
687 1.7 ad rv = twe_ccb_poll(sc, ccb, 5);
688 1.1 ad twe_ccb_unmap(sc, ccb);
689 1.2 ad twe_ccb_free(sc, ccb);
690 1.1 ad splx(s);
691 1.1 ad } else {
692 1.38 jdolecek #ifdef DEBUG
693 1.33 christos if (pbuf != NULL)
694 1.33 christos panic("both func and pbuf defined");
695 1.33 christos #endif
696 1.1 ad twe_ccb_enqueue(sc, ccb);
697 1.33 christos return 0;
698 1.33 christos }
699 1.33 christos
700 1.33 christos done:
701 1.33 christos if (pbuf == NULL || rv != 0)
702 1.33 christos free(tp, M_DEVBUF);
703 1.33 christos else if (pbuf != NULL && rv == 0)
704 1.33 christos *pbuf = tp;
705 1.33 christos return rv;
706 1.33 christos }
707 1.33 christos
708 1.33 christos /*
709 1.33 christos * Execute a TWE_OP_SET_PARAM command.
710 1.33 christos */
711 1.33 christos static int
712 1.33 christos twe_param_set(struct twe_softc *sc, int table_id, int param_id, size_t size,
713 1.33 christos void *buf)
714 1.33 christos {
715 1.33 christos struct twe_ccb *ccb;
716 1.33 christos struct twe_cmd *tc;
717 1.33 christos struct twe_param *tp;
718 1.33 christos int rv, s;
719 1.33 christos
720 1.33 christos tp = malloc(TWE_SECTOR_SIZE, M_DEVBUF, M_NOWAIT);
721 1.33 christos if (tp == NULL)
722 1.33 christos return ENOMEM;
723 1.33 christos
724 1.33 christos rv = twe_ccb_alloc(sc, &ccb,
725 1.33 christos TWE_CCB_PARAM | TWE_CCB_DATA_IN | TWE_CCB_DATA_OUT);
726 1.33 christos if (rv != 0)
727 1.33 christos goto done;
728 1.33 christos
729 1.33 christos ccb->ccb_data = tp;
730 1.33 christos ccb->ccb_datasize = TWE_SECTOR_SIZE;
731 1.33 christos ccb->ccb_tx.tx_handler = 0;
732 1.33 christos ccb->ccb_tx.tx_context = tp;
733 1.33 christos ccb->ccb_tx.tx_dv = &sc->sc_dv;
734 1.33 christos
735 1.33 christos tc = ccb->ccb_cmd;
736 1.33 christos tc->tc_size = 2;
737 1.33 christos tc->tc_opcode = TWE_OP_SET_PARAM | (tc->tc_size << 5);
738 1.33 christos tc->tc_unit = 0;
739 1.33 christos tc->tc_count = htole16(1);
740 1.33 christos
741 1.33 christos /* Fill in the outbound parameter data. */
742 1.33 christos tp->tp_table_id = htole16(table_id);
743 1.33 christos tp->tp_param_id = param_id;
744 1.33 christos tp->tp_param_size = size;
745 1.33 christos memcpy(tp->tp_data, buf, size);
746 1.33 christos
747 1.33 christos /* Map the transfer. */
748 1.33 christos if ((rv = twe_ccb_map(sc, ccb)) != 0) {
749 1.33 christos twe_ccb_free(sc, ccb);
750 1.33 christos goto done;
751 1.1 ad }
752 1.1 ad
753 1.33 christos /* Submit the command and wait. */
754 1.33 christos s = splbio();
755 1.33 christos rv = twe_ccb_poll(sc, ccb, 5);
756 1.33 christos twe_ccb_unmap(sc, ccb);
757 1.33 christos twe_ccb_free(sc, ccb);
758 1.33 christos splx(s);
759 1.33 christos done:
760 1.33 christos free(tp, M_DEVBUF);
761 1.7 ad return (rv);
762 1.1 ad }
763 1.1 ad
764 1.1 ad /*
765 1.1 ad * Execute a TWE_OP_INIT_CONNECTION command. Return non-zero on error.
766 1.1 ad * Must be called with interrupts blocked.
767 1.1 ad */
768 1.1 ad static int
769 1.1 ad twe_init_connection(struct twe_softc *sc)
770 1.33 christos /*###762 [cc] warning: `twe_init_connection' was used with no prototype before its definition%%%*/
771 1.33 christos /*###762 [cc] warning: `twe_init_connection' was declared implicitly `extern' and later `static'%%%*/
772 1.1 ad {
773 1.1 ad struct twe_ccb *ccb;
774 1.1 ad struct twe_cmd *tc;
775 1.1 ad int rv;
776 1.1 ad
777 1.3 ad if ((rv = twe_ccb_alloc(sc, &ccb, 0)) != 0)
778 1.1 ad return (rv);
779 1.1 ad
780 1.1 ad /* Build the command. */
781 1.1 ad tc = ccb->ccb_cmd;
782 1.1 ad tc->tc_size = 3;
783 1.1 ad tc->tc_opcode = TWE_OP_INIT_CONNECTION;
784 1.1 ad tc->tc_unit = 0;
785 1.3 ad tc->tc_count = htole16(TWE_MAX_CMDS);
786 1.1 ad tc->tc_args.init_connection.response_queue_pointer = 0;
787 1.1 ad
788 1.1 ad /* Submit the command for immediate execution. */
789 1.7 ad rv = twe_ccb_poll(sc, ccb, 5);
790 1.2 ad twe_ccb_free(sc, ccb);
791 1.1 ad return (rv);
792 1.1 ad }
793 1.1 ad
794 1.1 ad /*
795 1.1 ad * Poll the controller for completed commands. Must be called with
796 1.1 ad * interrupts blocked.
797 1.1 ad */
798 1.1 ad static void
799 1.1 ad twe_poll(struct twe_softc *sc)
800 1.1 ad {
801 1.1 ad struct twe_ccb *ccb;
802 1.1 ad int found;
803 1.1 ad u_int status, cmdid;
804 1.1 ad
805 1.1 ad found = 0;
806 1.1 ad
807 1.1 ad for (;;) {
808 1.22 ad status = twe_inl(sc, TWE_REG_STS);
809 1.1 ad twe_status_check(sc, status);
810 1.1 ad
811 1.1 ad if ((status & TWE_STS_RESP_QUEUE_EMPTY))
812 1.1 ad break;
813 1.1 ad
814 1.1 ad found = 1;
815 1.22 ad cmdid = twe_inl(sc, TWE_REG_RESP_QUEUE);
816 1.1 ad cmdid = (cmdid & TWE_RESP_MASK) >> TWE_RESP_SHIFT;
817 1.7 ad if (cmdid >= TWE_MAX_QUEUECNT) {
818 1.1 ad printf("%s: bad completion\n", sc->sc_dv.dv_xname);
819 1.1 ad continue;
820 1.1 ad }
821 1.1 ad
822 1.1 ad ccb = sc->sc_ccbs + cmdid;
823 1.1 ad if ((ccb->ccb_flags & TWE_CCB_ACTIVE) == 0) {
824 1.1 ad printf("%s: bad completion (not active)\n",
825 1.1 ad sc->sc_dv.dv_xname);
826 1.1 ad continue;
827 1.1 ad }
828 1.1 ad ccb->ccb_flags ^= TWE_CCB_COMPLETE | TWE_CCB_ACTIVE;
829 1.1 ad
830 1.1 ad bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
831 1.1 ad (caddr_t)ccb->ccb_cmd - sc->sc_cmds,
832 1.1 ad sizeof(struct twe_cmd),
833 1.1 ad BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
834 1.1 ad
835 1.1 ad /* Pass notification to upper layers. */
836 1.1 ad if (ccb->ccb_tx.tx_handler != NULL)
837 1.1 ad (*ccb->ccb_tx.tx_handler)(ccb,
838 1.1 ad ccb->ccb_cmd->tc_status != 0 ? EIO : 0);
839 1.1 ad }
840 1.1 ad
841 1.1 ad /* If any commands have completed, run the software queue. */
842 1.1 ad if (found)
843 1.1 ad twe_ccb_enqueue(sc, NULL);
844 1.1 ad }
845 1.1 ad
846 1.1 ad /*
847 1.1 ad * Wait for `status' to be set in the controller status register. Return
848 1.1 ad * zero if found, non-zero if the operation timed out.
849 1.1 ad */
850 1.1 ad static int
851 1.1 ad twe_status_wait(struct twe_softc *sc, u_int32_t status, int timo)
852 1.1 ad {
853 1.1 ad
854 1.11 ad for (timo *= 10; timo != 0; timo--) {
855 1.22 ad if ((twe_inl(sc, TWE_REG_STS) & status) == status)
856 1.1 ad break;
857 1.1 ad delay(100000);
858 1.1 ad }
859 1.1 ad
860 1.1 ad return (timo == 0);
861 1.1 ad }
862 1.1 ad
863 1.1 ad /*
864 1.1 ad * Complain if the status bits aren't what we expect.
865 1.1 ad */
866 1.1 ad static int
867 1.1 ad twe_status_check(struct twe_softc *sc, u_int status)
868 1.1 ad {
869 1.1 ad int rv;
870 1.1 ad
871 1.1 ad rv = 0;
872 1.1 ad
873 1.1 ad if ((status & TWE_STS_EXPECTED_BITS) != TWE_STS_EXPECTED_BITS) {
874 1.1 ad printf("%s: missing status bits: 0x%08x\n", sc->sc_dv.dv_xname,
875 1.1 ad status & ~TWE_STS_EXPECTED_BITS);
876 1.1 ad rv = -1;
877 1.1 ad }
878 1.1 ad
879 1.1 ad if ((status & TWE_STS_UNEXPECTED_BITS) != 0) {
880 1.1 ad printf("%s: unexpected status bits: 0x%08x\n",
881 1.1 ad sc->sc_dv.dv_xname, status & TWE_STS_UNEXPECTED_BITS);
882 1.1 ad rv = -1;
883 1.1 ad }
884 1.1 ad
885 1.1 ad return (rv);
886 1.1 ad }
887 1.1 ad
888 1.1 ad /*
889 1.1 ad * Allocate and initialise a CCB.
890 1.1 ad */
891 1.1 ad int
892 1.3 ad twe_ccb_alloc(struct twe_softc *sc, struct twe_ccb **ccbp, int flags)
893 1.1 ad {
894 1.1 ad struct twe_cmd *tc;
895 1.1 ad struct twe_ccb *ccb;
896 1.1 ad int s;
897 1.1 ad
898 1.7 ad s = splbio();
899 1.3 ad if ((flags & TWE_CCB_PARAM) != 0)
900 1.3 ad ccb = sc->sc_ccbs;
901 1.3 ad else {
902 1.3 ad /* Allocate a CCB and command block. */
903 1.3 ad if (SLIST_FIRST(&sc->sc_ccb_freelist) == NULL) {
904 1.1 ad splx(s);
905 1.1 ad return (EAGAIN);
906 1.1 ad }
907 1.3 ad ccb = SLIST_FIRST(&sc->sc_ccb_freelist);
908 1.3 ad SLIST_REMOVE_HEAD(&sc->sc_ccb_freelist, ccb_chain.slist);
909 1.1 ad }
910 1.3 ad #ifdef DIAGNOSTIC
911 1.3 ad if ((ccb->ccb_flags & TWE_CCB_ALLOCED) != 0)
912 1.3 ad panic("twe_ccb_alloc: CCB already allocated");
913 1.3 ad flags |= TWE_CCB_ALLOCED;
914 1.3 ad #endif
915 1.7 ad splx(s);
916 1.1 ad
917 1.1 ad /* Initialise some fields and return. */
918 1.1 ad ccb->ccb_tx.tx_handler = NULL;
919 1.3 ad ccb->ccb_flags = flags;
920 1.1 ad tc = ccb->ccb_cmd;
921 1.1 ad tc->tc_status = 0;
922 1.1 ad tc->tc_flags = 0;
923 1.1 ad tc->tc_cmdid = ccb->ccb_cmdid;
924 1.3 ad *ccbp = ccb;
925 1.1 ad
926 1.1 ad return (0);
927 1.1 ad }
928 1.1 ad
929 1.1 ad /*
930 1.3 ad * Free a CCB.
931 1.1 ad */
932 1.1 ad void
933 1.2 ad twe_ccb_free(struct twe_softc *sc, struct twe_ccb *ccb)
934 1.1 ad {
935 1.1 ad int s;
936 1.1 ad
937 1.3 ad s = splbio();
938 1.3 ad if ((ccb->ccb_flags & TWE_CCB_PARAM) == 0)
939 1.3 ad SLIST_INSERT_HEAD(&sc->sc_ccb_freelist, ccb, ccb_chain.slist);
940 1.1 ad ccb->ccb_flags = 0;
941 1.1 ad splx(s);
942 1.1 ad }
943 1.1 ad
944 1.1 ad /*
945 1.1 ad * Map the specified CCB's command block and data buffer (if any) into
946 1.1 ad * controller visible space. Perform DMA synchronisation.
947 1.1 ad */
948 1.1 ad int
949 1.1 ad twe_ccb_map(struct twe_softc *sc, struct twe_ccb *ccb)
950 1.1 ad {
951 1.1 ad struct twe_cmd *tc;
952 1.20 ad int flags, nsegs, i, s, rv;
953 1.1 ad void *data;
954 1.1 ad
955 1.7 ad /*
956 1.7 ad * The data as a whole must be 512-byte aligned.
957 1.7 ad */
958 1.1 ad if (((u_long)ccb->ccb_data & (TWE_ALIGNMENT - 1)) != 0) {
959 1.20 ad s = splvm();
960 1.20 ad /* XXX */
961 1.20 ad ccb->ccb_abuf = uvm_km_kmemalloc(kmem_map, NULL,
962 1.20 ad ccb->ccb_datasize, UVM_KMF_NOWAIT);
963 1.20 ad splx(s);
964 1.20 ad data = (void *)ccb->ccb_abuf;
965 1.2 ad if ((ccb->ccb_flags & TWE_CCB_DATA_OUT) != 0)
966 1.2 ad memcpy(data, ccb->ccb_data, ccb->ccb_datasize);
967 1.1 ad } else {
968 1.20 ad ccb->ccb_abuf = (vaddr_t)0;
969 1.1 ad data = ccb->ccb_data;
970 1.1 ad }
971 1.1 ad
972 1.7 ad /*
973 1.7 ad * Map the data buffer into bus space and build the S/G list.
974 1.7 ad */
975 1.7 ad rv = bus_dmamap_load(sc->sc_dmat, ccb->ccb_dmamap_xfer, data,
976 1.16 thorpej ccb->ccb_datasize, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
977 1.16 thorpej ((ccb->ccb_flags & TWE_CCB_DATA_IN) ?
978 1.22 ad BUS_DMA_READ : BUS_DMA_WRITE));
979 1.7 ad if (rv != 0) {
980 1.20 ad if (ccb->ccb_abuf != (vaddr_t)0) {
981 1.20 ad s = splvm();
982 1.20 ad /* XXX */
983 1.20 ad uvm_km_free(kmem_map, ccb->ccb_abuf,
984 1.7 ad ccb->ccb_datasize);
985 1.20 ad splx(s);
986 1.7 ad }
987 1.7 ad return (rv);
988 1.7 ad }
989 1.1 ad
990 1.1 ad nsegs = ccb->ccb_dmamap_xfer->dm_nsegs;
991 1.1 ad tc = ccb->ccb_cmd;
992 1.1 ad tc->tc_size += 2 * nsegs;
993 1.1 ad
994 1.1 ad /* The location of the S/G list is dependant upon command type. */
995 1.1 ad switch (tc->tc_opcode >> 5) {
996 1.1 ad case 2:
997 1.1 ad for (i = 0; i < nsegs; i++) {
998 1.1 ad tc->tc_args.param.sgl[i].tsg_address =
999 1.1 ad htole32(ccb->ccb_dmamap_xfer->dm_segs[i].ds_addr);
1000 1.1 ad tc->tc_args.param.sgl[i].tsg_length =
1001 1.1 ad htole32(ccb->ccb_dmamap_xfer->dm_segs[i].ds_len);
1002 1.1 ad }
1003 1.1 ad /* XXX Needed? */
1004 1.1 ad for (; i < TWE_SG_SIZE; i++) {
1005 1.1 ad tc->tc_args.param.sgl[i].tsg_address = 0;
1006 1.1 ad tc->tc_args.param.sgl[i].tsg_length = 0;
1007 1.1 ad }
1008 1.1 ad break;
1009 1.1 ad case 3:
1010 1.1 ad for (i = 0; i < nsegs; i++) {
1011 1.1 ad tc->tc_args.io.sgl[i].tsg_address =
1012 1.1 ad htole32(ccb->ccb_dmamap_xfer->dm_segs[i].ds_addr);
1013 1.1 ad tc->tc_args.io.sgl[i].tsg_length =
1014 1.1 ad htole32(ccb->ccb_dmamap_xfer->dm_segs[i].ds_len);
1015 1.1 ad }
1016 1.1 ad /* XXX Needed? */
1017 1.1 ad for (; i < TWE_SG_SIZE; i++) {
1018 1.1 ad tc->tc_args.io.sgl[i].tsg_address = 0;
1019 1.1 ad tc->tc_args.io.sgl[i].tsg_length = 0;
1020 1.1 ad }
1021 1.1 ad break;
1022 1.1 ad #ifdef DEBUG
1023 1.1 ad default:
1024 1.1 ad panic("twe_ccb_map: oops");
1025 1.1 ad #endif
1026 1.1 ad }
1027 1.1 ad
1028 1.1 ad if ((ccb->ccb_flags & TWE_CCB_DATA_IN) != 0)
1029 1.1 ad flags = BUS_DMASYNC_PREREAD;
1030 1.1 ad else
1031 1.1 ad flags = 0;
1032 1.1 ad if ((ccb->ccb_flags & TWE_CCB_DATA_OUT) != 0)
1033 1.1 ad flags |= BUS_DMASYNC_PREWRITE;
1034 1.1 ad
1035 1.1 ad bus_dmamap_sync(sc->sc_dmat, ccb->ccb_dmamap_xfer, 0,
1036 1.1 ad ccb->ccb_datasize, flags);
1037 1.1 ad return (0);
1038 1.1 ad }
1039 1.1 ad
1040 1.1 ad /*
1041 1.1 ad * Unmap the specified CCB's command block and data buffer (if any) and
1042 1.1 ad * perform DMA synchronisation.
1043 1.1 ad */
1044 1.1 ad void
1045 1.1 ad twe_ccb_unmap(struct twe_softc *sc, struct twe_ccb *ccb)
1046 1.1 ad {
1047 1.20 ad int flags, s;
1048 1.1 ad
1049 1.1 ad if ((ccb->ccb_flags & TWE_CCB_DATA_IN) != 0)
1050 1.1 ad flags = BUS_DMASYNC_POSTREAD;
1051 1.1 ad else
1052 1.1 ad flags = 0;
1053 1.1 ad if ((ccb->ccb_flags & TWE_CCB_DATA_OUT) != 0)
1054 1.1 ad flags |= BUS_DMASYNC_POSTWRITE;
1055 1.1 ad
1056 1.1 ad bus_dmamap_sync(sc->sc_dmat, ccb->ccb_dmamap_xfer, 0,
1057 1.1 ad ccb->ccb_datasize, flags);
1058 1.1 ad bus_dmamap_unload(sc->sc_dmat, ccb->ccb_dmamap_xfer);
1059 1.1 ad
1060 1.20 ad if (ccb->ccb_abuf != (vaddr_t)0) {
1061 1.2 ad if ((ccb->ccb_flags & TWE_CCB_DATA_IN) != 0)
1062 1.20 ad memcpy(ccb->ccb_data, (void *)ccb->ccb_abuf,
1063 1.2 ad ccb->ccb_datasize);
1064 1.20 ad s = splvm();
1065 1.20 ad /* XXX */
1066 1.20 ad uvm_km_free(kmem_map, ccb->ccb_abuf, ccb->ccb_datasize);
1067 1.20 ad splx(s);
1068 1.1 ad }
1069 1.1 ad }
1070 1.1 ad
1071 1.1 ad /*
1072 1.7 ad * Submit a command to the controller and poll on completion. Return
1073 1.7 ad * non-zero on timeout (but don't check status, as some command types don't
1074 1.7 ad * return status). Must be called with interrupts blocked.
1075 1.1 ad */
1076 1.1 ad int
1077 1.1 ad twe_ccb_poll(struct twe_softc *sc, struct twe_ccb *ccb, int timo)
1078 1.1 ad {
1079 1.7 ad int rv;
1080 1.7 ad
1081 1.7 ad if ((rv = twe_ccb_submit(sc, ccb)) != 0)
1082 1.7 ad return (rv);
1083 1.1 ad
1084 1.15 ad for (timo *= 1000; timo != 0; timo--) {
1085 1.1 ad twe_poll(sc);
1086 1.1 ad if ((ccb->ccb_flags & TWE_CCB_COMPLETE) != 0)
1087 1.1 ad break;
1088 1.15 ad DELAY(100);
1089 1.1 ad }
1090 1.1 ad
1091 1.1 ad return (timo == 0);
1092 1.1 ad }
1093 1.1 ad
1094 1.1 ad /*
1095 1.1 ad * If a CCB is specified, enqueue it. Pull CCBs off the software queue in
1096 1.1 ad * the order that they were enqueued and try to submit their command blocks
1097 1.1 ad * to the controller for execution.
1098 1.1 ad */
1099 1.1 ad void
1100 1.1 ad twe_ccb_enqueue(struct twe_softc *sc, struct twe_ccb *ccb)
1101 1.1 ad {
1102 1.1 ad int s;
1103 1.1 ad
1104 1.1 ad s = splbio();
1105 1.1 ad
1106 1.1 ad if (ccb != NULL)
1107 1.1 ad SIMPLEQ_INSERT_TAIL(&sc->sc_ccb_queue, ccb, ccb_chain.simpleq);
1108 1.1 ad
1109 1.1 ad while ((ccb = SIMPLEQ_FIRST(&sc->sc_ccb_queue)) != NULL) {
1110 1.1 ad if (twe_ccb_submit(sc, ccb))
1111 1.1 ad break;
1112 1.25 lukem SIMPLEQ_REMOVE_HEAD(&sc->sc_ccb_queue, ccb_chain.simpleq);
1113 1.1 ad }
1114 1.1 ad
1115 1.1 ad splx(s);
1116 1.1 ad }
1117 1.1 ad
1118 1.1 ad /*
1119 1.1 ad * Submit the command block associated with the specified CCB to the
1120 1.1 ad * controller for execution. Must be called with interrupts blocked.
1121 1.1 ad */
1122 1.1 ad int
1123 1.1 ad twe_ccb_submit(struct twe_softc *sc, struct twe_ccb *ccb)
1124 1.1 ad {
1125 1.1 ad bus_addr_t pa;
1126 1.1 ad int rv;
1127 1.1 ad u_int status;
1128 1.1 ad
1129 1.1 ad /* Check to see if we can post a command. */
1130 1.22 ad status = twe_inl(sc, TWE_REG_STS);
1131 1.1 ad twe_status_check(sc, status);
1132 1.1 ad
1133 1.1 ad if ((status & TWE_STS_CMD_QUEUE_FULL) == 0) {
1134 1.1 ad bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap,
1135 1.1 ad (caddr_t)ccb->ccb_cmd - sc->sc_cmds, sizeof(struct twe_cmd),
1136 1.1 ad BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD);
1137 1.1 ad ccb->ccb_flags |= TWE_CCB_ACTIVE;
1138 1.1 ad pa = sc->sc_cmds_paddr +
1139 1.1 ad ccb->ccb_cmdid * sizeof(struct twe_cmd);
1140 1.22 ad twe_outl(sc, TWE_REG_CMD_QUEUE, (u_int32_t)pa);
1141 1.1 ad rv = 0;
1142 1.1 ad } else
1143 1.1 ad rv = EBUSY;
1144 1.1 ad
1145 1.1 ad return (rv);
1146 1.33 christos }
1147 1.33 christos
1148 1.33 christos
1149 1.33 christos /*
1150 1.33 christos * Accept an open operation on the control device.
1151 1.33 christos */
1152 1.33 christos int
1153 1.37 fvdl tweopen(dev_t dev, int flag, int mode, struct proc *p)
1154 1.33 christos {
1155 1.33 christos struct twe_softc *twe;
1156 1.33 christos
1157 1.33 christos if ((twe = device_lookup(&twe_cd, minor(dev))) == NULL)
1158 1.33 christos return (ENXIO);
1159 1.33 christos if ((twe->sc_flags & TWEF_OPEN) != 0)
1160 1.33 christos return (EBUSY);
1161 1.33 christos
1162 1.33 christos twe->sc_flags |= TWEF_OPEN;
1163 1.33 christos return (0);
1164 1.33 christos }
1165 1.33 christos
1166 1.33 christos /*
1167 1.33 christos * Accept the last close on the control device.
1168 1.33 christos */
1169 1.33 christos int
1170 1.37 fvdl tweclose(dev_t dev, int flag, int mode, struct proc *p)
1171 1.33 christos {
1172 1.33 christos struct twe_softc *twe;
1173 1.33 christos
1174 1.33 christos twe = device_lookup(&twe_cd, minor(dev));
1175 1.33 christos twe->sc_flags &= ~TWEF_OPEN;
1176 1.33 christos return (0);
1177 1.33 christos }
1178 1.33 christos
1179 1.33 christos /*
1180 1.33 christos * Handle control operations.
1181 1.33 christos */
1182 1.33 christos int
1183 1.37 fvdl tweioctl(dev_t dev, u_long cmd, caddr_t data, int flag, struct proc *p)
1184 1.33 christos {
1185 1.33 christos struct twe_softc *twe;
1186 1.33 christos struct twe_ccb *ccb;
1187 1.33 christos struct twe_param *param;
1188 1.33 christos struct twe_usercommand *tu;
1189 1.33 christos struct twe_paramcommand *tp;
1190 1.33 christos union twe_statrequest *ts;
1191 1.33 christos void *pdata = NULL;
1192 1.33 christos int rv, s, error = 0;
1193 1.33 christos u_int8_t cmdid;
1194 1.33 christos
1195 1.33 christos if (securelevel >= 2)
1196 1.33 christos return (EPERM);
1197 1.33 christos
1198 1.33 christos twe = device_lookup(&twe_cd, minor(dev));
1199 1.33 christos tu = (struct twe_usercommand *)data;
1200 1.33 christos tp = (struct twe_paramcommand *)data;
1201 1.33 christos ts = (union twe_statrequest *)data;
1202 1.33 christos
1203 1.33 christos /* Hmm, compatible with FreeBSD */
1204 1.33 christos switch (cmd) {
1205 1.33 christos case TWEIO_COMMAND:
1206 1.33 christos if (tu->tu_size > 0) {
1207 1.33 christos if (tu->tu_size > TWE_SECTOR_SIZE)
1208 1.33 christos return EINVAL;
1209 1.33 christos pdata = malloc(tu->tu_size, M_DEVBUF, M_WAITOK);
1210 1.33 christos error = copyin(tu->tu_data, pdata, tu->tu_size);
1211 1.33 christos if (error != 0)
1212 1.33 christos goto done;
1213 1.33 christos error = twe_ccb_alloc(twe, &ccb, TWE_CCB_PARAM |
1214 1.33 christos TWE_CCB_DATA_IN | TWE_CCB_DATA_OUT);
1215 1.33 christos } else {
1216 1.33 christos error = twe_ccb_alloc(twe, &ccb, 0);
1217 1.33 christos }
1218 1.33 christos if (rv != 0)
1219 1.33 christos goto done;
1220 1.33 christos cmdid = ccb->ccb_cmdid;
1221 1.33 christos memcpy(ccb->ccb_cmd, &tu->tu_cmd, sizeof(struct twe_cmd));
1222 1.33 christos ccb->ccb_cmdid = cmdid;
1223 1.33 christos if (ccb->ccb_flags & TWE_CCB_PARAM) {
1224 1.33 christos ccb->ccb_data = pdata;
1225 1.33 christos ccb->ccb_datasize = TWE_SECTOR_SIZE;
1226 1.33 christos ccb->ccb_tx.tx_handler = 0;
1227 1.33 christos ccb->ccb_tx.tx_context = pdata;
1228 1.33 christos ccb->ccb_tx.tx_dv = &twe->sc_dv;
1229 1.33 christos }
1230 1.33 christos /* Map the transfer. */
1231 1.33 christos if ((error = twe_ccb_map(twe, ccb)) != 0) {
1232 1.33 christos twe_ccb_free(twe, ccb);
1233 1.33 christos goto done;
1234 1.33 christos }
1235 1.33 christos
1236 1.33 christos /* Submit the command and wait. */
1237 1.33 christos s = splbio();
1238 1.33 christos rv = twe_ccb_poll(twe, ccb, 5);
1239 1.33 christos twe_ccb_unmap(twe, ccb);
1240 1.33 christos twe_ccb_free(twe, ccb);
1241 1.33 christos splx(s);
1242 1.33 christos
1243 1.33 christos if (tu->tu_size > 0)
1244 1.33 christos error = copyout(pdata, tu->tu_data, tu->tu_size);
1245 1.33 christos goto done;
1246 1.33 christos
1247 1.33 christos case TWEIO_STATS:
1248 1.33 christos return (ENOENT);
1249 1.33 christos
1250 1.33 christos case TWEIO_AEN_POLL:
1251 1.33 christos if ((twe->sc_flags & TWEF_AEN) == 0)
1252 1.33 christos return (ENOENT);
1253 1.33 christos return (0);
1254 1.33 christos
1255 1.33 christos case TWEIO_AEN_WAIT:
1256 1.33 christos s = splbio();
1257 1.33 christos while ((twe->sc_flags & TWEF_AEN) == 0) {
1258 1.33 christos /* tsleep(); */
1259 1.33 christos }
1260 1.33 christos splx(s);
1261 1.33 christos return (0);
1262 1.33 christos
1263 1.33 christos case TWEIO_GET_PARAM:
1264 1.33 christos error = twe_param_get(twe, tp->tp_table_id, tp->tp_param_id,
1265 1.39 jdolecek tp->tp_size, 0, ¶m);
1266 1.33 christos if (error != 0)
1267 1.33 christos return (error);
1268 1.33 christos if (param->tp_param_size > tp->tp_size) {
1269 1.33 christos error = EFAULT;
1270 1.33 christos goto done;
1271 1.33 christos }
1272 1.33 christos error = copyout(param->tp_data, tp->tp_data,
1273 1.33 christos param->tp_param_size);
1274 1.33 christos goto done;
1275 1.33 christos
1276 1.33 christos case TWEIO_SET_PARAM:
1277 1.33 christos pdata = malloc(tp->tp_size, M_DEVBUF, M_WAITOK);
1278 1.33 christos if ((error = copyin(tp->tp_data, pdata, tp->tp_size)) != 0)
1279 1.33 christos goto done;
1280 1.33 christos error = twe_param_set(twe, tp->tp_table_id, tp->tp_param_id,
1281 1.33 christos tp->tp_size, pdata);
1282 1.33 christos goto done;
1283 1.33 christos
1284 1.33 christos case TWEIO_RESET:
1285 1.33 christos twe_reset(twe);
1286 1.33 christos return (0);
1287 1.33 christos
1288 1.33 christos default:
1289 1.33 christos return EINVAL;
1290 1.33 christos }
1291 1.33 christos done:
1292 1.33 christos if (pdata)
1293 1.33 christos free(pdata, M_DEVBUF);
1294 1.33 christos return error;
1295 1.38 jdolecek }
1296 1.38 jdolecek
1297 1.38 jdolecek /*
1298 1.38 jdolecek * Print some information about the controller
1299 1.38 jdolecek */
1300 1.38 jdolecek static void
1301 1.38 jdolecek twe_describe_controller(struct twe_softc *sc)
1302 1.38 jdolecek {
1303 1.38 jdolecek struct twe_param *p[7];
1304 1.38 jdolecek int rv = 0;
1305 1.38 jdolecek
1306 1.38 jdolecek /* get the port count */
1307 1.38 jdolecek rv |= twe_param_get(sc, TWE_PARAM_CONTROLLER,
1308 1.38 jdolecek TWE_PARAM_CONTROLLER_PortCount, 1, NULL, &p[0]);
1309 1.38 jdolecek
1310 1.38 jdolecek /* get version strings */
1311 1.38 jdolecek rv |= twe_param_get(sc, TWE_PARAM_VERSION, TWE_PARAM_VERSION_Mon,
1312 1.38 jdolecek 16, NULL, &p[1]);
1313 1.38 jdolecek rv |= twe_param_get(sc, TWE_PARAM_VERSION, TWE_PARAM_VERSION_FW,
1314 1.38 jdolecek 16, NULL, &p[2]);
1315 1.38 jdolecek rv |= twe_param_get(sc, TWE_PARAM_VERSION, TWE_PARAM_VERSION_BIOS,
1316 1.38 jdolecek 16, NULL, &p[3]);
1317 1.38 jdolecek rv |= twe_param_get(sc, TWE_PARAM_VERSION, TWE_PARAM_VERSION_PCB,
1318 1.38 jdolecek 8, NULL, &p[4]);
1319 1.38 jdolecek rv |= twe_param_get(sc, TWE_PARAM_VERSION, TWE_PARAM_VERSION_ATA,
1320 1.38 jdolecek 8, NULL, &p[5]);
1321 1.38 jdolecek rv |= twe_param_get(sc, TWE_PARAM_VERSION, TWE_PARAM_VERSION_PCI,
1322 1.38 jdolecek 8, NULL, &p[6]);
1323 1.38 jdolecek
1324 1.38 jdolecek if (rv) {
1325 1.38 jdolecek /* some error occurred */
1326 1.38 jdolecek aprint_error("%s: failed to fetch version information\n",
1327 1.38 jdolecek sc->sc_dv.dv_xname);
1328 1.38 jdolecek return;
1329 1.38 jdolecek }
1330 1.38 jdolecek
1331 1.38 jdolecek aprint_normal("%s: %d ports, Firmware %.16s, BIOS %.16s\n",
1332 1.38 jdolecek sc->sc_dv.dv_xname,
1333 1.38 jdolecek p[0]->tp_data[0], p[2]->tp_data, p[3]->tp_data);
1334 1.38 jdolecek
1335 1.38 jdolecek aprint_verbose("%s: Monitor %.16s, PCB %.8s, Achip %.8s, Pchip %.8s\n",
1336 1.38 jdolecek sc->sc_dv.dv_xname,
1337 1.38 jdolecek p[1]->tp_data, p[4]->tp_data,
1338 1.38 jdolecek p[5]->tp_data, p[6]->tp_data);
1339 1.38 jdolecek
1340 1.38 jdolecek free(p[0], M_DEVBUF);
1341 1.38 jdolecek free(p[1], M_DEVBUF);
1342 1.38 jdolecek free(p[2], M_DEVBUF);
1343 1.38 jdolecek free(p[3], M_DEVBUF);
1344 1.38 jdolecek free(p[4], M_DEVBUF);
1345 1.38 jdolecek free(p[5], M_DEVBUF);
1346 1.38 jdolecek free(p[6], M_DEVBUF);
1347 1.1 ad }
1348