ubsec.c revision 1.4.4.6 1 1.4.4.6 skrll /* $NetBSD: ubsec.c,v 1.4.4.6 2005/11/10 14:06:03 skrll Exp $ */
2 1.4.4.2 skrll /* $FreeBSD: src/sys/dev/ubsec/ubsec.c,v 1.6.2.6 2003/01/23 21:06:43 sam Exp $ */
3 1.4.4.2 skrll /* $OpenBSD: ubsec.c,v 1.127 2003/06/04 14:04:58 jason Exp $ */
4 1.4.4.2 skrll
5 1.4.4.2 skrll /*
6 1.4.4.2 skrll * Copyright (c) 2000 Jason L. Wright (jason (at) thought.net)
7 1.4.4.2 skrll * Copyright (c) 2000 Theo de Raadt (deraadt (at) openbsd.org)
8 1.4.4.2 skrll * Copyright (c) 2001 Patrik Lindergren (patrik (at) ipunplugged.com)
9 1.4.4.5 skrll *
10 1.4.4.2 skrll * Redistribution and use in source and binary forms, with or without
11 1.4.4.2 skrll * modification, are permitted provided that the following conditions
12 1.4.4.2 skrll * are met:
13 1.4.4.2 skrll * 1. Redistributions of source code must retain the above copyright
14 1.4.4.2 skrll * notice, this list of conditions and the following disclaimer.
15 1.4.4.2 skrll * 2. Redistributions in binary form must reproduce the above copyright
16 1.4.4.2 skrll * notice, this list of conditions and the following disclaimer in the
17 1.4.4.2 skrll * documentation and/or other materials provided with the distribution.
18 1.4.4.2 skrll *
19 1.4.4.2 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
20 1.4.4.2 skrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
21 1.4.4.2 skrll * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
22 1.4.4.2 skrll * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
23 1.4.4.2 skrll * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
24 1.4.4.2 skrll * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
25 1.4.4.2 skrll * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
26 1.4.4.2 skrll * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
27 1.4.4.2 skrll * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
28 1.4.4.2 skrll * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.4.4.2 skrll * POSSIBILITY OF SUCH DAMAGE.
30 1.4.4.2 skrll *
31 1.4.4.2 skrll * Effort sponsored in part by the Defense Advanced Research Projects
32 1.4.4.2 skrll * Agency (DARPA) and Air Force Research Laboratory, Air Force
33 1.4.4.2 skrll * Materiel Command, USAF, under agreement number F30602-01-2-0537.
34 1.4.4.2 skrll *
35 1.4.4.2 skrll */
36 1.4.4.2 skrll
37 1.4.4.2 skrll #undef UBSEC_DEBUG
38 1.4.4.2 skrll
39 1.4.4.2 skrll /*
40 1.4.4.2 skrll * uBsec 5[56]01, bcm580xx, bcm582x hardware crypto accelerator
41 1.4.4.2 skrll */
42 1.4.4.2 skrll
43 1.4.4.2 skrll #include <sys/param.h>
44 1.4.4.2 skrll #include <sys/systm.h>
45 1.4.4.2 skrll #include <sys/proc.h>
46 1.4.4.2 skrll #include <sys/endian.h>
47 1.4.4.2 skrll #ifdef __NetBSD__
48 1.4.4.2 skrll #define letoh16 htole16
49 1.4.4.2 skrll #define letoh32 htole32
50 1.4.4.2 skrll #define UBSEC_NO_RNG /* until statistically tested */
51 1.4.4.2 skrll #endif
52 1.4.4.2 skrll #include <sys/errno.h>
53 1.4.4.2 skrll #include <sys/malloc.h>
54 1.4.4.2 skrll #include <sys/kernel.h>
55 1.4.4.2 skrll #include <sys/mbuf.h>
56 1.4.4.2 skrll #include <sys/device.h>
57 1.4.4.2 skrll #include <sys/queue.h>
58 1.4.4.2 skrll
59 1.4.4.2 skrll #include <uvm/uvm_extern.h>
60 1.4.4.2 skrll
61 1.4.4.2 skrll #include <opencrypto/cryptodev.h>
62 1.4.4.2 skrll #include <opencrypto/cryptosoft.h>
63 1.4.4.2 skrll #ifdef __OpenBSD__
64 1.4.4.2 skrll #include <dev/rndvar.h>
65 1.4.4.2 skrll #include <sys/md5k.h>
66 1.4.4.2 skrll #else
67 1.4.4.2 skrll #include <sys/rnd.h>
68 1.4.4.2 skrll #include <sys/md5.h>
69 1.4.4.2 skrll #endif
70 1.4.4.2 skrll #include <sys/sha1.h>
71 1.4.4.2 skrll
72 1.4.4.2 skrll #include <dev/pci/pcireg.h>
73 1.4.4.2 skrll #include <dev/pci/pcivar.h>
74 1.4.4.2 skrll #include <dev/pci/pcidevs.h>
75 1.4.4.2 skrll
76 1.4.4.2 skrll #include <dev/pci/ubsecreg.h>
77 1.4.4.2 skrll #include <dev/pci/ubsecvar.h>
78 1.4.4.2 skrll
79 1.4.4.2 skrll /*
80 1.4.4.2 skrll * Prototypes and count for the pci_device structure
81 1.4.4.2 skrll */
82 1.4.4.2 skrll static int ubsec_probe(struct device *, struct cfdata *, void *);
83 1.4.4.2 skrll static void ubsec_attach(struct device *, struct device *, void *);
84 1.4.4.2 skrll static void ubsec_reset_board(struct ubsec_softc *);
85 1.4.4.2 skrll static void ubsec_init_board(struct ubsec_softc *);
86 1.4.4.2 skrll static void ubsec_init_pciregs(struct pci_attach_args *pa);
87 1.4.4.2 skrll static void ubsec_cleanchip(struct ubsec_softc *);
88 1.4.4.2 skrll static void ubsec_totalreset(struct ubsec_softc *);
89 1.4.4.2 skrll static int ubsec_free_q(struct ubsec_softc*, struct ubsec_q *);
90 1.4.4.2 skrll
91 1.4.4.2 skrll #ifdef __OpenBSD__
92 1.4.4.2 skrll struct cfattach ubsec_ca = {
93 1.4.4.2 skrll sizeof(struct ubsec_softc), ubsec_probe, ubsec_attach,
94 1.4.4.2 skrll };
95 1.4.4.2 skrll
96 1.4.4.2 skrll struct cfdriver ubsec_cd = {
97 1.4.4.2 skrll 0, "ubsec", DV_DULL
98 1.4.4.2 skrll };
99 1.4.4.2 skrll #else
100 1.4.4.2 skrll CFATTACH_DECL(ubsec, sizeof(struct ubsec_softc), ubsec_probe, ubsec_attach,
101 1.4.4.2 skrll NULL, NULL);
102 1.4.4.2 skrll extern struct cfdriver ubsec_cd;
103 1.4.4.2 skrll #endif
104 1.4.4.2 skrll
105 1.4.4.2 skrll /* patchable */
106 1.4.4.2 skrll #ifdef UBSEC_DEBUG
107 1.4.4.2 skrll extern int ubsec_debug;
108 1.4.4.2 skrll int ubsec_debug=1;
109 1.4.4.2 skrll #endif
110 1.4.4.2 skrll
111 1.4.4.2 skrll static int ubsec_intr(void *);
112 1.4.4.2 skrll static int ubsec_newsession(void*, u_int32_t *, struct cryptoini *);
113 1.4.4.2 skrll static int ubsec_freesession(void*, u_int64_t);
114 1.4.4.2 skrll static int ubsec_process(void*, struct cryptop *, int hint);
115 1.4.4.2 skrll static void ubsec_callback(struct ubsec_softc *, struct ubsec_q *);
116 1.4.4.2 skrll static void ubsec_feed(struct ubsec_softc *);
117 1.4.4.2 skrll static void ubsec_mcopy(struct mbuf *, struct mbuf *, int, int);
118 1.4.4.2 skrll static void ubsec_callback2(struct ubsec_softc *, struct ubsec_q2 *);
119 1.4.4.2 skrll static void ubsec_feed2(struct ubsec_softc *);
120 1.4.4.2 skrll #ifndef UBSEC_NO_RNG
121 1.4.4.2 skrll static void ubsec_rng(void *);
122 1.4.4.2 skrll #endif /* UBSEC_NO_RNG */
123 1.4.4.2 skrll static int ubsec_dma_malloc(struct ubsec_softc *, bus_size_t,
124 1.4.4.2 skrll struct ubsec_dma_alloc *, int);
125 1.4.4.2 skrll static void ubsec_dma_free(struct ubsec_softc *, struct ubsec_dma_alloc *);
126 1.4.4.2 skrll static int ubsec_dmamap_aligned(bus_dmamap_t);
127 1.4.4.2 skrll
128 1.4.4.2 skrll static int ubsec_kprocess(void*, struct cryptkop *, int);
129 1.4.4.2 skrll static int ubsec_kprocess_modexp_sw(struct ubsec_softc *,
130 1.4.4.2 skrll struct cryptkop *, int);
131 1.4.4.2 skrll static int ubsec_kprocess_modexp_hw(struct ubsec_softc *,
132 1.4.4.2 skrll struct cryptkop *, int);
133 1.4.4.2 skrll static int ubsec_kprocess_rsapriv(struct ubsec_softc *,
134 1.4.4.2 skrll struct cryptkop *, int);
135 1.4.4.2 skrll static void ubsec_kfree(struct ubsec_softc *, struct ubsec_q2 *);
136 1.4.4.2 skrll static int ubsec_ksigbits(struct crparam *);
137 1.4.4.2 skrll static void ubsec_kshift_r(u_int, u_int8_t *, u_int, u_int8_t *, u_int);
138 1.4.4.2 skrll static void ubsec_kshift_l(u_int, u_int8_t *, u_int, u_int8_t *, u_int);
139 1.4.4.2 skrll
140 1.4.4.2 skrll #ifdef UBSEC_DEBUG
141 1.4.4.2 skrll static void ubsec_dump_pb(volatile struct ubsec_pktbuf *);
142 1.4.4.2 skrll static void ubsec_dump_mcr(struct ubsec_mcr *);
143 1.4.4.2 skrll static void ubsec_dump_ctx2(volatile struct ubsec_ctx_keyop *);
144 1.4.4.2 skrll #endif
145 1.4.4.2 skrll
146 1.4.4.2 skrll #define READ_REG(sc,r) \
147 1.4.4.2 skrll bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (r))
148 1.4.4.2 skrll
149 1.4.4.2 skrll #define WRITE_REG(sc,reg,val) \
150 1.4.4.2 skrll bus_space_write_4((sc)->sc_st, (sc)->sc_sh, reg, val)
151 1.4.4.2 skrll
152 1.4.4.2 skrll #define SWAP32(x) (x) = htole32(ntohl((x)))
153 1.4.4.2 skrll #ifndef HTOLE32
154 1.4.4.2 skrll #define HTOLE32(x) (x) = htole32(x)
155 1.4.4.2 skrll #endif
156 1.4.4.2 skrll
157 1.4.4.2 skrll struct ubsec_stats ubsecstats;
158 1.4.4.2 skrll
159 1.4.4.2 skrll /*
160 1.4.4.5 skrll * ubsec_maxbatch controls the number of crypto ops to voluntarily
161 1.4.4.2 skrll * collect into one submission to the hardware. This batching happens
162 1.4.4.2 skrll * when ops are dispatched from the crypto subsystem with a hint that
163 1.4.4.2 skrll * more are to follow immediately. These ops must also not be marked
164 1.4.4.2 skrll * with a ``no delay'' flag.
165 1.4.4.2 skrll */
166 1.4.4.2 skrll static int ubsec_maxbatch = 1;
167 1.4.4.2 skrll #ifdef SYSCTL_INT
168 1.4.4.2 skrll SYSCTL_INT(_kern, OID_AUTO, ubsec_maxbatch, CTLFLAG_RW, &ubsec_maxbatch,
169 1.4.4.2 skrll 0, "Broadcom driver: max ops to batch w/o interrupt");
170 1.4.4.2 skrll #endif
171 1.4.4.2 skrll
172 1.4.4.2 skrll /*
173 1.4.4.2 skrll * ubsec_maxaggr controls the number of crypto ops to submit to the
174 1.4.4.2 skrll * hardware as a unit. This aggregation reduces the number of interrupts
175 1.4.4.2 skrll * to the host at the expense of increased latency (for all but the last
176 1.4.4.2 skrll * operation). For network traffic setting this to one yields the highest
177 1.4.4.2 skrll * performance but at the expense of more interrupt processing.
178 1.4.4.2 skrll */
179 1.4.4.2 skrll static int ubsec_maxaggr = 1;
180 1.4.4.2 skrll #ifdef SYSCTL_INT
181 1.4.4.2 skrll SYSCTL_INT(_kern, OID_AUTO, ubsec_maxaggr, CTLFLAG_RW, &ubsec_maxaggr,
182 1.4.4.2 skrll 0, "Broadcom driver: max ops to aggregate under one interrupt");
183 1.4.4.2 skrll #endif
184 1.4.4.2 skrll
185 1.4.4.2 skrll static const struct ubsec_product {
186 1.4.4.2 skrll pci_vendor_id_t ubsec_vendor;
187 1.4.4.2 skrll pci_product_id_t ubsec_product;
188 1.4.4.2 skrll int ubsec_flags;
189 1.4.4.2 skrll int ubsec_statmask;
190 1.4.4.2 skrll const char *ubsec_name;
191 1.4.4.2 skrll } ubsec_products[] = {
192 1.4.4.2 skrll { PCI_VENDOR_BLUESTEEL, PCI_PRODUCT_BLUESTEEL_5501,
193 1.4.4.2 skrll 0,
194 1.4.4.2 skrll BS_STAT_MCR1_DONE | BS_STAT_DMAERR,
195 1.4.4.2 skrll "Bluesteel 5501"
196 1.4.4.2 skrll },
197 1.4.4.2 skrll { PCI_VENDOR_BLUESTEEL, PCI_PRODUCT_BLUESTEEL_5601,
198 1.4.4.2 skrll UBS_FLAGS_KEY | UBS_FLAGS_RNG,
199 1.4.4.2 skrll BS_STAT_MCR1_DONE | BS_STAT_DMAERR,
200 1.4.4.2 skrll "Bluesteel 5601"
201 1.4.4.2 skrll },
202 1.4.4.2 skrll
203 1.4.4.2 skrll { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_5801,
204 1.4.4.2 skrll 0,
205 1.4.4.2 skrll BS_STAT_MCR1_DONE | BS_STAT_DMAERR,
206 1.4.4.2 skrll "Broadcom BCM5801"
207 1.4.4.2 skrll },
208 1.4.4.2 skrll
209 1.4.4.2 skrll { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_5802,
210 1.4.4.2 skrll UBS_FLAGS_KEY | UBS_FLAGS_RNG,
211 1.4.4.2 skrll BS_STAT_MCR1_DONE | BS_STAT_DMAERR,
212 1.4.4.2 skrll "Broadcom BCM5802"
213 1.4.4.2 skrll },
214 1.4.4.2 skrll
215 1.4.4.2 skrll { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_5805,
216 1.4.4.2 skrll UBS_FLAGS_KEY | UBS_FLAGS_RNG,
217 1.4.4.2 skrll BS_STAT_MCR1_DONE | BS_STAT_DMAERR,
218 1.4.4.2 skrll "Broadcom BCM5805"
219 1.4.4.2 skrll },
220 1.4.4.2 skrll
221 1.4.4.2 skrll { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_5820,
222 1.4.4.2 skrll UBS_FLAGS_KEY | UBS_FLAGS_RNG | UBS_FLAGS_LONGCTX |
223 1.4.4.2 skrll UBS_FLAGS_HWNORM | UBS_FLAGS_BIGKEY,
224 1.4.4.2 skrll BS_STAT_MCR1_DONE | BS_STAT_DMAERR,
225 1.4.4.2 skrll "Broadcom BCM5820"
226 1.4.4.2 skrll },
227 1.4.4.2 skrll
228 1.4.4.2 skrll { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_5821,
229 1.4.4.2 skrll UBS_FLAGS_KEY | UBS_FLAGS_RNG | UBS_FLAGS_LONGCTX |
230 1.4.4.2 skrll UBS_FLAGS_HWNORM | UBS_FLAGS_BIGKEY,
231 1.4.4.2 skrll BS_STAT_MCR1_DONE | BS_STAT_DMAERR |
232 1.4.4.2 skrll BS_STAT_MCR1_ALLEMPTY | BS_STAT_MCR2_ALLEMPTY,
233 1.4.4.2 skrll "Broadcom BCM5821"
234 1.4.4.2 skrll },
235 1.4.4.2 skrll { PCI_VENDOR_SUN, PCI_PRODUCT_SUN_SCA1K,
236 1.4.4.2 skrll UBS_FLAGS_KEY | UBS_FLAGS_RNG | UBS_FLAGS_LONGCTX |
237 1.4.4.2 skrll UBS_FLAGS_HWNORM | UBS_FLAGS_BIGKEY,
238 1.4.4.2 skrll BS_STAT_MCR1_DONE | BS_STAT_DMAERR |
239 1.4.4.2 skrll BS_STAT_MCR1_ALLEMPTY | BS_STAT_MCR2_ALLEMPTY,
240 1.4.4.2 skrll "Sun Crypto Accelerator 1000"
241 1.4.4.2 skrll },
242 1.4.4.2 skrll { PCI_VENDOR_SUN, PCI_PRODUCT_SUN_5821,
243 1.4.4.2 skrll UBS_FLAGS_KEY | UBS_FLAGS_RNG | UBS_FLAGS_LONGCTX |
244 1.4.4.2 skrll UBS_FLAGS_HWNORM | UBS_FLAGS_BIGKEY,
245 1.4.4.2 skrll BS_STAT_MCR1_DONE | BS_STAT_DMAERR |
246 1.4.4.2 skrll BS_STAT_MCR1_ALLEMPTY | BS_STAT_MCR2_ALLEMPTY,
247 1.4.4.2 skrll "Broadcom BCM5821 (Sun)"
248 1.4.4.2 skrll },
249 1.4.4.2 skrll
250 1.4.4.2 skrll { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_5822,
251 1.4.4.2 skrll UBS_FLAGS_KEY | UBS_FLAGS_RNG | UBS_FLAGS_LONGCTX |
252 1.4.4.2 skrll UBS_FLAGS_HWNORM | UBS_FLAGS_BIGKEY,
253 1.4.4.2 skrll BS_STAT_MCR1_DONE | BS_STAT_DMAERR |
254 1.4.4.2 skrll BS_STAT_MCR1_ALLEMPTY | BS_STAT_MCR2_ALLEMPTY,
255 1.4.4.2 skrll "Broadcom BCM5822"
256 1.4.4.2 skrll },
257 1.4.4.2 skrll
258 1.4.4.2 skrll { PCI_VENDOR_BROADCOM, PCI_PRODUCT_BROADCOM_5823,
259 1.4.4.2 skrll UBS_FLAGS_KEY | UBS_FLAGS_RNG | UBS_FLAGS_LONGCTX |
260 1.4.4.2 skrll UBS_FLAGS_HWNORM | UBS_FLAGS_BIGKEY,
261 1.4.4.2 skrll BS_STAT_MCR1_DONE | BS_STAT_DMAERR |
262 1.4.4.2 skrll BS_STAT_MCR1_ALLEMPTY | BS_STAT_MCR2_ALLEMPTY,
263 1.4.4.2 skrll "Broadcom BCM5823"
264 1.4.4.2 skrll },
265 1.4.4.2 skrll
266 1.4.4.2 skrll { 0, 0,
267 1.4.4.2 skrll 0,
268 1.4.4.2 skrll 0,
269 1.4.4.2 skrll NULL
270 1.4.4.2 skrll }
271 1.4.4.2 skrll };
272 1.4.4.2 skrll
273 1.4.4.2 skrll static const struct ubsec_product *
274 1.4.4.2 skrll ubsec_lookup(const struct pci_attach_args *pa)
275 1.4.4.2 skrll {
276 1.4.4.2 skrll const struct ubsec_product *up;
277 1.4.4.2 skrll
278 1.4.4.2 skrll for (up = ubsec_products; up->ubsec_name != NULL; up++) {
279 1.4.4.2 skrll if (PCI_VENDOR(pa->pa_id) == up->ubsec_vendor &&
280 1.4.4.2 skrll PCI_PRODUCT(pa->pa_id) == up->ubsec_product)
281 1.4.4.2 skrll return (up);
282 1.4.4.2 skrll }
283 1.4.4.2 skrll return (NULL);
284 1.4.4.2 skrll }
285 1.4.4.2 skrll
286 1.4.4.2 skrll static int
287 1.4.4.6 skrll ubsec_probe(struct device *parent, struct cfdata *match, void *aux)
288 1.4.4.2 skrll {
289 1.4.4.2 skrll struct pci_attach_args *pa = (struct pci_attach_args *)aux;
290 1.4.4.2 skrll
291 1.4.4.2 skrll if (ubsec_lookup(pa) != NULL)
292 1.4.4.2 skrll return (1);
293 1.4.4.2 skrll
294 1.4.4.2 skrll return (0);
295 1.4.4.2 skrll }
296 1.4.4.2 skrll
297 1.4.4.6 skrll static void
298 1.4.4.6 skrll ubsec_attach(struct device *parent, struct device *self, void *aux)
299 1.4.4.2 skrll {
300 1.4.4.2 skrll struct ubsec_softc *sc = (struct ubsec_softc *)self;
301 1.4.4.2 skrll struct pci_attach_args *pa = aux;
302 1.4.4.2 skrll const struct ubsec_product *up;
303 1.4.4.2 skrll pci_chipset_tag_t pc = pa->pa_pc;
304 1.4.4.2 skrll pci_intr_handle_t ih;
305 1.4.4.2 skrll const char *intrstr = NULL;
306 1.4.4.2 skrll struct ubsec_dma *dmap;
307 1.4.4.2 skrll u_int32_t cmd, i;
308 1.4.4.2 skrll
309 1.4.4.2 skrll up = ubsec_lookup(pa);
310 1.4.4.2 skrll if (up == NULL) {
311 1.4.4.2 skrll printf("\n");
312 1.4.4.2 skrll panic("ubsec_attach: impossible");
313 1.4.4.2 skrll }
314 1.4.4.2 skrll
315 1.4.4.2 skrll aprint_naive(": Crypto processor\n");
316 1.4.4.2 skrll aprint_normal(": %s, rev. %d\n", up->ubsec_name,
317 1.4.4.2 skrll PCI_REVISION(pa->pa_class));
318 1.4.4.2 skrll
319 1.4.4.2 skrll SIMPLEQ_INIT(&sc->sc_queue);
320 1.4.4.2 skrll SIMPLEQ_INIT(&sc->sc_qchip);
321 1.4.4.2 skrll SIMPLEQ_INIT(&sc->sc_queue2);
322 1.4.4.2 skrll SIMPLEQ_INIT(&sc->sc_qchip2);
323 1.4.4.2 skrll SIMPLEQ_INIT(&sc->sc_q2free);
324 1.4.4.2 skrll
325 1.4.4.2 skrll sc->sc_flags = up->ubsec_flags;
326 1.4.4.2 skrll sc->sc_statmask = up->ubsec_statmask;
327 1.4.4.2 skrll
328 1.4.4.2 skrll cmd = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
329 1.4.4.2 skrll cmd |= PCI_COMMAND_MASTER_ENABLE;
330 1.4.4.2 skrll pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, cmd);
331 1.4.4.2 skrll
332 1.4.4.2 skrll if (pci_mapreg_map(pa, BS_BAR, PCI_MAPREG_TYPE_MEM, 0,
333 1.4.4.2 skrll &sc->sc_st, &sc->sc_sh, NULL, NULL)) {
334 1.4.4.2 skrll aprint_error("%s: can't find mem space",
335 1.4.4.2 skrll sc->sc_dv.dv_xname);
336 1.4.4.2 skrll return;
337 1.4.4.2 skrll }
338 1.4.4.2 skrll
339 1.4.4.2 skrll sc->sc_dmat = pa->pa_dmat;
340 1.4.4.2 skrll
341 1.4.4.2 skrll if (pci_intr_map(pa, &ih)) {
342 1.4.4.2 skrll aprint_error("%s: couldn't map interrupt\n",
343 1.4.4.2 skrll sc->sc_dv.dv_xname);
344 1.4.4.2 skrll return;
345 1.4.4.2 skrll }
346 1.4.4.2 skrll intrstr = pci_intr_string(pc, ih);
347 1.4.4.2 skrll sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, ubsec_intr, sc);
348 1.4.4.2 skrll if (sc->sc_ih == NULL) {
349 1.4.4.2 skrll aprint_error("%s: couldn't establish interrupt",
350 1.4.4.2 skrll sc->sc_dv.dv_xname);
351 1.4.4.2 skrll if (intrstr != NULL)
352 1.4.4.2 skrll aprint_normal(" at %s", intrstr);
353 1.4.4.2 skrll aprint_normal("\n");
354 1.4.4.2 skrll return;
355 1.4.4.2 skrll }
356 1.4.4.2 skrll aprint_normal("%s: interrupting at %s\n", sc->sc_dv.dv_xname, intrstr);
357 1.4.4.2 skrll
358 1.4.4.2 skrll sc->sc_cid = crypto_get_driverid(0);
359 1.4.4.2 skrll if (sc->sc_cid < 0) {
360 1.4.4.2 skrll aprint_error("%s: couldn't get crypto driver id\n",
361 1.4.4.2 skrll sc->sc_dv.dv_xname);
362 1.4.4.2 skrll pci_intr_disestablish(pc, sc->sc_ih);
363 1.4.4.2 skrll return;
364 1.4.4.2 skrll }
365 1.4.4.2 skrll
366 1.4.4.2 skrll SIMPLEQ_INIT(&sc->sc_freequeue);
367 1.4.4.2 skrll dmap = sc->sc_dmaa;
368 1.4.4.2 skrll for (i = 0; i < UBS_MAX_NQUEUE; i++, dmap++) {
369 1.4.4.2 skrll struct ubsec_q *q;
370 1.4.4.2 skrll
371 1.4.4.2 skrll q = (struct ubsec_q *)malloc(sizeof(struct ubsec_q),
372 1.4.4.2 skrll M_DEVBUF, M_NOWAIT);
373 1.4.4.2 skrll if (q == NULL) {
374 1.4.4.2 skrll aprint_error("%s: can't allocate queue buffers\n",
375 1.4.4.2 skrll sc->sc_dv.dv_xname);
376 1.4.4.2 skrll break;
377 1.4.4.2 skrll }
378 1.4.4.2 skrll
379 1.4.4.2 skrll if (ubsec_dma_malloc(sc, sizeof(struct ubsec_dmachunk),
380 1.4.4.2 skrll &dmap->d_alloc, 0)) {
381 1.4.4.2 skrll aprint_error("%s: can't allocate dma buffers\n",
382 1.4.4.2 skrll sc->sc_dv.dv_xname);
383 1.4.4.2 skrll free(q, M_DEVBUF);
384 1.4.4.2 skrll break;
385 1.4.4.2 skrll }
386 1.4.4.2 skrll dmap->d_dma = (struct ubsec_dmachunk *)dmap->d_alloc.dma_vaddr;
387 1.4.4.2 skrll
388 1.4.4.2 skrll q->q_dma = dmap;
389 1.4.4.2 skrll sc->sc_queuea[i] = q;
390 1.4.4.2 skrll
391 1.4.4.2 skrll SIMPLEQ_INSERT_TAIL(&sc->sc_freequeue, q, q_next);
392 1.4.4.2 skrll }
393 1.4.4.2 skrll
394 1.4.4.2 skrll crypto_register(sc->sc_cid, CRYPTO_3DES_CBC, 0, 0,
395 1.4.4.2 skrll ubsec_newsession, ubsec_freesession, ubsec_process, sc);
396 1.4.4.2 skrll crypto_register(sc->sc_cid, CRYPTO_DES_CBC, 0, 0,
397 1.4.4.2 skrll ubsec_newsession, ubsec_freesession, ubsec_process, sc);
398 1.4.4.2 skrll crypto_register(sc->sc_cid, CRYPTO_MD5_HMAC, 0, 0,
399 1.4.4.2 skrll ubsec_newsession, ubsec_freesession, ubsec_process, sc);
400 1.4.4.2 skrll crypto_register(sc->sc_cid, CRYPTO_SHA1_HMAC, 0, 0,
401 1.4.4.2 skrll ubsec_newsession, ubsec_freesession, ubsec_process, sc);
402 1.4.4.2 skrll
403 1.4.4.2 skrll /*
404 1.4.4.2 skrll * Reset Broadcom chip
405 1.4.4.2 skrll */
406 1.4.4.2 skrll ubsec_reset_board(sc);
407 1.4.4.2 skrll
408 1.4.4.2 skrll /*
409 1.4.4.2 skrll * Init Broadcom specific PCI settings
410 1.4.4.2 skrll */
411 1.4.4.2 skrll ubsec_init_pciregs(pa);
412 1.4.4.2 skrll
413 1.4.4.2 skrll /*
414 1.4.4.2 skrll * Init Broadcom chip
415 1.4.4.2 skrll */
416 1.4.4.2 skrll ubsec_init_board(sc);
417 1.4.4.2 skrll
418 1.4.4.2 skrll #ifndef UBSEC_NO_RNG
419 1.4.4.2 skrll if (sc->sc_flags & UBS_FLAGS_RNG) {
420 1.4.4.2 skrll sc->sc_statmask |= BS_STAT_MCR2_DONE;
421 1.4.4.2 skrll
422 1.4.4.2 skrll if (ubsec_dma_malloc(sc, sizeof(struct ubsec_mcr),
423 1.4.4.2 skrll &sc->sc_rng.rng_q.q_mcr, 0))
424 1.4.4.2 skrll goto skip_rng;
425 1.4.4.2 skrll
426 1.4.4.2 skrll if (ubsec_dma_malloc(sc, sizeof(struct ubsec_ctx_rngbypass),
427 1.4.4.2 skrll &sc->sc_rng.rng_q.q_ctx, 0)) {
428 1.4.4.2 skrll ubsec_dma_free(sc, &sc->sc_rng.rng_q.q_mcr);
429 1.4.4.2 skrll goto skip_rng;
430 1.4.4.2 skrll }
431 1.4.4.2 skrll
432 1.4.4.2 skrll if (ubsec_dma_malloc(sc, sizeof(u_int32_t) *
433 1.4.4.2 skrll UBSEC_RNG_BUFSIZ, &sc->sc_rng.rng_buf, 0)) {
434 1.4.4.2 skrll ubsec_dma_free(sc, &sc->sc_rng.rng_q.q_ctx);
435 1.4.4.2 skrll ubsec_dma_free(sc, &sc->sc_rng.rng_q.q_mcr);
436 1.4.4.2 skrll goto skip_rng;
437 1.4.4.2 skrll }
438 1.4.4.2 skrll
439 1.4.4.2 skrll if (hz >= 100)
440 1.4.4.2 skrll sc->sc_rnghz = hz / 100;
441 1.4.4.2 skrll else
442 1.4.4.2 skrll sc->sc_rnghz = 1;
443 1.4.4.2 skrll #ifdef __OpenBSD__
444 1.4.4.2 skrll timeout_set(&sc->sc_rngto, ubsec_rng, sc);
445 1.4.4.2 skrll timeout_add(&sc->sc_rngto, sc->sc_rnghz);
446 1.4.4.2 skrll #else
447 1.4.4.2 skrll callout_init(&sc->sc_rngto);
448 1.4.4.2 skrll callout_reset(&sc->sc_rngto, sc->sc_rnghz, ubsec_rng, sc);
449 1.4.4.5 skrll #endif
450 1.4.4.2 skrll skip_rng:
451 1.4.4.2 skrll if (sc->sc_rnghz)
452 1.4.4.2 skrll aprint_normal("%s: random number generator enabled\n",
453 1.4.4.2 skrll sc->sc_dv.dv_xname);
454 1.4.4.2 skrll else
455 1.4.4.2 skrll aprint_error("%s: WARNING: random number generator "
456 1.4.4.2 skrll "disabled\n", sc->sc_dv.dv_xname);
457 1.4.4.2 skrll }
458 1.4.4.2 skrll #endif /* UBSEC_NO_RNG */
459 1.4.4.2 skrll
460 1.4.4.2 skrll if (sc->sc_flags & UBS_FLAGS_KEY) {
461 1.4.4.2 skrll sc->sc_statmask |= BS_STAT_MCR2_DONE;
462 1.4.4.2 skrll
463 1.4.4.2 skrll crypto_kregister(sc->sc_cid, CRK_MOD_EXP, 0,
464 1.4.4.2 skrll ubsec_kprocess, sc);
465 1.4.4.2 skrll #if 0
466 1.4.4.2 skrll crypto_kregister(sc->sc_cid, CRK_MOD_EXP_CRT, 0,
467 1.4.4.2 skrll ubsec_kprocess, sc);
468 1.4.4.2 skrll #endif
469 1.4.4.2 skrll }
470 1.4.4.2 skrll }
471 1.4.4.2 skrll
472 1.4.4.2 skrll /*
473 1.4.4.2 skrll * UBSEC Interrupt routine
474 1.4.4.2 skrll */
475 1.4.4.6 skrll static int
476 1.4.4.2 skrll ubsec_intr(void *arg)
477 1.4.4.2 skrll {
478 1.4.4.2 skrll struct ubsec_softc *sc = arg;
479 1.4.4.2 skrll volatile u_int32_t stat;
480 1.4.4.2 skrll struct ubsec_q *q;
481 1.4.4.2 skrll struct ubsec_dma *dmap;
482 1.4.4.2 skrll int npkts = 0, i;
483 1.4.4.2 skrll
484 1.4.4.2 skrll stat = READ_REG(sc, BS_STAT);
485 1.4.4.2 skrll stat &= sc->sc_statmask;
486 1.4.4.2 skrll if (stat == 0) {
487 1.4.4.2 skrll return (0);
488 1.4.4.2 skrll }
489 1.4.4.2 skrll
490 1.4.4.2 skrll WRITE_REG(sc, BS_STAT, stat); /* IACK */
491 1.4.4.2 skrll
492 1.4.4.2 skrll /*
493 1.4.4.2 skrll * Check to see if we have any packets waiting for us
494 1.4.4.2 skrll */
495 1.4.4.2 skrll if ((stat & BS_STAT_MCR1_DONE)) {
496 1.4.4.2 skrll while (!SIMPLEQ_EMPTY(&sc->sc_qchip)) {
497 1.4.4.2 skrll q = SIMPLEQ_FIRST(&sc->sc_qchip);
498 1.4.4.2 skrll dmap = q->q_dma;
499 1.4.4.2 skrll
500 1.4.4.2 skrll if ((dmap->d_dma->d_mcr.mcr_flags & htole16(UBS_MCR_DONE)) == 0)
501 1.4.4.2 skrll break;
502 1.4.4.2 skrll
503 1.4.4.2 skrll q = SIMPLEQ_FIRST(&sc->sc_qchip);
504 1.4.4.2 skrll SIMPLEQ_REMOVE_HEAD(&sc->sc_qchip, /*q,*/ q_next);
505 1.4.4.2 skrll
506 1.4.4.2 skrll npkts = q->q_nstacked_mcrs;
507 1.4.4.2 skrll sc->sc_nqchip -= 1+npkts;
508 1.4.4.2 skrll /*
509 1.4.4.2 skrll * search for further sc_qchip ubsec_q's that share
510 1.4.4.2 skrll * the same MCR, and complete them too, they must be
511 1.4.4.2 skrll * at the top.
512 1.4.4.2 skrll */
513 1.4.4.2 skrll for (i = 0; i < npkts; i++) {
514 1.4.4.2 skrll if(q->q_stacked_mcr[i])
515 1.4.4.2 skrll ubsec_callback(sc, q->q_stacked_mcr[i]);
516 1.4.4.2 skrll else
517 1.4.4.2 skrll break;
518 1.4.4.2 skrll }
519 1.4.4.2 skrll ubsec_callback(sc, q);
520 1.4.4.2 skrll }
521 1.4.4.2 skrll
522 1.4.4.2 skrll /*
523 1.4.4.2 skrll * Don't send any more packet to chip if there has been
524 1.4.4.2 skrll * a DMAERR.
525 1.4.4.2 skrll */
526 1.4.4.2 skrll if (!(stat & BS_STAT_DMAERR))
527 1.4.4.2 skrll ubsec_feed(sc);
528 1.4.4.2 skrll }
529 1.4.4.2 skrll
530 1.4.4.2 skrll /*
531 1.4.4.2 skrll * Check to see if we have any key setups/rng's waiting for us
532 1.4.4.2 skrll */
533 1.4.4.2 skrll if ((sc->sc_flags & (UBS_FLAGS_KEY|UBS_FLAGS_RNG)) &&
534 1.4.4.2 skrll (stat & BS_STAT_MCR2_DONE)) {
535 1.4.4.2 skrll struct ubsec_q2 *q2;
536 1.4.4.2 skrll struct ubsec_mcr *mcr;
537 1.4.4.2 skrll
538 1.4.4.2 skrll while (!SIMPLEQ_EMPTY(&sc->sc_qchip2)) {
539 1.4.4.2 skrll q2 = SIMPLEQ_FIRST(&sc->sc_qchip2);
540 1.4.4.2 skrll
541 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, q2->q_mcr.dma_map,
542 1.4.4.2 skrll 0, q2->q_mcr.dma_map->dm_mapsize,
543 1.4.4.2 skrll BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
544 1.4.4.2 skrll
545 1.4.4.2 skrll mcr = (struct ubsec_mcr *)q2->q_mcr.dma_vaddr;
546 1.4.4.2 skrll if ((mcr->mcr_flags & htole16(UBS_MCR_DONE)) == 0) {
547 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat,
548 1.4.4.2 skrll q2->q_mcr.dma_map, 0,
549 1.4.4.2 skrll q2->q_mcr.dma_map->dm_mapsize,
550 1.4.4.2 skrll BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
551 1.4.4.2 skrll break;
552 1.4.4.2 skrll }
553 1.4.4.2 skrll q2 = SIMPLEQ_FIRST(&sc->sc_qchip2);
554 1.4.4.2 skrll SIMPLEQ_REMOVE_HEAD(&sc->sc_qchip2, /*q2,*/ q_next);
555 1.4.4.2 skrll ubsec_callback2(sc, q2);
556 1.4.4.2 skrll /*
557 1.4.4.2 skrll * Don't send any more packet to chip if there has been
558 1.4.4.2 skrll * a DMAERR.
559 1.4.4.2 skrll */
560 1.4.4.2 skrll if (!(stat & BS_STAT_DMAERR))
561 1.4.4.2 skrll ubsec_feed2(sc);
562 1.4.4.2 skrll }
563 1.4.4.2 skrll }
564 1.4.4.2 skrll
565 1.4.4.2 skrll /*
566 1.4.4.2 skrll * Check to see if we got any DMA Error
567 1.4.4.2 skrll */
568 1.4.4.2 skrll if (stat & BS_STAT_DMAERR) {
569 1.4.4.2 skrll #ifdef UBSEC_DEBUG
570 1.4.4.2 skrll if (ubsec_debug) {
571 1.4.4.2 skrll volatile u_int32_t a = READ_REG(sc, BS_ERR);
572 1.4.4.2 skrll
573 1.4.4.2 skrll printf("%s: dmaerr %s@%08x\n", sc->sc_dv.dv_xname,
574 1.4.4.2 skrll (a & BS_ERR_READ) ? "read" : "write",
575 1.4.4.2 skrll a & BS_ERR_ADDR);
576 1.4.4.2 skrll }
577 1.4.4.2 skrll #endif /* UBSEC_DEBUG */
578 1.4.4.2 skrll ubsecstats.hst_dmaerr++;
579 1.4.4.2 skrll ubsec_totalreset(sc);
580 1.4.4.2 skrll ubsec_feed(sc);
581 1.4.4.2 skrll }
582 1.4.4.2 skrll
583 1.4.4.2 skrll if (sc->sc_needwakeup) { /* XXX check high watermark */
584 1.4.4.6 skrll int wkeup = sc->sc_needwakeup & (CRYPTO_SYMQ|CRYPTO_ASYMQ);
585 1.4.4.2 skrll #ifdef UBSEC_DEBUG
586 1.4.4.2 skrll if (ubsec_debug)
587 1.4.4.2 skrll printf("%s: wakeup crypto (%x)\n", sc->sc_dv.dv_xname,
588 1.4.4.2 skrll sc->sc_needwakeup);
589 1.4.4.2 skrll #endif /* UBSEC_DEBUG */
590 1.4.4.6 skrll sc->sc_needwakeup &= ~wkeup;
591 1.4.4.6 skrll crypto_unblock(sc->sc_cid, wkeup);
592 1.4.4.2 skrll }
593 1.4.4.2 skrll return (1);
594 1.4.4.2 skrll }
595 1.4.4.2 skrll
596 1.4.4.2 skrll /*
597 1.4.4.2 skrll * ubsec_feed() - aggregate and post requests to chip
598 1.4.4.2 skrll * OpenBSD comments:
599 1.4.4.2 skrll * It is assumed that the caller set splnet()
600 1.4.4.2 skrll */
601 1.4.4.2 skrll static void
602 1.4.4.2 skrll ubsec_feed(struct ubsec_softc *sc)
603 1.4.4.2 skrll {
604 1.4.4.2 skrll struct ubsec_q *q, *q2;
605 1.4.4.2 skrll int npkts, i;
606 1.4.4.2 skrll void *v;
607 1.4.4.2 skrll u_int32_t stat;
608 1.4.4.2 skrll #ifdef UBSEC_DEBUG
609 1.4.4.2 skrll static int max;
610 1.4.4.2 skrll #endif /* UBSEC_DEBUG */
611 1.4.4.2 skrll
612 1.4.4.2 skrll npkts = sc->sc_nqueue;
613 1.4.4.2 skrll if (npkts > ubsecstats.hst_maxqueue)
614 1.4.4.2 skrll ubsecstats.hst_maxqueue = npkts;
615 1.4.4.2 skrll if (npkts < 2)
616 1.4.4.2 skrll goto feed1;
617 1.4.4.2 skrll
618 1.4.4.2 skrll /*
619 1.4.4.2 skrll * Decide how many ops to combine in a single MCR. We cannot
620 1.4.4.2 skrll * aggregate more than UBS_MAX_AGGR because this is the number
621 1.4.4.2 skrll * of slots defined in the data structure. Otherwise we clamp
622 1.4.4.2 skrll * based on the tunable parameter ubsec_maxaggr. Note that
623 1.4.4.2 skrll * aggregation can happen in two ways: either by batching ops
624 1.4.4.5 skrll * from above or because the h/w backs up and throttles us.
625 1.4.4.2 skrll * Aggregating ops reduces the number of interrupts to the host
626 1.4.4.2 skrll * but also (potentially) increases the latency for processing
627 1.4.4.2 skrll * completed ops as we only get an interrupt when all aggregated
628 1.4.4.2 skrll * ops have completed.
629 1.4.4.2 skrll */
630 1.4.4.2 skrll if (npkts > UBS_MAX_AGGR)
631 1.4.4.2 skrll npkts = UBS_MAX_AGGR;
632 1.4.4.2 skrll if (npkts > ubsec_maxaggr)
633 1.4.4.2 skrll npkts = ubsec_maxaggr;
634 1.4.4.2 skrll if (npkts > ubsecstats.hst_maxbatch)
635 1.4.4.2 skrll ubsecstats.hst_maxbatch = npkts;
636 1.4.4.2 skrll if (npkts < 2)
637 1.4.4.2 skrll goto feed1;
638 1.4.4.2 skrll ubsecstats.hst_totbatch += npkts-1;
639 1.4.4.2 skrll
640 1.4.4.2 skrll if ((stat = READ_REG(sc, BS_STAT)) & (BS_STAT_MCR1_FULL | BS_STAT_DMAERR)) {
641 1.4.4.2 skrll if (stat & BS_STAT_DMAERR) {
642 1.4.4.2 skrll ubsec_totalreset(sc);
643 1.4.4.2 skrll ubsecstats.hst_dmaerr++;
644 1.4.4.2 skrll } else {
645 1.4.4.2 skrll ubsecstats.hst_mcr1full++;
646 1.4.4.2 skrll }
647 1.4.4.2 skrll return;
648 1.4.4.2 skrll }
649 1.4.4.2 skrll
650 1.4.4.2 skrll #ifdef UBSEC_DEBUG
651 1.4.4.2 skrll if (ubsec_debug)
652 1.4.4.2 skrll printf("merging %d records\n", npkts);
653 1.4.4.2 skrll /* XXX temporary aggregation statistics reporting code */
654 1.4.4.2 skrll if (max < npkts) {
655 1.4.4.2 skrll max = npkts;
656 1.4.4.2 skrll printf("%s: new max aggregate %d\n", sc->sc_dv.dv_xname, max);
657 1.4.4.2 skrll }
658 1.4.4.2 skrll #endif /* UBSEC_DEBUG */
659 1.4.4.2 skrll
660 1.4.4.2 skrll q = SIMPLEQ_FIRST(&sc->sc_queue);
661 1.4.4.2 skrll SIMPLEQ_REMOVE_HEAD(&sc->sc_queue, /*q,*/ q_next);
662 1.4.4.2 skrll --sc->sc_nqueue;
663 1.4.4.2 skrll
664 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, q->q_src_map,
665 1.4.4.2 skrll 0, q->q_src_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
666 1.4.4.2 skrll if (q->q_dst_map != NULL)
667 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, q->q_dst_map,
668 1.4.4.2 skrll 0, q->q_dst_map->dm_mapsize, BUS_DMASYNC_PREREAD);
669 1.4.4.2 skrll
670 1.4.4.2 skrll q->q_nstacked_mcrs = npkts - 1; /* Number of packets stacked */
671 1.4.4.2 skrll
672 1.4.4.2 skrll for (i = 0; i < q->q_nstacked_mcrs; i++) {
673 1.4.4.2 skrll q2 = SIMPLEQ_FIRST(&sc->sc_queue);
674 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, q2->q_src_map,
675 1.4.4.2 skrll 0, q2->q_src_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
676 1.4.4.2 skrll if (q2->q_dst_map != NULL)
677 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, q2->q_dst_map,
678 1.4.4.2 skrll 0, q2->q_dst_map->dm_mapsize, BUS_DMASYNC_PREREAD);
679 1.4.4.2 skrll q2= SIMPLEQ_FIRST(&sc->sc_queue);
680 1.4.4.2 skrll SIMPLEQ_REMOVE_HEAD(&sc->sc_queue, /*q2,*/ q_next);
681 1.4.4.2 skrll --sc->sc_nqueue;
682 1.4.4.2 skrll
683 1.4.4.2 skrll v = ((void *)&q2->q_dma->d_dma->d_mcr);
684 1.4.4.2 skrll v = (char*)v + (sizeof(struct ubsec_mcr) -
685 1.4.4.2 skrll sizeof(struct ubsec_mcr_add));
686 1.4.4.2 skrll bcopy(v, &q->q_dma->d_dma->d_mcradd[i], sizeof(struct ubsec_mcr_add));
687 1.4.4.2 skrll q->q_stacked_mcr[i] = q2;
688 1.4.4.2 skrll }
689 1.4.4.2 skrll q->q_dma->d_dma->d_mcr.mcr_pkts = htole16(npkts);
690 1.4.4.2 skrll SIMPLEQ_INSERT_TAIL(&sc->sc_qchip, q, q_next);
691 1.4.4.2 skrll sc->sc_nqchip += npkts;
692 1.4.4.2 skrll if (sc->sc_nqchip > ubsecstats.hst_maxqchip)
693 1.4.4.2 skrll ubsecstats.hst_maxqchip = sc->sc_nqchip;
694 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, q->q_dma->d_alloc.dma_map,
695 1.4.4.2 skrll 0, q->q_dma->d_alloc.dma_map->dm_mapsize,
696 1.4.4.2 skrll BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
697 1.4.4.2 skrll WRITE_REG(sc, BS_MCR1, q->q_dma->d_alloc.dma_paddr +
698 1.4.4.2 skrll offsetof(struct ubsec_dmachunk, d_mcr));
699 1.4.4.2 skrll return;
700 1.4.4.2 skrll
701 1.4.4.2 skrll feed1:
702 1.4.4.2 skrll while (!SIMPLEQ_EMPTY(&sc->sc_queue)) {
703 1.4.4.2 skrll if ((stat = READ_REG(sc, BS_STAT)) & (BS_STAT_MCR1_FULL | BS_STAT_DMAERR)) {
704 1.4.4.2 skrll if (stat & BS_STAT_DMAERR) {
705 1.4.4.2 skrll ubsec_totalreset(sc);
706 1.4.4.2 skrll ubsecstats.hst_dmaerr++;
707 1.4.4.2 skrll } else {
708 1.4.4.2 skrll ubsecstats.hst_mcr1full++;
709 1.4.4.2 skrll }
710 1.4.4.2 skrll break;
711 1.4.4.2 skrll }
712 1.4.4.2 skrll
713 1.4.4.2 skrll q = SIMPLEQ_FIRST(&sc->sc_queue);
714 1.4.4.2 skrll
715 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, q->q_src_map,
716 1.4.4.2 skrll 0, q->q_src_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
717 1.4.4.2 skrll if (q->q_dst_map != NULL)
718 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, q->q_dst_map,
719 1.4.4.2 skrll 0, q->q_dst_map->dm_mapsize, BUS_DMASYNC_PREREAD);
720 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, q->q_dma->d_alloc.dma_map,
721 1.4.4.2 skrll 0, q->q_dma->d_alloc.dma_map->dm_mapsize,
722 1.4.4.2 skrll BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
723 1.4.4.2 skrll
724 1.4.4.2 skrll WRITE_REG(sc, BS_MCR1, q->q_dma->d_alloc.dma_paddr +
725 1.4.4.2 skrll offsetof(struct ubsec_dmachunk, d_mcr));
726 1.4.4.2 skrll #ifdef UBSEC_DEBUG
727 1.4.4.2 skrll if (ubsec_debug)
728 1.4.4.2 skrll printf("feed: q->chip %p %08x stat %08x\n",
729 1.4.4.2 skrll q, (u_int32_t)q->q_dma->d_alloc.dma_paddr,
730 1.4.4.2 skrll stat);
731 1.4.4.2 skrll #endif /* UBSEC_DEBUG */
732 1.4.4.2 skrll q = SIMPLEQ_FIRST(&sc->sc_queue);
733 1.4.4.2 skrll SIMPLEQ_REMOVE_HEAD(&sc->sc_queue, /*q,*/ q_next);
734 1.4.4.2 skrll --sc->sc_nqueue;
735 1.4.4.2 skrll SIMPLEQ_INSERT_TAIL(&sc->sc_qchip, q, q_next);
736 1.4.4.2 skrll sc->sc_nqchip++;
737 1.4.4.2 skrll }
738 1.4.4.2 skrll if (sc->sc_nqchip > ubsecstats.hst_maxqchip)
739 1.4.4.2 skrll ubsecstats.hst_maxqchip = sc->sc_nqchip;
740 1.4.4.2 skrll }
741 1.4.4.2 skrll
742 1.4.4.2 skrll /*
743 1.4.4.2 skrll * Allocate a new 'session' and return an encoded session id. 'sidp'
744 1.4.4.2 skrll * contains our registration id, and should contain an encoded session
745 1.4.4.2 skrll * id on successful allocation.
746 1.4.4.2 skrll */
747 1.4.4.2 skrll static int
748 1.4.4.2 skrll ubsec_newsession(void *arg, u_int32_t *sidp, struct cryptoini *cri)
749 1.4.4.2 skrll {
750 1.4.4.2 skrll struct cryptoini *c, *encini = NULL, *macini = NULL;
751 1.4.4.2 skrll struct ubsec_softc *sc;
752 1.4.4.2 skrll struct ubsec_session *ses = NULL;
753 1.4.4.2 skrll MD5_CTX md5ctx;
754 1.4.4.2 skrll SHA1_CTX sha1ctx;
755 1.4.4.2 skrll int i, sesn;
756 1.4.4.2 skrll
757 1.4.4.2 skrll sc = arg;
758 1.4.4.2 skrll KASSERT(sc != NULL /*, ("ubsec_newsession: null softc")*/);
759 1.4.4.2 skrll
760 1.4.4.2 skrll if (sidp == NULL || cri == NULL || sc == NULL)
761 1.4.4.2 skrll return (EINVAL);
762 1.4.4.2 skrll
763 1.4.4.2 skrll for (c = cri; c != NULL; c = c->cri_next) {
764 1.4.4.2 skrll if (c->cri_alg == CRYPTO_MD5_HMAC ||
765 1.4.4.2 skrll c->cri_alg == CRYPTO_SHA1_HMAC) {
766 1.4.4.2 skrll if (macini)
767 1.4.4.2 skrll return (EINVAL);
768 1.4.4.2 skrll macini = c;
769 1.4.4.2 skrll } else if (c->cri_alg == CRYPTO_DES_CBC ||
770 1.4.4.2 skrll c->cri_alg == CRYPTO_3DES_CBC) {
771 1.4.4.2 skrll if (encini)
772 1.4.4.2 skrll return (EINVAL);
773 1.4.4.2 skrll encini = c;
774 1.4.4.2 skrll } else
775 1.4.4.2 skrll return (EINVAL);
776 1.4.4.2 skrll }
777 1.4.4.2 skrll if (encini == NULL && macini == NULL)
778 1.4.4.2 skrll return (EINVAL);
779 1.4.4.2 skrll
780 1.4.4.2 skrll if (sc->sc_sessions == NULL) {
781 1.4.4.2 skrll ses = sc->sc_sessions = (struct ubsec_session *)malloc(
782 1.4.4.2 skrll sizeof(struct ubsec_session), M_DEVBUF, M_NOWAIT);
783 1.4.4.2 skrll if (ses == NULL)
784 1.4.4.2 skrll return (ENOMEM);
785 1.4.4.2 skrll sesn = 0;
786 1.4.4.2 skrll sc->sc_nsessions = 1;
787 1.4.4.2 skrll } else {
788 1.4.4.2 skrll for (sesn = 0; sesn < sc->sc_nsessions; sesn++) {
789 1.4.4.2 skrll if (sc->sc_sessions[sesn].ses_used == 0) {
790 1.4.4.2 skrll ses = &sc->sc_sessions[sesn];
791 1.4.4.2 skrll break;
792 1.4.4.2 skrll }
793 1.4.4.2 skrll }
794 1.4.4.2 skrll
795 1.4.4.2 skrll if (ses == NULL) {
796 1.4.4.2 skrll sesn = sc->sc_nsessions;
797 1.4.4.2 skrll ses = (struct ubsec_session *)malloc((sesn + 1) *
798 1.4.4.2 skrll sizeof(struct ubsec_session), M_DEVBUF, M_NOWAIT);
799 1.4.4.2 skrll if (ses == NULL)
800 1.4.4.2 skrll return (ENOMEM);
801 1.4.4.2 skrll bcopy(sc->sc_sessions, ses, sesn *
802 1.4.4.2 skrll sizeof(struct ubsec_session));
803 1.4.4.2 skrll bzero(sc->sc_sessions, sesn *
804 1.4.4.2 skrll sizeof(struct ubsec_session));
805 1.4.4.2 skrll free(sc->sc_sessions, M_DEVBUF);
806 1.4.4.2 skrll sc->sc_sessions = ses;
807 1.4.4.2 skrll ses = &sc->sc_sessions[sesn];
808 1.4.4.2 skrll sc->sc_nsessions++;
809 1.4.4.2 skrll }
810 1.4.4.2 skrll }
811 1.4.4.2 skrll
812 1.4.4.2 skrll bzero(ses, sizeof(struct ubsec_session));
813 1.4.4.2 skrll ses->ses_used = 1;
814 1.4.4.2 skrll if (encini) {
815 1.4.4.2 skrll /* get an IV, network byte order */
816 1.4.4.2 skrll #ifdef __NetBSD__
817 1.4.4.2 skrll rnd_extract_data(ses->ses_iv,
818 1.4.4.2 skrll sizeof(ses->ses_iv), RND_EXTRACT_ANY);
819 1.4.4.2 skrll #else
820 1.4.4.2 skrll get_random_bytes(ses->ses_iv, sizeof(ses->ses_iv));
821 1.4.4.2 skrll #endif
822 1.4.4.2 skrll
823 1.4.4.2 skrll /* Go ahead and compute key in ubsec's byte order */
824 1.4.4.2 skrll if (encini->cri_alg == CRYPTO_DES_CBC) {
825 1.4.4.2 skrll bcopy(encini->cri_key, &ses->ses_deskey[0], 8);
826 1.4.4.2 skrll bcopy(encini->cri_key, &ses->ses_deskey[2], 8);
827 1.4.4.2 skrll bcopy(encini->cri_key, &ses->ses_deskey[4], 8);
828 1.4.4.2 skrll } else
829 1.4.4.2 skrll bcopy(encini->cri_key, ses->ses_deskey, 24);
830 1.4.4.2 skrll
831 1.4.4.2 skrll SWAP32(ses->ses_deskey[0]);
832 1.4.4.2 skrll SWAP32(ses->ses_deskey[1]);
833 1.4.4.2 skrll SWAP32(ses->ses_deskey[2]);
834 1.4.4.2 skrll SWAP32(ses->ses_deskey[3]);
835 1.4.4.2 skrll SWAP32(ses->ses_deskey[4]);
836 1.4.4.2 skrll SWAP32(ses->ses_deskey[5]);
837 1.4.4.2 skrll }
838 1.4.4.2 skrll
839 1.4.4.2 skrll if (macini) {
840 1.4.4.2 skrll for (i = 0; i < macini->cri_klen / 8; i++)
841 1.4.4.2 skrll macini->cri_key[i] ^= HMAC_IPAD_VAL;
842 1.4.4.2 skrll
843 1.4.4.2 skrll if (macini->cri_alg == CRYPTO_MD5_HMAC) {
844 1.4.4.2 skrll MD5Init(&md5ctx);
845 1.4.4.2 skrll MD5Update(&md5ctx, macini->cri_key,
846 1.4.4.2 skrll macini->cri_klen / 8);
847 1.4.4.2 skrll MD5Update(&md5ctx, hmac_ipad_buffer,
848 1.4.4.2 skrll HMAC_BLOCK_LEN - (macini->cri_klen / 8));
849 1.4.4.2 skrll bcopy(md5ctx.state, ses->ses_hminner,
850 1.4.4.2 skrll sizeof(md5ctx.state));
851 1.4.4.2 skrll } else {
852 1.4.4.2 skrll SHA1Init(&sha1ctx);
853 1.4.4.2 skrll SHA1Update(&sha1ctx, macini->cri_key,
854 1.4.4.2 skrll macini->cri_klen / 8);
855 1.4.4.2 skrll SHA1Update(&sha1ctx, hmac_ipad_buffer,
856 1.4.4.2 skrll HMAC_BLOCK_LEN - (macini->cri_klen / 8));
857 1.4.4.2 skrll bcopy(sha1ctx.state, ses->ses_hminner,
858 1.4.4.2 skrll sizeof(sha1ctx.state));
859 1.4.4.2 skrll }
860 1.4.4.2 skrll
861 1.4.4.2 skrll for (i = 0; i < macini->cri_klen / 8; i++)
862 1.4.4.2 skrll macini->cri_key[i] ^= (HMAC_IPAD_VAL ^ HMAC_OPAD_VAL);
863 1.4.4.2 skrll
864 1.4.4.2 skrll if (macini->cri_alg == CRYPTO_MD5_HMAC) {
865 1.4.4.2 skrll MD5Init(&md5ctx);
866 1.4.4.2 skrll MD5Update(&md5ctx, macini->cri_key,
867 1.4.4.2 skrll macini->cri_klen / 8);
868 1.4.4.2 skrll MD5Update(&md5ctx, hmac_opad_buffer,
869 1.4.4.2 skrll HMAC_BLOCK_LEN - (macini->cri_klen / 8));
870 1.4.4.2 skrll bcopy(md5ctx.state, ses->ses_hmouter,
871 1.4.4.2 skrll sizeof(md5ctx.state));
872 1.4.4.2 skrll } else {
873 1.4.4.2 skrll SHA1Init(&sha1ctx);
874 1.4.4.2 skrll SHA1Update(&sha1ctx, macini->cri_key,
875 1.4.4.2 skrll macini->cri_klen / 8);
876 1.4.4.2 skrll SHA1Update(&sha1ctx, hmac_opad_buffer,
877 1.4.4.2 skrll HMAC_BLOCK_LEN - (macini->cri_klen / 8));
878 1.4.4.2 skrll bcopy(sha1ctx.state, ses->ses_hmouter,
879 1.4.4.2 skrll sizeof(sha1ctx.state));
880 1.4.4.2 skrll }
881 1.4.4.2 skrll
882 1.4.4.2 skrll for (i = 0; i < macini->cri_klen / 8; i++)
883 1.4.4.2 skrll macini->cri_key[i] ^= HMAC_OPAD_VAL;
884 1.4.4.2 skrll }
885 1.4.4.2 skrll
886 1.4.4.2 skrll *sidp = UBSEC_SID(sc->sc_dv.dv_unit, sesn);
887 1.4.4.2 skrll return (0);
888 1.4.4.2 skrll }
889 1.4.4.2 skrll
890 1.4.4.2 skrll /*
891 1.4.4.2 skrll * Deallocate a session.
892 1.4.4.2 skrll */
893 1.4.4.2 skrll static int
894 1.4.4.2 skrll ubsec_freesession(void *arg, u_int64_t tid)
895 1.4.4.2 skrll {
896 1.4.4.2 skrll struct ubsec_softc *sc;
897 1.4.4.2 skrll int session;
898 1.4.4.2 skrll u_int32_t sid = ((u_int32_t) tid) & 0xffffffff;
899 1.4.4.2 skrll
900 1.4.4.2 skrll sc = arg;
901 1.4.4.2 skrll KASSERT(sc != NULL /*, ("ubsec_freesession: null softc")*/);
902 1.4.4.2 skrll
903 1.4.4.2 skrll session = UBSEC_SESSION(sid);
904 1.4.4.2 skrll if (session >= sc->sc_nsessions)
905 1.4.4.2 skrll return (EINVAL);
906 1.4.4.2 skrll
907 1.4.4.2 skrll bzero(&sc->sc_sessions[session], sizeof(sc->sc_sessions[session]));
908 1.4.4.2 skrll return (0);
909 1.4.4.2 skrll }
910 1.4.4.2 skrll
911 1.4.4.2 skrll #ifdef __FreeBSD__ /* Ugly gratuitous changes to bus_dma */
912 1.4.4.2 skrll static void
913 1.4.4.2 skrll ubsec_op_cb(void *arg, bus_dma_segment_t *seg, int nsegs, bus_size_t mapsize, int error)
914 1.4.4.2 skrll {
915 1.4.4.2 skrll struct ubsec_operand *op = arg;
916 1.4.4.2 skrll
917 1.4.4.5 skrll KASSERT(nsegs <= UBS_MAX_SCATTER
918 1.4.4.2 skrll /*, ("Too many DMA segments returned when mapping operand")*/);
919 1.4.4.2 skrll #ifdef UBSEC_DEBUG
920 1.4.4.2 skrll if (ubsec_debug)
921 1.4.4.2 skrll printf("ubsec_op_cb: mapsize %u nsegs %d\n",
922 1.4.4.2 skrll (u_int) mapsize, nsegs);
923 1.4.4.2 skrll #endif
924 1.4.4.2 skrll op->mapsize = mapsize;
925 1.4.4.2 skrll op->nsegs = nsegs;
926 1.4.4.2 skrll bcopy(seg, op->segs, nsegs * sizeof (seg[0]));
927 1.4.4.2 skrll }
928 1.4.4.2 skrll #endif
929 1.4.4.2 skrll
930 1.4.4.2 skrll static int
931 1.4.4.2 skrll ubsec_process(void *arg, struct cryptop *crp, int hint)
932 1.4.4.2 skrll {
933 1.4.4.2 skrll struct ubsec_q *q = NULL;
934 1.4.4.2 skrll #ifdef __OpenBSD__
935 1.4.4.2 skrll int card;
936 1.4.4.2 skrll #endif
937 1.4.4.2 skrll int err = 0, i, j, s, nicealign;
938 1.4.4.2 skrll struct ubsec_softc *sc;
939 1.4.4.2 skrll struct cryptodesc *crd1, *crd2, *maccrd, *enccrd;
940 1.4.4.2 skrll int encoffset = 0, macoffset = 0, cpskip, cpoffset;
941 1.4.4.2 skrll int sskip, dskip, stheend, dtheend;
942 1.4.4.2 skrll int16_t coffset;
943 1.4.4.2 skrll struct ubsec_session *ses;
944 1.4.4.2 skrll struct ubsec_pktctx ctx;
945 1.4.4.2 skrll struct ubsec_dma *dmap = NULL;
946 1.4.4.2 skrll
947 1.4.4.2 skrll sc = arg;
948 1.4.4.2 skrll KASSERT(sc != NULL /*, ("ubsec_process: null softc")*/);
949 1.4.4.2 skrll
950 1.4.4.2 skrll if (crp == NULL || crp->crp_callback == NULL || sc == NULL) {
951 1.4.4.2 skrll ubsecstats.hst_invalid++;
952 1.4.4.2 skrll return (EINVAL);
953 1.4.4.2 skrll }
954 1.4.4.2 skrll if (UBSEC_SESSION(crp->crp_sid) >= sc->sc_nsessions) {
955 1.4.4.2 skrll ubsecstats.hst_badsession++;
956 1.4.4.2 skrll return (EINVAL);
957 1.4.4.2 skrll }
958 1.4.4.2 skrll
959 1.4.4.2 skrll s = splnet();
960 1.4.4.2 skrll
961 1.4.4.2 skrll if (SIMPLEQ_EMPTY(&sc->sc_freequeue)) {
962 1.4.4.2 skrll ubsecstats.hst_queuefull++;
963 1.4.4.2 skrll sc->sc_needwakeup |= CRYPTO_SYMQ;
964 1.4.4.2 skrll splx(s);
965 1.4.4.2 skrll return(ERESTART);
966 1.4.4.2 skrll }
967 1.4.4.2 skrll
968 1.4.4.2 skrll q = SIMPLEQ_FIRST(&sc->sc_freequeue);
969 1.4.4.2 skrll SIMPLEQ_REMOVE_HEAD(&sc->sc_freequeue, /*q,*/ q_next);
970 1.4.4.2 skrll splx(s);
971 1.4.4.2 skrll
972 1.4.4.2 skrll dmap = q->q_dma; /* Save dma pointer */
973 1.4.4.2 skrll bzero(q, sizeof(struct ubsec_q));
974 1.4.4.2 skrll bzero(&ctx, sizeof(ctx));
975 1.4.4.2 skrll
976 1.4.4.2 skrll q->q_sesn = UBSEC_SESSION(crp->crp_sid);
977 1.4.4.2 skrll q->q_dma = dmap;
978 1.4.4.2 skrll ses = &sc->sc_sessions[q->q_sesn];
979 1.4.4.2 skrll
980 1.4.4.2 skrll if (crp->crp_flags & CRYPTO_F_IMBUF) {
981 1.4.4.2 skrll q->q_src_m = (struct mbuf *)crp->crp_buf;
982 1.4.4.2 skrll q->q_dst_m = (struct mbuf *)crp->crp_buf;
983 1.4.4.2 skrll } else if (crp->crp_flags & CRYPTO_F_IOV) {
984 1.4.4.2 skrll q->q_src_io = (struct uio *)crp->crp_buf;
985 1.4.4.2 skrll q->q_dst_io = (struct uio *)crp->crp_buf;
986 1.4.4.2 skrll } else {
987 1.4.4.2 skrll ubsecstats.hst_badflags++;
988 1.4.4.2 skrll err = EINVAL;
989 1.4.4.2 skrll goto errout; /* XXX we don't handle contiguous blocks! */
990 1.4.4.2 skrll }
991 1.4.4.2 skrll
992 1.4.4.2 skrll bzero(&dmap->d_dma->d_mcr, sizeof(struct ubsec_mcr));
993 1.4.4.2 skrll
994 1.4.4.2 skrll dmap->d_dma->d_mcr.mcr_pkts = htole16(1);
995 1.4.4.2 skrll dmap->d_dma->d_mcr.mcr_flags = 0;
996 1.4.4.2 skrll q->q_crp = crp;
997 1.4.4.2 skrll
998 1.4.4.2 skrll crd1 = crp->crp_desc;
999 1.4.4.2 skrll if (crd1 == NULL) {
1000 1.4.4.2 skrll ubsecstats.hst_nodesc++;
1001 1.4.4.2 skrll err = EINVAL;
1002 1.4.4.2 skrll goto errout;
1003 1.4.4.2 skrll }
1004 1.4.4.2 skrll crd2 = crd1->crd_next;
1005 1.4.4.2 skrll
1006 1.4.4.2 skrll if (crd2 == NULL) {
1007 1.4.4.2 skrll if (crd1->crd_alg == CRYPTO_MD5_HMAC ||
1008 1.4.4.2 skrll crd1->crd_alg == CRYPTO_SHA1_HMAC) {
1009 1.4.4.2 skrll maccrd = crd1;
1010 1.4.4.2 skrll enccrd = NULL;
1011 1.4.4.2 skrll } else if (crd1->crd_alg == CRYPTO_DES_CBC ||
1012 1.4.4.2 skrll crd1->crd_alg == CRYPTO_3DES_CBC) {
1013 1.4.4.2 skrll maccrd = NULL;
1014 1.4.4.2 skrll enccrd = crd1;
1015 1.4.4.2 skrll } else {
1016 1.4.4.2 skrll ubsecstats.hst_badalg++;
1017 1.4.4.2 skrll err = EINVAL;
1018 1.4.4.2 skrll goto errout;
1019 1.4.4.2 skrll }
1020 1.4.4.2 skrll } else {
1021 1.4.4.2 skrll if ((crd1->crd_alg == CRYPTO_MD5_HMAC ||
1022 1.4.4.2 skrll crd1->crd_alg == CRYPTO_SHA1_HMAC) &&
1023 1.4.4.2 skrll (crd2->crd_alg == CRYPTO_DES_CBC ||
1024 1.4.4.2 skrll crd2->crd_alg == CRYPTO_3DES_CBC) &&
1025 1.4.4.2 skrll ((crd2->crd_flags & CRD_F_ENCRYPT) == 0)) {
1026 1.4.4.2 skrll maccrd = crd1;
1027 1.4.4.2 skrll enccrd = crd2;
1028 1.4.4.2 skrll } else if ((crd1->crd_alg == CRYPTO_DES_CBC ||
1029 1.4.4.2 skrll crd1->crd_alg == CRYPTO_3DES_CBC) &&
1030 1.4.4.2 skrll (crd2->crd_alg == CRYPTO_MD5_HMAC ||
1031 1.4.4.2 skrll crd2->crd_alg == CRYPTO_SHA1_HMAC) &&
1032 1.4.4.2 skrll (crd1->crd_flags & CRD_F_ENCRYPT)) {
1033 1.4.4.2 skrll enccrd = crd1;
1034 1.4.4.2 skrll maccrd = crd2;
1035 1.4.4.2 skrll } else {
1036 1.4.4.2 skrll /*
1037 1.4.4.2 skrll * We cannot order the ubsec as requested
1038 1.4.4.2 skrll */
1039 1.4.4.2 skrll ubsecstats.hst_badalg++;
1040 1.4.4.2 skrll err = EINVAL;
1041 1.4.4.2 skrll goto errout;
1042 1.4.4.2 skrll }
1043 1.4.4.2 skrll }
1044 1.4.4.2 skrll
1045 1.4.4.2 skrll if (enccrd) {
1046 1.4.4.2 skrll encoffset = enccrd->crd_skip;
1047 1.4.4.2 skrll ctx.pc_flags |= htole16(UBS_PKTCTX_ENC_3DES);
1048 1.4.4.2 skrll
1049 1.4.4.2 skrll if (enccrd->crd_flags & CRD_F_ENCRYPT) {
1050 1.4.4.2 skrll q->q_flags |= UBSEC_QFLAGS_COPYOUTIV;
1051 1.4.4.2 skrll
1052 1.4.4.2 skrll if (enccrd->crd_flags & CRD_F_IV_EXPLICIT)
1053 1.4.4.2 skrll bcopy(enccrd->crd_iv, ctx.pc_iv, 8);
1054 1.4.4.2 skrll else {
1055 1.4.4.2 skrll ctx.pc_iv[0] = ses->ses_iv[0];
1056 1.4.4.2 skrll ctx.pc_iv[1] = ses->ses_iv[1];
1057 1.4.4.2 skrll }
1058 1.4.4.2 skrll
1059 1.4.4.2 skrll if ((enccrd->crd_flags & CRD_F_IV_PRESENT) == 0) {
1060 1.4.4.2 skrll if (crp->crp_flags & CRYPTO_F_IMBUF)
1061 1.4.4.2 skrll m_copyback(q->q_src_m,
1062 1.4.4.2 skrll enccrd->crd_inject,
1063 1.4.4.2 skrll 8, (caddr_t)ctx.pc_iv);
1064 1.4.4.2 skrll else if (crp->crp_flags & CRYPTO_F_IOV)
1065 1.4.4.2 skrll cuio_copyback(q->q_src_io,
1066 1.4.4.2 skrll enccrd->crd_inject,
1067 1.4.4.2 skrll 8, (caddr_t)ctx.pc_iv);
1068 1.4.4.2 skrll }
1069 1.4.4.2 skrll } else {
1070 1.4.4.2 skrll ctx.pc_flags |= htole16(UBS_PKTCTX_INBOUND);
1071 1.4.4.2 skrll
1072 1.4.4.2 skrll if (enccrd->crd_flags & CRD_F_IV_EXPLICIT)
1073 1.4.4.2 skrll bcopy(enccrd->crd_iv, ctx.pc_iv, 8);
1074 1.4.4.2 skrll else if (crp->crp_flags & CRYPTO_F_IMBUF)
1075 1.4.4.2 skrll m_copydata(q->q_src_m, enccrd->crd_inject,
1076 1.4.4.2 skrll 8, (caddr_t)ctx.pc_iv);
1077 1.4.4.2 skrll else if (crp->crp_flags & CRYPTO_F_IOV)
1078 1.4.4.2 skrll cuio_copydata(q->q_src_io,
1079 1.4.4.2 skrll enccrd->crd_inject, 8,
1080 1.4.4.2 skrll (caddr_t)ctx.pc_iv);
1081 1.4.4.2 skrll }
1082 1.4.4.2 skrll
1083 1.4.4.2 skrll ctx.pc_deskey[0] = ses->ses_deskey[0];
1084 1.4.4.2 skrll ctx.pc_deskey[1] = ses->ses_deskey[1];
1085 1.4.4.2 skrll ctx.pc_deskey[2] = ses->ses_deskey[2];
1086 1.4.4.2 skrll ctx.pc_deskey[3] = ses->ses_deskey[3];
1087 1.4.4.2 skrll ctx.pc_deskey[4] = ses->ses_deskey[4];
1088 1.4.4.2 skrll ctx.pc_deskey[5] = ses->ses_deskey[5];
1089 1.4.4.2 skrll SWAP32(ctx.pc_iv[0]);
1090 1.4.4.2 skrll SWAP32(ctx.pc_iv[1]);
1091 1.4.4.2 skrll }
1092 1.4.4.2 skrll
1093 1.4.4.2 skrll if (maccrd) {
1094 1.4.4.2 skrll macoffset = maccrd->crd_skip;
1095 1.4.4.2 skrll
1096 1.4.4.2 skrll if (maccrd->crd_alg == CRYPTO_MD5_HMAC)
1097 1.4.4.2 skrll ctx.pc_flags |= htole16(UBS_PKTCTX_AUTH_MD5);
1098 1.4.4.2 skrll else
1099 1.4.4.2 skrll ctx.pc_flags |= htole16(UBS_PKTCTX_AUTH_SHA1);
1100 1.4.4.2 skrll
1101 1.4.4.2 skrll for (i = 0; i < 5; i++) {
1102 1.4.4.2 skrll ctx.pc_hminner[i] = ses->ses_hminner[i];
1103 1.4.4.2 skrll ctx.pc_hmouter[i] = ses->ses_hmouter[i];
1104 1.4.4.2 skrll
1105 1.4.4.2 skrll HTOLE32(ctx.pc_hminner[i]);
1106 1.4.4.2 skrll HTOLE32(ctx.pc_hmouter[i]);
1107 1.4.4.2 skrll }
1108 1.4.4.2 skrll }
1109 1.4.4.2 skrll
1110 1.4.4.2 skrll if (enccrd && maccrd) {
1111 1.4.4.2 skrll /*
1112 1.4.4.2 skrll * ubsec cannot handle packets where the end of encryption
1113 1.4.4.2 skrll * and authentication are not the same, or where the
1114 1.4.4.2 skrll * encrypted part begins before the authenticated part.
1115 1.4.4.2 skrll */
1116 1.4.4.2 skrll if ((encoffset + enccrd->crd_len) !=
1117 1.4.4.2 skrll (macoffset + maccrd->crd_len)) {
1118 1.4.4.2 skrll ubsecstats.hst_lenmismatch++;
1119 1.4.4.2 skrll err = EINVAL;
1120 1.4.4.2 skrll goto errout;
1121 1.4.4.2 skrll }
1122 1.4.4.2 skrll if (enccrd->crd_skip < maccrd->crd_skip) {
1123 1.4.4.2 skrll ubsecstats.hst_skipmismatch++;
1124 1.4.4.2 skrll err = EINVAL;
1125 1.4.4.2 skrll goto errout;
1126 1.4.4.2 skrll }
1127 1.4.4.2 skrll sskip = maccrd->crd_skip;
1128 1.4.4.2 skrll cpskip = dskip = enccrd->crd_skip;
1129 1.4.4.2 skrll stheend = maccrd->crd_len;
1130 1.4.4.2 skrll dtheend = enccrd->crd_len;
1131 1.4.4.2 skrll coffset = enccrd->crd_skip - maccrd->crd_skip;
1132 1.4.4.2 skrll cpoffset = cpskip + dtheend;
1133 1.4.4.2 skrll #ifdef UBSEC_DEBUG
1134 1.4.4.2 skrll if (ubsec_debug) {
1135 1.4.4.2 skrll printf("mac: skip %d, len %d, inject %d\n",
1136 1.4.4.2 skrll maccrd->crd_skip, maccrd->crd_len, maccrd->crd_inject);
1137 1.4.4.2 skrll printf("enc: skip %d, len %d, inject %d\n",
1138 1.4.4.2 skrll enccrd->crd_skip, enccrd->crd_len, enccrd->crd_inject);
1139 1.4.4.2 skrll printf("src: skip %d, len %d\n", sskip, stheend);
1140 1.4.4.2 skrll printf("dst: skip %d, len %d\n", dskip, dtheend);
1141 1.4.4.2 skrll printf("ubs: coffset %d, pktlen %d, cpskip %d, cpoffset %d\n",
1142 1.4.4.2 skrll coffset, stheend, cpskip, cpoffset);
1143 1.4.4.2 skrll }
1144 1.4.4.2 skrll #endif
1145 1.4.4.2 skrll } else {
1146 1.4.4.2 skrll cpskip = dskip = sskip = macoffset + encoffset;
1147 1.4.4.2 skrll dtheend = stheend = (enccrd)?enccrd->crd_len:maccrd->crd_len;
1148 1.4.4.2 skrll cpoffset = cpskip + dtheend;
1149 1.4.4.2 skrll coffset = 0;
1150 1.4.4.2 skrll }
1151 1.4.4.2 skrll ctx.pc_offset = htole16(coffset >> 2);
1152 1.4.4.2 skrll
1153 1.4.4.2 skrll /* XXX FIXME: jonathan asks, what the heck's that 0xfff0? */
1154 1.4.4.2 skrll if (bus_dmamap_create(sc->sc_dmat, 0xfff0, UBS_MAX_SCATTER,
1155 1.4.4.2 skrll 0xfff0, 0, BUS_DMA_NOWAIT, &q->q_src_map) != 0) {
1156 1.4.4.2 skrll err = ENOMEM;
1157 1.4.4.2 skrll goto errout;
1158 1.4.4.2 skrll }
1159 1.4.4.2 skrll if (crp->crp_flags & CRYPTO_F_IMBUF) {
1160 1.4.4.2 skrll if (bus_dmamap_load_mbuf(sc->sc_dmat, q->q_src_map,
1161 1.4.4.2 skrll q->q_src_m, BUS_DMA_NOWAIT) != 0) {
1162 1.4.4.2 skrll bus_dmamap_destroy(sc->sc_dmat, q->q_src_map);
1163 1.4.4.2 skrll q->q_src_map = NULL;
1164 1.4.4.2 skrll ubsecstats.hst_noload++;
1165 1.4.4.2 skrll err = ENOMEM;
1166 1.4.4.2 skrll goto errout;
1167 1.4.4.2 skrll }
1168 1.4.4.2 skrll } else if (crp->crp_flags & CRYPTO_F_IOV) {
1169 1.4.4.2 skrll if (bus_dmamap_load_uio(sc->sc_dmat, q->q_src_map,
1170 1.4.4.2 skrll q->q_src_io, BUS_DMA_NOWAIT) != 0) {
1171 1.4.4.2 skrll bus_dmamap_destroy(sc->sc_dmat, q->q_src_map);
1172 1.4.4.2 skrll q->q_src_map = NULL;
1173 1.4.4.2 skrll ubsecstats.hst_noload++;
1174 1.4.4.2 skrll err = ENOMEM;
1175 1.4.4.2 skrll goto errout;
1176 1.4.4.2 skrll }
1177 1.4.4.2 skrll }
1178 1.4.4.2 skrll nicealign = ubsec_dmamap_aligned(q->q_src_map);
1179 1.4.4.2 skrll
1180 1.4.4.2 skrll dmap->d_dma->d_mcr.mcr_pktlen = htole16(stheend);
1181 1.4.4.2 skrll
1182 1.4.4.2 skrll #ifdef UBSEC_DEBUG
1183 1.4.4.2 skrll if (ubsec_debug)
1184 1.4.4.2 skrll printf("src skip: %d nicealign: %u\n", sskip, nicealign);
1185 1.4.4.2 skrll #endif
1186 1.4.4.2 skrll for (i = j = 0; i < q->q_src_map->dm_nsegs; i++) {
1187 1.4.4.2 skrll struct ubsec_pktbuf *pb;
1188 1.4.4.2 skrll bus_size_t packl = q->q_src_map->dm_segs[i].ds_len;
1189 1.4.4.2 skrll bus_addr_t packp = q->q_src_map->dm_segs[i].ds_addr;
1190 1.4.4.2 skrll
1191 1.4.4.2 skrll if (sskip >= packl) {
1192 1.4.4.2 skrll sskip -= packl;
1193 1.4.4.2 skrll continue;
1194 1.4.4.2 skrll }
1195 1.4.4.2 skrll
1196 1.4.4.2 skrll packl -= sskip;
1197 1.4.4.2 skrll packp += sskip;
1198 1.4.4.2 skrll sskip = 0;
1199 1.4.4.2 skrll
1200 1.4.4.2 skrll if (packl > 0xfffc) {
1201 1.4.4.2 skrll err = EIO;
1202 1.4.4.2 skrll goto errout;
1203 1.4.4.2 skrll }
1204 1.4.4.2 skrll
1205 1.4.4.2 skrll if (j == 0)
1206 1.4.4.2 skrll pb = &dmap->d_dma->d_mcr.mcr_ipktbuf;
1207 1.4.4.2 skrll else
1208 1.4.4.2 skrll pb = &dmap->d_dma->d_sbuf[j - 1];
1209 1.4.4.2 skrll
1210 1.4.4.2 skrll pb->pb_addr = htole32(packp);
1211 1.4.4.2 skrll
1212 1.4.4.2 skrll if (stheend) {
1213 1.4.4.2 skrll if (packl > stheend) {
1214 1.4.4.2 skrll pb->pb_len = htole32(stheend);
1215 1.4.4.2 skrll stheend = 0;
1216 1.4.4.2 skrll } else {
1217 1.4.4.2 skrll pb->pb_len = htole32(packl);
1218 1.4.4.2 skrll stheend -= packl;
1219 1.4.4.2 skrll }
1220 1.4.4.2 skrll } else
1221 1.4.4.2 skrll pb->pb_len = htole32(packl);
1222 1.4.4.2 skrll
1223 1.4.4.2 skrll if ((i + 1) == q->q_src_map->dm_nsegs)
1224 1.4.4.2 skrll pb->pb_next = 0;
1225 1.4.4.2 skrll else
1226 1.4.4.2 skrll pb->pb_next = htole32(dmap->d_alloc.dma_paddr +
1227 1.4.4.2 skrll offsetof(struct ubsec_dmachunk, d_sbuf[j]));
1228 1.4.4.2 skrll j++;
1229 1.4.4.2 skrll }
1230 1.4.4.2 skrll
1231 1.4.4.2 skrll if (enccrd == NULL && maccrd != NULL) {
1232 1.4.4.2 skrll dmap->d_dma->d_mcr.mcr_opktbuf.pb_addr = 0;
1233 1.4.4.2 skrll dmap->d_dma->d_mcr.mcr_opktbuf.pb_len = 0;
1234 1.4.4.2 skrll dmap->d_dma->d_mcr.mcr_opktbuf.pb_next = htole32(dmap->d_alloc.dma_paddr +
1235 1.4.4.2 skrll offsetof(struct ubsec_dmachunk, d_macbuf[0]));
1236 1.4.4.2 skrll #ifdef UBSEC_DEBUG
1237 1.4.4.2 skrll if (ubsec_debug)
1238 1.4.4.2 skrll printf("opkt: %x %x %x\n",
1239 1.4.4.2 skrll dmap->d_dma->d_mcr.mcr_opktbuf.pb_addr,
1240 1.4.4.2 skrll dmap->d_dma->d_mcr.mcr_opktbuf.pb_len,
1241 1.4.4.2 skrll dmap->d_dma->d_mcr.mcr_opktbuf.pb_next);
1242 1.4.4.2 skrll
1243 1.4.4.2 skrll #endif
1244 1.4.4.2 skrll } else {
1245 1.4.4.2 skrll if (crp->crp_flags & CRYPTO_F_IOV) {
1246 1.4.4.2 skrll if (!nicealign) {
1247 1.4.4.2 skrll ubsecstats.hst_iovmisaligned++;
1248 1.4.4.2 skrll err = EINVAL;
1249 1.4.4.2 skrll goto errout;
1250 1.4.4.2 skrll }
1251 1.4.4.2 skrll /* XXX: ``what the heck's that'' 0xfff0? */
1252 1.4.4.2 skrll if (bus_dmamap_create(sc->sc_dmat, 0xfff0,
1253 1.4.4.2 skrll UBS_MAX_SCATTER, 0xfff0, 0, BUS_DMA_NOWAIT,
1254 1.4.4.2 skrll &q->q_dst_map) != 0) {
1255 1.4.4.2 skrll ubsecstats.hst_nomap++;
1256 1.4.4.2 skrll err = ENOMEM;
1257 1.4.4.2 skrll goto errout;
1258 1.4.4.2 skrll }
1259 1.4.4.2 skrll if (bus_dmamap_load_uio(sc->sc_dmat, q->q_dst_map,
1260 1.4.4.2 skrll q->q_dst_io, BUS_DMA_NOWAIT) != 0) {
1261 1.4.4.2 skrll bus_dmamap_destroy(sc->sc_dmat, q->q_dst_map);
1262 1.4.4.2 skrll q->q_dst_map = NULL;
1263 1.4.4.2 skrll ubsecstats.hst_noload++;
1264 1.4.4.2 skrll err = ENOMEM;
1265 1.4.4.2 skrll goto errout;
1266 1.4.4.2 skrll }
1267 1.4.4.2 skrll } else if (crp->crp_flags & CRYPTO_F_IMBUF) {
1268 1.4.4.2 skrll if (nicealign) {
1269 1.4.4.2 skrll q->q_dst_m = q->q_src_m;
1270 1.4.4.2 skrll q->q_dst_map = q->q_src_map;
1271 1.4.4.2 skrll } else {
1272 1.4.4.2 skrll int totlen, len;
1273 1.4.4.2 skrll struct mbuf *m, *top, **mp;
1274 1.4.4.2 skrll
1275 1.4.4.2 skrll ubsecstats.hst_unaligned++;
1276 1.4.4.2 skrll totlen = q->q_src_map->dm_mapsize;
1277 1.4.4.2 skrll if (q->q_src_m->m_flags & M_PKTHDR) {
1278 1.4.4.2 skrll len = MHLEN;
1279 1.4.4.2 skrll MGETHDR(m, M_DONTWAIT, MT_DATA);
1280 1.4.4.2 skrll /*XXX FIXME: m_dup_pkthdr */
1281 1.4.4.2 skrll if (m && 1 /*!m_dup_pkthdr(m, q->q_src_m, M_DONTWAIT)*/) {
1282 1.4.4.2 skrll m_free(m);
1283 1.4.4.2 skrll m = NULL;
1284 1.4.4.2 skrll }
1285 1.4.4.2 skrll } else {
1286 1.4.4.2 skrll len = MLEN;
1287 1.4.4.2 skrll MGET(m, M_DONTWAIT, MT_DATA);
1288 1.4.4.2 skrll }
1289 1.4.4.2 skrll if (m == NULL) {
1290 1.4.4.2 skrll ubsecstats.hst_nombuf++;
1291 1.4.4.2 skrll err = sc->sc_nqueue ? ERESTART : ENOMEM;
1292 1.4.4.2 skrll goto errout;
1293 1.4.4.2 skrll }
1294 1.4.4.2 skrll if (len == MHLEN)
1295 1.4.4.2 skrll /*XXX was M_DUP_PKTHDR*/
1296 1.4.4.2 skrll M_COPY_PKTHDR(m, q->q_src_m);
1297 1.4.4.2 skrll if (totlen >= MINCLSIZE) {
1298 1.4.4.2 skrll MCLGET(m, M_DONTWAIT);
1299 1.4.4.2 skrll if ((m->m_flags & M_EXT) == 0) {
1300 1.4.4.2 skrll m_free(m);
1301 1.4.4.2 skrll ubsecstats.hst_nomcl++;
1302 1.4.4.2 skrll err = sc->sc_nqueue ? ERESTART : ENOMEM;
1303 1.4.4.2 skrll goto errout;
1304 1.4.4.2 skrll }
1305 1.4.4.2 skrll len = MCLBYTES;
1306 1.4.4.2 skrll }
1307 1.4.4.2 skrll m->m_len = len;
1308 1.4.4.2 skrll top = NULL;
1309 1.4.4.2 skrll mp = ⊤
1310 1.4.4.2 skrll
1311 1.4.4.2 skrll while (totlen > 0) {
1312 1.4.4.2 skrll if (top) {
1313 1.4.4.2 skrll MGET(m, M_DONTWAIT, MT_DATA);
1314 1.4.4.2 skrll if (m == NULL) {
1315 1.4.4.2 skrll m_freem(top);
1316 1.4.4.2 skrll ubsecstats.hst_nombuf++;
1317 1.4.4.2 skrll err = sc->sc_nqueue ? ERESTART : ENOMEM;
1318 1.4.4.2 skrll goto errout;
1319 1.4.4.2 skrll }
1320 1.4.4.2 skrll len = MLEN;
1321 1.4.4.2 skrll }
1322 1.4.4.2 skrll if (top && totlen >= MINCLSIZE) {
1323 1.4.4.2 skrll MCLGET(m, M_DONTWAIT);
1324 1.4.4.2 skrll if ((m->m_flags & M_EXT) == 0) {
1325 1.4.4.2 skrll *mp = m;
1326 1.4.4.2 skrll m_freem(top);
1327 1.4.4.2 skrll ubsecstats.hst_nomcl++;
1328 1.4.4.2 skrll err = sc->sc_nqueue ? ERESTART : ENOMEM;
1329 1.4.4.2 skrll goto errout;
1330 1.4.4.2 skrll }
1331 1.4.4.2 skrll len = MCLBYTES;
1332 1.4.4.2 skrll }
1333 1.4.4.2 skrll m->m_len = len = min(totlen, len);
1334 1.4.4.2 skrll totlen -= len;
1335 1.4.4.2 skrll *mp = m;
1336 1.4.4.2 skrll mp = &m->m_next;
1337 1.4.4.2 skrll }
1338 1.4.4.2 skrll q->q_dst_m = top;
1339 1.4.4.2 skrll ubsec_mcopy(q->q_src_m, q->q_dst_m,
1340 1.4.4.2 skrll cpskip, cpoffset);
1341 1.4.4.2 skrll /* XXX again, what the heck is that 0xfff0? */
1342 1.4.4.2 skrll if (bus_dmamap_create(sc->sc_dmat, 0xfff0,
1343 1.4.4.2 skrll UBS_MAX_SCATTER, 0xfff0, 0, BUS_DMA_NOWAIT,
1344 1.4.4.2 skrll &q->q_dst_map) != 0) {
1345 1.4.4.2 skrll ubsecstats.hst_nomap++;
1346 1.4.4.2 skrll err = ENOMEM;
1347 1.4.4.2 skrll goto errout;
1348 1.4.4.2 skrll }
1349 1.4.4.2 skrll if (bus_dmamap_load_mbuf(sc->sc_dmat,
1350 1.4.4.2 skrll q->q_dst_map, q->q_dst_m,
1351 1.4.4.2 skrll BUS_DMA_NOWAIT) != 0) {
1352 1.4.4.2 skrll bus_dmamap_destroy(sc->sc_dmat,
1353 1.4.4.2 skrll q->q_dst_map);
1354 1.4.4.2 skrll q->q_dst_map = NULL;
1355 1.4.4.2 skrll ubsecstats.hst_noload++;
1356 1.4.4.2 skrll err = ENOMEM;
1357 1.4.4.2 skrll goto errout;
1358 1.4.4.2 skrll }
1359 1.4.4.2 skrll }
1360 1.4.4.2 skrll } else {
1361 1.4.4.2 skrll ubsecstats.hst_badflags++;
1362 1.4.4.2 skrll err = EINVAL;
1363 1.4.4.2 skrll goto errout;
1364 1.4.4.2 skrll }
1365 1.4.4.2 skrll
1366 1.4.4.2 skrll #ifdef UBSEC_DEBUG
1367 1.4.4.2 skrll if (ubsec_debug)
1368 1.4.4.2 skrll printf("dst skip: %d\n", dskip);
1369 1.4.4.2 skrll #endif
1370 1.4.4.2 skrll for (i = j = 0; i < q->q_dst_map->dm_nsegs; i++) {
1371 1.4.4.2 skrll struct ubsec_pktbuf *pb;
1372 1.4.4.2 skrll bus_size_t packl = q->q_dst_map->dm_segs[i].ds_len;
1373 1.4.4.2 skrll bus_addr_t packp = q->q_dst_map->dm_segs[i].ds_addr;
1374 1.4.4.2 skrll
1375 1.4.4.2 skrll if (dskip >= packl) {
1376 1.4.4.2 skrll dskip -= packl;
1377 1.4.4.2 skrll continue;
1378 1.4.4.2 skrll }
1379 1.4.4.2 skrll
1380 1.4.4.2 skrll packl -= dskip;
1381 1.4.4.2 skrll packp += dskip;
1382 1.4.4.2 skrll dskip = 0;
1383 1.4.4.2 skrll
1384 1.4.4.2 skrll if (packl > 0xfffc) {
1385 1.4.4.2 skrll err = EIO;
1386 1.4.4.2 skrll goto errout;
1387 1.4.4.2 skrll }
1388 1.4.4.2 skrll
1389 1.4.4.2 skrll if (j == 0)
1390 1.4.4.2 skrll pb = &dmap->d_dma->d_mcr.mcr_opktbuf;
1391 1.4.4.2 skrll else
1392 1.4.4.2 skrll pb = &dmap->d_dma->d_dbuf[j - 1];
1393 1.4.4.2 skrll
1394 1.4.4.2 skrll pb->pb_addr = htole32(packp);
1395 1.4.4.2 skrll
1396 1.4.4.2 skrll if (dtheend) {
1397 1.4.4.2 skrll if (packl > dtheend) {
1398 1.4.4.2 skrll pb->pb_len = htole32(dtheend);
1399 1.4.4.2 skrll dtheend = 0;
1400 1.4.4.2 skrll } else {
1401 1.4.4.2 skrll pb->pb_len = htole32(packl);
1402 1.4.4.2 skrll dtheend -= packl;
1403 1.4.4.2 skrll }
1404 1.4.4.2 skrll } else
1405 1.4.4.2 skrll pb->pb_len = htole32(packl);
1406 1.4.4.2 skrll
1407 1.4.4.2 skrll if ((i + 1) == q->q_dst_map->dm_nsegs) {
1408 1.4.4.2 skrll if (maccrd)
1409 1.4.4.2 skrll pb->pb_next = htole32(dmap->d_alloc.dma_paddr +
1410 1.4.4.2 skrll offsetof(struct ubsec_dmachunk, d_macbuf[0]));
1411 1.4.4.2 skrll else
1412 1.4.4.2 skrll pb->pb_next = 0;
1413 1.4.4.2 skrll } else
1414 1.4.4.2 skrll pb->pb_next = htole32(dmap->d_alloc.dma_paddr +
1415 1.4.4.2 skrll offsetof(struct ubsec_dmachunk, d_dbuf[j]));
1416 1.4.4.2 skrll j++;
1417 1.4.4.2 skrll }
1418 1.4.4.2 skrll }
1419 1.4.4.2 skrll
1420 1.4.4.2 skrll dmap->d_dma->d_mcr.mcr_cmdctxp = htole32(dmap->d_alloc.dma_paddr +
1421 1.4.4.2 skrll offsetof(struct ubsec_dmachunk, d_ctx));
1422 1.4.4.2 skrll
1423 1.4.4.2 skrll if (sc->sc_flags & UBS_FLAGS_LONGCTX) {
1424 1.4.4.2 skrll struct ubsec_pktctx_long *ctxl;
1425 1.4.4.2 skrll
1426 1.4.4.2 skrll ctxl = (struct ubsec_pktctx_long *)(dmap->d_alloc.dma_vaddr +
1427 1.4.4.2 skrll offsetof(struct ubsec_dmachunk, d_ctx));
1428 1.4.4.5 skrll
1429 1.4.4.2 skrll /* transform small context into long context */
1430 1.4.4.2 skrll ctxl->pc_len = htole16(sizeof(struct ubsec_pktctx_long));
1431 1.4.4.2 skrll ctxl->pc_type = htole16(UBS_PKTCTX_TYPE_IPSEC);
1432 1.4.4.2 skrll ctxl->pc_flags = ctx.pc_flags;
1433 1.4.4.2 skrll ctxl->pc_offset = ctx.pc_offset;
1434 1.4.4.2 skrll for (i = 0; i < 6; i++)
1435 1.4.4.2 skrll ctxl->pc_deskey[i] = ctx.pc_deskey[i];
1436 1.4.4.2 skrll for (i = 0; i < 5; i++)
1437 1.4.4.2 skrll ctxl->pc_hminner[i] = ctx.pc_hminner[i];
1438 1.4.4.2 skrll for (i = 0; i < 5; i++)
1439 1.4.4.5 skrll ctxl->pc_hmouter[i] = ctx.pc_hmouter[i];
1440 1.4.4.2 skrll ctxl->pc_iv[0] = ctx.pc_iv[0];
1441 1.4.4.2 skrll ctxl->pc_iv[1] = ctx.pc_iv[1];
1442 1.4.4.2 skrll } else
1443 1.4.4.2 skrll bcopy(&ctx, dmap->d_alloc.dma_vaddr +
1444 1.4.4.2 skrll offsetof(struct ubsec_dmachunk, d_ctx),
1445 1.4.4.2 skrll sizeof(struct ubsec_pktctx));
1446 1.4.4.2 skrll
1447 1.4.4.2 skrll s = splnet();
1448 1.4.4.2 skrll SIMPLEQ_INSERT_TAIL(&sc->sc_queue, q, q_next);
1449 1.4.4.2 skrll sc->sc_nqueue++;
1450 1.4.4.2 skrll ubsecstats.hst_ipackets++;
1451 1.4.4.2 skrll ubsecstats.hst_ibytes += dmap->d_alloc.dma_map->dm_mapsize;
1452 1.4.4.2 skrll if ((hint & CRYPTO_HINT_MORE) == 0 || sc->sc_nqueue >= ubsec_maxbatch)
1453 1.4.4.2 skrll ubsec_feed(sc);
1454 1.4.4.2 skrll splx(s);
1455 1.4.4.2 skrll return (0);
1456 1.4.4.2 skrll
1457 1.4.4.2 skrll errout:
1458 1.4.4.2 skrll if (q != NULL) {
1459 1.4.4.2 skrll if ((q->q_dst_m != NULL) && (q->q_src_m != q->q_dst_m))
1460 1.4.4.2 skrll m_freem(q->q_dst_m);
1461 1.4.4.2 skrll
1462 1.4.4.2 skrll if (q->q_dst_map != NULL && q->q_dst_map != q->q_src_map) {
1463 1.4.4.2 skrll bus_dmamap_unload(sc->sc_dmat, q->q_dst_map);
1464 1.4.4.2 skrll bus_dmamap_destroy(sc->sc_dmat, q->q_dst_map);
1465 1.4.4.2 skrll }
1466 1.4.4.2 skrll if (q->q_src_map != NULL) {
1467 1.4.4.2 skrll bus_dmamap_unload(sc->sc_dmat, q->q_src_map);
1468 1.4.4.2 skrll bus_dmamap_destroy(sc->sc_dmat, q->q_src_map);
1469 1.4.4.2 skrll }
1470 1.4.4.2 skrll
1471 1.4.4.2 skrll s = splnet();
1472 1.4.4.2 skrll SIMPLEQ_INSERT_TAIL(&sc->sc_freequeue, q, q_next);
1473 1.4.4.2 skrll splx(s);
1474 1.4.4.2 skrll }
1475 1.4.4.2 skrll #if 0 /* jonathan says: this openbsd code seems to be subsumed elsewhere */
1476 1.4.4.2 skrll if (err == EINVAL)
1477 1.4.4.2 skrll ubsecstats.hst_invalid++;
1478 1.4.4.2 skrll else
1479 1.4.4.2 skrll ubsecstats.hst_nomem++;
1480 1.4.4.5 skrll #endif
1481 1.4.4.2 skrll if (err != ERESTART) {
1482 1.4.4.2 skrll crp->crp_etype = err;
1483 1.4.4.2 skrll crypto_done(crp);
1484 1.4.4.2 skrll } else {
1485 1.4.4.2 skrll sc->sc_needwakeup |= CRYPTO_SYMQ;
1486 1.4.4.2 skrll }
1487 1.4.4.2 skrll return (err);
1488 1.4.4.2 skrll }
1489 1.4.4.2 skrll
1490 1.4.4.6 skrll static void
1491 1.4.4.6 skrll ubsec_callback(struct ubsec_softc *sc, struct ubsec_q *q)
1492 1.4.4.2 skrll {
1493 1.4.4.2 skrll struct cryptop *crp = (struct cryptop *)q->q_crp;
1494 1.4.4.2 skrll struct cryptodesc *crd;
1495 1.4.4.2 skrll struct ubsec_dma *dmap = q->q_dma;
1496 1.4.4.2 skrll
1497 1.4.4.2 skrll ubsecstats.hst_opackets++;
1498 1.4.4.2 skrll ubsecstats.hst_obytes += dmap->d_alloc.dma_size;
1499 1.4.4.2 skrll
1500 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, dmap->d_alloc.dma_map, 0,
1501 1.4.4.2 skrll dmap->d_alloc.dma_map->dm_mapsize,
1502 1.4.4.2 skrll BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1503 1.4.4.2 skrll if (q->q_dst_map != NULL && q->q_dst_map != q->q_src_map) {
1504 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, q->q_dst_map,
1505 1.4.4.2 skrll 0, q->q_dst_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
1506 1.4.4.2 skrll bus_dmamap_unload(sc->sc_dmat, q->q_dst_map);
1507 1.4.4.2 skrll bus_dmamap_destroy(sc->sc_dmat, q->q_dst_map);
1508 1.4.4.2 skrll }
1509 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, q->q_src_map,
1510 1.4.4.2 skrll 0, q->q_src_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1511 1.4.4.2 skrll bus_dmamap_unload(sc->sc_dmat, q->q_src_map);
1512 1.4.4.2 skrll bus_dmamap_destroy(sc->sc_dmat, q->q_src_map);
1513 1.4.4.2 skrll
1514 1.4.4.2 skrll if ((crp->crp_flags & CRYPTO_F_IMBUF) && (q->q_src_m != q->q_dst_m)) {
1515 1.4.4.2 skrll m_freem(q->q_src_m);
1516 1.4.4.2 skrll crp->crp_buf = (caddr_t)q->q_dst_m;
1517 1.4.4.2 skrll }
1518 1.4.4.2 skrll
1519 1.4.4.2 skrll /* copy out IV for future use */
1520 1.4.4.2 skrll if (q->q_flags & UBSEC_QFLAGS_COPYOUTIV) {
1521 1.4.4.2 skrll for (crd = crp->crp_desc; crd; crd = crd->crd_next) {
1522 1.4.4.2 skrll if (crd->crd_alg != CRYPTO_DES_CBC &&
1523 1.4.4.2 skrll crd->crd_alg != CRYPTO_3DES_CBC)
1524 1.4.4.2 skrll continue;
1525 1.4.4.2 skrll if (crp->crp_flags & CRYPTO_F_IMBUF)
1526 1.4.4.2 skrll m_copydata((struct mbuf *)crp->crp_buf,
1527 1.4.4.2 skrll crd->crd_skip + crd->crd_len - 8, 8,
1528 1.4.4.2 skrll (caddr_t)sc->sc_sessions[q->q_sesn].ses_iv);
1529 1.4.4.2 skrll else if (crp->crp_flags & CRYPTO_F_IOV) {
1530 1.4.4.2 skrll cuio_copydata((struct uio *)crp->crp_buf,
1531 1.4.4.2 skrll crd->crd_skip + crd->crd_len - 8, 8,
1532 1.4.4.2 skrll (caddr_t)sc->sc_sessions[q->q_sesn].ses_iv);
1533 1.4.4.2 skrll }
1534 1.4.4.2 skrll break;
1535 1.4.4.2 skrll }
1536 1.4.4.2 skrll }
1537 1.4.4.2 skrll
1538 1.4.4.2 skrll for (crd = crp->crp_desc; crd; crd = crd->crd_next) {
1539 1.4.4.2 skrll if (crd->crd_alg != CRYPTO_MD5_HMAC &&
1540 1.4.4.2 skrll crd->crd_alg != CRYPTO_SHA1_HMAC)
1541 1.4.4.2 skrll continue;
1542 1.4.4.2 skrll if (crp->crp_flags & CRYPTO_F_IMBUF)
1543 1.4.4.2 skrll m_copyback((struct mbuf *)crp->crp_buf,
1544 1.4.4.2 skrll crd->crd_inject, 12,
1545 1.4.4.2 skrll (caddr_t)dmap->d_dma->d_macbuf);
1546 1.4.4.2 skrll else if (crp->crp_flags & CRYPTO_F_IOV && crp->crp_mac)
1547 1.4.4.2 skrll bcopy((caddr_t)dmap->d_dma->d_macbuf,
1548 1.4.4.2 skrll crp->crp_mac, 12);
1549 1.4.4.2 skrll break;
1550 1.4.4.2 skrll }
1551 1.4.4.2 skrll SIMPLEQ_INSERT_TAIL(&sc->sc_freequeue, q, q_next);
1552 1.4.4.2 skrll crypto_done(crp);
1553 1.4.4.2 skrll }
1554 1.4.4.2 skrll
1555 1.4.4.2 skrll static void
1556 1.4.4.2 skrll ubsec_mcopy(struct mbuf *srcm, struct mbuf *dstm, int hoffset, int toffset)
1557 1.4.4.2 skrll {
1558 1.4.4.2 skrll int i, j, dlen, slen;
1559 1.4.4.2 skrll caddr_t dptr, sptr;
1560 1.4.4.2 skrll
1561 1.4.4.2 skrll j = 0;
1562 1.4.4.2 skrll sptr = srcm->m_data;
1563 1.4.4.2 skrll slen = srcm->m_len;
1564 1.4.4.2 skrll dptr = dstm->m_data;
1565 1.4.4.2 skrll dlen = dstm->m_len;
1566 1.4.4.2 skrll
1567 1.4.4.2 skrll while (1) {
1568 1.4.4.2 skrll for (i = 0; i < min(slen, dlen); i++) {
1569 1.4.4.2 skrll if (j < hoffset || j >= toffset)
1570 1.4.4.2 skrll *dptr++ = *sptr++;
1571 1.4.4.2 skrll slen--;
1572 1.4.4.2 skrll dlen--;
1573 1.4.4.2 skrll j++;
1574 1.4.4.2 skrll }
1575 1.4.4.2 skrll if (slen == 0) {
1576 1.4.4.2 skrll srcm = srcm->m_next;
1577 1.4.4.2 skrll if (srcm == NULL)
1578 1.4.4.2 skrll return;
1579 1.4.4.2 skrll sptr = srcm->m_data;
1580 1.4.4.2 skrll slen = srcm->m_len;
1581 1.4.4.2 skrll }
1582 1.4.4.2 skrll if (dlen == 0) {
1583 1.4.4.2 skrll dstm = dstm->m_next;
1584 1.4.4.2 skrll if (dstm == NULL)
1585 1.4.4.2 skrll return;
1586 1.4.4.2 skrll dptr = dstm->m_data;
1587 1.4.4.2 skrll dlen = dstm->m_len;
1588 1.4.4.2 skrll }
1589 1.4.4.2 skrll }
1590 1.4.4.2 skrll }
1591 1.4.4.2 skrll
1592 1.4.4.2 skrll /*
1593 1.4.4.2 skrll * feed the key generator, must be called at splnet() or higher.
1594 1.4.4.2 skrll */
1595 1.4.4.2 skrll static void
1596 1.4.4.2 skrll ubsec_feed2(struct ubsec_softc *sc)
1597 1.4.4.2 skrll {
1598 1.4.4.2 skrll struct ubsec_q2 *q;
1599 1.4.4.2 skrll
1600 1.4.4.2 skrll while (!SIMPLEQ_EMPTY(&sc->sc_queue2)) {
1601 1.4.4.2 skrll if (READ_REG(sc, BS_STAT) & BS_STAT_MCR2_FULL)
1602 1.4.4.2 skrll break;
1603 1.4.4.2 skrll q = SIMPLEQ_FIRST(&sc->sc_queue2);
1604 1.4.4.2 skrll
1605 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, q->q_mcr.dma_map, 0,
1606 1.4.4.2 skrll q->q_mcr.dma_map->dm_mapsize,
1607 1.4.4.2 skrll BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1608 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, q->q_ctx.dma_map, 0,
1609 1.4.4.2 skrll q->q_ctx.dma_map->dm_mapsize,
1610 1.4.4.2 skrll BUS_DMASYNC_PREWRITE);
1611 1.4.4.2 skrll
1612 1.4.4.2 skrll WRITE_REG(sc, BS_MCR2, q->q_mcr.dma_paddr);
1613 1.4.4.2 skrll q = SIMPLEQ_FIRST(&sc->sc_queue2);
1614 1.4.4.2 skrll SIMPLEQ_REMOVE_HEAD(&sc->sc_queue2, /*q,*/ q_next);
1615 1.4.4.2 skrll --sc->sc_nqueue2;
1616 1.4.4.2 skrll SIMPLEQ_INSERT_TAIL(&sc->sc_qchip2, q, q_next);
1617 1.4.4.2 skrll }
1618 1.4.4.2 skrll }
1619 1.4.4.2 skrll
1620 1.4.4.2 skrll /*
1621 1.4.4.2 skrll * Callback for handling random numbers
1622 1.4.4.2 skrll */
1623 1.4.4.2 skrll static void
1624 1.4.4.2 skrll ubsec_callback2(struct ubsec_softc *sc, struct ubsec_q2 *q)
1625 1.4.4.2 skrll {
1626 1.4.4.2 skrll struct cryptkop *krp;
1627 1.4.4.2 skrll struct ubsec_ctx_keyop *ctx;
1628 1.4.4.2 skrll
1629 1.4.4.2 skrll ctx = (struct ubsec_ctx_keyop *)q->q_ctx.dma_vaddr;
1630 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, q->q_ctx.dma_map, 0,
1631 1.4.4.2 skrll q->q_ctx.dma_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1632 1.4.4.2 skrll
1633 1.4.4.2 skrll switch (q->q_type) {
1634 1.4.4.2 skrll #ifndef UBSEC_NO_RNG
1635 1.4.4.2 skrll case UBS_CTXOP_RNGSHA1:
1636 1.4.4.2 skrll case UBS_CTXOP_RNGBYPASS: {
1637 1.4.4.2 skrll struct ubsec_q2_rng *rng = (struct ubsec_q2_rng *)q;
1638 1.4.4.2 skrll u_int32_t *p;
1639 1.4.4.2 skrll int i;
1640 1.4.4.2 skrll
1641 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, rng->rng_buf.dma_map, 0,
1642 1.4.4.2 skrll rng->rng_buf.dma_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
1643 1.4.4.2 skrll p = (u_int32_t *)rng->rng_buf.dma_vaddr;
1644 1.4.4.2 skrll #ifndef __NetBSD__
1645 1.4.4.2 skrll for (i = 0; i < UBSEC_RNG_BUFSIZ; p++, i++)
1646 1.4.4.2 skrll add_true_randomness(letoh32(*p));
1647 1.4.4.2 skrll rng->rng_used = 0;
1648 1.4.4.2 skrll #else
1649 1.4.4.2 skrll /* XXX NetBSD rnd subsystem too weak */
1650 1.4.4.2 skrll i = 0; (void)i; /* shut off gcc warnings */
1651 1.4.4.2 skrll #endif
1652 1.4.4.2 skrll #ifdef __OpenBSD__
1653 1.4.4.2 skrll timeout_add(&sc->sc_rngto, sc->sc_rnghz);
1654 1.4.4.2 skrll #else
1655 1.4.4.2 skrll callout_reset(&sc->sc_rngto, sc->sc_rnghz, ubsec_rng, sc);
1656 1.4.4.2 skrll #endif
1657 1.4.4.2 skrll break;
1658 1.4.4.2 skrll }
1659 1.4.4.2 skrll #endif
1660 1.4.4.2 skrll case UBS_CTXOP_MODEXP: {
1661 1.4.4.2 skrll struct ubsec_q2_modexp *me = (struct ubsec_q2_modexp *)q;
1662 1.4.4.2 skrll u_int rlen, clen;
1663 1.4.4.2 skrll
1664 1.4.4.2 skrll krp = me->me_krp;
1665 1.4.4.2 skrll rlen = (me->me_modbits + 7) / 8;
1666 1.4.4.2 skrll clen = (krp->krp_param[krp->krp_iparams].crp_nbits + 7) / 8;
1667 1.4.4.2 skrll
1668 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, me->me_M.dma_map,
1669 1.4.4.2 skrll 0, me->me_M.dma_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1670 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, me->me_E.dma_map,
1671 1.4.4.2 skrll 0, me->me_E.dma_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1672 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, me->me_C.dma_map,
1673 1.4.4.2 skrll 0, me->me_C.dma_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
1674 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, me->me_epb.dma_map,
1675 1.4.4.2 skrll 0, me->me_epb.dma_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1676 1.4.4.2 skrll
1677 1.4.4.2 skrll if (clen < rlen)
1678 1.4.4.2 skrll krp->krp_status = E2BIG;
1679 1.4.4.2 skrll else {
1680 1.4.4.2 skrll if (sc->sc_flags & UBS_FLAGS_HWNORM) {
1681 1.4.4.2 skrll bzero(krp->krp_param[krp->krp_iparams].crp_p,
1682 1.4.4.2 skrll (krp->krp_param[krp->krp_iparams].crp_nbits
1683 1.4.4.2 skrll + 7) / 8);
1684 1.4.4.2 skrll bcopy(me->me_C.dma_vaddr,
1685 1.4.4.2 skrll krp->krp_param[krp->krp_iparams].crp_p,
1686 1.4.4.2 skrll (me->me_modbits + 7) / 8);
1687 1.4.4.2 skrll } else
1688 1.4.4.2 skrll ubsec_kshift_l(me->me_shiftbits,
1689 1.4.4.2 skrll me->me_C.dma_vaddr, me->me_normbits,
1690 1.4.4.2 skrll krp->krp_param[krp->krp_iparams].crp_p,
1691 1.4.4.2 skrll krp->krp_param[krp->krp_iparams].crp_nbits);
1692 1.4.4.2 skrll }
1693 1.4.4.2 skrll
1694 1.4.4.2 skrll crypto_kdone(krp);
1695 1.4.4.2 skrll
1696 1.4.4.2 skrll /* bzero all potentially sensitive data */
1697 1.4.4.2 skrll bzero(me->me_E.dma_vaddr, me->me_E.dma_size);
1698 1.4.4.2 skrll bzero(me->me_M.dma_vaddr, me->me_M.dma_size);
1699 1.4.4.2 skrll bzero(me->me_C.dma_vaddr, me->me_C.dma_size);
1700 1.4.4.2 skrll bzero(me->me_q.q_ctx.dma_vaddr, me->me_q.q_ctx.dma_size);
1701 1.4.4.2 skrll
1702 1.4.4.2 skrll /* Can't free here, so put us on the free list. */
1703 1.4.4.2 skrll SIMPLEQ_INSERT_TAIL(&sc->sc_q2free, &me->me_q, q_next);
1704 1.4.4.2 skrll break;
1705 1.4.4.2 skrll }
1706 1.4.4.2 skrll case UBS_CTXOP_RSAPRIV: {
1707 1.4.4.2 skrll struct ubsec_q2_rsapriv *rp = (struct ubsec_q2_rsapriv *)q;
1708 1.4.4.2 skrll u_int len;
1709 1.4.4.2 skrll
1710 1.4.4.2 skrll krp = rp->rpr_krp;
1711 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, rp->rpr_msgin.dma_map, 0,
1712 1.4.4.2 skrll rp->rpr_msgin.dma_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1713 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, rp->rpr_msgout.dma_map, 0,
1714 1.4.4.2 skrll rp->rpr_msgout.dma_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
1715 1.4.4.2 skrll
1716 1.4.4.2 skrll len = (krp->krp_param[UBS_RSAPRIV_PAR_MSGOUT].crp_nbits + 7) / 8;
1717 1.4.4.2 skrll bcopy(rp->rpr_msgout.dma_vaddr,
1718 1.4.4.2 skrll krp->krp_param[UBS_RSAPRIV_PAR_MSGOUT].crp_p, len);
1719 1.4.4.2 skrll
1720 1.4.4.2 skrll crypto_kdone(krp);
1721 1.4.4.2 skrll
1722 1.4.4.2 skrll bzero(rp->rpr_msgin.dma_vaddr, rp->rpr_msgin.dma_size);
1723 1.4.4.2 skrll bzero(rp->rpr_msgout.dma_vaddr, rp->rpr_msgout.dma_size);
1724 1.4.4.2 skrll bzero(rp->rpr_q.q_ctx.dma_vaddr, rp->rpr_q.q_ctx.dma_size);
1725 1.4.4.2 skrll
1726 1.4.4.2 skrll /* Can't free here, so put us on the free list. */
1727 1.4.4.2 skrll SIMPLEQ_INSERT_TAIL(&sc->sc_q2free, &rp->rpr_q, q_next);
1728 1.4.4.2 skrll break;
1729 1.4.4.2 skrll }
1730 1.4.4.2 skrll default:
1731 1.4.4.2 skrll printf("%s: unknown ctx op: %x\n", sc->sc_dv.dv_xname,
1732 1.4.4.2 skrll letoh16(ctx->ctx_op));
1733 1.4.4.2 skrll break;
1734 1.4.4.2 skrll }
1735 1.4.4.2 skrll }
1736 1.4.4.2 skrll
1737 1.4.4.2 skrll #ifndef UBSEC_NO_RNG
1738 1.4.4.2 skrll static void
1739 1.4.4.2 skrll ubsec_rng(void *vsc)
1740 1.4.4.2 skrll {
1741 1.4.4.2 skrll struct ubsec_softc *sc = vsc;
1742 1.4.4.2 skrll struct ubsec_q2_rng *rng = &sc->sc_rng;
1743 1.4.4.2 skrll struct ubsec_mcr *mcr;
1744 1.4.4.2 skrll struct ubsec_ctx_rngbypass *ctx;
1745 1.4.4.2 skrll int s;
1746 1.4.4.2 skrll
1747 1.4.4.2 skrll s = splnet();
1748 1.4.4.2 skrll if (rng->rng_used) {
1749 1.4.4.2 skrll splx(s);
1750 1.4.4.2 skrll return;
1751 1.4.4.2 skrll }
1752 1.4.4.2 skrll sc->sc_nqueue2++;
1753 1.4.4.2 skrll if (sc->sc_nqueue2 >= UBS_MAX_NQUEUE)
1754 1.4.4.2 skrll goto out;
1755 1.4.4.2 skrll
1756 1.4.4.2 skrll mcr = (struct ubsec_mcr *)rng->rng_q.q_mcr.dma_vaddr;
1757 1.4.4.2 skrll ctx = (struct ubsec_ctx_rngbypass *)rng->rng_q.q_ctx.dma_vaddr;
1758 1.4.4.2 skrll
1759 1.4.4.2 skrll mcr->mcr_pkts = htole16(1);
1760 1.4.4.2 skrll mcr->mcr_flags = 0;
1761 1.4.4.2 skrll mcr->mcr_cmdctxp = htole32(rng->rng_q.q_ctx.dma_paddr);
1762 1.4.4.2 skrll mcr->mcr_ipktbuf.pb_addr = mcr->mcr_ipktbuf.pb_next = 0;
1763 1.4.4.2 skrll mcr->mcr_ipktbuf.pb_len = 0;
1764 1.4.4.2 skrll mcr->mcr_reserved = mcr->mcr_pktlen = 0;
1765 1.4.4.2 skrll mcr->mcr_opktbuf.pb_addr = htole32(rng->rng_buf.dma_paddr);
1766 1.4.4.2 skrll mcr->mcr_opktbuf.pb_len = htole32(((sizeof(u_int32_t) * UBSEC_RNG_BUFSIZ)) &
1767 1.4.4.2 skrll UBS_PKTBUF_LEN);
1768 1.4.4.2 skrll mcr->mcr_opktbuf.pb_next = 0;
1769 1.4.4.2 skrll
1770 1.4.4.2 skrll ctx->rbp_len = htole16(sizeof(struct ubsec_ctx_rngbypass));
1771 1.4.4.2 skrll ctx->rbp_op = htole16(UBS_CTXOP_RNGSHA1);
1772 1.4.4.2 skrll rng->rng_q.q_type = UBS_CTXOP_RNGSHA1;
1773 1.4.4.2 skrll
1774 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, rng->rng_buf.dma_map, 0,
1775 1.4.4.2 skrll rng->rng_buf.dma_map->dm_mapsize, BUS_DMASYNC_PREREAD);
1776 1.4.4.2 skrll
1777 1.4.4.2 skrll SIMPLEQ_INSERT_TAIL(&sc->sc_queue2, &rng->rng_q, q_next);
1778 1.4.4.2 skrll rng->rng_used = 1;
1779 1.4.4.2 skrll ubsec_feed2(sc);
1780 1.4.4.2 skrll ubsecstats.hst_rng++;
1781 1.4.4.2 skrll splx(s);
1782 1.4.4.2 skrll
1783 1.4.4.2 skrll return;
1784 1.4.4.2 skrll
1785 1.4.4.2 skrll out:
1786 1.4.4.2 skrll /*
1787 1.4.4.2 skrll * Something weird happened, generate our own call back.
1788 1.4.4.2 skrll */
1789 1.4.4.2 skrll sc->sc_nqueue2--;
1790 1.4.4.2 skrll splx(s);
1791 1.4.4.2 skrll #ifdef __OpenBSD__
1792 1.4.4.2 skrll timeout_add(&sc->sc_rngto, sc->sc_rnghz);
1793 1.4.4.2 skrll #else
1794 1.4.4.2 skrll callout_reset(&sc->sc_rngto, sc->sc_rnghz, ubsec_rng, sc);
1795 1.4.4.2 skrll #endif
1796 1.4.4.2 skrll }
1797 1.4.4.2 skrll #endif /* UBSEC_NO_RNG */
1798 1.4.4.2 skrll
1799 1.4.4.2 skrll static int
1800 1.4.4.2 skrll ubsec_dma_malloc(struct ubsec_softc *sc, bus_size_t size,
1801 1.4.4.2 skrll struct ubsec_dma_alloc *dma,int mapflags)
1802 1.4.4.2 skrll {
1803 1.4.4.2 skrll int r;
1804 1.4.4.2 skrll
1805 1.4.4.2 skrll if ((r = bus_dmamem_alloc(sc->sc_dmat, size, PAGE_SIZE, 0,
1806 1.4.4.2 skrll &dma->dma_seg, 1, &dma->dma_nseg, BUS_DMA_NOWAIT)) != 0)
1807 1.4.4.2 skrll goto fail_0;
1808 1.4.4.2 skrll
1809 1.4.4.2 skrll if ((r = bus_dmamem_map(sc->sc_dmat, &dma->dma_seg, dma->dma_nseg,
1810 1.4.4.2 skrll size, &dma->dma_vaddr, mapflags | BUS_DMA_NOWAIT)) != 0)
1811 1.4.4.2 skrll goto fail_1;
1812 1.4.4.2 skrll
1813 1.4.4.2 skrll if ((r = bus_dmamap_create(sc->sc_dmat, size, 1, size, 0,
1814 1.4.4.2 skrll BUS_DMA_NOWAIT, &dma->dma_map)) != 0)
1815 1.4.4.2 skrll goto fail_2;
1816 1.4.4.2 skrll
1817 1.4.4.2 skrll if ((r = bus_dmamap_load(sc->sc_dmat, dma->dma_map, dma->dma_vaddr,
1818 1.4.4.2 skrll size, NULL, BUS_DMA_NOWAIT)) != 0)
1819 1.4.4.2 skrll goto fail_3;
1820 1.4.4.2 skrll
1821 1.4.4.2 skrll dma->dma_paddr = dma->dma_map->dm_segs[0].ds_addr;
1822 1.4.4.2 skrll dma->dma_size = size;
1823 1.4.4.2 skrll return (0);
1824 1.4.4.2 skrll
1825 1.4.4.2 skrll fail_3:
1826 1.4.4.2 skrll bus_dmamap_destroy(sc->sc_dmat, dma->dma_map);
1827 1.4.4.2 skrll fail_2:
1828 1.4.4.2 skrll bus_dmamem_unmap(sc->sc_dmat, dma->dma_vaddr, size);
1829 1.4.4.2 skrll fail_1:
1830 1.4.4.2 skrll bus_dmamem_free(sc->sc_dmat, &dma->dma_seg, dma->dma_nseg);
1831 1.4.4.2 skrll fail_0:
1832 1.4.4.2 skrll dma->dma_map = NULL;
1833 1.4.4.2 skrll return (r);
1834 1.4.4.2 skrll }
1835 1.4.4.2 skrll
1836 1.4.4.2 skrll static void
1837 1.4.4.2 skrll ubsec_dma_free(struct ubsec_softc *sc, struct ubsec_dma_alloc *dma)
1838 1.4.4.2 skrll {
1839 1.4.4.2 skrll bus_dmamap_unload(sc->sc_dmat, dma->dma_map);
1840 1.4.4.2 skrll bus_dmamem_unmap(sc->sc_dmat, dma->dma_vaddr, dma->dma_size);
1841 1.4.4.2 skrll bus_dmamem_free(sc->sc_dmat, &dma->dma_seg, dma->dma_nseg);
1842 1.4.4.2 skrll bus_dmamap_destroy(sc->sc_dmat, dma->dma_map);
1843 1.4.4.2 skrll }
1844 1.4.4.2 skrll
1845 1.4.4.2 skrll /*
1846 1.4.4.2 skrll * Resets the board. Values in the regesters are left as is
1847 1.4.4.2 skrll * from the reset (i.e. initial values are assigned elsewhere).
1848 1.4.4.2 skrll */
1849 1.4.4.2 skrll static void
1850 1.4.4.2 skrll ubsec_reset_board(struct ubsec_softc *sc)
1851 1.4.4.2 skrll {
1852 1.4.4.2 skrll volatile u_int32_t ctrl;
1853 1.4.4.2 skrll
1854 1.4.4.2 skrll ctrl = READ_REG(sc, BS_CTRL);
1855 1.4.4.2 skrll ctrl |= BS_CTRL_RESET;
1856 1.4.4.2 skrll WRITE_REG(sc, BS_CTRL, ctrl);
1857 1.4.4.2 skrll
1858 1.4.4.2 skrll /*
1859 1.4.4.2 skrll * Wait aprox. 30 PCI clocks = 900 ns = 0.9 us
1860 1.4.4.2 skrll */
1861 1.4.4.2 skrll DELAY(10);
1862 1.4.4.2 skrll }
1863 1.4.4.2 skrll
1864 1.4.4.2 skrll /*
1865 1.4.4.2 skrll * Init Broadcom registers
1866 1.4.4.2 skrll */
1867 1.4.4.2 skrll static void
1868 1.4.4.2 skrll ubsec_init_board(struct ubsec_softc *sc)
1869 1.4.4.2 skrll {
1870 1.4.4.2 skrll u_int32_t ctrl;
1871 1.4.4.2 skrll
1872 1.4.4.2 skrll ctrl = READ_REG(sc, BS_CTRL);
1873 1.4.4.2 skrll ctrl &= ~(BS_CTRL_BE32 | BS_CTRL_BE64);
1874 1.4.4.2 skrll ctrl |= BS_CTRL_LITTLE_ENDIAN | BS_CTRL_MCR1INT;
1875 1.4.4.2 skrll
1876 1.4.4.2 skrll /*
1877 1.4.4.2 skrll * XXX: Sam Leffler's code has (UBS_FLAGS_KEY|UBS_FLAGS_RNG)).
1878 1.4.4.2 skrll * anyone got hw docs?
1879 1.4.4.2 skrll */
1880 1.4.4.2 skrll if (sc->sc_flags & UBS_FLAGS_KEY)
1881 1.4.4.2 skrll ctrl |= BS_CTRL_MCR2INT;
1882 1.4.4.2 skrll else
1883 1.4.4.2 skrll ctrl &= ~BS_CTRL_MCR2INT;
1884 1.4.4.2 skrll
1885 1.4.4.2 skrll if (sc->sc_flags & UBS_FLAGS_HWNORM)
1886 1.4.4.2 skrll ctrl &= ~BS_CTRL_SWNORM;
1887 1.4.4.2 skrll
1888 1.4.4.2 skrll WRITE_REG(sc, BS_CTRL, ctrl);
1889 1.4.4.2 skrll }
1890 1.4.4.2 skrll
1891 1.4.4.2 skrll /*
1892 1.4.4.2 skrll * Init Broadcom PCI registers
1893 1.4.4.2 skrll */
1894 1.4.4.2 skrll static void
1895 1.4.4.6 skrll ubsec_init_pciregs(struct pci_attach_args *pa)
1896 1.4.4.2 skrll {
1897 1.4.4.2 skrll pci_chipset_tag_t pc = pa->pa_pc;
1898 1.4.4.2 skrll u_int32_t misc;
1899 1.4.4.2 skrll
1900 1.4.4.2 skrll /*
1901 1.4.4.2 skrll * This will set the cache line size to 1, this will
1902 1.4.4.2 skrll * force the BCM58xx chip just to do burst read/writes.
1903 1.4.4.2 skrll * Cache line read/writes are to slow
1904 1.4.4.2 skrll */
1905 1.4.4.2 skrll misc = pci_conf_read(pc, pa->pa_tag, PCI_BHLC_REG);
1906 1.4.4.2 skrll misc = (misc & ~(PCI_CACHELINE_MASK << PCI_CACHELINE_SHIFT))
1907 1.4.4.2 skrll | ((UBS_DEF_CACHELINE & 0xff) << PCI_CACHELINE_SHIFT);
1908 1.4.4.2 skrll pci_conf_write(pc, pa->pa_tag, PCI_BHLC_REG, misc);
1909 1.4.4.2 skrll }
1910 1.4.4.2 skrll
1911 1.4.4.2 skrll /*
1912 1.4.4.2 skrll * Clean up after a chip crash.
1913 1.4.4.2 skrll * It is assumed that the caller in splnet()
1914 1.4.4.2 skrll */
1915 1.4.4.2 skrll static void
1916 1.4.4.2 skrll ubsec_cleanchip(struct ubsec_softc *sc)
1917 1.4.4.2 skrll {
1918 1.4.4.2 skrll struct ubsec_q *q;
1919 1.4.4.2 skrll
1920 1.4.4.2 skrll while (!SIMPLEQ_EMPTY(&sc->sc_qchip)) {
1921 1.4.4.2 skrll q = SIMPLEQ_FIRST(&sc->sc_qchip);
1922 1.4.4.2 skrll SIMPLEQ_REMOVE_HEAD(&sc->sc_qchip, /*q,*/ q_next);
1923 1.4.4.2 skrll ubsec_free_q(sc, q);
1924 1.4.4.2 skrll }
1925 1.4.4.2 skrll sc->sc_nqchip = 0;
1926 1.4.4.2 skrll }
1927 1.4.4.2 skrll
1928 1.4.4.2 skrll /*
1929 1.4.4.2 skrll * free a ubsec_q
1930 1.4.4.2 skrll * It is assumed that the caller is within splnet()
1931 1.4.4.2 skrll */
1932 1.4.4.2 skrll static int
1933 1.4.4.2 skrll ubsec_free_q(struct ubsec_softc *sc, struct ubsec_q *q)
1934 1.4.4.2 skrll {
1935 1.4.4.2 skrll struct ubsec_q *q2;
1936 1.4.4.2 skrll struct cryptop *crp;
1937 1.4.4.2 skrll int npkts;
1938 1.4.4.2 skrll int i;
1939 1.4.4.2 skrll
1940 1.4.4.2 skrll npkts = q->q_nstacked_mcrs;
1941 1.4.4.2 skrll
1942 1.4.4.2 skrll for (i = 0; i < npkts; i++) {
1943 1.4.4.2 skrll if(q->q_stacked_mcr[i]) {
1944 1.4.4.2 skrll q2 = q->q_stacked_mcr[i];
1945 1.4.4.2 skrll
1946 1.4.4.5 skrll if ((q2->q_dst_m != NULL) && (q2->q_src_m != q2->q_dst_m))
1947 1.4.4.2 skrll m_freem(q2->q_dst_m);
1948 1.4.4.2 skrll
1949 1.4.4.2 skrll crp = (struct cryptop *)q2->q_crp;
1950 1.4.4.5 skrll
1951 1.4.4.2 skrll SIMPLEQ_INSERT_TAIL(&sc->sc_freequeue, q2, q_next);
1952 1.4.4.5 skrll
1953 1.4.4.2 skrll crp->crp_etype = EFAULT;
1954 1.4.4.2 skrll crypto_done(crp);
1955 1.4.4.2 skrll } else {
1956 1.4.4.2 skrll break;
1957 1.4.4.2 skrll }
1958 1.4.4.2 skrll }
1959 1.4.4.2 skrll
1960 1.4.4.2 skrll /*
1961 1.4.4.2 skrll * Free header MCR
1962 1.4.4.2 skrll */
1963 1.4.4.2 skrll if ((q->q_dst_m != NULL) && (q->q_src_m != q->q_dst_m))
1964 1.4.4.2 skrll m_freem(q->q_dst_m);
1965 1.4.4.2 skrll
1966 1.4.4.2 skrll crp = (struct cryptop *)q->q_crp;
1967 1.4.4.5 skrll
1968 1.4.4.2 skrll SIMPLEQ_INSERT_TAIL(&sc->sc_freequeue, q, q_next);
1969 1.4.4.5 skrll
1970 1.4.4.2 skrll crp->crp_etype = EFAULT;
1971 1.4.4.2 skrll crypto_done(crp);
1972 1.4.4.2 skrll return(0);
1973 1.4.4.2 skrll }
1974 1.4.4.2 skrll
1975 1.4.4.2 skrll /*
1976 1.4.4.2 skrll * Routine to reset the chip and clean up.
1977 1.4.4.2 skrll * It is assumed that the caller is in splnet()
1978 1.4.4.2 skrll */
1979 1.4.4.2 skrll static void
1980 1.4.4.2 skrll ubsec_totalreset(struct ubsec_softc *sc)
1981 1.4.4.2 skrll {
1982 1.4.4.2 skrll ubsec_reset_board(sc);
1983 1.4.4.2 skrll ubsec_init_board(sc);
1984 1.4.4.2 skrll ubsec_cleanchip(sc);
1985 1.4.4.2 skrll }
1986 1.4.4.2 skrll
1987 1.4.4.2 skrll static int
1988 1.4.4.2 skrll ubsec_dmamap_aligned(bus_dmamap_t map)
1989 1.4.4.2 skrll {
1990 1.4.4.2 skrll int i;
1991 1.4.4.2 skrll
1992 1.4.4.2 skrll for (i = 0; i < map->dm_nsegs; i++) {
1993 1.4.4.2 skrll if (map->dm_segs[i].ds_addr & 3)
1994 1.4.4.2 skrll return (0);
1995 1.4.4.2 skrll if ((i != (map->dm_nsegs - 1)) &&
1996 1.4.4.2 skrll (map->dm_segs[i].ds_len & 3))
1997 1.4.4.2 skrll return (0);
1998 1.4.4.2 skrll }
1999 1.4.4.2 skrll return (1);
2000 1.4.4.2 skrll }
2001 1.4.4.2 skrll
2002 1.4.4.2 skrll #ifdef __OpenBSD__
2003 1.4.4.2 skrll struct ubsec_softc *
2004 1.4.4.6 skrll ubsec_kfind(struct cryptkop *krp)
2005 1.4.4.2 skrll {
2006 1.4.4.2 skrll struct ubsec_softc *sc;
2007 1.4.4.2 skrll int i;
2008 1.4.4.2 skrll
2009 1.4.4.2 skrll for (i = 0; i < ubsec_cd.cd_ndevs; i++) {
2010 1.4.4.2 skrll sc = ubsec_cd.cd_devs[i];
2011 1.4.4.2 skrll if (sc == NULL)
2012 1.4.4.2 skrll continue;
2013 1.4.4.2 skrll if (sc->sc_cid == krp->krp_hid)
2014 1.4.4.2 skrll return (sc);
2015 1.4.4.2 skrll }
2016 1.4.4.2 skrll return (NULL);
2017 1.4.4.2 skrll }
2018 1.4.4.2 skrll #endif
2019 1.4.4.2 skrll
2020 1.4.4.2 skrll static void
2021 1.4.4.2 skrll ubsec_kfree(struct ubsec_softc *sc, struct ubsec_q2 *q)
2022 1.4.4.2 skrll {
2023 1.4.4.2 skrll switch (q->q_type) {
2024 1.4.4.2 skrll case UBS_CTXOP_MODEXP: {
2025 1.4.4.2 skrll struct ubsec_q2_modexp *me = (struct ubsec_q2_modexp *)q;
2026 1.4.4.2 skrll
2027 1.4.4.2 skrll ubsec_dma_free(sc, &me->me_q.q_mcr);
2028 1.4.4.2 skrll ubsec_dma_free(sc, &me->me_q.q_ctx);
2029 1.4.4.2 skrll ubsec_dma_free(sc, &me->me_M);
2030 1.4.4.2 skrll ubsec_dma_free(sc, &me->me_E);
2031 1.4.4.2 skrll ubsec_dma_free(sc, &me->me_C);
2032 1.4.4.2 skrll ubsec_dma_free(sc, &me->me_epb);
2033 1.4.4.2 skrll free(me, M_DEVBUF);
2034 1.4.4.2 skrll break;
2035 1.4.4.2 skrll }
2036 1.4.4.2 skrll case UBS_CTXOP_RSAPRIV: {
2037 1.4.4.2 skrll struct ubsec_q2_rsapriv *rp = (struct ubsec_q2_rsapriv *)q;
2038 1.4.4.2 skrll
2039 1.4.4.2 skrll ubsec_dma_free(sc, &rp->rpr_q.q_mcr);
2040 1.4.4.2 skrll ubsec_dma_free(sc, &rp->rpr_q.q_ctx);
2041 1.4.4.2 skrll ubsec_dma_free(sc, &rp->rpr_msgin);
2042 1.4.4.2 skrll ubsec_dma_free(sc, &rp->rpr_msgout);
2043 1.4.4.2 skrll free(rp, M_DEVBUF);
2044 1.4.4.2 skrll break;
2045 1.4.4.2 skrll }
2046 1.4.4.2 skrll default:
2047 1.4.4.2 skrll printf("%s: invalid kfree 0x%x\n", sc->sc_dv.dv_xname,
2048 1.4.4.2 skrll q->q_type);
2049 1.4.4.2 skrll break;
2050 1.4.4.2 skrll }
2051 1.4.4.2 skrll }
2052 1.4.4.2 skrll
2053 1.4.4.2 skrll static int
2054 1.4.4.2 skrll ubsec_kprocess(void *arg, struct cryptkop *krp, int hint)
2055 1.4.4.2 skrll {
2056 1.4.4.2 skrll struct ubsec_softc *sc;
2057 1.4.4.2 skrll int r;
2058 1.4.4.2 skrll
2059 1.4.4.2 skrll if (krp == NULL || krp->krp_callback == NULL)
2060 1.4.4.2 skrll return (EINVAL);
2061 1.4.4.2 skrll #ifdef __OpenBSD__
2062 1.4.4.2 skrll if ((sc = ubsec_kfind(krp)) == NULL)
2063 1.4.4.2 skrll return (EINVAL);
2064 1.4.4.2 skrll #else
2065 1.4.4.2 skrll sc = arg;
2066 1.4.4.2 skrll KASSERT(sc != NULL /*, ("ubsec_kprocess: null softc")*/);
2067 1.4.4.2 skrll #endif
2068 1.4.4.2 skrll
2069 1.4.4.2 skrll while (!SIMPLEQ_EMPTY(&sc->sc_q2free)) {
2070 1.4.4.2 skrll struct ubsec_q2 *q;
2071 1.4.4.2 skrll
2072 1.4.4.2 skrll q = SIMPLEQ_FIRST(&sc->sc_q2free);
2073 1.4.4.2 skrll SIMPLEQ_REMOVE_HEAD(&sc->sc_q2free, /*q,*/ q_next);
2074 1.4.4.2 skrll ubsec_kfree(sc, q);
2075 1.4.4.2 skrll }
2076 1.4.4.2 skrll
2077 1.4.4.2 skrll switch (krp->krp_op) {
2078 1.4.4.2 skrll case CRK_MOD_EXP:
2079 1.4.4.2 skrll if (sc->sc_flags & UBS_FLAGS_HWNORM)
2080 1.4.4.2 skrll r = ubsec_kprocess_modexp_hw(sc, krp, hint);
2081 1.4.4.2 skrll else
2082 1.4.4.2 skrll r = ubsec_kprocess_modexp_sw(sc, krp, hint);
2083 1.4.4.2 skrll break;
2084 1.4.4.2 skrll case CRK_MOD_EXP_CRT:
2085 1.4.4.2 skrll r = ubsec_kprocess_rsapriv(sc, krp, hint);
2086 1.4.4.2 skrll break;
2087 1.4.4.2 skrll default:
2088 1.4.4.2 skrll printf("%s: kprocess: invalid op 0x%x\n",
2089 1.4.4.2 skrll sc->sc_dv.dv_xname, krp->krp_op);
2090 1.4.4.2 skrll krp->krp_status = EOPNOTSUPP;
2091 1.4.4.2 skrll crypto_kdone(krp);
2092 1.4.4.2 skrll r = 0;
2093 1.4.4.2 skrll }
2094 1.4.4.2 skrll return (r);
2095 1.4.4.2 skrll }
2096 1.4.4.2 skrll
2097 1.4.4.2 skrll /*
2098 1.4.4.2 skrll * Start computation of cr[C] = (cr[M] ^ cr[E]) mod cr[N] (sw normalization)
2099 1.4.4.2 skrll */
2100 1.4.4.2 skrll static int
2101 1.4.4.2 skrll ubsec_kprocess_modexp_sw(struct ubsec_softc *sc, struct cryptkop *krp,
2102 1.4.4.2 skrll int hint)
2103 1.4.4.2 skrll {
2104 1.4.4.2 skrll struct ubsec_q2_modexp *me;
2105 1.4.4.2 skrll struct ubsec_mcr *mcr;
2106 1.4.4.2 skrll struct ubsec_ctx_modexp *ctx;
2107 1.4.4.2 skrll struct ubsec_pktbuf *epb;
2108 1.4.4.2 skrll int s, err = 0;
2109 1.4.4.2 skrll u_int nbits, normbits, mbits, shiftbits, ebits;
2110 1.4.4.2 skrll
2111 1.4.4.2 skrll me = (struct ubsec_q2_modexp *)malloc(sizeof *me, M_DEVBUF, M_NOWAIT);
2112 1.4.4.2 skrll if (me == NULL) {
2113 1.4.4.2 skrll err = ENOMEM;
2114 1.4.4.2 skrll goto errout;
2115 1.4.4.2 skrll }
2116 1.4.4.2 skrll bzero(me, sizeof *me);
2117 1.4.4.2 skrll me->me_krp = krp;
2118 1.4.4.2 skrll me->me_q.q_type = UBS_CTXOP_MODEXP;
2119 1.4.4.2 skrll
2120 1.4.4.2 skrll nbits = ubsec_ksigbits(&krp->krp_param[UBS_MODEXP_PAR_N]);
2121 1.4.4.2 skrll if (nbits <= 512)
2122 1.4.4.2 skrll normbits = 512;
2123 1.4.4.2 skrll else if (nbits <= 768)
2124 1.4.4.2 skrll normbits = 768;
2125 1.4.4.2 skrll else if (nbits <= 1024)
2126 1.4.4.2 skrll normbits = 1024;
2127 1.4.4.2 skrll else if (sc->sc_flags & UBS_FLAGS_BIGKEY && nbits <= 1536)
2128 1.4.4.2 skrll normbits = 1536;
2129 1.4.4.2 skrll else if (sc->sc_flags & UBS_FLAGS_BIGKEY && nbits <= 2048)
2130 1.4.4.2 skrll normbits = 2048;
2131 1.4.4.2 skrll else {
2132 1.4.4.2 skrll err = E2BIG;
2133 1.4.4.2 skrll goto errout;
2134 1.4.4.2 skrll }
2135 1.4.4.2 skrll
2136 1.4.4.2 skrll shiftbits = normbits - nbits;
2137 1.4.4.2 skrll
2138 1.4.4.2 skrll me->me_modbits = nbits;
2139 1.4.4.2 skrll me->me_shiftbits = shiftbits;
2140 1.4.4.2 skrll me->me_normbits = normbits;
2141 1.4.4.2 skrll
2142 1.4.4.2 skrll /* Sanity check: result bits must be >= true modulus bits. */
2143 1.4.4.2 skrll if (krp->krp_param[krp->krp_iparams].crp_nbits < nbits) {
2144 1.4.4.2 skrll err = ERANGE;
2145 1.4.4.2 skrll goto errout;
2146 1.4.4.2 skrll }
2147 1.4.4.2 skrll
2148 1.4.4.2 skrll if (ubsec_dma_malloc(sc, sizeof(struct ubsec_mcr),
2149 1.4.4.2 skrll &me->me_q.q_mcr, 0)) {
2150 1.4.4.2 skrll err = ENOMEM;
2151 1.4.4.2 skrll goto errout;
2152 1.4.4.2 skrll }
2153 1.4.4.2 skrll mcr = (struct ubsec_mcr *)me->me_q.q_mcr.dma_vaddr;
2154 1.4.4.2 skrll
2155 1.4.4.2 skrll if (ubsec_dma_malloc(sc, sizeof(struct ubsec_ctx_modexp),
2156 1.4.4.2 skrll &me->me_q.q_ctx, 0)) {
2157 1.4.4.2 skrll err = ENOMEM;
2158 1.4.4.2 skrll goto errout;
2159 1.4.4.2 skrll }
2160 1.4.4.2 skrll
2161 1.4.4.2 skrll mbits = ubsec_ksigbits(&krp->krp_param[UBS_MODEXP_PAR_M]);
2162 1.4.4.2 skrll if (mbits > nbits) {
2163 1.4.4.2 skrll err = E2BIG;
2164 1.4.4.2 skrll goto errout;
2165 1.4.4.2 skrll }
2166 1.4.4.2 skrll if (ubsec_dma_malloc(sc, normbits / 8, &me->me_M, 0)) {
2167 1.4.4.2 skrll err = ENOMEM;
2168 1.4.4.2 skrll goto errout;
2169 1.4.4.2 skrll }
2170 1.4.4.2 skrll ubsec_kshift_r(shiftbits,
2171 1.4.4.2 skrll krp->krp_param[UBS_MODEXP_PAR_M].crp_p, mbits,
2172 1.4.4.2 skrll me->me_M.dma_vaddr, normbits);
2173 1.4.4.2 skrll
2174 1.4.4.2 skrll if (ubsec_dma_malloc(sc, normbits / 8, &me->me_C, 0)) {
2175 1.4.4.2 skrll err = ENOMEM;
2176 1.4.4.2 skrll goto errout;
2177 1.4.4.2 skrll }
2178 1.4.4.2 skrll bzero(me->me_C.dma_vaddr, me->me_C.dma_size);
2179 1.4.4.2 skrll
2180 1.4.4.2 skrll ebits = ubsec_ksigbits(&krp->krp_param[UBS_MODEXP_PAR_E]);
2181 1.4.4.2 skrll if (ebits > nbits) {
2182 1.4.4.2 skrll err = E2BIG;
2183 1.4.4.2 skrll goto errout;
2184 1.4.4.2 skrll }
2185 1.4.4.2 skrll if (ubsec_dma_malloc(sc, normbits / 8, &me->me_E, 0)) {
2186 1.4.4.2 skrll err = ENOMEM;
2187 1.4.4.2 skrll goto errout;
2188 1.4.4.2 skrll }
2189 1.4.4.2 skrll ubsec_kshift_r(shiftbits,
2190 1.4.4.2 skrll krp->krp_param[UBS_MODEXP_PAR_E].crp_p, ebits,
2191 1.4.4.2 skrll me->me_E.dma_vaddr, normbits);
2192 1.4.4.2 skrll
2193 1.4.4.2 skrll if (ubsec_dma_malloc(sc, sizeof(struct ubsec_pktbuf),
2194 1.4.4.2 skrll &me->me_epb, 0)) {
2195 1.4.4.2 skrll err = ENOMEM;
2196 1.4.4.2 skrll goto errout;
2197 1.4.4.2 skrll }
2198 1.4.4.2 skrll epb = (struct ubsec_pktbuf *)me->me_epb.dma_vaddr;
2199 1.4.4.2 skrll epb->pb_addr = htole32(me->me_E.dma_paddr);
2200 1.4.4.2 skrll epb->pb_next = 0;
2201 1.4.4.2 skrll epb->pb_len = htole32(normbits / 8);
2202 1.4.4.2 skrll
2203 1.4.4.2 skrll #ifdef UBSEC_DEBUG
2204 1.4.4.2 skrll if (ubsec_debug) {
2205 1.4.4.2 skrll printf("Epb ");
2206 1.4.4.2 skrll ubsec_dump_pb(epb);
2207 1.4.4.2 skrll }
2208 1.4.4.2 skrll #endif
2209 1.4.4.2 skrll
2210 1.4.4.2 skrll mcr->mcr_pkts = htole16(1);
2211 1.4.4.2 skrll mcr->mcr_flags = 0;
2212 1.4.4.2 skrll mcr->mcr_cmdctxp = htole32(me->me_q.q_ctx.dma_paddr);
2213 1.4.4.2 skrll mcr->mcr_reserved = 0;
2214 1.4.4.2 skrll mcr->mcr_pktlen = 0;
2215 1.4.4.2 skrll
2216 1.4.4.2 skrll mcr->mcr_ipktbuf.pb_addr = htole32(me->me_M.dma_paddr);
2217 1.4.4.2 skrll mcr->mcr_ipktbuf.pb_len = htole32(normbits / 8);
2218 1.4.4.2 skrll mcr->mcr_ipktbuf.pb_next = htole32(me->me_epb.dma_paddr);
2219 1.4.4.2 skrll
2220 1.4.4.2 skrll mcr->mcr_opktbuf.pb_addr = htole32(me->me_C.dma_paddr);
2221 1.4.4.2 skrll mcr->mcr_opktbuf.pb_next = 0;
2222 1.4.4.2 skrll mcr->mcr_opktbuf.pb_len = htole32(normbits / 8);
2223 1.4.4.2 skrll
2224 1.4.4.2 skrll #ifdef DIAGNOSTIC
2225 1.4.4.2 skrll /* Misaligned output buffer will hang the chip. */
2226 1.4.4.2 skrll if ((letoh32(mcr->mcr_opktbuf.pb_addr) & 3) != 0)
2227 1.4.4.2 skrll panic("%s: modexp invalid addr 0x%x",
2228 1.4.4.2 skrll sc->sc_dv.dv_xname, letoh32(mcr->mcr_opktbuf.pb_addr));
2229 1.4.4.2 skrll if ((letoh32(mcr->mcr_opktbuf.pb_len) & 3) != 0)
2230 1.4.4.2 skrll panic("%s: modexp invalid len 0x%x",
2231 1.4.4.2 skrll sc->sc_dv.dv_xname, letoh32(mcr->mcr_opktbuf.pb_len));
2232 1.4.4.2 skrll #endif
2233 1.4.4.2 skrll
2234 1.4.4.2 skrll ctx = (struct ubsec_ctx_modexp *)me->me_q.q_ctx.dma_vaddr;
2235 1.4.4.2 skrll bzero(ctx, sizeof(*ctx));
2236 1.4.4.2 skrll ubsec_kshift_r(shiftbits,
2237 1.4.4.2 skrll krp->krp_param[UBS_MODEXP_PAR_N].crp_p, nbits,
2238 1.4.4.2 skrll ctx->me_N, normbits);
2239 1.4.4.2 skrll ctx->me_len = htole16((normbits / 8) + (4 * sizeof(u_int16_t)));
2240 1.4.4.2 skrll ctx->me_op = htole16(UBS_CTXOP_MODEXP);
2241 1.4.4.2 skrll ctx->me_E_len = htole16(nbits);
2242 1.4.4.2 skrll ctx->me_N_len = htole16(nbits);
2243 1.4.4.2 skrll
2244 1.4.4.2 skrll #ifdef UBSEC_DEBUG
2245 1.4.4.2 skrll if (ubsec_debug) {
2246 1.4.4.2 skrll ubsec_dump_mcr(mcr);
2247 1.4.4.2 skrll ubsec_dump_ctx2((struct ubsec_ctx_keyop *)ctx);
2248 1.4.4.2 skrll }
2249 1.4.4.2 skrll #endif
2250 1.4.4.2 skrll
2251 1.4.4.2 skrll /*
2252 1.4.4.2 skrll * ubsec_feed2 will sync mcr and ctx, we just need to sync
2253 1.4.4.2 skrll * everything else.
2254 1.4.4.2 skrll */
2255 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, me->me_M.dma_map,
2256 1.4.4.2 skrll 0, me->me_M.dma_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
2257 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, me->me_E.dma_map,
2258 1.4.4.2 skrll 0, me->me_E.dma_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
2259 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, me->me_C.dma_map,
2260 1.4.4.2 skrll 0, me->me_C.dma_map->dm_mapsize, BUS_DMASYNC_PREREAD);
2261 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, me->me_epb.dma_map,
2262 1.4.4.2 skrll 0, me->me_epb.dma_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
2263 1.4.4.2 skrll
2264 1.4.4.2 skrll /* Enqueue and we're done... */
2265 1.4.4.2 skrll s = splnet();
2266 1.4.4.2 skrll SIMPLEQ_INSERT_TAIL(&sc->sc_queue2, &me->me_q, q_next);
2267 1.4.4.2 skrll ubsec_feed2(sc);
2268 1.4.4.2 skrll ubsecstats.hst_modexp++;
2269 1.4.4.2 skrll splx(s);
2270 1.4.4.2 skrll
2271 1.4.4.2 skrll return (0);
2272 1.4.4.2 skrll
2273 1.4.4.2 skrll errout:
2274 1.4.4.2 skrll if (me != NULL) {
2275 1.4.4.2 skrll if (me->me_q.q_mcr.dma_map != NULL)
2276 1.4.4.2 skrll ubsec_dma_free(sc, &me->me_q.q_mcr);
2277 1.4.4.2 skrll if (me->me_q.q_ctx.dma_map != NULL) {
2278 1.4.4.2 skrll bzero(me->me_q.q_ctx.dma_vaddr, me->me_q.q_ctx.dma_size);
2279 1.4.4.2 skrll ubsec_dma_free(sc, &me->me_q.q_ctx);
2280 1.4.4.2 skrll }
2281 1.4.4.2 skrll if (me->me_M.dma_map != NULL) {
2282 1.4.4.2 skrll bzero(me->me_M.dma_vaddr, me->me_M.dma_size);
2283 1.4.4.2 skrll ubsec_dma_free(sc, &me->me_M);
2284 1.4.4.2 skrll }
2285 1.4.4.2 skrll if (me->me_E.dma_map != NULL) {
2286 1.4.4.2 skrll bzero(me->me_E.dma_vaddr, me->me_E.dma_size);
2287 1.4.4.2 skrll ubsec_dma_free(sc, &me->me_E);
2288 1.4.4.2 skrll }
2289 1.4.4.2 skrll if (me->me_C.dma_map != NULL) {
2290 1.4.4.2 skrll bzero(me->me_C.dma_vaddr, me->me_C.dma_size);
2291 1.4.4.2 skrll ubsec_dma_free(sc, &me->me_C);
2292 1.4.4.2 skrll }
2293 1.4.4.2 skrll if (me->me_epb.dma_map != NULL)
2294 1.4.4.2 skrll ubsec_dma_free(sc, &me->me_epb);
2295 1.4.4.2 skrll free(me, M_DEVBUF);
2296 1.4.4.2 skrll }
2297 1.4.4.2 skrll krp->krp_status = err;
2298 1.4.4.2 skrll crypto_kdone(krp);
2299 1.4.4.2 skrll return (0);
2300 1.4.4.2 skrll }
2301 1.4.4.2 skrll
2302 1.4.4.2 skrll /*
2303 1.4.4.2 skrll * Start computation of cr[C] = (cr[M] ^ cr[E]) mod cr[N] (hw normalization)
2304 1.4.4.2 skrll */
2305 1.4.4.2 skrll static int
2306 1.4.4.2 skrll ubsec_kprocess_modexp_hw(struct ubsec_softc *sc, struct cryptkop *krp,
2307 1.4.4.2 skrll int hint)
2308 1.4.4.2 skrll {
2309 1.4.4.2 skrll struct ubsec_q2_modexp *me;
2310 1.4.4.2 skrll struct ubsec_mcr *mcr;
2311 1.4.4.2 skrll struct ubsec_ctx_modexp *ctx;
2312 1.4.4.2 skrll struct ubsec_pktbuf *epb;
2313 1.4.4.2 skrll int s, err = 0;
2314 1.4.4.2 skrll u_int nbits, normbits, mbits, shiftbits, ebits;
2315 1.4.4.2 skrll
2316 1.4.4.2 skrll me = (struct ubsec_q2_modexp *)malloc(sizeof *me, M_DEVBUF, M_NOWAIT);
2317 1.4.4.2 skrll if (me == NULL) {
2318 1.4.4.2 skrll err = ENOMEM;
2319 1.4.4.2 skrll goto errout;
2320 1.4.4.2 skrll }
2321 1.4.4.2 skrll bzero(me, sizeof *me);
2322 1.4.4.2 skrll me->me_krp = krp;
2323 1.4.4.2 skrll me->me_q.q_type = UBS_CTXOP_MODEXP;
2324 1.4.4.2 skrll
2325 1.4.4.2 skrll nbits = ubsec_ksigbits(&krp->krp_param[UBS_MODEXP_PAR_N]);
2326 1.4.4.2 skrll if (nbits <= 512)
2327 1.4.4.2 skrll normbits = 512;
2328 1.4.4.2 skrll else if (nbits <= 768)
2329 1.4.4.2 skrll normbits = 768;
2330 1.4.4.2 skrll else if (nbits <= 1024)
2331 1.4.4.2 skrll normbits = 1024;
2332 1.4.4.2 skrll else if (sc->sc_flags & UBS_FLAGS_BIGKEY && nbits <= 1536)
2333 1.4.4.2 skrll normbits = 1536;
2334 1.4.4.2 skrll else if (sc->sc_flags & UBS_FLAGS_BIGKEY && nbits <= 2048)
2335 1.4.4.2 skrll normbits = 2048;
2336 1.4.4.2 skrll else {
2337 1.4.4.2 skrll err = E2BIG;
2338 1.4.4.2 skrll goto errout;
2339 1.4.4.2 skrll }
2340 1.4.4.2 skrll
2341 1.4.4.2 skrll shiftbits = normbits - nbits;
2342 1.4.4.2 skrll
2343 1.4.4.2 skrll /* XXX ??? */
2344 1.4.4.2 skrll me->me_modbits = nbits;
2345 1.4.4.2 skrll me->me_shiftbits = shiftbits;
2346 1.4.4.2 skrll me->me_normbits = normbits;
2347 1.4.4.2 skrll
2348 1.4.4.2 skrll /* Sanity check: result bits must be >= true modulus bits. */
2349 1.4.4.2 skrll if (krp->krp_param[krp->krp_iparams].crp_nbits < nbits) {
2350 1.4.4.2 skrll err = ERANGE;
2351 1.4.4.2 skrll goto errout;
2352 1.4.4.2 skrll }
2353 1.4.4.2 skrll
2354 1.4.4.2 skrll if (ubsec_dma_malloc(sc, sizeof(struct ubsec_mcr),
2355 1.4.4.2 skrll &me->me_q.q_mcr, 0)) {
2356 1.4.4.2 skrll err = ENOMEM;
2357 1.4.4.2 skrll goto errout;
2358 1.4.4.2 skrll }
2359 1.4.4.2 skrll mcr = (struct ubsec_mcr *)me->me_q.q_mcr.dma_vaddr;
2360 1.4.4.2 skrll
2361 1.4.4.2 skrll if (ubsec_dma_malloc(sc, sizeof(struct ubsec_ctx_modexp),
2362 1.4.4.2 skrll &me->me_q.q_ctx, 0)) {
2363 1.4.4.2 skrll err = ENOMEM;
2364 1.4.4.2 skrll goto errout;
2365 1.4.4.2 skrll }
2366 1.4.4.2 skrll
2367 1.4.4.2 skrll mbits = ubsec_ksigbits(&krp->krp_param[UBS_MODEXP_PAR_M]);
2368 1.4.4.2 skrll if (mbits > nbits) {
2369 1.4.4.2 skrll err = E2BIG;
2370 1.4.4.2 skrll goto errout;
2371 1.4.4.2 skrll }
2372 1.4.4.2 skrll if (ubsec_dma_malloc(sc, normbits / 8, &me->me_M, 0)) {
2373 1.4.4.2 skrll err = ENOMEM;
2374 1.4.4.2 skrll goto errout;
2375 1.4.4.2 skrll }
2376 1.4.4.2 skrll bzero(me->me_M.dma_vaddr, normbits / 8);
2377 1.4.4.2 skrll bcopy(krp->krp_param[UBS_MODEXP_PAR_M].crp_p,
2378 1.4.4.2 skrll me->me_M.dma_vaddr, (mbits + 7) / 8);
2379 1.4.4.2 skrll
2380 1.4.4.2 skrll if (ubsec_dma_malloc(sc, normbits / 8, &me->me_C, 0)) {
2381 1.4.4.2 skrll err = ENOMEM;
2382 1.4.4.2 skrll goto errout;
2383 1.4.4.2 skrll }
2384 1.4.4.2 skrll bzero(me->me_C.dma_vaddr, me->me_C.dma_size);
2385 1.4.4.2 skrll
2386 1.4.4.2 skrll ebits = ubsec_ksigbits(&krp->krp_param[UBS_MODEXP_PAR_E]);
2387 1.4.4.2 skrll if (ebits > nbits) {
2388 1.4.4.2 skrll err = E2BIG;
2389 1.4.4.2 skrll goto errout;
2390 1.4.4.2 skrll }
2391 1.4.4.2 skrll if (ubsec_dma_malloc(sc, normbits / 8, &me->me_E, 0)) {
2392 1.4.4.2 skrll err = ENOMEM;
2393 1.4.4.2 skrll goto errout;
2394 1.4.4.2 skrll }
2395 1.4.4.2 skrll bzero(me->me_E.dma_vaddr, normbits / 8);
2396 1.4.4.2 skrll bcopy(krp->krp_param[UBS_MODEXP_PAR_E].crp_p,
2397 1.4.4.2 skrll me->me_E.dma_vaddr, (ebits + 7) / 8);
2398 1.4.4.2 skrll
2399 1.4.4.2 skrll if (ubsec_dma_malloc(sc, sizeof(struct ubsec_pktbuf),
2400 1.4.4.2 skrll &me->me_epb, 0)) {
2401 1.4.4.2 skrll err = ENOMEM;
2402 1.4.4.2 skrll goto errout;
2403 1.4.4.2 skrll }
2404 1.4.4.2 skrll epb = (struct ubsec_pktbuf *)me->me_epb.dma_vaddr;
2405 1.4.4.2 skrll epb->pb_addr = htole32(me->me_E.dma_paddr);
2406 1.4.4.2 skrll epb->pb_next = 0;
2407 1.4.4.2 skrll epb->pb_len = htole32((ebits + 7) / 8);
2408 1.4.4.2 skrll
2409 1.4.4.2 skrll #ifdef UBSEC_DEBUG
2410 1.4.4.2 skrll if (ubsec_debug) {
2411 1.4.4.2 skrll printf("Epb ");
2412 1.4.4.2 skrll ubsec_dump_pb(epb);
2413 1.4.4.2 skrll }
2414 1.4.4.2 skrll #endif
2415 1.4.4.2 skrll
2416 1.4.4.2 skrll mcr->mcr_pkts = htole16(1);
2417 1.4.4.2 skrll mcr->mcr_flags = 0;
2418 1.4.4.2 skrll mcr->mcr_cmdctxp = htole32(me->me_q.q_ctx.dma_paddr);
2419 1.4.4.2 skrll mcr->mcr_reserved = 0;
2420 1.4.4.2 skrll mcr->mcr_pktlen = 0;
2421 1.4.4.2 skrll
2422 1.4.4.2 skrll mcr->mcr_ipktbuf.pb_addr = htole32(me->me_M.dma_paddr);
2423 1.4.4.2 skrll mcr->mcr_ipktbuf.pb_len = htole32(normbits / 8);
2424 1.4.4.2 skrll mcr->mcr_ipktbuf.pb_next = htole32(me->me_epb.dma_paddr);
2425 1.4.4.2 skrll
2426 1.4.4.2 skrll mcr->mcr_opktbuf.pb_addr = htole32(me->me_C.dma_paddr);
2427 1.4.4.2 skrll mcr->mcr_opktbuf.pb_next = 0;
2428 1.4.4.2 skrll mcr->mcr_opktbuf.pb_len = htole32(normbits / 8);
2429 1.4.4.2 skrll
2430 1.4.4.2 skrll #ifdef DIAGNOSTIC
2431 1.4.4.2 skrll /* Misaligned output buffer will hang the chip. */
2432 1.4.4.2 skrll if ((letoh32(mcr->mcr_opktbuf.pb_addr) & 3) != 0)
2433 1.4.4.2 skrll panic("%s: modexp invalid addr 0x%x",
2434 1.4.4.2 skrll sc->sc_dv.dv_xname, letoh32(mcr->mcr_opktbuf.pb_addr));
2435 1.4.4.2 skrll if ((letoh32(mcr->mcr_opktbuf.pb_len) & 3) != 0)
2436 1.4.4.2 skrll panic("%s: modexp invalid len 0x%x",
2437 1.4.4.2 skrll sc->sc_dv.dv_xname, letoh32(mcr->mcr_opktbuf.pb_len));
2438 1.4.4.2 skrll #endif
2439 1.4.4.2 skrll
2440 1.4.4.2 skrll ctx = (struct ubsec_ctx_modexp *)me->me_q.q_ctx.dma_vaddr;
2441 1.4.4.2 skrll bzero(ctx, sizeof(*ctx));
2442 1.4.4.2 skrll bcopy(krp->krp_param[UBS_MODEXP_PAR_N].crp_p, ctx->me_N,
2443 1.4.4.2 skrll (nbits + 7) / 8);
2444 1.4.4.2 skrll ctx->me_len = htole16((normbits / 8) + (4 * sizeof(u_int16_t)));
2445 1.4.4.2 skrll ctx->me_op = htole16(UBS_CTXOP_MODEXP);
2446 1.4.4.2 skrll ctx->me_E_len = htole16(ebits);
2447 1.4.4.2 skrll ctx->me_N_len = htole16(nbits);
2448 1.4.4.2 skrll
2449 1.4.4.2 skrll #ifdef UBSEC_DEBUG
2450 1.4.4.2 skrll if (ubsec_debug) {
2451 1.4.4.2 skrll ubsec_dump_mcr(mcr);
2452 1.4.4.2 skrll ubsec_dump_ctx2((struct ubsec_ctx_keyop *)ctx);
2453 1.4.4.2 skrll }
2454 1.4.4.2 skrll #endif
2455 1.4.4.2 skrll
2456 1.4.4.2 skrll /*
2457 1.4.4.2 skrll * ubsec_feed2 will sync mcr and ctx, we just need to sync
2458 1.4.4.2 skrll * everything else.
2459 1.4.4.2 skrll */
2460 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, me->me_M.dma_map,
2461 1.4.4.2 skrll 0, me->me_M.dma_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
2462 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, me->me_E.dma_map,
2463 1.4.4.2 skrll 0, me->me_E.dma_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
2464 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, me->me_C.dma_map,
2465 1.4.4.2 skrll 0, me->me_C.dma_map->dm_mapsize, BUS_DMASYNC_PREREAD);
2466 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, me->me_epb.dma_map,
2467 1.4.4.2 skrll 0, me->me_epb.dma_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
2468 1.4.4.2 skrll
2469 1.4.4.2 skrll /* Enqueue and we're done... */
2470 1.4.4.2 skrll s = splnet();
2471 1.4.4.2 skrll SIMPLEQ_INSERT_TAIL(&sc->sc_queue2, &me->me_q, q_next);
2472 1.4.4.2 skrll ubsec_feed2(sc);
2473 1.4.4.2 skrll splx(s);
2474 1.4.4.2 skrll
2475 1.4.4.2 skrll return (0);
2476 1.4.4.2 skrll
2477 1.4.4.2 skrll errout:
2478 1.4.4.2 skrll if (me != NULL) {
2479 1.4.4.2 skrll if (me->me_q.q_mcr.dma_map != NULL)
2480 1.4.4.2 skrll ubsec_dma_free(sc, &me->me_q.q_mcr);
2481 1.4.4.2 skrll if (me->me_q.q_ctx.dma_map != NULL) {
2482 1.4.4.2 skrll bzero(me->me_q.q_ctx.dma_vaddr, me->me_q.q_ctx.dma_size);
2483 1.4.4.2 skrll ubsec_dma_free(sc, &me->me_q.q_ctx);
2484 1.4.4.2 skrll }
2485 1.4.4.2 skrll if (me->me_M.dma_map != NULL) {
2486 1.4.4.2 skrll bzero(me->me_M.dma_vaddr, me->me_M.dma_size);
2487 1.4.4.2 skrll ubsec_dma_free(sc, &me->me_M);
2488 1.4.4.2 skrll }
2489 1.4.4.2 skrll if (me->me_E.dma_map != NULL) {
2490 1.4.4.2 skrll bzero(me->me_E.dma_vaddr, me->me_E.dma_size);
2491 1.4.4.2 skrll ubsec_dma_free(sc, &me->me_E);
2492 1.4.4.2 skrll }
2493 1.4.4.2 skrll if (me->me_C.dma_map != NULL) {
2494 1.4.4.2 skrll bzero(me->me_C.dma_vaddr, me->me_C.dma_size);
2495 1.4.4.2 skrll ubsec_dma_free(sc, &me->me_C);
2496 1.4.4.2 skrll }
2497 1.4.4.2 skrll if (me->me_epb.dma_map != NULL)
2498 1.4.4.2 skrll ubsec_dma_free(sc, &me->me_epb);
2499 1.4.4.2 skrll free(me, M_DEVBUF);
2500 1.4.4.2 skrll }
2501 1.4.4.2 skrll krp->krp_status = err;
2502 1.4.4.2 skrll crypto_kdone(krp);
2503 1.4.4.2 skrll return (0);
2504 1.4.4.2 skrll }
2505 1.4.4.2 skrll
2506 1.4.4.2 skrll static int
2507 1.4.4.2 skrll ubsec_kprocess_rsapriv(struct ubsec_softc *sc, struct cryptkop *krp,
2508 1.4.4.2 skrll int hint)
2509 1.4.4.2 skrll {
2510 1.4.4.2 skrll struct ubsec_q2_rsapriv *rp = NULL;
2511 1.4.4.2 skrll struct ubsec_mcr *mcr;
2512 1.4.4.2 skrll struct ubsec_ctx_rsapriv *ctx;
2513 1.4.4.2 skrll int s, err = 0;
2514 1.4.4.2 skrll u_int padlen, msglen;
2515 1.4.4.2 skrll
2516 1.4.4.2 skrll msglen = ubsec_ksigbits(&krp->krp_param[UBS_RSAPRIV_PAR_P]);
2517 1.4.4.2 skrll padlen = ubsec_ksigbits(&krp->krp_param[UBS_RSAPRIV_PAR_Q]);
2518 1.4.4.2 skrll if (msglen > padlen)
2519 1.4.4.2 skrll padlen = msglen;
2520 1.4.4.2 skrll
2521 1.4.4.2 skrll if (padlen <= 256)
2522 1.4.4.2 skrll padlen = 256;
2523 1.4.4.2 skrll else if (padlen <= 384)
2524 1.4.4.2 skrll padlen = 384;
2525 1.4.4.2 skrll else if (padlen <= 512)
2526 1.4.4.2 skrll padlen = 512;
2527 1.4.4.2 skrll else if (sc->sc_flags & UBS_FLAGS_BIGKEY && padlen <= 768)
2528 1.4.4.2 skrll padlen = 768;
2529 1.4.4.2 skrll else if (sc->sc_flags & UBS_FLAGS_BIGKEY && padlen <= 1024)
2530 1.4.4.2 skrll padlen = 1024;
2531 1.4.4.2 skrll else {
2532 1.4.4.2 skrll err = E2BIG;
2533 1.4.4.2 skrll goto errout;
2534 1.4.4.2 skrll }
2535 1.4.4.2 skrll
2536 1.4.4.2 skrll if (ubsec_ksigbits(&krp->krp_param[UBS_RSAPRIV_PAR_DP]) > padlen) {
2537 1.4.4.2 skrll err = E2BIG;
2538 1.4.4.2 skrll goto errout;
2539 1.4.4.2 skrll }
2540 1.4.4.2 skrll
2541 1.4.4.2 skrll if (ubsec_ksigbits(&krp->krp_param[UBS_RSAPRIV_PAR_DQ]) > padlen) {
2542 1.4.4.2 skrll err = E2BIG;
2543 1.4.4.2 skrll goto errout;
2544 1.4.4.2 skrll }
2545 1.4.4.2 skrll
2546 1.4.4.2 skrll if (ubsec_ksigbits(&krp->krp_param[UBS_RSAPRIV_PAR_PINV]) > padlen) {
2547 1.4.4.2 skrll err = E2BIG;
2548 1.4.4.2 skrll goto errout;
2549 1.4.4.2 skrll }
2550 1.4.4.2 skrll
2551 1.4.4.2 skrll rp = (struct ubsec_q2_rsapriv *)malloc(sizeof *rp, M_DEVBUF, M_NOWAIT);
2552 1.4.4.2 skrll if (rp == NULL)
2553 1.4.4.2 skrll return (ENOMEM);
2554 1.4.4.2 skrll bzero(rp, sizeof *rp);
2555 1.4.4.2 skrll rp->rpr_krp = krp;
2556 1.4.4.2 skrll rp->rpr_q.q_type = UBS_CTXOP_RSAPRIV;
2557 1.4.4.2 skrll
2558 1.4.4.2 skrll if (ubsec_dma_malloc(sc, sizeof(struct ubsec_mcr),
2559 1.4.4.2 skrll &rp->rpr_q.q_mcr, 0)) {
2560 1.4.4.2 skrll err = ENOMEM;
2561 1.4.4.2 skrll goto errout;
2562 1.4.4.2 skrll }
2563 1.4.4.2 skrll mcr = (struct ubsec_mcr *)rp->rpr_q.q_mcr.dma_vaddr;
2564 1.4.4.2 skrll
2565 1.4.4.2 skrll if (ubsec_dma_malloc(sc, sizeof(struct ubsec_ctx_rsapriv),
2566 1.4.4.2 skrll &rp->rpr_q.q_ctx, 0)) {
2567 1.4.4.2 skrll err = ENOMEM;
2568 1.4.4.2 skrll goto errout;
2569 1.4.4.2 skrll }
2570 1.4.4.2 skrll ctx = (struct ubsec_ctx_rsapriv *)rp->rpr_q.q_ctx.dma_vaddr;
2571 1.4.4.2 skrll bzero(ctx, sizeof *ctx);
2572 1.4.4.2 skrll
2573 1.4.4.2 skrll /* Copy in p */
2574 1.4.4.2 skrll bcopy(krp->krp_param[UBS_RSAPRIV_PAR_P].crp_p,
2575 1.4.4.2 skrll &ctx->rpr_buf[0 * (padlen / 8)],
2576 1.4.4.2 skrll (krp->krp_param[UBS_RSAPRIV_PAR_P].crp_nbits + 7) / 8);
2577 1.4.4.2 skrll
2578 1.4.4.2 skrll /* Copy in q */
2579 1.4.4.2 skrll bcopy(krp->krp_param[UBS_RSAPRIV_PAR_Q].crp_p,
2580 1.4.4.2 skrll &ctx->rpr_buf[1 * (padlen / 8)],
2581 1.4.4.2 skrll (krp->krp_param[UBS_RSAPRIV_PAR_Q].crp_nbits + 7) / 8);
2582 1.4.4.2 skrll
2583 1.4.4.2 skrll /* Copy in dp */
2584 1.4.4.2 skrll bcopy(krp->krp_param[UBS_RSAPRIV_PAR_DP].crp_p,
2585 1.4.4.2 skrll &ctx->rpr_buf[2 * (padlen / 8)],
2586 1.4.4.2 skrll (krp->krp_param[UBS_RSAPRIV_PAR_DP].crp_nbits + 7) / 8);
2587 1.4.4.2 skrll
2588 1.4.4.2 skrll /* Copy in dq */
2589 1.4.4.2 skrll bcopy(krp->krp_param[UBS_RSAPRIV_PAR_DQ].crp_p,
2590 1.4.4.2 skrll &ctx->rpr_buf[3 * (padlen / 8)],
2591 1.4.4.2 skrll (krp->krp_param[UBS_RSAPRIV_PAR_DQ].crp_nbits + 7) / 8);
2592 1.4.4.2 skrll
2593 1.4.4.2 skrll /* Copy in pinv */
2594 1.4.4.2 skrll bcopy(krp->krp_param[UBS_RSAPRIV_PAR_PINV].crp_p,
2595 1.4.4.2 skrll &ctx->rpr_buf[4 * (padlen / 8)],
2596 1.4.4.2 skrll (krp->krp_param[UBS_RSAPRIV_PAR_PINV].crp_nbits + 7) / 8);
2597 1.4.4.2 skrll
2598 1.4.4.2 skrll msglen = padlen * 2;
2599 1.4.4.2 skrll
2600 1.4.4.2 skrll /* Copy in input message (aligned buffer/length). */
2601 1.4.4.2 skrll if (ubsec_ksigbits(&krp->krp_param[UBS_RSAPRIV_PAR_MSGIN]) > msglen) {
2602 1.4.4.2 skrll /* Is this likely? */
2603 1.4.4.2 skrll err = E2BIG;
2604 1.4.4.2 skrll goto errout;
2605 1.4.4.2 skrll }
2606 1.4.4.2 skrll if (ubsec_dma_malloc(sc, (msglen + 7) / 8, &rp->rpr_msgin, 0)) {
2607 1.4.4.2 skrll err = ENOMEM;
2608 1.4.4.2 skrll goto errout;
2609 1.4.4.2 skrll }
2610 1.4.4.2 skrll bzero(rp->rpr_msgin.dma_vaddr, (msglen + 7) / 8);
2611 1.4.4.2 skrll bcopy(krp->krp_param[UBS_RSAPRIV_PAR_MSGIN].crp_p,
2612 1.4.4.2 skrll rp->rpr_msgin.dma_vaddr,
2613 1.4.4.2 skrll (krp->krp_param[UBS_RSAPRIV_PAR_MSGIN].crp_nbits + 7) / 8);
2614 1.4.4.2 skrll
2615 1.4.4.2 skrll /* Prepare space for output message (aligned buffer/length). */
2616 1.4.4.2 skrll if (ubsec_ksigbits(&krp->krp_param[UBS_RSAPRIV_PAR_MSGOUT]) < msglen) {
2617 1.4.4.2 skrll /* Is this likely? */
2618 1.4.4.2 skrll err = E2BIG;
2619 1.4.4.2 skrll goto errout;
2620 1.4.4.2 skrll }
2621 1.4.4.2 skrll if (ubsec_dma_malloc(sc, (msglen + 7) / 8, &rp->rpr_msgout, 0)) {
2622 1.4.4.2 skrll err = ENOMEM;
2623 1.4.4.2 skrll goto errout;
2624 1.4.4.2 skrll }
2625 1.4.4.2 skrll bzero(rp->rpr_msgout.dma_vaddr, (msglen + 7) / 8);
2626 1.4.4.2 skrll
2627 1.4.4.2 skrll mcr->mcr_pkts = htole16(1);
2628 1.4.4.2 skrll mcr->mcr_flags = 0;
2629 1.4.4.2 skrll mcr->mcr_cmdctxp = htole32(rp->rpr_q.q_ctx.dma_paddr);
2630 1.4.4.2 skrll mcr->mcr_ipktbuf.pb_addr = htole32(rp->rpr_msgin.dma_paddr);
2631 1.4.4.2 skrll mcr->mcr_ipktbuf.pb_next = 0;
2632 1.4.4.2 skrll mcr->mcr_ipktbuf.pb_len = htole32(rp->rpr_msgin.dma_size);
2633 1.4.4.2 skrll mcr->mcr_reserved = 0;
2634 1.4.4.2 skrll mcr->mcr_pktlen = htole16(msglen);
2635 1.4.4.2 skrll mcr->mcr_opktbuf.pb_addr = htole32(rp->rpr_msgout.dma_paddr);
2636 1.4.4.2 skrll mcr->mcr_opktbuf.pb_next = 0;
2637 1.4.4.2 skrll mcr->mcr_opktbuf.pb_len = htole32(rp->rpr_msgout.dma_size);
2638 1.4.4.2 skrll
2639 1.4.4.2 skrll #ifdef DIAGNOSTIC
2640 1.4.4.2 skrll if (rp->rpr_msgin.dma_paddr & 3 || rp->rpr_msgin.dma_size & 3) {
2641 1.4.4.2 skrll panic("%s: rsapriv: invalid msgin 0x%lx(0x%lx)",
2642 1.4.4.2 skrll sc->sc_dv.dv_xname, (u_long) rp->rpr_msgin.dma_paddr,
2643 1.4.4.2 skrll (u_long) rp->rpr_msgin.dma_size);
2644 1.4.4.2 skrll }
2645 1.4.4.2 skrll if (rp->rpr_msgout.dma_paddr & 3 || rp->rpr_msgout.dma_size & 3) {
2646 1.4.4.2 skrll panic("%s: rsapriv: invalid msgout 0x%lx(0x%lx)",
2647 1.4.4.2 skrll sc->sc_dv.dv_xname, (u_long) rp->rpr_msgout.dma_paddr,
2648 1.4.4.2 skrll (u_long) rp->rpr_msgout.dma_size);
2649 1.4.4.2 skrll }
2650 1.4.4.2 skrll #endif
2651 1.4.4.2 skrll
2652 1.4.4.2 skrll ctx->rpr_len = (sizeof(u_int16_t) * 4) + (5 * (padlen / 8));
2653 1.4.4.2 skrll ctx->rpr_op = htole16(UBS_CTXOP_RSAPRIV);
2654 1.4.4.2 skrll ctx->rpr_q_len = htole16(padlen);
2655 1.4.4.2 skrll ctx->rpr_p_len = htole16(padlen);
2656 1.4.4.2 skrll
2657 1.4.4.2 skrll /*
2658 1.4.4.2 skrll * ubsec_feed2 will sync mcr and ctx, we just need to sync
2659 1.4.4.2 skrll * everything else.
2660 1.4.4.2 skrll */
2661 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, rp->rpr_msgin.dma_map,
2662 1.4.4.2 skrll 0, rp->rpr_msgin.dma_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
2663 1.4.4.2 skrll bus_dmamap_sync(sc->sc_dmat, rp->rpr_msgout.dma_map,
2664 1.4.4.2 skrll 0, rp->rpr_msgout.dma_map->dm_mapsize, BUS_DMASYNC_PREREAD);
2665 1.4.4.2 skrll
2666 1.4.4.2 skrll /* Enqueue and we're done... */
2667 1.4.4.2 skrll s = splnet();
2668 1.4.4.2 skrll SIMPLEQ_INSERT_TAIL(&sc->sc_queue2, &rp->rpr_q, q_next);
2669 1.4.4.2 skrll ubsec_feed2(sc);
2670 1.4.4.2 skrll ubsecstats.hst_modexpcrt++;
2671 1.4.4.2 skrll splx(s);
2672 1.4.4.2 skrll return (0);
2673 1.4.4.2 skrll
2674 1.4.4.2 skrll errout:
2675 1.4.4.2 skrll if (rp != NULL) {
2676 1.4.4.2 skrll if (rp->rpr_q.q_mcr.dma_map != NULL)
2677 1.4.4.2 skrll ubsec_dma_free(sc, &rp->rpr_q.q_mcr);
2678 1.4.4.2 skrll if (rp->rpr_msgin.dma_map != NULL) {
2679 1.4.4.2 skrll bzero(rp->rpr_msgin.dma_vaddr, rp->rpr_msgin.dma_size);
2680 1.4.4.2 skrll ubsec_dma_free(sc, &rp->rpr_msgin);
2681 1.4.4.2 skrll }
2682 1.4.4.2 skrll if (rp->rpr_msgout.dma_map != NULL) {
2683 1.4.4.2 skrll bzero(rp->rpr_msgout.dma_vaddr, rp->rpr_msgout.dma_size);
2684 1.4.4.2 skrll ubsec_dma_free(sc, &rp->rpr_msgout);
2685 1.4.4.2 skrll }
2686 1.4.4.2 skrll free(rp, M_DEVBUF);
2687 1.4.4.2 skrll }
2688 1.4.4.2 skrll krp->krp_status = err;
2689 1.4.4.2 skrll crypto_kdone(krp);
2690 1.4.4.2 skrll return (0);
2691 1.4.4.2 skrll }
2692 1.4.4.2 skrll
2693 1.4.4.2 skrll #ifdef UBSEC_DEBUG
2694 1.4.4.2 skrll static void
2695 1.4.4.2 skrll ubsec_dump_pb(volatile struct ubsec_pktbuf *pb)
2696 1.4.4.2 skrll {
2697 1.4.4.2 skrll printf("addr 0x%x (0x%x) next 0x%x\n",
2698 1.4.4.2 skrll pb->pb_addr, pb->pb_len, pb->pb_next);
2699 1.4.4.2 skrll }
2700 1.4.4.2 skrll
2701 1.4.4.2 skrll static void
2702 1.4.4.2 skrll ubsec_dump_ctx2(volatile struct ubsec_ctx_keyop *c)
2703 1.4.4.2 skrll {
2704 1.4.4.2 skrll printf("CTX (0x%x):\n", c->ctx_len);
2705 1.4.4.2 skrll switch (letoh16(c->ctx_op)) {
2706 1.4.4.2 skrll case UBS_CTXOP_RNGBYPASS:
2707 1.4.4.2 skrll case UBS_CTXOP_RNGSHA1:
2708 1.4.4.2 skrll break;
2709 1.4.4.2 skrll case UBS_CTXOP_MODEXP:
2710 1.4.4.2 skrll {
2711 1.4.4.2 skrll struct ubsec_ctx_modexp *cx = (void *)c;
2712 1.4.4.2 skrll int i, len;
2713 1.4.4.2 skrll
2714 1.4.4.2 skrll printf(" Elen %u, Nlen %u\n",
2715 1.4.4.2 skrll letoh16(cx->me_E_len), letoh16(cx->me_N_len));
2716 1.4.4.2 skrll len = (cx->me_N_len + 7)/8;
2717 1.4.4.2 skrll for (i = 0; i < len; i++)
2718 1.4.4.2 skrll printf("%s%02x", (i == 0) ? " N: " : ":", cx->me_N[i]);
2719 1.4.4.2 skrll printf("\n");
2720 1.4.4.2 skrll break;
2721 1.4.4.2 skrll }
2722 1.4.4.2 skrll default:
2723 1.4.4.2 skrll printf("unknown context: %x\n", c->ctx_op);
2724 1.4.4.2 skrll }
2725 1.4.4.2 skrll printf("END CTX\n");
2726 1.4.4.2 skrll }
2727 1.4.4.2 skrll
2728 1.4.4.2 skrll static void
2729 1.4.4.2 skrll ubsec_dump_mcr(struct ubsec_mcr *mcr)
2730 1.4.4.2 skrll {
2731 1.4.4.2 skrll volatile struct ubsec_mcr_add *ma;
2732 1.4.4.2 skrll int i;
2733 1.4.4.2 skrll
2734 1.4.4.2 skrll printf("MCR:\n");
2735 1.4.4.2 skrll printf(" pkts: %u, flags 0x%x\n",
2736 1.4.4.2 skrll letoh16(mcr->mcr_pkts), letoh16(mcr->mcr_flags));
2737 1.4.4.2 skrll ma = (volatile struct ubsec_mcr_add *)&mcr->mcr_cmdctxp;
2738 1.4.4.2 skrll for (i = 0; i < letoh16(mcr->mcr_pkts); i++) {
2739 1.4.4.2 skrll printf(" %d: ctx 0x%x len 0x%x rsvd 0x%x\n", i,
2740 1.4.4.2 skrll letoh32(ma->mcr_cmdctxp), letoh16(ma->mcr_pktlen),
2741 1.4.4.2 skrll letoh16(ma->mcr_reserved));
2742 1.4.4.2 skrll printf(" %d: ipkt ", i);
2743 1.4.4.2 skrll ubsec_dump_pb(&ma->mcr_ipktbuf);
2744 1.4.4.2 skrll printf(" %d: opkt ", i);
2745 1.4.4.2 skrll ubsec_dump_pb(&ma->mcr_opktbuf);
2746 1.4.4.2 skrll ma++;
2747 1.4.4.2 skrll }
2748 1.4.4.2 skrll printf("END MCR\n");
2749 1.4.4.2 skrll }
2750 1.4.4.2 skrll #endif /* UBSEC_DEBUG */
2751 1.4.4.2 skrll
2752 1.4.4.2 skrll /*
2753 1.4.4.2 skrll * Return the number of significant bits of a big number.
2754 1.4.4.2 skrll */
2755 1.4.4.2 skrll static int
2756 1.4.4.2 skrll ubsec_ksigbits(struct crparam *cr)
2757 1.4.4.2 skrll {
2758 1.4.4.2 skrll u_int plen = (cr->crp_nbits + 7) / 8;
2759 1.4.4.2 skrll int i, sig = plen * 8;
2760 1.4.4.2 skrll u_int8_t c, *p = cr->crp_p;
2761 1.4.4.2 skrll
2762 1.4.4.2 skrll for (i = plen - 1; i >= 0; i--) {
2763 1.4.4.2 skrll c = p[i];
2764 1.4.4.2 skrll if (c != 0) {
2765 1.4.4.2 skrll while ((c & 0x80) == 0) {
2766 1.4.4.2 skrll sig--;
2767 1.4.4.2 skrll c <<= 1;
2768 1.4.4.2 skrll }
2769 1.4.4.2 skrll break;
2770 1.4.4.2 skrll }
2771 1.4.4.2 skrll sig -= 8;
2772 1.4.4.2 skrll }
2773 1.4.4.2 skrll return (sig);
2774 1.4.4.2 skrll }
2775 1.4.4.2 skrll
2776 1.4.4.2 skrll static void
2777 1.4.4.6 skrll ubsec_kshift_r(u_int shiftbits, u_int8_t *src, u_int srcbits,
2778 1.4.4.6 skrll u_int8_t *dst, u_int dstbits)
2779 1.4.4.2 skrll {
2780 1.4.4.2 skrll u_int slen, dlen;
2781 1.4.4.2 skrll int i, si, di, n;
2782 1.4.4.2 skrll
2783 1.4.4.2 skrll slen = (srcbits + 7) / 8;
2784 1.4.4.2 skrll dlen = (dstbits + 7) / 8;
2785 1.4.4.2 skrll
2786 1.4.4.2 skrll for (i = 0; i < slen; i++)
2787 1.4.4.2 skrll dst[i] = src[i];
2788 1.4.4.2 skrll for (i = 0; i < dlen - slen; i++)
2789 1.4.4.2 skrll dst[slen + i] = 0;
2790 1.4.4.2 skrll
2791 1.4.4.2 skrll n = shiftbits / 8;
2792 1.4.4.2 skrll if (n != 0) {
2793 1.4.4.2 skrll si = dlen - n - 1;
2794 1.4.4.2 skrll di = dlen - 1;
2795 1.4.4.2 skrll while (si >= 0)
2796 1.4.4.2 skrll dst[di--] = dst[si--];
2797 1.4.4.2 skrll while (di >= 0)
2798 1.4.4.2 skrll dst[di--] = 0;
2799 1.4.4.2 skrll }
2800 1.4.4.2 skrll
2801 1.4.4.2 skrll n = shiftbits % 8;
2802 1.4.4.2 skrll if (n != 0) {
2803 1.4.4.2 skrll for (i = dlen - 1; i > 0; i--)
2804 1.4.4.2 skrll dst[i] = (dst[i] << n) |
2805 1.4.4.2 skrll (dst[i - 1] >> (8 - n));
2806 1.4.4.2 skrll dst[0] = dst[0] << n;
2807 1.4.4.2 skrll }
2808 1.4.4.2 skrll }
2809 1.4.4.2 skrll
2810 1.4.4.2 skrll static void
2811 1.4.4.6 skrll ubsec_kshift_l(u_int shiftbits, u_int8_t *src, u_int srcbits,
2812 1.4.4.6 skrll u_int8_t *dst, u_int dstbits)
2813 1.4.4.2 skrll {
2814 1.4.4.2 skrll int slen, dlen, i, n;
2815 1.4.4.2 skrll
2816 1.4.4.2 skrll slen = (srcbits + 7) / 8;
2817 1.4.4.2 skrll dlen = (dstbits + 7) / 8;
2818 1.4.4.2 skrll
2819 1.4.4.2 skrll n = shiftbits / 8;
2820 1.4.4.2 skrll for (i = 0; i < slen; i++)
2821 1.4.4.2 skrll dst[i] = src[i + n];
2822 1.4.4.2 skrll for (i = 0; i < dlen - slen; i++)
2823 1.4.4.2 skrll dst[slen + i] = 0;
2824 1.4.4.2 skrll
2825 1.4.4.2 skrll n = shiftbits % 8;
2826 1.4.4.2 skrll if (n != 0) {
2827 1.4.4.2 skrll for (i = 0; i < (dlen - 1); i++)
2828 1.4.4.2 skrll dst[i] = (dst[i] >> n) | (dst[i + 1] << (8 - n));
2829 1.4.4.2 skrll dst[dlen - 1] = dst[dlen - 1] >> n;
2830 1.4.4.2 skrll }
2831 1.4.4.2 skrll }
2832