unichromefb.c revision 1.2 1 1.2 jmcneill /* $NetBSD: unichromefb.c,v 1.2 2006/08/13 03:37:02 jmcneill Exp $ */
2 1.1 jmcneill
3 1.1 jmcneill /*-
4 1.1 jmcneill * Copyright (c) 2006 Jared D. McNeill <jmcneill (at) invisible.ca>
5 1.1 jmcneill * All rights reserved.
6 1.1 jmcneill *
7 1.1 jmcneill * Redistribution and use in source and binary forms, with or without
8 1.1 jmcneill * modification, are permitted provided that the following conditions
9 1.1 jmcneill * are met:
10 1.1 jmcneill * 1. Redistributions of source code must retain the above copyright
11 1.1 jmcneill * notice, this list of conditions and the following disclaimer.
12 1.1 jmcneill * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jmcneill * notice, this list of conditions and the following disclaimer in the
14 1.1 jmcneill * documentation and/or other materials provided with the distribution.
15 1.1 jmcneill * 3. All advertising materials mentioning features or use of this software
16 1.1 jmcneill * must display the following acknowledgement:
17 1.1 jmcneill * This product includes software developed by Jared D. McNeill.
18 1.1 jmcneill * 4. Neither the name of The NetBSD Foundation nor the names of its
19 1.1 jmcneill * contributors may be used to endorse or promote products derived
20 1.1 jmcneill * from this software without specific prior written permission.
21 1.1 jmcneill *
22 1.1 jmcneill * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
23 1.1 jmcneill * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
24 1.1 jmcneill * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
25 1.1 jmcneill * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
26 1.1 jmcneill * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.1 jmcneill * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.1 jmcneill * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1 jmcneill * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.1 jmcneill * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 jmcneill * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
32 1.1 jmcneill * POSSIBILITY OF SUCH DAMAGE.
33 1.1 jmcneill */
34 1.1 jmcneill
35 1.1 jmcneill /*
36 1.1 jmcneill * Copyright 1998-2006 VIA Technologies, Inc. All Rights Reserved.
37 1.1 jmcneill * Copyright 2001-2006 S3 Graphics, Inc. All Rights Reserved.
38 1.1 jmcneill *
39 1.1 jmcneill * Permission is hereby granted, free of charge, to any person obtaining a
40 1.1 jmcneill * copy of this software and associated documentation files (the "Software"),
41 1.1 jmcneill * to deal in the Software without restriction, including without limitation
42 1.1 jmcneill * the rights to use, copy, modify, merge, publish, distribute, sub license,
43 1.1 jmcneill * and/or sell copies of the Software, and to permit persons to whom the
44 1.1 jmcneill * Software is furnished to do so, subject to the following conditions:
45 1.1 jmcneill *
46 1.1 jmcneill * The above copyright notice and this permission notice (including the
47 1.1 jmcneill * next paragraph) shall be included in all copies or substantial portions
48 1.1 jmcneill * of the Software.
49 1.1 jmcneill *
50 1.1 jmcneill * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
51 1.1 jmcneill * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
52 1.1 jmcneill * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
53 1.1 jmcneill * THE AUTHOR(S) OR COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
54 1.1 jmcneill * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
55 1.1 jmcneill * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
56 1.1 jmcneill * DEALINGS IN THE SOFTWARE.
57 1.1 jmcneill */
58 1.1 jmcneill
59 1.1 jmcneill #include <sys/cdefs.h>
60 1.2 jmcneill __KERNEL_RCSID(0, "$NetBSD: unichromefb.c,v 1.2 2006/08/13 03:37:02 jmcneill Exp $");
61 1.1 jmcneill
62 1.1 jmcneill #include <sys/param.h>
63 1.1 jmcneill #include <sys/systm.h>
64 1.1 jmcneill #include <sys/device.h>
65 1.1 jmcneill #include <sys/malloc.h>
66 1.1 jmcneill
67 1.1 jmcneill #include <machine/bus.h>
68 1.1 jmcneill
69 1.1 jmcneill #include <dev/pci/pcivar.h>
70 1.1 jmcneill #include <dev/pci/pcireg.h>
71 1.1 jmcneill #include <dev/pci/pcidevs.h>
72 1.1 jmcneill
73 1.1 jmcneill #include <dev/wscons/wsdisplayvar.h>
74 1.1 jmcneill #include <dev/wscons/wsconsio.h>
75 1.1 jmcneill #include <dev/wsfont/wsfont.h>
76 1.1 jmcneill #include <dev/rasops/rasops.h>
77 1.1 jmcneill #include <dev/wscons/wsdisplay_vconsvar.h>
78 1.1 jmcneill
79 1.1 jmcneill #include <dev/pci/unichromereg.h>
80 1.1 jmcneill #include <dev/pci/unichromemode.h>
81 1.1 jmcneill #include <dev/pci/unichromehw.h>
82 1.1 jmcneill #include <dev/pci/unichromeconfig.h>
83 1.2 jmcneill #include <dev/pci/unichromeaccel.h>
84 1.1 jmcneill
85 1.1 jmcneill /* XXX */
86 1.2 jmcneill #define UNICHROMEFB_DEPTH 16
87 1.2 jmcneill #define UNICHROMEFB_MODE VIA_RES_1280X1024
88 1.2 jmcneill #define UNICHROMEFB_WIDTH 1280
89 1.2 jmcneill #define UNICHROMEFB_HEIGHT 1024
90 1.1 jmcneill
91 1.1 jmcneill struct unichromefb_softc {
92 1.1 jmcneill struct device sc_dev;
93 1.1 jmcneill struct vcons_data sc_vd;
94 1.1 jmcneill void * sc_fbbase;
95 1.1 jmcneill unsigned int sc_fbaddr;
96 1.1 jmcneill unsigned int sc_fbsize;
97 1.1 jmcneill
98 1.1 jmcneill bus_space_tag_t sc_iot;
99 1.1 jmcneill bus_space_handle_t sc_ioh;
100 1.1 jmcneill
101 1.1 jmcneill bus_space_tag_t sc_memt;
102 1.1 jmcneill bus_space_handle_t sc_memh;
103 1.1 jmcneill
104 1.1 jmcneill int sc_width;
105 1.1 jmcneill int sc_height;
106 1.1 jmcneill int sc_depth;
107 1.1 jmcneill int sc_stride;
108 1.1 jmcneill
109 1.1 jmcneill int sc_wsmode;
110 1.2 jmcneill
111 1.2 jmcneill int sc_accel;
112 1.1 jmcneill };
113 1.1 jmcneill
114 1.1 jmcneill static int unichromefb_match(struct device *, struct cfdata *, void *);
115 1.1 jmcneill static void unichromefb_attach(struct device *, struct device *, void *);
116 1.1 jmcneill
117 1.1 jmcneill /* XXX */
118 1.1 jmcneill int unichromefb_cnattach(void);
119 1.1 jmcneill
120 1.1 jmcneill struct wsscreen_descr unichromefb_stdscreen = {
121 1.1 jmcneill "fb",
122 1.1 jmcneill 0, 0,
123 1.1 jmcneill NULL,
124 1.1 jmcneill 8, 16,
125 1.1 jmcneill };
126 1.1 jmcneill
127 1.1 jmcneill static int unichromefb_ioctl(void *, void *, u_long, caddr_t, int,
128 1.1 jmcneill struct lwp *);
129 1.1 jmcneill static paddr_t unichromefb_mmap(void *, void *, off_t, int);
130 1.1 jmcneill
131 1.1 jmcneill static void unichromefb_init_screen(void *, struct vcons_screen *,
132 1.1 jmcneill int, long *);
133 1.1 jmcneill
134 1.1 jmcneill /* hardware access */
135 1.1 jmcneill static uint8_t uni_rd(struct unichromefb_softc *, int, uint8_t);
136 1.1 jmcneill static void uni_wr(struct unichromefb_softc *, int, uint8_t, uint8_t);
137 1.1 jmcneill static void uni_wr_mask(struct unichromefb_softc *, int, uint8_t,
138 1.1 jmcneill uint8_t, uint8_t);
139 1.1 jmcneill static void uni_wr_x(struct unichromefb_softc *, struct io_reg *, int);
140 1.1 jmcneill static void uni_wr_dac(struct unichromefb_softc *, uint8_t, uint8_t,
141 1.1 jmcneill uint8_t, uint8_t);
142 1.1 jmcneill
143 1.1 jmcneill /* helpers */
144 1.1 jmcneill static struct VideoModeTable * uni_getmode(int);
145 1.1 jmcneill static void uni_setmode(struct unichromefb_softc *, int, int);
146 1.1 jmcneill static void uni_crt_lock(struct unichromefb_softc *);
147 1.1 jmcneill static void uni_crt_unlock(struct unichromefb_softc *);
148 1.1 jmcneill static void uni_crt_enable(struct unichromefb_softc *);
149 1.2 jmcneill static void uni_crt_disable(struct unichromefb_softc *);
150 1.1 jmcneill static void uni_screen_enable(struct unichromefb_softc *);
151 1.2 jmcneill static void uni_screen_disable(struct unichromefb_softc *);
152 1.1 jmcneill static void uni_set_start(struct unichromefb_softc *);
153 1.1 jmcneill static void uni_set_crtc(struct unichromefb_softc *,
154 1.1 jmcneill struct crt_mode_table *, int, int, int);
155 1.1 jmcneill static void uni_load_crtc(struct unichromefb_softc *, struct display_timing,
156 1.1 jmcneill int);
157 1.1 jmcneill static void uni_load_reg(struct unichromefb_softc *, int, int,
158 1.1 jmcneill struct io_register *, int);
159 1.1 jmcneill static void uni_fix_crtc(struct unichromefb_softc *);
160 1.1 jmcneill static void uni_load_offset(struct unichromefb_softc *, int, int, int);
161 1.1 jmcneill static void uni_load_fetchcnt(struct unichromefb_softc *, int, int, int);
162 1.1 jmcneill static void uni_load_fifo(struct unichromefb_softc *, int, int, int);
163 1.1 jmcneill static void uni_set_depth(struct unichromefb_softc *, int, int);
164 1.1 jmcneill static uint32_t uni_get_clkval(struct unichromefb_softc *, int);
165 1.1 jmcneill static void uni_set_vclk(struct unichromefb_softc *, uint32_t, int);
166 1.2 jmcneill static void uni_init_dac(struct unichromefb_softc *, int);
167 1.2 jmcneill static void uni_init_accel(struct unichromefb_softc *);
168 1.2 jmcneill static void uni_set_accel_depth(struct unichromefb_softc *);
169 1.2 jmcneill
170 1.2 jmcneill /* graphics ops */
171 1.2 jmcneill static void uni_wait_idle(struct unichromefb_softc *);
172 1.2 jmcneill static void uni_fillrect(struct unichromefb_softc *,
173 1.2 jmcneill int, int, int, int, int);
174 1.2 jmcneill static void uni_bitblit(struct unichromefb_softc *, int, int, int, int, int, int);
175 1.2 jmcneill
176 1.2 jmcneill /* rasops glue */
177 1.2 jmcneill static void uni_copycols(void *, int, int, int, int);
178 1.2 jmcneill static void uni_copyrows(void *, int, int, int);
179 1.2 jmcneill static void uni_erasecols(void *, int, int, int, long);
180 1.2 jmcneill static void uni_eraserows(void *, int, int, long);
181 1.2 jmcneill #if notyet
182 1.2 jmcneill static void uni_cursor(void *, int, int, int);
183 1.2 jmcneill static void uni_putchar(void *, int, int, u_int, long);
184 1.2 jmcneill #endif
185 1.1 jmcneill
186 1.1 jmcneill struct wsdisplay_accessops unichromefb_accessops = {
187 1.1 jmcneill unichromefb_ioctl,
188 1.1 jmcneill unichromefb_mmap,
189 1.1 jmcneill NULL,
190 1.1 jmcneill NULL,
191 1.1 jmcneill NULL,
192 1.1 jmcneill NULL,
193 1.1 jmcneill };
194 1.1 jmcneill
195 1.1 jmcneill static struct vcons_screen unichromefb_console_screen;
196 1.1 jmcneill
197 1.1 jmcneill const struct wsscreen_descr *_unichromefb_scrlist[] = {
198 1.1 jmcneill &unichromefb_stdscreen,
199 1.1 jmcneill };
200 1.1 jmcneill
201 1.1 jmcneill struct wsscreen_list unichromefb_screenlist = {
202 1.1 jmcneill sizeof(_unichromefb_scrlist) / sizeof(struct wsscreen_descr *),
203 1.1 jmcneill _unichromefb_scrlist
204 1.1 jmcneill };
205 1.1 jmcneill
206 1.1 jmcneill CFATTACH_DECL(unichromefb, sizeof(struct unichromefb_softc),
207 1.1 jmcneill unichromefb_match, unichromefb_attach, NULL, NULL);
208 1.1 jmcneill
209 1.1 jmcneill static int
210 1.1 jmcneill unichromefb_match(struct device *parent, struct cfdata *match, void *opaque)
211 1.1 jmcneill {
212 1.1 jmcneill struct pci_attach_args *pa;
213 1.1 jmcneill
214 1.1 jmcneill pa = (struct pci_attach_args *)opaque;
215 1.1 jmcneill
216 1.1 jmcneill if (PCI_CLASS(pa->pa_class) != PCI_CLASS_DISPLAY ||
217 1.1 jmcneill PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_DISPLAY_VGA)
218 1.1 jmcneill return 0;
219 1.1 jmcneill
220 1.1 jmcneill if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_VIATECH)
221 1.1 jmcneill return 0;
222 1.1 jmcneill
223 1.1 jmcneill switch (PCI_PRODUCT(pa->pa_id)) {
224 1.1 jmcneill case PCI_PRODUCT_VIATECH_VT3314_IG:
225 1.1 jmcneill return 10; /* beat vga(4) */
226 1.1 jmcneill }
227 1.1 jmcneill
228 1.1 jmcneill return 0;
229 1.1 jmcneill }
230 1.1 jmcneill
231 1.1 jmcneill static void
232 1.1 jmcneill unichromefb_attach(struct device *parent, struct device *self, void *opaque)
233 1.1 jmcneill {
234 1.1 jmcneill struct unichromefb_softc *sc;
235 1.1 jmcneill struct pci_attach_args *pa;
236 1.1 jmcneill struct rasops_info *ri;
237 1.1 jmcneill struct wsemuldisplaydev_attach_args aa;
238 1.2 jmcneill bus_space_handle_t ap_memh;
239 1.1 jmcneill uint8_t val;
240 1.2 jmcneill bus_addr_t mmiobase;
241 1.2 jmcneill bus_size_t mmiosize;
242 1.1 jmcneill long defattr;
243 1.1 jmcneill
244 1.1 jmcneill sc = (struct unichromefb_softc *)self;
245 1.1 jmcneill pa = (struct pci_attach_args *)opaque;
246 1.1 jmcneill
247 1.2 jmcneill sc->sc_width = UNICHROMEFB_WIDTH;
248 1.2 jmcneill sc->sc_height = UNICHROMEFB_HEIGHT;
249 1.1 jmcneill sc->sc_depth = UNICHROMEFB_DEPTH;
250 1.1 jmcneill sc->sc_stride = sc->sc_width * (sc->sc_depth / 8);
251 1.1 jmcneill
252 1.1 jmcneill sc->sc_wsmode = WSDISPLAYIO_MODE_EMUL;
253 1.1 jmcneill
254 1.1 jmcneill sc->sc_iot = pa->pa_iot;
255 1.1 jmcneill if (bus_space_map(sc->sc_iot, VIA_REGBASE, 0x20, 0, &sc->sc_ioh)) {
256 1.1 jmcneill aprint_error(": failed to map I/O registers\n");
257 1.1 jmcneill return;
258 1.1 jmcneill }
259 1.1 jmcneill
260 1.1 jmcneill val = uni_rd(sc, VIASR, SR30);
261 1.1 jmcneill sc->sc_fbaddr = val << 24;
262 1.2 jmcneill val = uni_rd(sc, VIASR, SR39);
263 1.2 jmcneill sc->sc_fbsize = val * (4*1024*1024);
264 1.2 jmcneill if (sc->sc_fbsize < 16*1024*1024 || sc->sc_fbsize > 64*1024*1024)
265 1.2 jmcneill sc->sc_fbsize = 16*1024*1024;
266 1.1 jmcneill sc->sc_memt = pa->pa_memt;
267 1.1 jmcneill if (bus_space_map(sc->sc_memt, sc->sc_fbaddr, sc->sc_fbsize,
268 1.2 jmcneill BUS_SPACE_MAP_LINEAR, &ap_memh)) {
269 1.1 jmcneill aprint_error(": failed to map aperture at 0x%08x/0x%x\n",
270 1.1 jmcneill sc->sc_fbaddr, sc->sc_fbsize);
271 1.1 jmcneill return;
272 1.1 jmcneill }
273 1.2 jmcneill sc->sc_fbbase = (caddr_t)bus_space_vaddr(sc->sc_memt, ap_memh);
274 1.2 jmcneill
275 1.2 jmcneill if (pci_mapreg_map(pa, 0x14, PCI_MAPREG_TYPE_MEM, 0,
276 1.2 jmcneill &sc->sc_memt, &sc->sc_memh, &mmiobase, &mmiosize)) {
277 1.2 jmcneill sc->sc_accel = 0;
278 1.2 jmcneill aprint_error(": failed to map MMIO registers\n");
279 1.2 jmcneill } else {
280 1.2 jmcneill sc->sc_accel = 1;
281 1.2 jmcneill }
282 1.1 jmcneill
283 1.1 jmcneill aprint_naive("\n");
284 1.1 jmcneill aprint_normal(": VIA UniChrome frame buffer\n");
285 1.1 jmcneill
286 1.2 jmcneill if (sc->sc_accel)
287 1.2 jmcneill aprint_normal("%s: MMIO @0x%08x/0x%x\n",
288 1.2 jmcneill sc->sc_dev.dv_xname, (uint32_t)mmiobase, (uint32_t)mmiosize);
289 1.2 jmcneill
290 1.1 jmcneill ri = &unichromefb_console_screen.scr_ri;
291 1.1 jmcneill memset(ri, 0, sizeof(struct rasops_info));
292 1.1 jmcneill
293 1.1 jmcneill vcons_init(&sc->sc_vd, sc, &unichromefb_stdscreen,
294 1.1 jmcneill &unichromefb_accessops);
295 1.1 jmcneill sc->sc_vd.init_screen = unichromefb_init_screen;
296 1.1 jmcneill
297 1.2 jmcneill uni_setmode(sc, UNICHROMEFB_MODE, sc->sc_depth);
298 1.1 jmcneill
299 1.2 jmcneill uni_init_dac(sc, IGA1);
300 1.2 jmcneill if (sc->sc_accel) {
301 1.2 jmcneill uni_init_accel(sc);
302 1.2 jmcneill uni_fillrect(sc, 0, 0, sc->sc_width, sc->sc_height, 0);
303 1.2 jmcneill }
304 1.2 jmcneill
305 1.2 jmcneill aprint_normal("%s: FB @0x%08x (%dx%dx%d)\n", sc->sc_dev.dv_xname,
306 1.2 jmcneill sc->sc_fbaddr, sc->sc_width, sc->sc_height, sc->sc_depth);
307 1.1 jmcneill
308 1.1 jmcneill unichromefb_console_screen.scr_flags |= VCONS_SCREEN_IS_STATIC;
309 1.1 jmcneill vcons_init_screen(&sc->sc_vd, &unichromefb_console_screen, 1, &defattr);
310 1.1 jmcneill
311 1.1 jmcneill unichromefb_stdscreen.ncols = ri->ri_cols;
312 1.1 jmcneill unichromefb_stdscreen.nrows = ri->ri_rows;
313 1.1 jmcneill unichromefb_stdscreen.textops = &ri->ri_ops;
314 1.1 jmcneill unichromefb_stdscreen.capabilities = ri->ri_caps;
315 1.1 jmcneill unichromefb_stdscreen.modecookie = NULL;
316 1.1 jmcneill
317 1.1 jmcneill wsdisplay_cnattach(&unichromefb_stdscreen, ri, 0, 0, defattr);
318 1.1 jmcneill
319 1.1 jmcneill aa.console = 1; /* XXX */
320 1.1 jmcneill aa.scrdata = &unichromefb_screenlist;
321 1.1 jmcneill aa.accessops = &unichromefb_accessops;
322 1.1 jmcneill aa.accesscookie = &sc->sc_vd;
323 1.1 jmcneill
324 1.1 jmcneill config_found(self, &aa, wsemuldisplaydevprint);
325 1.1 jmcneill
326 1.1 jmcneill return;
327 1.1 jmcneill }
328 1.1 jmcneill
329 1.1 jmcneill static int
330 1.1 jmcneill unichromefb_ioctl(void *v, void *vs, u_long cmd, caddr_t data, int flag,
331 1.1 jmcneill struct lwp *l)
332 1.1 jmcneill {
333 1.1 jmcneill struct vcons_data *vd;
334 1.1 jmcneill struct unichromefb_softc *sc;
335 1.1 jmcneill struct wsdisplay_fbinfo *fb;
336 1.1 jmcneill
337 1.1 jmcneill vd = (struct vcons_data *)v;
338 1.1 jmcneill sc = (struct unichromefb_softc *)vd->cookie;
339 1.1 jmcneill
340 1.1 jmcneill switch (cmd) {
341 1.1 jmcneill case WSDISPLAYIO_GTYPE:
342 1.1 jmcneill *(u_int *)data = WSDISPLAY_TYPE_PCIMISC;
343 1.1 jmcneill return 0;
344 1.1 jmcneill case WSDISPLAYIO_GINFO:
345 1.1 jmcneill if (vd->active != NULL) {
346 1.1 jmcneill fb = (struct wsdisplay_fbinfo *)data;
347 1.1 jmcneill fb->width = sc->sc_width;
348 1.1 jmcneill fb->height = sc->sc_height;
349 1.1 jmcneill fb->depth = sc->sc_depth;
350 1.1 jmcneill fb->cmsize = 256;
351 1.1 jmcneill return 0;
352 1.1 jmcneill } else
353 1.1 jmcneill return ENODEV;
354 1.1 jmcneill case WSDISPLAYIO_GVIDEO:
355 1.1 jmcneill return ENODEV;
356 1.1 jmcneill case WSDISPLAYIO_SVIDEO:
357 1.1 jmcneill return ENODEV;
358 1.1 jmcneill case WSDISPLAYIO_GETCMAP:
359 1.1 jmcneill return EINVAL;
360 1.1 jmcneill case WSDISPLAYIO_PUTCMAP:
361 1.1 jmcneill return EINVAL;
362 1.1 jmcneill case WSDISPLAYIO_LINEBYTES:
363 1.1 jmcneill *(u_int *)data = sc->sc_stride;
364 1.1 jmcneill return 0;
365 1.1 jmcneill case WSDISPLAYIO_SMODE:
366 1.1 jmcneill {
367 1.1 jmcneill int new_mode = *(int *)data;
368 1.1 jmcneill if (new_mode != sc->sc_wsmode) {
369 1.1 jmcneill sc->sc_wsmode = new_mode;
370 1.1 jmcneill if (new_mode == WSDISPLAYIO_MODE_EMUL)
371 1.1 jmcneill vcons_redraw_screen(vd->active);
372 1.1 jmcneill }
373 1.1 jmcneill }
374 1.1 jmcneill return 0;
375 1.1 jmcneill case WSDISPLAYIO_SSPLASH:
376 1.1 jmcneill return ENODEV;
377 1.1 jmcneill case WSDISPLAYIO_SPROGRESS:
378 1.1 jmcneill return ENODEV;
379 1.1 jmcneill }
380 1.1 jmcneill
381 1.1 jmcneill return EPASSTHROUGH;
382 1.1 jmcneill }
383 1.1 jmcneill
384 1.1 jmcneill static paddr_t
385 1.1 jmcneill unichromefb_mmap(void *v, void *vs, off_t offset, int prot)
386 1.1 jmcneill {
387 1.1 jmcneill return -1;
388 1.1 jmcneill }
389 1.1 jmcneill
390 1.1 jmcneill static void
391 1.1 jmcneill unichromefb_init_screen(void *c, struct vcons_screen *scr, int existing,
392 1.1 jmcneill long *defattr)
393 1.1 jmcneill {
394 1.1 jmcneill struct unichromefb_softc *sc;
395 1.1 jmcneill struct rasops_info *ri;
396 1.1 jmcneill
397 1.1 jmcneill sc = (struct unichromefb_softc *)c;
398 1.1 jmcneill ri = &scr->scr_ri;
399 1.1 jmcneill ri->ri_flg = RI_CENTER;
400 1.1 jmcneill ri->ri_depth = sc->sc_depth;
401 1.1 jmcneill ri->ri_width = sc->sc_width;
402 1.1 jmcneill ri->ri_height = sc->sc_height;
403 1.1 jmcneill ri->ri_stride = sc->sc_stride;
404 1.1 jmcneill ri->ri_bits = sc->sc_fbbase;
405 1.2 jmcneill if (existing)
406 1.2 jmcneill ri->ri_flg |= RI_CLEAR;
407 1.1 jmcneill
408 1.2 jmcneill switch (ri->ri_depth) {
409 1.2 jmcneill case 32:
410 1.2 jmcneill ri->ri_rnum = ri->ri_gnum = ri->ri_bnum = 8;
411 1.2 jmcneill ri->ri_rpos = 16;
412 1.2 jmcneill ri->ri_gpos = 8;
413 1.2 jmcneill ri->ri_bpos = 0;
414 1.2 jmcneill break;
415 1.2 jmcneill case 16:
416 1.2 jmcneill ri->ri_rnum = 5;
417 1.2 jmcneill ri->ri_gnum = 6;
418 1.2 jmcneill ri->ri_bnum = 5;
419 1.2 jmcneill ri->ri_rpos = 11;
420 1.2 jmcneill ri->ri_gpos = 5;
421 1.2 jmcneill ri->ri_bpos = 0;
422 1.2 jmcneill break;
423 1.2 jmcneill }
424 1.1 jmcneill
425 1.1 jmcneill rasops_init(ri, sc->sc_height / 16, sc->sc_width / 8);
426 1.1 jmcneill ri->ri_caps = WSSCREEN_WSCOLORS;
427 1.1 jmcneill rasops_reconfig(ri, sc->sc_height / ri->ri_font->fontheight,
428 1.1 jmcneill sc->sc_width / ri->ri_font->fontwidth);
429 1.1 jmcneill
430 1.2 jmcneill ri->ri_hw = scr;
431 1.2 jmcneill if (sc->sc_accel) {
432 1.2 jmcneill ri->ri_ops.copyrows = uni_copyrows;
433 1.2 jmcneill ri->ri_ops.copycols = uni_copycols;
434 1.2 jmcneill ri->ri_ops.eraserows = uni_eraserows;
435 1.2 jmcneill ri->ri_ops.erasecols = uni_erasecols;
436 1.2 jmcneill #if notyet
437 1.2 jmcneill ri->ri_ops.cursor = uni_cursor;
438 1.2 jmcneill ri->ri_ops.putchar = uni_putchar;
439 1.2 jmcneill #endif
440 1.2 jmcneill }
441 1.2 jmcneill
442 1.1 jmcneill return;
443 1.1 jmcneill }
444 1.1 jmcneill
445 1.1 jmcneill /*
446 1.1 jmcneill * hardware access
447 1.1 jmcneill */
448 1.1 jmcneill static uint8_t
449 1.1 jmcneill uni_rd(struct unichromefb_softc *sc, int off, uint8_t idx)
450 1.1 jmcneill {
451 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, off, idx);
452 1.1 jmcneill return bus_space_read_1(sc->sc_iot, sc->sc_ioh, off + 1);
453 1.1 jmcneill }
454 1.1 jmcneill
455 1.1 jmcneill static void
456 1.1 jmcneill uni_wr(struct unichromefb_softc *sc, int off, uint8_t idx, uint8_t val)
457 1.1 jmcneill {
458 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, off, idx);
459 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, off + 1, val);
460 1.1 jmcneill }
461 1.1 jmcneill
462 1.1 jmcneill static void
463 1.1 jmcneill uni_wr_mask(struct unichromefb_softc *sc, int off, uint8_t idx,
464 1.1 jmcneill uint8_t val, uint8_t mask)
465 1.1 jmcneill {
466 1.1 jmcneill uint8_t tmp;
467 1.1 jmcneill
468 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, off, idx);
469 1.1 jmcneill tmp = bus_space_read_1(sc->sc_iot, sc->sc_ioh, off + 1);
470 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, off + 1,
471 1.1 jmcneill ((val & mask) | (tmp & ~mask)));
472 1.1 jmcneill }
473 1.1 jmcneill
474 1.1 jmcneill static void
475 1.1 jmcneill uni_wr_dac(struct unichromefb_softc *sc, uint8_t idx,
476 1.1 jmcneill uint8_t r, uint8_t g, uint8_t b)
477 1.1 jmcneill {
478 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, LUT_INDEX_WRITE, idx);
479 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, LUT_DATA, r);
480 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, LUT_DATA, g);
481 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, LUT_DATA, b);
482 1.1 jmcneill }
483 1.1 jmcneill
484 1.1 jmcneill static void
485 1.1 jmcneill uni_wr_x(struct unichromefb_softc *sc, struct io_reg *tbl, int num)
486 1.1 jmcneill {
487 1.1 jmcneill int i;
488 1.1 jmcneill uint8_t tmp;
489 1.1 jmcneill
490 1.1 jmcneill for (i = 0; i < num; i++) {
491 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, tbl[i].port,
492 1.1 jmcneill tbl[i].index);
493 1.1 jmcneill tmp = bus_space_read_1(sc->sc_iot, sc->sc_iot,
494 1.1 jmcneill tbl[i].port + 1);
495 1.1 jmcneill tmp = (tmp & (~tbl[i].mask)) | tbl[i].value;
496 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, tbl[i].index + 1,
497 1.1 jmcneill tmp);
498 1.1 jmcneill }
499 1.1 jmcneill }
500 1.1 jmcneill
501 1.1 jmcneill /*
502 1.1 jmcneill * helpers
503 1.1 jmcneill */
504 1.1 jmcneill static struct VideoModeTable *
505 1.1 jmcneill uni_getmode(int mode)
506 1.1 jmcneill {
507 1.1 jmcneill int i;
508 1.1 jmcneill
509 1.1 jmcneill for (i = 0; i < NUM_TOTAL_MODETABLE; i++)
510 1.1 jmcneill if (CLE266Modes[i].ModeIndex == mode)
511 1.1 jmcneill return &CLE266Modes[i];
512 1.1 jmcneill
513 1.1 jmcneill return NULL;
514 1.1 jmcneill }
515 1.1 jmcneill
516 1.1 jmcneill static void
517 1.1 jmcneill uni_setmode(struct unichromefb_softc *sc, int idx, int bpp)
518 1.1 jmcneill {
519 1.1 jmcneill struct VideoModeTable *vtbl;
520 1.1 jmcneill struct crt_mode_table *crt;
521 1.1 jmcneill int i;
522 1.1 jmcneill
523 1.1 jmcneill /* XXX */
524 1.1 jmcneill vtbl = uni_getmode(idx);
525 1.1 jmcneill if (vtbl == NULL)
526 1.1 jmcneill panic("%s: unsupported mode: %d\n", sc->sc_dev.dv_xname, idx);
527 1.1 jmcneill
528 1.1 jmcneill crt = vtbl->crtc;
529 1.1 jmcneill
530 1.2 jmcneill uni_screen_disable(sc);
531 1.2 jmcneill
532 1.1 jmcneill (void)bus_space_read_1(sc->sc_iot, sc->sc_ioh, VIAStatus);
533 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAAR, 0);
534 1.1 jmcneill
535 1.1 jmcneill /* XXX assume CN900 for now */
536 1.1 jmcneill uni_wr_x(sc, CN900_ModeXregs, NUM_TOTAL_CN900_ModeXregs);
537 1.1 jmcneill
538 1.2 jmcneill uni_crt_disable(sc);
539 1.2 jmcneill
540 1.1 jmcneill /* Fill VPIT params */
541 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAWMisc, VPIT.Misc);
542 1.1 jmcneill
543 1.1 jmcneill /* Write sequencer */
544 1.1 jmcneill for (i = 1; i <= StdSR; i++) {
545 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIASR, i);
546 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIASR + 1,
547 1.1 jmcneill VPIT.SR[i - 1]);
548 1.1 jmcneill }
549 1.1 jmcneill
550 1.1 jmcneill uni_set_start(sc);
551 1.1 jmcneill
552 1.1 jmcneill uni_set_crtc(sc, crt, idx, bpp / 8, IGA1);
553 1.1 jmcneill
554 1.1 jmcneill for (i = 0; i < StdGR; i++) {
555 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAGR, i);
556 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAGR + 1,
557 1.1 jmcneill VPIT.GR[i]);
558 1.1 jmcneill }
559 1.1 jmcneill
560 1.1 jmcneill for (i = 0; i < StdAR; i++) {
561 1.1 jmcneill (void)bus_space_read_1(sc->sc_iot, sc->sc_ioh, VIAStatus);
562 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAAR, i);
563 1.2 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAAR,
564 1.1 jmcneill VPIT.AR[i]);
565 1.1 jmcneill }
566 1.1 jmcneill
567 1.1 jmcneill (void)bus_space_read_1(sc->sc_iot, sc->sc_ioh, VIAStatus);
568 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAAR, 0x20);
569 1.1 jmcneill
570 1.1 jmcneill uni_set_crtc(sc, crt, idx, bpp / 8, IGA1);
571 1.1 jmcneill /* set crt output path */
572 1.1 jmcneill uni_wr_mask(sc, VIASR, SR16, 0x00, BIT6);
573 1.1 jmcneill
574 1.1 jmcneill uni_crt_enable(sc);
575 1.1 jmcneill uni_screen_enable(sc);
576 1.1 jmcneill
577 1.1 jmcneill return;
578 1.1 jmcneill }
579 1.1 jmcneill
580 1.1 jmcneill static void
581 1.1 jmcneill uni_crt_lock(struct unichromefb_softc *sc)
582 1.1 jmcneill {
583 1.1 jmcneill uni_wr_mask(sc, VIACR, CR11, BIT7, BIT7);
584 1.1 jmcneill }
585 1.1 jmcneill
586 1.1 jmcneill static void
587 1.1 jmcneill uni_crt_unlock(struct unichromefb_softc *sc)
588 1.1 jmcneill {
589 1.1 jmcneill uni_wr_mask(sc, VIACR, CR11, 0, BIT7);
590 1.1 jmcneill uni_wr_mask(sc, VIACR, CR47, 0, BIT0);
591 1.1 jmcneill }
592 1.1 jmcneill
593 1.1 jmcneill static void
594 1.1 jmcneill uni_crt_enable(struct unichromefb_softc *sc)
595 1.1 jmcneill {
596 1.1 jmcneill uni_wr_mask(sc, VIACR, CR36, 0, BIT5+BIT4);
597 1.1 jmcneill }
598 1.1 jmcneill
599 1.1 jmcneill static void
600 1.2 jmcneill uni_crt_disable(struct unichromefb_softc *sc)
601 1.2 jmcneill {
602 1.2 jmcneill uni_wr_mask(sc, VIACR, CR36, BIT5+BIT4, BIT5+BIT4);
603 1.2 jmcneill }
604 1.2 jmcneill
605 1.2 jmcneill static void
606 1.1 jmcneill uni_screen_enable(struct unichromefb_softc *sc)
607 1.1 jmcneill {
608 1.1 jmcneill uni_wr_mask(sc, VIASR, SR01, 0, BIT5);
609 1.1 jmcneill }
610 1.1 jmcneill
611 1.1 jmcneill static void
612 1.2 jmcneill uni_screen_disable(struct unichromefb_softc *sc)
613 1.2 jmcneill {
614 1.2 jmcneill uni_wr_mask(sc, VIASR, SR01, 0x20, BIT5);
615 1.2 jmcneill }
616 1.2 jmcneill
617 1.2 jmcneill static void
618 1.1 jmcneill uni_set_start(struct unichromefb_softc *sc)
619 1.1 jmcneill {
620 1.1 jmcneill uni_crt_unlock(sc);
621 1.1 jmcneill
622 1.1 jmcneill uni_wr(sc, VIACR, CR0C, 0x00);
623 1.1 jmcneill uni_wr(sc, VIACR, CR0D, 0x00);
624 1.1 jmcneill uni_wr(sc, VIACR, CR34, 0x00);
625 1.1 jmcneill uni_wr_mask(sc, VIACR, CR48, 0x00, BIT0 + BIT1);
626 1.1 jmcneill
627 1.1 jmcneill uni_wr(sc, VIACR, CR62, 0x00);
628 1.1 jmcneill uni_wr(sc, VIACR, CR63, 0x00);
629 1.1 jmcneill uni_wr(sc, VIACR, CR64, 0x00);
630 1.1 jmcneill uni_wr(sc, VIACR, CRA3, 0x00);
631 1.1 jmcneill
632 1.1 jmcneill uni_crt_lock(sc);
633 1.1 jmcneill }
634 1.1 jmcneill
635 1.1 jmcneill static void
636 1.1 jmcneill uni_set_crtc(struct unichromefb_softc *sc, struct crt_mode_table *ctbl,
637 1.1 jmcneill int mode, int bpp_byte, int iga)
638 1.1 jmcneill {
639 1.1 jmcneill struct VideoModeTable *vtbl;
640 1.1 jmcneill struct display_timing crtreg;
641 1.1 jmcneill int i;
642 1.1 jmcneill int index;
643 1.1 jmcneill int haddr, vaddr;
644 1.1 jmcneill uint8_t val;
645 1.1 jmcneill uint32_t pll_d_n;
646 1.1 jmcneill
647 1.1 jmcneill index = 0;
648 1.1 jmcneill
649 1.1 jmcneill vtbl = uni_getmode(mode);
650 1.1 jmcneill for (i = 0; i < vtbl->mode_array; i++) {
651 1.1 jmcneill index = i;
652 1.1 jmcneill if (ctbl[i].refresh_rate == 60)
653 1.1 jmcneill break;
654 1.1 jmcneill }
655 1.1 jmcneill
656 1.1 jmcneill crtreg = ctbl[index].crtc;
657 1.1 jmcneill
658 1.1 jmcneill haddr = crtreg.hor_addr;
659 1.1 jmcneill vaddr = crtreg.ver_addr;
660 1.1 jmcneill
661 1.1 jmcneill val = bus_space_read_1(sc->sc_iot, sc->sc_ioh, VIARMisc);
662 1.1 jmcneill if (ctbl[index].h_sync_polarity == NEGATIVE) {
663 1.1 jmcneill if (ctbl[index].v_sync_polarity == NEGATIVE)
664 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAWMisc,
665 1.1 jmcneill (val & (~(BIT6+BIT7))) | (BIT6+BIT7));
666 1.1 jmcneill else
667 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAWMisc,
668 1.1 jmcneill (val & (~(BIT6+BIT7))) | (BIT6));
669 1.1 jmcneill } else {
670 1.1 jmcneill if (ctbl[index].v_sync_polarity == NEGATIVE)
671 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAWMisc,
672 1.1 jmcneill (val & (~(BIT6+BIT7))) | (BIT7));
673 1.1 jmcneill else
674 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAWMisc,
675 1.1 jmcneill (val & (~(BIT6+BIT7))));
676 1.1 jmcneill }
677 1.1 jmcneill
678 1.1 jmcneill if (iga == IGA1) {
679 1.1 jmcneill uni_crt_unlock(sc);
680 1.1 jmcneill uni_wr(sc, VIACR, CR09, 0x00);
681 1.1 jmcneill uni_wr_mask(sc, VIACR, CR11, 0x00, BIT4+BIT5+BIT6);
682 1.1 jmcneill uni_wr_mask(sc, VIACR, CR17, 0x00, BIT7);
683 1.1 jmcneill }
684 1.1 jmcneill
685 1.1 jmcneill uni_load_crtc(sc, crtreg, iga);
686 1.1 jmcneill uni_fix_crtc(sc);
687 1.1 jmcneill uni_crt_lock(sc);
688 1.1 jmcneill uni_wr_mask(sc, VIACR, CR17, 0x80, BIT7);
689 1.1 jmcneill
690 1.1 jmcneill uni_load_offset(sc, haddr, bpp_byte, iga);
691 1.1 jmcneill uni_load_fetchcnt(sc, haddr, bpp_byte, iga);
692 1.1 jmcneill uni_load_fifo(sc, iga, haddr, vaddr);
693 1.1 jmcneill
694 1.1 jmcneill uni_set_depth(sc, bpp_byte, iga);
695 1.1 jmcneill pll_d_n = uni_get_clkval(sc, ctbl[index].clk);
696 1.1 jmcneill uni_set_vclk(sc, pll_d_n, iga);
697 1.1 jmcneill }
698 1.1 jmcneill
699 1.1 jmcneill static void
700 1.1 jmcneill uni_load_crtc(struct unichromefb_softc *sc,
701 1.1 jmcneill struct display_timing device_timing, int iga)
702 1.1 jmcneill {
703 1.1 jmcneill int regnum, val;
704 1.1 jmcneill struct io_register *reg;
705 1.1 jmcneill int i;
706 1.1 jmcneill
707 1.1 jmcneill regnum = val = 0;
708 1.1 jmcneill reg = NULL;
709 1.1 jmcneill
710 1.1 jmcneill uni_crt_unlock(sc);
711 1.1 jmcneill
712 1.1 jmcneill for (i = 0; i < 12; i++) {
713 1.1 jmcneill switch (iga) {
714 1.1 jmcneill case IGA1:
715 1.1 jmcneill switch (i) {
716 1.1 jmcneill case H_TOTAL_INDEX:
717 1.1 jmcneill val = IGA1_HOR_TOTAL_FORMULA(
718 1.1 jmcneill device_timing.hor_total);
719 1.1 jmcneill regnum = iga1_crtc_reg.hor_total.reg_num;
720 1.1 jmcneill reg = iga1_crtc_reg.hor_total.reg;
721 1.1 jmcneill break;
722 1.1 jmcneill case H_ADDR_INDEX:
723 1.1 jmcneill val = IGA1_HOR_ADDR_FORMULA(
724 1.1 jmcneill device_timing.hor_addr);
725 1.1 jmcneill regnum = iga1_crtc_reg.hor_addr.reg_num;
726 1.1 jmcneill reg = iga1_crtc_reg.hor_addr.reg;
727 1.1 jmcneill break;
728 1.1 jmcneill case H_BLANK_START_INDEX:
729 1.1 jmcneill val = IGA1_HOR_BLANK_START_FORMULA(
730 1.1 jmcneill device_timing.hor_blank_start);
731 1.1 jmcneill regnum = iga1_crtc_reg.hor_blank_start.reg_num;
732 1.1 jmcneill reg = iga1_crtc_reg.hor_blank_start.reg;
733 1.1 jmcneill break;
734 1.1 jmcneill case H_BLANK_END_INDEX:
735 1.1 jmcneill val = IGA1_HOR_BLANK_END_FORMULA(
736 1.1 jmcneill device_timing.hor_blank_start,
737 1.1 jmcneill device_timing.hor_blank_end);
738 1.1 jmcneill regnum = iga1_crtc_reg.hor_blank_end.reg_num;
739 1.1 jmcneill reg = iga1_crtc_reg.hor_blank_end.reg;
740 1.1 jmcneill break;
741 1.1 jmcneill case H_SYNC_START_INDEX:
742 1.1 jmcneill val = IGA1_HOR_SYNC_START_FORMULA(
743 1.1 jmcneill device_timing.hor_sync_start);
744 1.1 jmcneill regnum = iga1_crtc_reg.hor_sync_start.reg_num;
745 1.1 jmcneill reg = iga1_crtc_reg.hor_sync_start.reg;
746 1.1 jmcneill break;
747 1.1 jmcneill case H_SYNC_END_INDEX:
748 1.1 jmcneill val = IGA1_HOR_SYNC_END_FORMULA(
749 1.1 jmcneill device_timing.hor_sync_start,
750 1.1 jmcneill device_timing.hor_sync_end);
751 1.1 jmcneill regnum = iga1_crtc_reg.hor_sync_end.reg_num;
752 1.1 jmcneill reg = iga1_crtc_reg.hor_sync_end.reg;
753 1.1 jmcneill break;
754 1.1 jmcneill case V_TOTAL_INDEX:
755 1.1 jmcneill val = IGA1_VER_TOTAL_FORMULA(
756 1.1 jmcneill device_timing.ver_total);
757 1.1 jmcneill regnum = iga1_crtc_reg.ver_total.reg_num;
758 1.1 jmcneill reg = iga1_crtc_reg.ver_total.reg;
759 1.1 jmcneill break;
760 1.1 jmcneill case V_ADDR_INDEX:
761 1.1 jmcneill val = IGA1_VER_ADDR_FORMULA(
762 1.1 jmcneill device_timing.ver_addr);
763 1.1 jmcneill regnum = iga1_crtc_reg.ver_addr.reg_num;
764 1.1 jmcneill reg = iga1_crtc_reg.ver_addr.reg;
765 1.1 jmcneill break;
766 1.1 jmcneill case V_BLANK_START_INDEX:
767 1.1 jmcneill val = IGA1_VER_BLANK_START_FORMULA(
768 1.1 jmcneill device_timing.ver_blank_start);
769 1.1 jmcneill regnum = iga1_crtc_reg.ver_blank_start.reg_num;
770 1.1 jmcneill reg = iga1_crtc_reg.ver_blank_start.reg;
771 1.1 jmcneill break;
772 1.1 jmcneill case V_BLANK_END_INDEX:
773 1.1 jmcneill val = IGA1_VER_BLANK_END_FORMULA(
774 1.1 jmcneill device_timing.ver_blank_start,
775 1.1 jmcneill device_timing.ver_blank_end);
776 1.1 jmcneill regnum = iga1_crtc_reg.ver_blank_end.reg_num;
777 1.1 jmcneill reg = iga1_crtc_reg.ver_blank_end.reg;
778 1.1 jmcneill break;
779 1.1 jmcneill case V_SYNC_START_INDEX:
780 1.1 jmcneill val = IGA1_VER_SYNC_START_FORMULA(
781 1.1 jmcneill device_timing.ver_sync_start);
782 1.1 jmcneill regnum = iga1_crtc_reg.ver_sync_start.reg_num;
783 1.1 jmcneill reg = iga1_crtc_reg.ver_sync_start.reg;
784 1.1 jmcneill break;
785 1.1 jmcneill case V_SYNC_END_INDEX:
786 1.1 jmcneill val = IGA1_VER_SYNC_END_FORMULA(
787 1.1 jmcneill device_timing.ver_sync_start,
788 1.1 jmcneill device_timing.ver_sync_end);
789 1.1 jmcneill regnum = iga1_crtc_reg.ver_sync_end.reg_num;
790 1.1 jmcneill reg = iga1_crtc_reg.ver_sync_end.reg;
791 1.1 jmcneill break;
792 1.2 jmcneill default:
793 1.2 jmcneill printf("%s: unknown index %d while setting up CRTC\n",
794 1.2 jmcneill sc->sc_dev.dv_xname, i);
795 1.2 jmcneill break;
796 1.1 jmcneill }
797 1.1 jmcneill break;
798 1.1 jmcneill case IGA2:
799 1.1 jmcneill printf("%s: %s: IGA2 not supported\n",
800 1.1 jmcneill sc->sc_dev.dv_xname, __func__);
801 1.1 jmcneill break;
802 1.1 jmcneill }
803 1.1 jmcneill
804 1.1 jmcneill uni_load_reg(sc, val, regnum, reg, VIACR);
805 1.1 jmcneill }
806 1.1 jmcneill
807 1.1 jmcneill uni_crt_lock(sc);
808 1.1 jmcneill }
809 1.1 jmcneill
810 1.1 jmcneill static void
811 1.1 jmcneill uni_load_reg(struct unichromefb_softc *sc, int timing, int regnum,
812 1.1 jmcneill struct io_register *reg, int type)
813 1.1 jmcneill {
814 1.1 jmcneill int regmask, bitnum, data;
815 1.1 jmcneill int i, j;
816 1.1 jmcneill int shift_next_reg;
817 1.1 jmcneill int startidx, endidx, cridx;
818 1.1 jmcneill uint16_t getbit;
819 1.1 jmcneill
820 1.1 jmcneill bitnum = 0;
821 1.1 jmcneill
822 1.1 jmcneill for (i = 0; i < regnum; i++) {
823 1.1 jmcneill regmask = data = 0;
824 1.1 jmcneill startidx = reg[i].start_bit;
825 1.1 jmcneill endidx = reg[i].end_bit;
826 1.1 jmcneill cridx = reg[i].io_addr;
827 1.1 jmcneill
828 1.1 jmcneill shift_next_reg = bitnum;
829 1.1 jmcneill
830 1.1 jmcneill for (j = startidx; j <= endidx; j++) {
831 1.1 jmcneill regmask = regmask | (BIT0 << j);
832 1.1 jmcneill getbit = (timing & (BIT0 << bitnum));
833 1.1 jmcneill data = data | ((getbit >> shift_next_reg) << startidx);
834 1.1 jmcneill ++bitnum;
835 1.1 jmcneill }
836 1.1 jmcneill
837 1.1 jmcneill if (type == VIACR)
838 1.1 jmcneill uni_wr_mask(sc, VIACR, cridx, data, regmask);
839 1.1 jmcneill else
840 1.1 jmcneill uni_wr_mask(sc, VIASR, cridx, data, regmask);
841 1.1 jmcneill }
842 1.1 jmcneill
843 1.1 jmcneill return;
844 1.1 jmcneill }
845 1.1 jmcneill
846 1.1 jmcneill static void
847 1.1 jmcneill uni_fix_crtc(struct unichromefb_softc *sc)
848 1.1 jmcneill {
849 1.1 jmcneill uni_wr_mask(sc, VIACR, CR03, 0x80, BIT7);
850 1.1 jmcneill uni_wr(sc, VIACR, CR18, 0xff);
851 1.1 jmcneill uni_wr_mask(sc, VIACR, CR07, 0x10, BIT4);
852 1.1 jmcneill uni_wr_mask(sc, VIACR, CR09, 0x40, BIT6);
853 1.1 jmcneill uni_wr_mask(sc, VIACR, CR35, 0x10, BIT4);
854 1.1 jmcneill uni_wr_mask(sc, VIACR, CR33, 0x06, BIT0+BIT1+BIT2);
855 1.1 jmcneill uni_wr(sc, VIACR, CR17, 0xe3);
856 1.1 jmcneill uni_wr(sc, VIACR, CR08, 0x00);
857 1.1 jmcneill uni_wr(sc, VIACR, CR14, 0x00);
858 1.1 jmcneill
859 1.1 jmcneill return;
860 1.1 jmcneill }
861 1.1 jmcneill
862 1.1 jmcneill static void
863 1.1 jmcneill uni_load_offset(struct unichromefb_softc *sc, int haddr, int bpp, int iga)
864 1.1 jmcneill {
865 1.1 jmcneill
866 1.1 jmcneill switch (iga) {
867 1.1 jmcneill case IGA1:
868 1.1 jmcneill uni_load_reg(sc,
869 1.1 jmcneill IGA1_OFFSET_FORMULA(haddr, bpp),
870 1.1 jmcneill offset_reg.iga1_offset_reg.reg_num,
871 1.1 jmcneill offset_reg.iga1_offset_reg.reg,
872 1.1 jmcneill VIACR);
873 1.1 jmcneill break;
874 1.1 jmcneill default:
875 1.1 jmcneill printf("%s: %s: only IGA1 is supported\n", sc->sc_dev.dv_xname,
876 1.1 jmcneill __func__);
877 1.1 jmcneill break;
878 1.1 jmcneill }
879 1.1 jmcneill
880 1.1 jmcneill return;
881 1.1 jmcneill }
882 1.1 jmcneill
883 1.1 jmcneill static void
884 1.1 jmcneill uni_load_fetchcnt(struct unichromefb_softc *sc, int haddr, int bpp, int iga)
885 1.1 jmcneill {
886 1.1 jmcneill
887 1.1 jmcneill switch (iga) {
888 1.1 jmcneill case IGA1:
889 1.1 jmcneill uni_load_reg(sc,
890 1.1 jmcneill IGA1_FETCH_COUNT_FORMULA(haddr, bpp),
891 1.1 jmcneill fetch_count_reg.iga1_fetch_count_reg.reg_num,
892 1.1 jmcneill fetch_count_reg.iga1_fetch_count_reg.reg,
893 1.1 jmcneill VIASR);
894 1.1 jmcneill break;
895 1.1 jmcneill default:
896 1.1 jmcneill printf("%s: %s: only IGA1 is supported\n", sc->sc_dev.dv_xname,
897 1.1 jmcneill __func__);
898 1.1 jmcneill break;
899 1.1 jmcneill }
900 1.1 jmcneill
901 1.1 jmcneill return;
902 1.1 jmcneill }
903 1.1 jmcneill
904 1.1 jmcneill static void
905 1.1 jmcneill uni_load_fifo(struct unichromefb_softc *sc, int iga, int horact, int veract)
906 1.1 jmcneill {
907 1.1 jmcneill int val, regnum;
908 1.1 jmcneill struct io_register *reg;
909 1.1 jmcneill int iga1_fifo_max_depth, iga1_fifo_threshold;
910 1.1 jmcneill int iga1_fifo_high_threshold, iga1_display_queue_expire_num;
911 1.1 jmcneill
912 1.1 jmcneill reg = NULL;
913 1.1 jmcneill iga1_fifo_max_depth = iga1_fifo_threshold = 0;
914 1.1 jmcneill iga1_fifo_high_threshold = iga1_display_queue_expire_num = 0;
915 1.1 jmcneill
916 1.1 jmcneill switch (iga) {
917 1.1 jmcneill case IGA1:
918 1.1 jmcneill /* XXX if (type == CN900) { */
919 1.1 jmcneill iga1_fifo_max_depth = CN900_IGA1_FIFO_MAX_DEPTH;
920 1.1 jmcneill iga1_fifo_threshold = CN900_IGA1_FIFO_THRESHOLD;
921 1.1 jmcneill iga1_fifo_high_threshold = CN900_IGA1_FIFO_HIGH_THRESHOLD;
922 1.1 jmcneill if (horact > 1280 && veract > 1024)
923 1.1 jmcneill iga1_display_queue_expire_num = 16;
924 1.1 jmcneill else
925 1.1 jmcneill iga1_display_queue_expire_num =
926 1.1 jmcneill CN900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
927 1.1 jmcneill /* XXX } */
928 1.1 jmcneill
929 1.1 jmcneill /* set display FIFO depth select */
930 1.1 jmcneill val = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth);
931 1.1 jmcneill regnum =
932 1.1 jmcneill display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num;
933 1.1 jmcneill reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg;
934 1.1 jmcneill uni_load_reg(sc, val, regnum, reg, VIASR);
935 1.1 jmcneill
936 1.1 jmcneill /* set display FIFO threshold select */
937 1.1 jmcneill val = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold);
938 1.1 jmcneill regnum = fifo_threshold_select_reg.iga1_fifo_threshold_select_reg.reg_num;
939 1.1 jmcneill reg = fifo_threshold_select_reg.iga1_fifo_threshold_select_reg.reg;
940 1.1 jmcneill uni_load_reg(sc, val, regnum, reg, VIASR);
941 1.1 jmcneill
942 1.1 jmcneill /* set display FIFO high threshold select */
943 1.1 jmcneill val = IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold);
944 1.1 jmcneill regnum = fifo_high_threshold_select_reg.iga1_fifo_high_threshold_select_reg.reg_num;
945 1.1 jmcneill reg = fifo_high_threshold_select_reg.iga1_fifo_high_threshold_select_reg.reg;
946 1.1 jmcneill uni_load_reg(sc, val, regnum, reg, VIASR);
947 1.1 jmcneill
948 1.1 jmcneill /* set display queue expire num */
949 1.1 jmcneill val = IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA(iga1_display_queue_expire_num);
950 1.1 jmcneill regnum = display_queue_expire_num_reg.iga1_display_queue_expire_num_reg.reg_num;
951 1.1 jmcneill reg = display_queue_expire_num_reg.iga1_display_queue_expire_num_reg.reg;
952 1.1 jmcneill uni_load_reg(sc, val, regnum, reg, VIASR);
953 1.1 jmcneill
954 1.1 jmcneill break;
955 1.1 jmcneill default:
956 1.1 jmcneill printf("%s: %s: only IGA1 is supported\n", sc->sc_dev.dv_xname,
957 1.1 jmcneill __func__);
958 1.1 jmcneill break;
959 1.1 jmcneill }
960 1.1 jmcneill
961 1.1 jmcneill return;
962 1.1 jmcneill }
963 1.1 jmcneill
964 1.1 jmcneill static void
965 1.1 jmcneill uni_set_depth(struct unichromefb_softc *sc, int bpp, int iga)
966 1.1 jmcneill {
967 1.1 jmcneill switch (iga) {
968 1.1 jmcneill case IGA1:
969 1.1 jmcneill switch (bpp) {
970 1.1 jmcneill case MODE_32BPP:
971 1.1 jmcneill uni_wr_mask(sc, VIASR, SR15, 0xae, 0xfe);
972 1.1 jmcneill break;
973 1.1 jmcneill case MODE_16BPP:
974 1.1 jmcneill uni_wr_mask(sc, VIASR, SR15, 0xb6, 0xfe);
975 1.1 jmcneill break;
976 1.1 jmcneill case MODE_8BPP:
977 1.1 jmcneill uni_wr_mask(sc, VIASR, SR15, 0x22, 0xfe);
978 1.1 jmcneill break;
979 1.1 jmcneill default:
980 1.1 jmcneill printf("%s: %s: mode (%d) unsupported\n",
981 1.1 jmcneill sc->sc_dev.dv_xname, __func__, bpp);
982 1.1 jmcneill }
983 1.1 jmcneill break;
984 1.1 jmcneill default:
985 1.1 jmcneill printf("%s: %s: only IGA1 is supported\n", sc->sc_dev.dv_xname,
986 1.1 jmcneill __func__);
987 1.1 jmcneill break;
988 1.1 jmcneill }
989 1.1 jmcneill }
990 1.1 jmcneill
991 1.1 jmcneill static uint32_t
992 1.1 jmcneill uni_get_clkval(struct unichromefb_softc *sc, int clk)
993 1.1 jmcneill {
994 1.1 jmcneill int i;
995 1.1 jmcneill
996 1.1 jmcneill for (i = 0; i < NUM_TOTAL_PLL_TABLE; i++) {
997 1.1 jmcneill if (clk == pll_value[i].clk) {
998 1.1 jmcneill /* XXX only CN900 supported for now */
999 1.1 jmcneill return pll_value[i].k800_pll;
1000 1.1 jmcneill }
1001 1.1 jmcneill }
1002 1.1 jmcneill
1003 1.1 jmcneill aprint_error("%s: can't find matching PLL value\n",
1004 1.1 jmcneill sc->sc_dev.dv_xname);
1005 1.1 jmcneill
1006 1.1 jmcneill return 0;
1007 1.1 jmcneill }
1008 1.1 jmcneill
1009 1.1 jmcneill static void
1010 1.1 jmcneill uni_set_vclk(struct unichromefb_softc *sc, uint32_t clk, int iga)
1011 1.1 jmcneill {
1012 1.1 jmcneill uint8_t val;
1013 1.1 jmcneill
1014 1.1 jmcneill /* hardware reset on */
1015 1.1 jmcneill uni_wr_mask(sc, VIACR, CR17, 0x00, BIT7);
1016 1.1 jmcneill
1017 1.1 jmcneill switch (iga) {
1018 1.1 jmcneill case IGA1:
1019 1.1 jmcneill /* XXX only CN900 is supported */
1020 1.1 jmcneill uni_wr(sc, VIASR, SR44, clk / 0x10000);
1021 1.1 jmcneill uni_wr(sc, VIASR, SR45, (clk & 0xffff) / 0x100);
1022 1.1 jmcneill uni_wr(sc, VIASR, SR46, clk % 0x100);
1023 1.1 jmcneill break;
1024 1.1 jmcneill default:
1025 1.1 jmcneill printf("%s: %s: only IGA1 is supported\n", sc->sc_dev.dv_xname,
1026 1.1 jmcneill __func__);
1027 1.1 jmcneill break;
1028 1.1 jmcneill }
1029 1.1 jmcneill
1030 1.1 jmcneill /* hardware reset off */
1031 1.1 jmcneill uni_wr_mask(sc, VIACR, CR17, 0x80, BIT7);
1032 1.1 jmcneill
1033 1.1 jmcneill /* reset pll */
1034 1.1 jmcneill switch (iga) {
1035 1.1 jmcneill case IGA1:
1036 1.1 jmcneill uni_wr_mask(sc, VIASR, SR40, 0x02, BIT1);
1037 1.1 jmcneill uni_wr_mask(sc, VIASR, SR40, 0x00, BIT1);
1038 1.1 jmcneill break;
1039 1.1 jmcneill }
1040 1.1 jmcneill
1041 1.1 jmcneill /* good to go */
1042 1.1 jmcneill val = bus_space_read_1(sc->sc_iot, sc->sc_ioh, VIARMisc);
1043 1.1 jmcneill val |= (BIT2+BIT3);
1044 1.1 jmcneill bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAWMisc, val);
1045 1.1 jmcneill
1046 1.1 jmcneill return;
1047 1.1 jmcneill }
1048 1.1 jmcneill
1049 1.2 jmcneill static void
1050 1.2 jmcneill uni_init_dac(struct unichromefb_softc *sc, int iga)
1051 1.2 jmcneill {
1052 1.2 jmcneill int i;
1053 1.2 jmcneill
1054 1.2 jmcneill /* XXX only IGA1 for now */
1055 1.2 jmcneill uni_wr_mask(sc, VIASR, SR1A, 0x00, BIT0);
1056 1.2 jmcneill uni_wr_mask(sc, VIASR, SR18, 0x00, BIT7+BIT6);
1057 1.2 jmcneill for (i = 0; i < 256; i++)
1058 1.2 jmcneill uni_wr_dac(sc, i,
1059 1.2 jmcneill palLUT_table[i].red, palLUT_table[i].green, palLUT_table[i].blue);
1060 1.2 jmcneill
1061 1.2 jmcneill uni_wr_mask(sc, VIASR, SR18, 0xc0, BIT7+BIT6);
1062 1.2 jmcneill
1063 1.2 jmcneill return;
1064 1.2 jmcneill }
1065 1.2 jmcneill
1066 1.2 jmcneill static void
1067 1.2 jmcneill uni_init_accel(struct unichromefb_softc *sc)
1068 1.2 jmcneill {
1069 1.2 jmcneill
1070 1.2 jmcneill /* init 2D engine regs to reset 2D engine */
1071 1.2 jmcneill MMIO_OUT32(VIA_REG_GEMODE, 0);
1072 1.2 jmcneill MMIO_OUT32(VIA_REG_SRCPOS, 0);
1073 1.2 jmcneill MMIO_OUT32(VIA_REG_DSTPOS, 0);
1074 1.2 jmcneill MMIO_OUT32(VIA_REG_DIMENSION, 0);
1075 1.2 jmcneill MMIO_OUT32(VIA_REG_PATADDR, 0);
1076 1.2 jmcneill MMIO_OUT32(VIA_REG_FGCOLOR, 0);
1077 1.2 jmcneill MMIO_OUT32(VIA_REG_BGCOLOR, 0);
1078 1.2 jmcneill MMIO_OUT32(VIA_REG_CLIPTL, 0);
1079 1.2 jmcneill MMIO_OUT32(VIA_REG_CLIPBR, 0);
1080 1.2 jmcneill MMIO_OUT32(VIA_REG_OFFSET, 0);
1081 1.2 jmcneill MMIO_OUT32(VIA_REG_KEYCONTROL, 0);
1082 1.2 jmcneill MMIO_OUT32(VIA_REG_SRCBASE, 0);
1083 1.2 jmcneill MMIO_OUT32(VIA_REG_DSTBASE, 0);
1084 1.2 jmcneill MMIO_OUT32(VIA_REG_PITCH, 0);
1085 1.2 jmcneill MMIO_OUT32(VIA_REG_MONOPAT1, 0);
1086 1.2 jmcneill
1087 1.2 jmcneill /* init AGP and VQ registers */
1088 1.2 jmcneill MMIO_OUT32(VIA_REG_TRANSET, 0x00100000);
1089 1.2 jmcneill MMIO_OUT32(VIA_REG_TRANSPACE, 0x00000000);
1090 1.2 jmcneill MMIO_OUT32(VIA_REG_TRANSPACE, 0x00333004);
1091 1.2 jmcneill MMIO_OUT32(VIA_REG_TRANSPACE, 0x60000000);
1092 1.2 jmcneill MMIO_OUT32(VIA_REG_TRANSPACE, 0x61000000);
1093 1.2 jmcneill MMIO_OUT32(VIA_REG_TRANSPACE, 0x62000000);
1094 1.2 jmcneill MMIO_OUT32(VIA_REG_TRANSPACE, 0x63000000);
1095 1.2 jmcneill MMIO_OUT32(VIA_REG_TRANSPACE, 0x64000000);
1096 1.2 jmcneill MMIO_OUT32(VIA_REG_TRANSPACE, 0x7d000000);
1097 1.2 jmcneill
1098 1.2 jmcneill MMIO_OUT32(VIA_REG_TRANSET, 0xfe020000);
1099 1.2 jmcneill MMIO_OUT32(VIA_REG_TRANSPACE, 0x00000000);
1100 1.2 jmcneill
1101 1.2 jmcneill /* disable VQ */
1102 1.2 jmcneill MMIO_OUT32(VIA_REG_TRANSET, 0x00fe0000);
1103 1.2 jmcneill MMIO_OUT32(VIA_REG_TRANSPACE, 0x00000004);
1104 1.2 jmcneill MMIO_OUT32(VIA_REG_TRANSPACE, 0x40008c0f);
1105 1.2 jmcneill MMIO_OUT32(VIA_REG_TRANSPACE, 0x44000000);
1106 1.2 jmcneill MMIO_OUT32(VIA_REG_TRANSPACE, 0x45080c04);
1107 1.2 jmcneill MMIO_OUT32(VIA_REG_TRANSPACE, 0x46800408);
1108 1.2 jmcneill
1109 1.2 jmcneill uni_set_accel_depth(sc);
1110 1.2 jmcneill
1111 1.2 jmcneill MMIO_OUT32(VIA_REG_SRCBASE, 0);
1112 1.2 jmcneill MMIO_OUT32(VIA_REG_DSTBASE, 0);
1113 1.2 jmcneill
1114 1.2 jmcneill MMIO_OUT32(VIA_REG_PITCH, VIA_PITCH_ENABLE |
1115 1.2 jmcneill (((sc->sc_width * sc->sc_depth >> 3) >> 3) |
1116 1.2 jmcneill (((sc->sc_width * sc->sc_depth >> 3) >> 3) << 16)));
1117 1.2 jmcneill
1118 1.2 jmcneill return;
1119 1.2 jmcneill }
1120 1.2 jmcneill
1121 1.2 jmcneill static void
1122 1.2 jmcneill uni_set_accel_depth(struct unichromefb_softc *sc)
1123 1.2 jmcneill {
1124 1.2 jmcneill uint32_t gemode;
1125 1.2 jmcneill
1126 1.2 jmcneill gemode = MMIO_IN32(0x04) & 0xfffffcff;
1127 1.2 jmcneill
1128 1.2 jmcneill switch (sc->sc_depth) {
1129 1.2 jmcneill case 32:
1130 1.2 jmcneill gemode |= VIA_GEM_32bpp;
1131 1.2 jmcneill break;
1132 1.2 jmcneill case 16:
1133 1.2 jmcneill gemode |= VIA_GEM_16bpp;
1134 1.2 jmcneill break;
1135 1.2 jmcneill default:
1136 1.2 jmcneill gemode |= VIA_GEM_8bpp;
1137 1.2 jmcneill break;
1138 1.2 jmcneill }
1139 1.2 jmcneill
1140 1.2 jmcneill /* set colour depth and pitch */
1141 1.2 jmcneill MMIO_OUT32(VIA_REG_GEMODE, gemode);
1142 1.2 jmcneill
1143 1.2 jmcneill return;
1144 1.2 jmcneill }
1145 1.2 jmcneill
1146 1.2 jmcneill static void
1147 1.2 jmcneill uni_wait_idle(struct unichromefb_softc *sc)
1148 1.2 jmcneill {
1149 1.2 jmcneill int loop = 0;
1150 1.2 jmcneill
1151 1.2 jmcneill while (!(MMIO_IN32(VIA_REG_STATUS) & VIA_VR_QUEUE_BUSY) &&
1152 1.2 jmcneill (loop++ < MAXLOOP))
1153 1.2 jmcneill ;
1154 1.2 jmcneill
1155 1.2 jmcneill while ((MMIO_IN32(VIA_REG_STATUS) &
1156 1.2 jmcneill (VIA_CMD_RGTR_BUSY | VIA_2D_ENG_BUSY | VIA_3D_ENG_BUSY)) &&
1157 1.2 jmcneill (loop++ < MAXLOOP))
1158 1.2 jmcneill ;
1159 1.2 jmcneill
1160 1.2 jmcneill if (loop >= MAXLOOP)
1161 1.2 jmcneill aprint_error("%s: engine stall\n", sc->sc_dev.dv_xname);
1162 1.2 jmcneill
1163 1.2 jmcneill return;
1164 1.2 jmcneill }
1165 1.2 jmcneill
1166 1.2 jmcneill static void
1167 1.2 jmcneill uni_fillrect(struct unichromefb_softc *sc, int x, int y, int width,
1168 1.2 jmcneill int height, int colour)
1169 1.2 jmcneill {
1170 1.2 jmcneill
1171 1.2 jmcneill MMIO_OUT32(VIA_REG_SRCPOS, 0);
1172 1.2 jmcneill MMIO_OUT32(VIA_REG_SRCBASE, 0);
1173 1.2 jmcneill MMIO_OUT32(VIA_REG_DSTBASE, 0);
1174 1.2 jmcneill MMIO_OUT32(VIA_REG_PITCH, VIA_PITCH_ENABLE |
1175 1.2 jmcneill (((sc->sc_width * sc->sc_depth >> 3) >> 3) |
1176 1.2 jmcneill (((sc->sc_width * sc->sc_depth >> 3) >> 3) << 16)));
1177 1.2 jmcneill MMIO_OUT32(VIA_REG_DSTPOS, ((y << 16) | x));
1178 1.2 jmcneill MMIO_OUT32(VIA_REG_DIMENSION,
1179 1.2 jmcneill (((height - 1) << 16) | (width - 1)));
1180 1.2 jmcneill MMIO_OUT32(VIA_REG_FGCOLOR, colour);
1181 1.2 jmcneill MMIO_OUT32(VIA_REG_GECMD, (0x01 | 0x2000 | 0xf0 << 24));
1182 1.2 jmcneill
1183 1.2 jmcneill /* XXX */
1184 1.2 jmcneill uni_wait_idle(sc);
1185 1.2 jmcneill
1186 1.2 jmcneill return;
1187 1.2 jmcneill }
1188 1.2 jmcneill
1189 1.2 jmcneill static void
1190 1.2 jmcneill uni_bitblit(struct unichromefb_softc *sc, int xs, int ys, int xd, int yd, int width, int height)
1191 1.2 jmcneill {
1192 1.2 jmcneill uint32_t dir;
1193 1.2 jmcneill
1194 1.2 jmcneill dir = 0;
1195 1.2 jmcneill
1196 1.2 jmcneill if (ys < yd) {
1197 1.2 jmcneill yd += height - 1;
1198 1.2 jmcneill ys += height - 1;
1199 1.2 jmcneill dir |= 0x8000;
1200 1.2 jmcneill }
1201 1.2 jmcneill
1202 1.2 jmcneill if (xs < xd) {
1203 1.2 jmcneill xd += width - 1;
1204 1.2 jmcneill xs += width - 1;
1205 1.2 jmcneill dir |= 0x4000;
1206 1.2 jmcneill }
1207 1.2 jmcneill
1208 1.2 jmcneill MMIO_OUT32(VIA_REG_SRCBASE, 0);
1209 1.2 jmcneill MMIO_OUT32(VIA_REG_DSTBASE, 0);
1210 1.2 jmcneill MMIO_OUT32(VIA_REG_PITCH, VIA_PITCH_ENABLE |
1211 1.2 jmcneill (((sc->sc_width * sc->sc_depth >> 3) >> 3) |
1212 1.2 jmcneill (((sc->sc_width * sc->sc_depth >> 3) >> 3) << 16)));
1213 1.2 jmcneill MMIO_OUT32(VIA_REG_SRCPOS, ys << 16 | xs);
1214 1.2 jmcneill MMIO_OUT32(VIA_REG_DSTPOS, yd << 16 | xd);
1215 1.2 jmcneill MMIO_OUT32(VIA_REG_DIMENSION, ((height - 1) << 16) | (width - 1));
1216 1.2 jmcneill MMIO_OUT32(VIA_REG_GECMD, (0x01 | dir | (0xcc << 24)));
1217 1.2 jmcneill
1218 1.2 jmcneill /* XXX */
1219 1.2 jmcneill uni_wait_idle(sc);
1220 1.2 jmcneill
1221 1.2 jmcneill return;
1222 1.2 jmcneill }
1223 1.2 jmcneill
1224 1.2 jmcneill /*
1225 1.2 jmcneill * rasops glue
1226 1.2 jmcneill */
1227 1.2 jmcneill static void
1228 1.2 jmcneill uni_copycols(void *opaque, int row, int srccol, int dstcol, int ncols)
1229 1.2 jmcneill {
1230 1.2 jmcneill struct rasops_info *ri;
1231 1.2 jmcneill struct vcons_screen *scr;
1232 1.2 jmcneill struct unichromefb_softc *sc;
1233 1.2 jmcneill int xs, xd, y, width, height;
1234 1.2 jmcneill
1235 1.2 jmcneill ri = (struct rasops_info *)opaque;
1236 1.2 jmcneill scr = (struct vcons_screen *)ri->ri_hw;
1237 1.2 jmcneill sc = (struct unichromefb_softc *)scr->scr_cookie;
1238 1.2 jmcneill
1239 1.2 jmcneill if (sc->sc_wsmode == WSDISPLAYIO_MODE_EMUL) {
1240 1.2 jmcneill xs = ri->ri_xorigin + ri->ri_font->fontwidth * srccol;
1241 1.2 jmcneill xd = ri->ri_xorigin + ri->ri_font->fontwidth * dstcol;
1242 1.2 jmcneill y = ri->ri_yorigin + ri->ri_font->fontheight * row;
1243 1.2 jmcneill width = ri->ri_font->fontwidth * ncols;
1244 1.2 jmcneill height = ri->ri_font->fontheight;
1245 1.2 jmcneill uni_bitblit(sc, xs, y, xd, y, width, height);
1246 1.2 jmcneill }
1247 1.2 jmcneill
1248 1.2 jmcneill return;
1249 1.2 jmcneill }
1250 1.2 jmcneill
1251 1.2 jmcneill static void
1252 1.2 jmcneill uni_copyrows(void *opaque, int srcrow, int dstrow, int nrows)
1253 1.2 jmcneill {
1254 1.2 jmcneill struct rasops_info *ri;
1255 1.2 jmcneill struct vcons_screen *scr;
1256 1.2 jmcneill struct unichromefb_softc *sc;
1257 1.2 jmcneill int x, ys, yd, width, height;
1258 1.2 jmcneill
1259 1.2 jmcneill ri = (struct rasops_info *)opaque;
1260 1.2 jmcneill scr = (struct vcons_screen *)ri->ri_hw;
1261 1.2 jmcneill sc = (struct unichromefb_softc *)scr->scr_cookie;
1262 1.2 jmcneill
1263 1.2 jmcneill if (sc->sc_wsmode == WSDISPLAYIO_MODE_EMUL) {
1264 1.2 jmcneill x = ri->ri_xorigin;
1265 1.2 jmcneill ys = ri->ri_yorigin + ri->ri_font->fontheight * srcrow;
1266 1.2 jmcneill yd = ri->ri_yorigin + ri->ri_font->fontheight * dstrow;
1267 1.2 jmcneill width = ri->ri_emuwidth;
1268 1.2 jmcneill height = ri->ri_font->fontheight * nrows;
1269 1.2 jmcneill uni_bitblit(sc, x, ys, x, yd, width, height);
1270 1.2 jmcneill }
1271 1.2 jmcneill
1272 1.2 jmcneill return;
1273 1.2 jmcneill }
1274 1.2 jmcneill
1275 1.2 jmcneill static void
1276 1.2 jmcneill uni_erasecols(void *opaque, int row, int startcol, int ncols, long fillattr)
1277 1.2 jmcneill {
1278 1.2 jmcneill struct rasops_info *ri;
1279 1.2 jmcneill struct vcons_screen *scr;
1280 1.2 jmcneill struct unichromefb_softc *sc;
1281 1.2 jmcneill int x, y, width, height, fg, bg, ul;
1282 1.2 jmcneill
1283 1.2 jmcneill ri = (struct rasops_info *)opaque;
1284 1.2 jmcneill scr = (struct vcons_screen *)ri->ri_hw;
1285 1.2 jmcneill sc = (struct unichromefb_softc *)scr->scr_cookie;
1286 1.2 jmcneill
1287 1.2 jmcneill if (sc->sc_wsmode == WSDISPLAYIO_MODE_EMUL) {
1288 1.2 jmcneill x = ri->ri_xorigin + ri->ri_font->fontwidth * startcol;
1289 1.2 jmcneill y = ri->ri_yorigin + ri->ri_font->fontheight * row;
1290 1.2 jmcneill width = ri->ri_font->fontwidth * ncols;
1291 1.2 jmcneill height = ri->ri_font->fontheight;
1292 1.2 jmcneill rasops_unpack_attr(fillattr, &fg, &bg, &ul);
1293 1.2 jmcneill uni_fillrect(sc, x, y, width, height, ri->ri_devcmap[bg]);
1294 1.2 jmcneill }
1295 1.2 jmcneill
1296 1.2 jmcneill return;
1297 1.2 jmcneill }
1298 1.2 jmcneill
1299 1.2 jmcneill static void
1300 1.2 jmcneill uni_eraserows(void *opaque, int row, int nrows, long fillattr)
1301 1.2 jmcneill {
1302 1.2 jmcneill struct rasops_info *ri;
1303 1.2 jmcneill struct vcons_screen *scr;
1304 1.2 jmcneill struct unichromefb_softc *sc;
1305 1.2 jmcneill int x, y, width, height, fg, bg, ul;
1306 1.2 jmcneill
1307 1.2 jmcneill ri = (struct rasops_info *)opaque;
1308 1.2 jmcneill scr = (struct vcons_screen *)ri->ri_hw;
1309 1.2 jmcneill sc = (struct unichromefb_softc *)scr->scr_cookie;
1310 1.2 jmcneill
1311 1.2 jmcneill if (sc->sc_wsmode == WSDISPLAYIO_MODE_EMUL) {
1312 1.2 jmcneill rasops_unpack_attr(fillattr, &fg, &bg, &ul);
1313 1.2 jmcneill if ((row == 0) && (nrows == ri->ri_rows)) {
1314 1.2 jmcneill /* clear the whole screen */
1315 1.2 jmcneill uni_fillrect(sc, 0, 0, ri->ri_width,
1316 1.2 jmcneill ri->ri_height, ri->ri_devcmap[bg]);
1317 1.2 jmcneill } else {
1318 1.2 jmcneill x = ri->ri_xorigin;
1319 1.2 jmcneill y = ri->ri_yorigin + ri->ri_font->fontheight * row;
1320 1.2 jmcneill width = ri->ri_emuwidth;
1321 1.2 jmcneill height = ri->ri_font->fontheight * nrows;
1322 1.2 jmcneill uni_fillrect(sc, x, y, width, height,
1323 1.2 jmcneill ri->ri_devcmap[bg]);
1324 1.2 jmcneill }
1325 1.2 jmcneill }
1326 1.2 jmcneill
1327 1.2 jmcneill return;
1328 1.2 jmcneill }
1329 1.2 jmcneill
1330 1.2 jmcneill #if notyet
1331 1.2 jmcneill static void
1332 1.2 jmcneill uni_cursor(void *opaque, int on, int row, int col)
1333 1.2 jmcneill {
1334 1.2 jmcneill struct rasops_info *ri;
1335 1.2 jmcneill struct vcons_screen *scr;
1336 1.2 jmcneill struct unichromefb_softc *sc;
1337 1.2 jmcneill
1338 1.2 jmcneill ri = (struct rasops_info *)opaque;
1339 1.2 jmcneill scr = (struct vcons_screen *)ri->ri_hw;
1340 1.2 jmcneill sc = (struct unichromefb_softc *)scr->scr_cookie;
1341 1.2 jmcneill
1342 1.2 jmcneill uni_wait_idle(sc);
1343 1.2 jmcneill
1344 1.2 jmcneill if (sc->sc_cursor)
1345 1.2 jmcneill sc->sc_cursor(opaque, on, row, col);
1346 1.2 jmcneill
1347 1.2 jmcneill return;
1348 1.2 jmcneill }
1349 1.2 jmcneill
1350 1.2 jmcneill static void
1351 1.2 jmcneill uni_putchar(void *opaque, int row, int col, u_int c, long fillattr)
1352 1.2 jmcneill {
1353 1.2 jmcneill struct rasops_info *ri;
1354 1.2 jmcneill struct vcons_screen *scr;
1355 1.2 jmcneill struct unichromefb_softc *sc;
1356 1.2 jmcneill
1357 1.2 jmcneill ri = (struct rasops_info *)opaque;
1358 1.2 jmcneill scr = (struct vcons_screen *)ri->ri_hw;
1359 1.2 jmcneill sc = (struct unichromefb_softc *)scr->scr_cookie;
1360 1.2 jmcneill
1361 1.2 jmcneill uni_wait_idle(sc);
1362 1.2 jmcneill
1363 1.2 jmcneill if (sc->sc_putchar)
1364 1.2 jmcneill sc->sc_putchar(opaque, row, col, c, fillattr);
1365 1.2 jmcneill
1366 1.2 jmcneill return;
1367 1.2 jmcneill }
1368 1.2 jmcneill #endif
1369 1.2 jmcneill
1370 1.2 jmcneill /* XXX TODO */
1371 1.1 jmcneill int
1372 1.1 jmcneill unichromefb_cnattach(void)
1373 1.1 jmcneill {
1374 1.1 jmcneill return 0;
1375 1.1 jmcneill }
1376