Home | History | Annotate | Line # | Download | only in pci
unichromefb.c revision 1.21
      1  1.21   thorpej /* $NetBSD: unichromefb.c,v 1.21 2021/08/07 16:19:14 thorpej Exp $ */
      2   1.1  jmcneill 
      3   1.1  jmcneill /*-
      4  1.12  jmcneill  * Copyright (c) 2006, 2008 Jared D. McNeill <jmcneill (at) invisible.ca>
      5   1.1  jmcneill  * All rights reserved.
      6   1.1  jmcneill  *
      7   1.1  jmcneill  * Redistribution and use in source and binary forms, with or without
      8   1.1  jmcneill  * modification, are permitted provided that the following conditions
      9   1.1  jmcneill  * are met:
     10   1.1  jmcneill  * 1. Redistributions of source code must retain the above copyright
     11   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer.
     12   1.1  jmcneill  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  jmcneill  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  jmcneill  *    documentation and/or other materials provided with the distribution.
     15   1.1  jmcneill  *
     16   1.1  jmcneill  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     17   1.1  jmcneill  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18   1.1  jmcneill  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19   1.1  jmcneill  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     20   1.1  jmcneill  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     21   1.1  jmcneill  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     22   1.1  jmcneill  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     23   1.1  jmcneill  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     24   1.1  jmcneill  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     25   1.1  jmcneill  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     26   1.1  jmcneill  * POSSIBILITY OF SUCH DAMAGE.
     27   1.1  jmcneill  */
     28   1.1  jmcneill 
     29   1.1  jmcneill /*
     30   1.1  jmcneill  * Copyright 1998-2006 VIA Technologies, Inc. All Rights Reserved.
     31   1.1  jmcneill  * Copyright 2001-2006 S3 Graphics, Inc. All Rights Reserved.
     32   1.1  jmcneill  *
     33   1.1  jmcneill  * Permission is hereby granted, free of charge, to any person obtaining a
     34   1.1  jmcneill  * copy of this software and associated documentation files (the "Software"),
     35   1.1  jmcneill  * to deal in the Software without restriction, including without limitation
     36   1.1  jmcneill  * the rights to use, copy, modify, merge, publish, distribute, sub license,
     37   1.1  jmcneill  * and/or sell copies of the Software, and to permit persons to whom the
     38   1.1  jmcneill  * Software is furnished to do so, subject to the following conditions:
     39   1.1  jmcneill  *
     40   1.1  jmcneill  * The above copyright notice and this permission notice (including the
     41   1.1  jmcneill  * next paragraph) shall be included in all copies or substantial portions
     42   1.1  jmcneill  * of the Software.
     43   1.1  jmcneill  *
     44   1.1  jmcneill  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
     45   1.1  jmcneill  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
     46   1.1  jmcneill  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
     47   1.1  jmcneill  * THE AUTHOR(S) OR COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
     48   1.1  jmcneill  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
     49   1.1  jmcneill  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
     50   1.1  jmcneill  * DEALINGS IN THE SOFTWARE.
     51   1.1  jmcneill  */
     52   1.1  jmcneill 
     53   1.1  jmcneill #include <sys/cdefs.h>
     54  1.21   thorpej __KERNEL_RCSID(0, "$NetBSD: unichromefb.c,v 1.21 2021/08/07 16:19:14 thorpej Exp $");
     55   1.1  jmcneill 
     56   1.1  jmcneill #include <sys/param.h>
     57   1.1  jmcneill #include <sys/systm.h>
     58   1.1  jmcneill #include <sys/device.h>
     59   1.1  jmcneill #include <sys/malloc.h>
     60   1.1  jmcneill 
     61   1.8        ad #include <sys/bus.h>
     62   1.1  jmcneill 
     63   1.1  jmcneill #include <dev/pci/pcivar.h>
     64   1.1  jmcneill #include <dev/pci/pcireg.h>
     65   1.1  jmcneill #include <dev/pci/pcidevs.h>
     66  1.11       phx #include <dev/pci/pciio.h>
     67   1.1  jmcneill 
     68   1.1  jmcneill #include <dev/wscons/wsdisplayvar.h>
     69   1.1  jmcneill #include <dev/wscons/wsconsio.h>
     70   1.1  jmcneill #include <dev/wsfont/wsfont.h>
     71   1.1  jmcneill #include <dev/rasops/rasops.h>
     72   1.1  jmcneill #include <dev/wscons/wsdisplay_vconsvar.h>
     73  1.18    cegger #include <dev/pci/wsdisplay_pci.h>
     74   1.1  jmcneill 
     75   1.1  jmcneill #include <dev/pci/unichromereg.h>
     76   1.1  jmcneill #include <dev/pci/unichromemode.h>
     77   1.1  jmcneill #include <dev/pci/unichromehw.h>
     78   1.1  jmcneill #include <dev/pci/unichromeconfig.h>
     79   1.2  jmcneill #include <dev/pci/unichromeaccel.h>
     80   1.1  jmcneill 
     81   1.4  jmcneill #include "vga.h"
     82   1.4  jmcneill 
     83   1.4  jmcneill #if NVGA > 0
     84   1.4  jmcneill #include <dev/ic/mc6845reg.h>
     85   1.4  jmcneill #include <dev/ic/pcdisplayvar.h>
     86   1.4  jmcneill #include <dev/ic/vgareg.h>
     87   1.4  jmcneill #include <dev/ic/vgavar.h>
     88   1.4  jmcneill #endif
     89   1.4  jmcneill 
     90   1.1  jmcneill /* XXX */
     91   1.2  jmcneill #define UNICHROMEFB_DEPTH	16
     92   1.2  jmcneill #define UNICHROMEFB_MODE	VIA_RES_1280X1024
     93   1.2  jmcneill #define UNICHROMEFB_WIDTH	1280
     94   1.2  jmcneill #define UNICHROMEFB_HEIGHT	1024
     95   1.1  jmcneill 
     96   1.1  jmcneill struct unichromefb_softc {
     97  1.12  jmcneill 	device_t		sc_dev;
     98   1.1  jmcneill 	struct vcons_data	sc_vd;
     99   1.1  jmcneill 	void *			sc_fbbase;
    100   1.1  jmcneill 	unsigned int		sc_fbaddr;
    101   1.1  jmcneill 	unsigned int		sc_fbsize;
    102   1.7  jmcneill 	bus_addr_t		sc_mmiobase;
    103   1.7  jmcneill 	bus_size_t		sc_mmiosize;
    104   1.1  jmcneill 
    105   1.1  jmcneill 	bus_space_tag_t		sc_iot;
    106   1.1  jmcneill 	bus_space_handle_t	sc_ioh;
    107   1.1  jmcneill 
    108   1.1  jmcneill 	bus_space_tag_t		sc_memt;
    109   1.1  jmcneill 	bus_space_handle_t	sc_memh;
    110  1.11       phx 	bus_space_tag_t		sc_apmemt;
    111   1.7  jmcneill 	bus_space_handle_t	sc_apmemh;
    112   1.7  jmcneill 
    113   1.7  jmcneill 	struct pci_attach_args	sc_pa;
    114   1.1  jmcneill 
    115   1.1  jmcneill 	int			sc_width;
    116   1.1  jmcneill 	int			sc_height;
    117   1.1  jmcneill 	int			sc_depth;
    118   1.1  jmcneill 	int			sc_stride;
    119   1.1  jmcneill 
    120   1.1  jmcneill 	int			sc_wsmode;
    121   1.2  jmcneill 
    122   1.2  jmcneill 	int			sc_accel;
    123   1.1  jmcneill };
    124   1.1  jmcneill 
    125  1.16    cegger static int unichromefb_match(device_t, cfdata_t, void *);
    126  1.16    cegger static void unichromefb_attach(device_t, device_t, void *);
    127   1.1  jmcneill 
    128   1.7  jmcneill static int unichromefb_drm_print(void *, const char *);
    129   1.7  jmcneill static int unichromefb_drm_unmap(struct unichromefb_softc *);
    130   1.7  jmcneill static int unichromefb_drm_map(struct unichromefb_softc *);
    131   1.7  jmcneill 
    132   1.1  jmcneill struct wsscreen_descr unichromefb_stdscreen = {
    133   1.1  jmcneill 	"fb",
    134   1.1  jmcneill 	0, 0,
    135   1.1  jmcneill 	NULL,
    136   1.1  jmcneill 	8, 16,
    137   1.5      ober 	WSSCREEN_WSCOLORS, NULL,
    138   1.1  jmcneill };
    139   1.1  jmcneill 
    140   1.6  christos static int	unichromefb_ioctl(void *, void *, u_long, void *, int,
    141   1.1  jmcneill 				  struct lwp *);
    142   1.1  jmcneill static paddr_t	unichromefb_mmap(void *, void *, off_t, int);
    143   1.1  jmcneill 
    144   1.1  jmcneill static void	unichromefb_init_screen(void *, struct vcons_screen *,
    145   1.1  jmcneill 					int, long *);
    146   1.1  jmcneill 
    147   1.1  jmcneill /* hardware access */
    148   1.1  jmcneill static uint8_t	uni_rd(struct unichromefb_softc *, int, uint8_t);
    149   1.1  jmcneill static void	uni_wr(struct unichromefb_softc *, int, uint8_t, uint8_t);
    150   1.1  jmcneill static void	uni_wr_mask(struct unichromefb_softc *, int, uint8_t,
    151   1.1  jmcneill 			    uint8_t, uint8_t);
    152   1.1  jmcneill static void	uni_wr_x(struct unichromefb_softc *, struct io_reg *, int);
    153   1.1  jmcneill static void	uni_wr_dac(struct unichromefb_softc *, uint8_t, uint8_t,
    154   1.1  jmcneill 			   uint8_t, uint8_t);
    155   1.1  jmcneill 
    156   1.1  jmcneill /* helpers */
    157   1.1  jmcneill static struct VideoModeTable *	uni_getmode(int);
    158   1.1  jmcneill static void	uni_setmode(struct unichromefb_softc *, int, int);
    159   1.1  jmcneill static void	uni_crt_lock(struct unichromefb_softc *);
    160   1.1  jmcneill static void	uni_crt_unlock(struct unichromefb_softc *);
    161   1.1  jmcneill static void	uni_crt_enable(struct unichromefb_softc *);
    162   1.2  jmcneill static void	uni_crt_disable(struct unichromefb_softc *);
    163   1.1  jmcneill static void	uni_screen_enable(struct unichromefb_softc *);
    164   1.2  jmcneill static void	uni_screen_disable(struct unichromefb_softc *);
    165   1.1  jmcneill static void	uni_set_start(struct unichromefb_softc *);
    166   1.1  jmcneill static void	uni_set_crtc(struct unichromefb_softc *,
    167   1.1  jmcneill 			     struct crt_mode_table *, int, int, int);
    168   1.1  jmcneill static void	uni_load_crtc(struct unichromefb_softc *, struct display_timing,
    169   1.1  jmcneill 			      int);
    170   1.1  jmcneill static void	uni_load_reg(struct unichromefb_softc *, int, int,
    171   1.1  jmcneill 			     struct io_register *, int);
    172   1.1  jmcneill static void	uni_fix_crtc(struct unichromefb_softc *);
    173   1.1  jmcneill static void	uni_load_offset(struct unichromefb_softc *, int, int, int);
    174   1.1  jmcneill static void	uni_load_fetchcnt(struct unichromefb_softc *, int, int, int);
    175   1.1  jmcneill static void	uni_load_fifo(struct unichromefb_softc *, int, int, int);
    176   1.1  jmcneill static void	uni_set_depth(struct unichromefb_softc *, int, int);
    177   1.1  jmcneill static uint32_t	uni_get_clkval(struct unichromefb_softc *, int);
    178   1.1  jmcneill static void	uni_set_vclk(struct unichromefb_softc *, uint32_t, int);
    179   1.2  jmcneill static void	uni_init_dac(struct unichromefb_softc *, int);
    180   1.2  jmcneill static void	uni_init_accel(struct unichromefb_softc *);
    181   1.2  jmcneill static void	uni_set_accel_depth(struct unichromefb_softc *);
    182   1.2  jmcneill 
    183   1.2  jmcneill /* graphics ops */
    184   1.2  jmcneill static void	uni_wait_idle(struct unichromefb_softc *);
    185   1.2  jmcneill static void	uni_fillrect(struct unichromefb_softc *,
    186   1.2  jmcneill 			     int, int, int, int, int);
    187   1.3  jmcneill static void	uni_rectinvert(struct unichromefb_softc *,
    188   1.3  jmcneill 			       int, int, int, int);
    189   1.3  jmcneill static void	uni_bitblit(struct unichromefb_softc *, int, int, int, int,
    190   1.3  jmcneill 			    int, int);
    191   1.3  jmcneill static void	uni_setup_mono(struct unichromefb_softc *, int, int, int,
    192   1.3  jmcneill 			       int, uint32_t, uint32_t);
    193   1.3  jmcneill #if notyet
    194   1.3  jmcneill static void	uni_cursor_show(struct unichromefb_softc *);
    195   1.3  jmcneill static void	uni_cursor_hide(struct unichromefb_softc *);
    196   1.3  jmcneill #endif
    197   1.2  jmcneill 
    198   1.2  jmcneill /* rasops glue */
    199   1.2  jmcneill static void	uni_copycols(void *, int, int, int, int);
    200   1.2  jmcneill static void	uni_copyrows(void *, int, int, int);
    201   1.2  jmcneill static void	uni_erasecols(void *, int, int, int, long);
    202   1.2  jmcneill static void	uni_eraserows(void *, int, int, long);
    203   1.2  jmcneill static void	uni_cursor(void *, int, int, int);
    204   1.2  jmcneill static void	uni_putchar(void *, int, int, u_int, long);
    205   1.1  jmcneill 
    206   1.1  jmcneill struct wsdisplay_accessops unichromefb_accessops = {
    207   1.1  jmcneill 	unichromefb_ioctl,
    208   1.1  jmcneill 	unichromefb_mmap,
    209   1.1  jmcneill 	NULL,
    210   1.1  jmcneill 	NULL,
    211   1.1  jmcneill 	NULL,
    212   1.1  jmcneill 	NULL,
    213   1.5      ober 	NULL,
    214   1.5      ober 	NULL,
    215   1.1  jmcneill };
    216   1.1  jmcneill 
    217   1.1  jmcneill static struct vcons_screen unichromefb_console_screen;
    218   1.1  jmcneill 
    219   1.1  jmcneill const struct wsscreen_descr *_unichromefb_scrlist[] = {
    220   1.1  jmcneill 	&unichromefb_stdscreen,
    221   1.1  jmcneill };
    222   1.1  jmcneill 
    223   1.1  jmcneill struct wsscreen_list unichromefb_screenlist = {
    224   1.1  jmcneill 	sizeof(_unichromefb_scrlist) / sizeof(struct wsscreen_descr *),
    225   1.1  jmcneill 	_unichromefb_scrlist
    226   1.1  jmcneill };
    227   1.1  jmcneill 
    228  1.12  jmcneill CFATTACH_DECL_NEW(unichromefb, sizeof(struct unichromefb_softc),
    229   1.1  jmcneill     unichromefb_match, unichromefb_attach, NULL, NULL);
    230   1.1  jmcneill 
    231   1.1  jmcneill static int
    232  1.16    cegger unichromefb_match(device_t parent, cfdata_t match, void *opaque)
    233   1.1  jmcneill {
    234   1.1  jmcneill 	struct pci_attach_args *pa;
    235   1.1  jmcneill 
    236   1.1  jmcneill 	pa = (struct pci_attach_args *)opaque;
    237   1.1  jmcneill 
    238   1.1  jmcneill 	if (PCI_CLASS(pa->pa_class) != PCI_CLASS_DISPLAY ||
    239   1.1  jmcneill 	    PCI_SUBCLASS(pa->pa_class) != PCI_SUBCLASS_DISPLAY_VGA)
    240   1.1  jmcneill 		return 0;
    241   1.1  jmcneill 
    242   1.1  jmcneill 	if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_VIATECH)
    243   1.1  jmcneill 		return 0;
    244   1.1  jmcneill 
    245   1.1  jmcneill 	switch (PCI_PRODUCT(pa->pa_id)) {
    246   1.1  jmcneill 	case PCI_PRODUCT_VIATECH_VT3314_IG:
    247   1.1  jmcneill 		return 10;	/* beat vga(4) */
    248   1.1  jmcneill 	}
    249   1.1  jmcneill 
    250   1.1  jmcneill 	return 0;
    251   1.1  jmcneill }
    252   1.1  jmcneill 
    253   1.1  jmcneill static void
    254  1.16    cegger unichromefb_attach(device_t parent, device_t self, void *opaque)
    255   1.1  jmcneill {
    256  1.12  jmcneill 	struct unichromefb_softc *sc = device_private(self);
    257   1.1  jmcneill 	struct pci_attach_args *pa;
    258   1.1  jmcneill 	struct rasops_info *ri;
    259   1.1  jmcneill 	struct wsemuldisplaydev_attach_args aa;
    260   1.1  jmcneill 	uint8_t val;
    261   1.1  jmcneill 	long defattr;
    262   1.1  jmcneill 
    263   1.1  jmcneill 	pa = (struct pci_attach_args *)opaque;
    264   1.1  jmcneill 
    265  1.12  jmcneill 	sc->sc_dev = self;
    266   1.2  jmcneill 	sc->sc_width = UNICHROMEFB_WIDTH;
    267   1.2  jmcneill 	sc->sc_height = UNICHROMEFB_HEIGHT;
    268   1.1  jmcneill 	sc->sc_depth = UNICHROMEFB_DEPTH;
    269   1.1  jmcneill 	sc->sc_stride = sc->sc_width * (sc->sc_depth / 8);
    270   1.1  jmcneill 
    271   1.1  jmcneill 	sc->sc_wsmode = WSDISPLAYIO_MODE_EMUL;
    272   1.1  jmcneill 
    273   1.1  jmcneill 	sc->sc_iot = pa->pa_iot;
    274   1.7  jmcneill 	sc->sc_pa = *pa;
    275   1.4  jmcneill 
    276   1.4  jmcneill #if NVGA > 0
    277   1.4  jmcneill 	/* XXX vga_cnattach claims the I/O registers that we need;
    278   1.4  jmcneill 	 *     we need to nuke it here so we can take over.
    279   1.4  jmcneill 	 */
    280   1.4  jmcneill 	vga_cndetach();
    281   1.4  jmcneill #endif
    282   1.4  jmcneill 
    283   1.1  jmcneill 	if (bus_space_map(sc->sc_iot, VIA_REGBASE, 0x20, 0, &sc->sc_ioh)) {
    284   1.1  jmcneill 		aprint_error(": failed to map I/O registers\n");
    285   1.1  jmcneill 		return;
    286   1.1  jmcneill 	}
    287   1.1  jmcneill 
    288   1.7  jmcneill 	sc->sc_apmemt = pa->pa_memt;
    289   1.1  jmcneill 	val = uni_rd(sc, VIASR, SR30);
    290   1.1  jmcneill 	sc->sc_fbaddr = val << 24;
    291   1.2  jmcneill 	val = uni_rd(sc, VIASR, SR39);
    292   1.2  jmcneill 	sc->sc_fbsize = val * (4*1024*1024);
    293   1.2  jmcneill 	if (sc->sc_fbsize < 16*1024*1024 || sc->sc_fbsize > 64*1024*1024)
    294   1.2  jmcneill 		sc->sc_fbsize = 16*1024*1024;
    295   1.7  jmcneill 	if (bus_space_map(sc->sc_apmemt, sc->sc_fbaddr, sc->sc_fbsize,
    296   1.7  jmcneill 	    BUS_SPACE_MAP_LINEAR, &sc->sc_apmemh)) {
    297   1.1  jmcneill 		aprint_error(": failed to map aperture at 0x%08x/0x%x\n",
    298   1.1  jmcneill 		    sc->sc_fbaddr, sc->sc_fbsize);
    299   1.1  jmcneill 		return;
    300   1.1  jmcneill 	}
    301   1.7  jmcneill 	sc->sc_fbbase = (void *)bus_space_vaddr(sc->sc_apmemt, sc->sc_apmemh);
    302   1.2  jmcneill 
    303   1.2  jmcneill 	if (pci_mapreg_map(pa, 0x14, PCI_MAPREG_TYPE_MEM, 0,
    304   1.7  jmcneill 	    &sc->sc_memt, &sc->sc_memh, &sc->sc_mmiobase,
    305   1.7  jmcneill 	    &sc->sc_mmiosize)) {
    306   1.2  jmcneill 		sc->sc_accel = 0;
    307   1.2  jmcneill 		aprint_error(": failed to map MMIO registers\n");
    308   1.2  jmcneill 	} else {
    309   1.2  jmcneill 		sc->sc_accel = 1;
    310   1.2  jmcneill 	}
    311   1.1  jmcneill 
    312   1.1  jmcneill 	aprint_naive("\n");
    313   1.1  jmcneill 	aprint_normal(": VIA UniChrome frame buffer\n");
    314   1.1  jmcneill 
    315   1.2  jmcneill 	if (sc->sc_accel)
    316  1.12  jmcneill 		aprint_normal_dev(self, "MMIO @0x%08x/0x%x\n",
    317   1.7  jmcneill 		    (uint32_t)sc->sc_mmiobase,
    318   1.7  jmcneill 		    (uint32_t)sc->sc_mmiosize);
    319   1.2  jmcneill 
    320   1.1  jmcneill 	ri = &unichromefb_console_screen.scr_ri;
    321   1.1  jmcneill 	memset(ri, 0, sizeof(struct rasops_info));
    322   1.1  jmcneill 
    323   1.1  jmcneill 	vcons_init(&sc->sc_vd, sc, &unichromefb_stdscreen,
    324   1.1  jmcneill 	    &unichromefb_accessops);
    325   1.1  jmcneill 	sc->sc_vd.init_screen = unichromefb_init_screen;
    326   1.1  jmcneill 
    327   1.2  jmcneill 	uni_setmode(sc, UNICHROMEFB_MODE, sc->sc_depth);
    328   1.1  jmcneill 
    329   1.2  jmcneill 	uni_init_dac(sc, IGA1);
    330   1.2  jmcneill 	if (sc->sc_accel) {
    331   1.2  jmcneill 		uni_init_accel(sc);
    332   1.2  jmcneill 		uni_fillrect(sc, 0, 0, sc->sc_width, sc->sc_height, 0);
    333   1.2  jmcneill 	}
    334   1.2  jmcneill 
    335  1.12  jmcneill 	aprint_normal_dev(self, "FB @0x%08x (%dx%dx%d)\n",
    336   1.2  jmcneill 	       sc->sc_fbaddr, sc->sc_width, sc->sc_height, sc->sc_depth);
    337   1.1  jmcneill 
    338   1.1  jmcneill 	unichromefb_console_screen.scr_flags |= VCONS_SCREEN_IS_STATIC;
    339   1.1  jmcneill 	vcons_init_screen(&sc->sc_vd, &unichromefb_console_screen, 1, &defattr);
    340   1.1  jmcneill 
    341   1.1  jmcneill 	unichromefb_stdscreen.ncols = ri->ri_cols;
    342   1.1  jmcneill 	unichromefb_stdscreen.nrows = ri->ri_rows;
    343   1.1  jmcneill 	unichromefb_stdscreen.textops = &ri->ri_ops;
    344   1.1  jmcneill 	unichromefb_stdscreen.capabilities = ri->ri_caps;
    345   1.1  jmcneill 	unichromefb_stdscreen.modecookie = NULL;
    346   1.1  jmcneill 
    347   1.1  jmcneill 	wsdisplay_cnattach(&unichromefb_stdscreen, ri, 0, 0, defattr);
    348   1.1  jmcneill 
    349   1.1  jmcneill 	aa.console = 1; /* XXX */
    350   1.1  jmcneill 	aa.scrdata = &unichromefb_screenlist;
    351   1.1  jmcneill 	aa.accessops = &unichromefb_accessops;
    352   1.1  jmcneill 	aa.accesscookie = &sc->sc_vd;
    353   1.1  jmcneill 
    354  1.20   thorpej 	config_found(self, &aa, wsemuldisplaydevprint,
    355  1.21   thorpej 	    CFARGS(.iattr = "wsemuldisplaydev"));
    356  1.20   thorpej 
    357  1.20   thorpej 	config_found(self, opaque, unichromefb_drm_print,
    358  1.21   thorpej 	    CFARGS(.iattr = "drm"));
    359   1.7  jmcneill 
    360   1.1  jmcneill 	return;
    361   1.1  jmcneill }
    362   1.1  jmcneill 
    363   1.1  jmcneill static int
    364   1.7  jmcneill unichromefb_drm_print(void *opaque, const char *pnp)
    365   1.7  jmcneill {
    366   1.7  jmcneill 	if (pnp)
    367  1.14  jmcneill 		aprint_normal("drm at %s", pnp);
    368   1.7  jmcneill 
    369  1.14  jmcneill 	return UNCONF;
    370   1.7  jmcneill }
    371   1.7  jmcneill 
    372   1.7  jmcneill static int
    373   1.7  jmcneill unichromefb_drm_unmap(struct unichromefb_softc *sc)
    374   1.7  jmcneill {
    375  1.12  jmcneill 	aprint_debug_dev(sc->sc_dev, "releasing bus resources\n");
    376   1.7  jmcneill 
    377   1.7  jmcneill 	bus_space_unmap(sc->sc_apmemt, sc->sc_apmemh, sc->sc_fbsize);
    378   1.7  jmcneill 	bus_space_unmap(sc->sc_memt, sc->sc_memh, sc->sc_mmiosize);
    379   1.7  jmcneill 	bus_space_unmap(sc->sc_iot, sc->sc_ioh, 0x20);
    380   1.7  jmcneill 
    381   1.7  jmcneill 	return 0;
    382   1.7  jmcneill }
    383   1.7  jmcneill 
    384   1.7  jmcneill static int
    385   1.7  jmcneill unichromefb_drm_map(struct unichromefb_softc *sc)
    386   1.7  jmcneill {
    387   1.7  jmcneill 	int rv;
    388   1.7  jmcneill 
    389   1.7  jmcneill 	rv = bus_space_map(sc->sc_iot, VIA_REGBASE, 0x20, 0,
    390   1.7  jmcneill 	    &sc->sc_ioh);
    391   1.7  jmcneill 	if (rv) {
    392  1.12  jmcneill 		aprint_error_dev(sc->sc_dev, "failed to map I/O registers\n");
    393   1.7  jmcneill 		return rv;
    394   1.7  jmcneill 	}
    395   1.7  jmcneill 	rv = bus_space_map(sc->sc_apmemt, sc->sc_fbaddr, sc->sc_fbsize,
    396   1.7  jmcneill 	    BUS_SPACE_MAP_LINEAR, &sc->sc_apmemh);
    397   1.7  jmcneill 	if (rv) {
    398  1.12  jmcneill 		aprint_error_dev(sc->sc_dev,
    399  1.12  jmcneill 		    "failed to map aperture at 0x%08x/0x%x\n",
    400  1.12  jmcneill 		    sc->sc_fbaddr, sc->sc_fbsize);
    401   1.7  jmcneill 		return rv;
    402   1.7  jmcneill 	}
    403   1.7  jmcneill 	sc->sc_fbbase = (void *)bus_space_vaddr(sc->sc_apmemt, sc->sc_apmemh);
    404   1.7  jmcneill 	rv = pci_mapreg_map(&sc->sc_pa, 0x14, PCI_MAPREG_TYPE_MEM, 0,
    405   1.7  jmcneill 	    &sc->sc_memt, &sc->sc_memh, &sc->sc_mmiobase,
    406   1.7  jmcneill 	    &sc->sc_mmiosize);
    407   1.7  jmcneill 	if (rv) {
    408  1.12  jmcneill 		aprint_error_dev(sc->sc_dev, "failed to map MMIO registers\n");
    409   1.7  jmcneill 		sc->sc_accel = 0;
    410   1.7  jmcneill 	}
    411   1.7  jmcneill 
    412   1.7  jmcneill 	uni_setmode(sc, UNICHROMEFB_MODE, sc->sc_depth);
    413   1.7  jmcneill 	uni_init_dac(sc, IGA1);
    414  1.12  jmcneill 	if (sc->sc_accel)
    415   1.7  jmcneill 		uni_init_accel(sc);
    416   1.7  jmcneill 
    417  1.12  jmcneill 	aprint_debug_dev(sc->sc_dev, "re-acquired bus resources\n");
    418   1.7  jmcneill 
    419   1.7  jmcneill 	return 0;
    420   1.7  jmcneill }
    421   1.7  jmcneill 
    422   1.7  jmcneill static int
    423   1.6  christos unichromefb_ioctl(void *v, void *vs, u_long cmd, void *data, int flag,
    424   1.1  jmcneill 		  struct lwp *l)
    425   1.1  jmcneill {
    426   1.1  jmcneill 	struct vcons_data *vd;
    427   1.1  jmcneill 	struct unichromefb_softc *sc;
    428   1.1  jmcneill 	struct wsdisplay_fbinfo *fb;
    429   1.1  jmcneill 
    430   1.1  jmcneill 	vd = (struct vcons_data *)v;
    431   1.1  jmcneill 	sc = (struct unichromefb_softc *)vd->cookie;
    432   1.1  jmcneill 
    433   1.1  jmcneill 	switch (cmd) {
    434   1.1  jmcneill 	case WSDISPLAYIO_GTYPE:
    435   1.1  jmcneill 		*(u_int *)data = WSDISPLAY_TYPE_PCIMISC;
    436   1.1  jmcneill 		return 0;
    437   1.1  jmcneill 	case WSDISPLAYIO_GINFO:
    438   1.1  jmcneill 		if (vd->active != NULL) {
    439   1.1  jmcneill 			fb = (struct wsdisplay_fbinfo *)data;
    440   1.1  jmcneill 			fb->width = sc->sc_width;
    441   1.1  jmcneill 			fb->height = sc->sc_height;
    442   1.1  jmcneill 			fb->depth = sc->sc_depth;
    443   1.1  jmcneill 			fb->cmsize = 256;
    444   1.1  jmcneill 			return 0;
    445   1.1  jmcneill 		} else
    446   1.1  jmcneill 			return ENODEV;
    447   1.1  jmcneill 	case WSDISPLAYIO_GVIDEO:
    448   1.1  jmcneill 			return ENODEV;
    449   1.1  jmcneill 	case WSDISPLAYIO_SVIDEO:
    450   1.1  jmcneill 			return ENODEV;
    451   1.1  jmcneill 	case WSDISPLAYIO_GETCMAP:
    452   1.1  jmcneill 			return EINVAL;
    453   1.1  jmcneill 	case WSDISPLAYIO_PUTCMAP:
    454   1.1  jmcneill 			return EINVAL;
    455   1.1  jmcneill 	case WSDISPLAYIO_LINEBYTES:
    456   1.1  jmcneill 		*(u_int *)data = sc->sc_stride;
    457   1.1  jmcneill 		return 0;
    458  1.17    cegger 	case WSDISPLAYIO_SMODE: {
    459  1.17    cegger 		int new_mode = *(int *)data;
    460  1.17    cegger 		if (new_mode != sc->sc_wsmode) {
    461  1.17    cegger 			sc->sc_wsmode = new_mode;
    462  1.17    cegger 			switch (new_mode) {
    463  1.17    cegger 			case WSDISPLAYIO_MODE_EMUL:
    464  1.17    cegger 				unichromefb_drm_map(sc);
    465  1.17    cegger 				vcons_redraw_screen(vd->active);
    466  1.17    cegger 				break;
    467  1.17    cegger 			default:
    468  1.17    cegger 				unichromefb_drm_unmap(sc);
    469  1.17    cegger 				break;
    470   1.1  jmcneill 			}
    471   1.1  jmcneill 		}
    472  1.17    cegger 		}
    473   1.1  jmcneill 		return 0;
    474   1.1  jmcneill 	case WSDISPLAYIO_SSPLASH:
    475   1.1  jmcneill 		return ENODEV;
    476  1.11       phx 
    477  1.11       phx 	/* PCI config read/write passthrough. */
    478  1.11       phx 	case PCI_IOC_CFGREAD:
    479  1.11       phx 	case PCI_IOC_CFGWRITE:
    480  1.11       phx 		return (pci_devioctl(sc->sc_pa.pa_pc, sc->sc_pa.pa_tag,
    481  1.11       phx 		    cmd, data, flag, l));
    482  1.18    cegger 
    483  1.18    cegger 	case WSDISPLAYIO_GET_BUSID:
    484  1.18    cegger 		return wsdisplayio_busid_pci(sc->sc_dev,
    485  1.18    cegger 		    sc->sc_pa.pa_pc, sc->sc_pa.pa_tag, data);
    486  1.18    cegger 
    487   1.1  jmcneill 	}
    488   1.1  jmcneill 
    489   1.1  jmcneill 	return EPASSTHROUGH;
    490   1.1  jmcneill }
    491   1.1  jmcneill 
    492   1.1  jmcneill static paddr_t
    493   1.1  jmcneill unichromefb_mmap(void *v, void *vs, off_t offset, int prot)
    494   1.1  jmcneill {
    495   1.1  jmcneill 	return -1;
    496   1.1  jmcneill }
    497   1.1  jmcneill 
    498   1.1  jmcneill static void
    499   1.1  jmcneill unichromefb_init_screen(void *c, struct vcons_screen *scr, int existing,
    500   1.1  jmcneill 			long *defattr)
    501   1.1  jmcneill {
    502   1.1  jmcneill 	struct unichromefb_softc *sc;
    503   1.1  jmcneill 	struct rasops_info *ri;
    504   1.1  jmcneill 
    505   1.1  jmcneill 	sc = (struct unichromefb_softc *)c;
    506   1.1  jmcneill 	ri = &scr->scr_ri;
    507   1.1  jmcneill 	ri->ri_flg = RI_CENTER;
    508   1.1  jmcneill 	ri->ri_depth = sc->sc_depth;
    509   1.1  jmcneill 	ri->ri_width = sc->sc_width;
    510   1.1  jmcneill 	ri->ri_height = sc->sc_height;
    511   1.1  jmcneill 	ri->ri_stride = sc->sc_stride;
    512   1.1  jmcneill 	ri->ri_bits = sc->sc_fbbase;
    513   1.2  jmcneill 	if (existing)
    514   1.2  jmcneill 		ri->ri_flg |= RI_CLEAR;
    515   1.1  jmcneill 
    516   1.2  jmcneill 	switch (ri->ri_depth) {
    517   1.2  jmcneill 	case 32:
    518   1.2  jmcneill 		ri->ri_rnum = ri->ri_gnum = ri->ri_bnum = 8;
    519   1.2  jmcneill 		ri->ri_rpos = 16;
    520   1.2  jmcneill 		ri->ri_gpos = 8;
    521   1.2  jmcneill 		ri->ri_bpos = 0;
    522   1.2  jmcneill 		break;
    523   1.2  jmcneill 	case 16:
    524   1.2  jmcneill 		ri->ri_rnum = 5;
    525   1.2  jmcneill 		ri->ri_gnum = 6;
    526   1.2  jmcneill 		ri->ri_bnum = 5;
    527   1.2  jmcneill 		ri->ri_rpos = 11;
    528   1.2  jmcneill 		ri->ri_gpos = 5;
    529   1.2  jmcneill 		ri->ri_bpos = 0;
    530   1.2  jmcneill 		break;
    531   1.2  jmcneill 	}
    532   1.1  jmcneill 
    533   1.1  jmcneill 	rasops_init(ri, sc->sc_height / 16, sc->sc_width / 8);
    534   1.1  jmcneill 	ri->ri_caps = WSSCREEN_WSCOLORS;
    535   1.1  jmcneill 	rasops_reconfig(ri, sc->sc_height / ri->ri_font->fontheight,
    536   1.1  jmcneill 	    sc->sc_width / ri->ri_font->fontwidth);
    537   1.1  jmcneill 
    538   1.2  jmcneill 	ri->ri_hw = scr;
    539   1.2  jmcneill 	if (sc->sc_accel) {
    540   1.2  jmcneill 		ri->ri_ops.copyrows = uni_copyrows;
    541   1.2  jmcneill 		ri->ri_ops.copycols = uni_copycols;
    542   1.2  jmcneill 		ri->ri_ops.eraserows = uni_eraserows;
    543   1.2  jmcneill 		ri->ri_ops.erasecols = uni_erasecols;
    544   1.2  jmcneill 		ri->ri_ops.cursor = uni_cursor;
    545   1.2  jmcneill 		ri->ri_ops.putchar = uni_putchar;
    546   1.2  jmcneill 	}
    547   1.2  jmcneill 
    548   1.1  jmcneill 	return;
    549   1.1  jmcneill }
    550   1.1  jmcneill 
    551   1.1  jmcneill /*
    552   1.1  jmcneill  * hardware access
    553   1.1  jmcneill  */
    554   1.1  jmcneill static uint8_t
    555   1.1  jmcneill uni_rd(struct unichromefb_softc *sc, int off, uint8_t idx)
    556   1.1  jmcneill {
    557   1.1  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, off, idx);
    558   1.1  jmcneill 	return bus_space_read_1(sc->sc_iot, sc->sc_ioh, off + 1);
    559   1.1  jmcneill }
    560   1.1  jmcneill 
    561   1.1  jmcneill static void
    562   1.1  jmcneill uni_wr(struct unichromefb_softc *sc, int off, uint8_t idx, uint8_t val)
    563   1.1  jmcneill {
    564   1.1  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, off, idx);
    565   1.1  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, off + 1, val);
    566   1.1  jmcneill }
    567   1.1  jmcneill 
    568   1.1  jmcneill static void
    569   1.1  jmcneill uni_wr_mask(struct unichromefb_softc *sc, int off, uint8_t idx,
    570   1.1  jmcneill     uint8_t val, uint8_t mask)
    571   1.1  jmcneill {
    572   1.1  jmcneill 	uint8_t tmp;
    573   1.1  jmcneill 
    574   1.1  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, off, idx);
    575   1.1  jmcneill 	tmp = bus_space_read_1(sc->sc_iot, sc->sc_ioh, off + 1);
    576   1.1  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, off + 1,
    577   1.1  jmcneill 	    ((val & mask) | (tmp & ~mask)));
    578   1.1  jmcneill }
    579   1.1  jmcneill 
    580   1.1  jmcneill static void
    581   1.1  jmcneill uni_wr_dac(struct unichromefb_softc *sc, uint8_t idx,
    582   1.1  jmcneill     uint8_t r, uint8_t g, uint8_t b)
    583   1.1  jmcneill {
    584   1.1  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LUT_INDEX_WRITE, idx);
    585   1.1  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LUT_DATA, r);
    586   1.1  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LUT_DATA, g);
    587   1.1  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, LUT_DATA, b);
    588   1.1  jmcneill }
    589   1.1  jmcneill 
    590   1.1  jmcneill static void
    591   1.1  jmcneill uni_wr_x(struct unichromefb_softc *sc, struct io_reg *tbl, int num)
    592   1.1  jmcneill {
    593   1.1  jmcneill 	int i;
    594   1.1  jmcneill 	uint8_t tmp;
    595   1.1  jmcneill 
    596   1.1  jmcneill 	for (i = 0; i < num; i++) {
    597   1.1  jmcneill 		bus_space_write_1(sc->sc_iot, sc->sc_ioh, tbl[i].port,
    598   1.1  jmcneill 		    tbl[i].index);
    599  1.11       phx 		tmp = bus_space_read_1(sc->sc_iot, sc->sc_ioh,
    600   1.1  jmcneill 		    tbl[i].port + 1);
    601   1.1  jmcneill 		tmp = (tmp & (~tbl[i].mask)) | tbl[i].value;
    602   1.1  jmcneill 		bus_space_write_1(sc->sc_iot, sc->sc_ioh, tbl[i].index + 1,
    603   1.1  jmcneill 		    tmp);
    604   1.1  jmcneill 	}
    605   1.1  jmcneill }
    606   1.1  jmcneill 
    607   1.1  jmcneill /*
    608   1.1  jmcneill  * helpers
    609   1.1  jmcneill  */
    610   1.1  jmcneill static struct VideoModeTable *
    611   1.1  jmcneill uni_getmode(int mode)
    612   1.1  jmcneill {
    613   1.1  jmcneill 	int i;
    614   1.1  jmcneill 
    615   1.1  jmcneill 	for (i = 0; i < NUM_TOTAL_MODETABLE; i++)
    616   1.1  jmcneill 		if (CLE266Modes[i].ModeIndex == mode)
    617   1.1  jmcneill 			return &CLE266Modes[i];
    618   1.1  jmcneill 
    619   1.1  jmcneill 	return NULL;
    620   1.1  jmcneill }
    621   1.1  jmcneill 
    622   1.1  jmcneill static void
    623   1.1  jmcneill uni_setmode(struct unichromefb_softc *sc, int idx, int bpp)
    624   1.1  jmcneill {
    625   1.1  jmcneill 	struct VideoModeTable *vtbl;
    626   1.1  jmcneill 	struct crt_mode_table *crt;
    627   1.1  jmcneill 	int i;
    628   1.1  jmcneill 
    629   1.1  jmcneill 	/* XXX */
    630   1.1  jmcneill 	vtbl = uni_getmode(idx);
    631   1.1  jmcneill 	if (vtbl == NULL)
    632  1.12  jmcneill 		panic("%s: unsupported mode: %d\n",
    633  1.12  jmcneill 		    device_xname(sc->sc_dev), idx);
    634   1.1  jmcneill 
    635   1.1  jmcneill 	crt = vtbl->crtc;
    636   1.1  jmcneill 
    637   1.2  jmcneill 	uni_screen_disable(sc);
    638   1.2  jmcneill 
    639   1.1  jmcneill 	(void)bus_space_read_1(sc->sc_iot, sc->sc_ioh, VIAStatus);
    640   1.1  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAAR, 0);
    641   1.1  jmcneill 
    642   1.1  jmcneill 	/* XXX assume CN900 for now */
    643   1.1  jmcneill 	uni_wr_x(sc, CN900_ModeXregs, NUM_TOTAL_CN900_ModeXregs);
    644   1.1  jmcneill 
    645   1.2  jmcneill 	uni_crt_disable(sc);
    646   1.2  jmcneill 
    647   1.1  jmcneill 	/* Fill VPIT params */
    648   1.1  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAWMisc, VPIT.Misc);
    649   1.1  jmcneill 
    650   1.1  jmcneill 	/* Write sequencer */
    651   1.1  jmcneill 	for (i = 1; i <= StdSR; i++) {
    652   1.1  jmcneill 		bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIASR, i);
    653   1.1  jmcneill 		bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIASR + 1,
    654   1.1  jmcneill 		    VPIT.SR[i - 1]);
    655   1.1  jmcneill 	}
    656   1.1  jmcneill 
    657   1.1  jmcneill 	uni_set_start(sc);
    658   1.1  jmcneill 
    659   1.1  jmcneill 	uni_set_crtc(sc, crt, idx, bpp / 8, IGA1);
    660   1.1  jmcneill 
    661   1.1  jmcneill 	for (i = 0; i < StdGR; i++) {
    662   1.1  jmcneill 		bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAGR, i);
    663   1.1  jmcneill 		bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAGR + 1,
    664   1.1  jmcneill 		    VPIT.GR[i]);
    665   1.1  jmcneill 	}
    666   1.1  jmcneill 
    667   1.1  jmcneill 	for (i = 0; i < StdAR; i++) {
    668   1.1  jmcneill 		(void)bus_space_read_1(sc->sc_iot, sc->sc_ioh, VIAStatus);
    669   1.1  jmcneill 		bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAAR, i);
    670   1.2  jmcneill 		bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAAR,
    671   1.1  jmcneill 		    VPIT.AR[i]);
    672   1.1  jmcneill 	}
    673   1.1  jmcneill 
    674   1.1  jmcneill 	(void)bus_space_read_1(sc->sc_iot, sc->sc_ioh, VIAStatus);
    675   1.1  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAAR, 0x20);
    676   1.1  jmcneill 
    677   1.1  jmcneill 	uni_set_crtc(sc, crt, idx, bpp / 8, IGA1);
    678   1.1  jmcneill 	/* set crt output path */
    679   1.1  jmcneill 	uni_wr_mask(sc, VIASR, SR16, 0x00, BIT6);
    680   1.1  jmcneill 
    681   1.1  jmcneill 	uni_crt_enable(sc);
    682   1.1  jmcneill 	uni_screen_enable(sc);
    683   1.1  jmcneill 
    684   1.1  jmcneill 	return;
    685   1.1  jmcneill }
    686   1.1  jmcneill 
    687   1.1  jmcneill static void
    688   1.1  jmcneill uni_crt_lock(struct unichromefb_softc *sc)
    689   1.1  jmcneill {
    690   1.1  jmcneill 	uni_wr_mask(sc, VIACR, CR11, BIT7, BIT7);
    691   1.1  jmcneill }
    692   1.1  jmcneill 
    693   1.1  jmcneill static void
    694   1.1  jmcneill uni_crt_unlock(struct unichromefb_softc *sc)
    695   1.1  jmcneill {
    696   1.1  jmcneill 	uni_wr_mask(sc, VIACR, CR11, 0, BIT7);
    697   1.1  jmcneill 	uni_wr_mask(sc, VIACR, CR47, 0, BIT0);
    698   1.1  jmcneill }
    699   1.1  jmcneill 
    700   1.1  jmcneill static void
    701   1.1  jmcneill uni_crt_enable(struct unichromefb_softc *sc)
    702   1.1  jmcneill {
    703   1.1  jmcneill 	uni_wr_mask(sc, VIACR, CR36, 0, BIT5+BIT4);
    704   1.1  jmcneill }
    705   1.1  jmcneill 
    706   1.1  jmcneill static void
    707   1.2  jmcneill uni_crt_disable(struct unichromefb_softc *sc)
    708   1.2  jmcneill {
    709   1.2  jmcneill 	uni_wr_mask(sc, VIACR, CR36, BIT5+BIT4, BIT5+BIT4);
    710   1.2  jmcneill }
    711   1.2  jmcneill 
    712   1.2  jmcneill static void
    713   1.1  jmcneill uni_screen_enable(struct unichromefb_softc *sc)
    714   1.1  jmcneill {
    715   1.1  jmcneill 	uni_wr_mask(sc, VIASR, SR01, 0, BIT5);
    716   1.1  jmcneill }
    717   1.1  jmcneill 
    718   1.1  jmcneill static void
    719   1.2  jmcneill uni_screen_disable(struct unichromefb_softc *sc)
    720   1.2  jmcneill {
    721   1.2  jmcneill 	uni_wr_mask(sc, VIASR, SR01, 0x20, BIT5);
    722   1.2  jmcneill }
    723   1.2  jmcneill 
    724   1.2  jmcneill static void
    725   1.1  jmcneill uni_set_start(struct unichromefb_softc *sc)
    726   1.1  jmcneill {
    727   1.1  jmcneill 	uni_crt_unlock(sc);
    728   1.1  jmcneill 
    729   1.1  jmcneill 	uni_wr(sc, VIACR, CR0C, 0x00);
    730   1.1  jmcneill 	uni_wr(sc, VIACR, CR0D, 0x00);
    731   1.1  jmcneill 	uni_wr(sc, VIACR, CR34, 0x00);
    732   1.1  jmcneill 	uni_wr_mask(sc, VIACR, CR48, 0x00, BIT0 + BIT1);
    733   1.1  jmcneill 
    734   1.1  jmcneill 	uni_wr(sc, VIACR, CR62, 0x00);
    735   1.1  jmcneill 	uni_wr(sc, VIACR, CR63, 0x00);
    736   1.1  jmcneill 	uni_wr(sc, VIACR, CR64, 0x00);
    737   1.1  jmcneill 	uni_wr(sc, VIACR, CRA3, 0x00);
    738   1.1  jmcneill 
    739   1.1  jmcneill 	uni_crt_lock(sc);
    740   1.1  jmcneill }
    741   1.1  jmcneill 
    742   1.1  jmcneill static void
    743   1.1  jmcneill uni_set_crtc(struct unichromefb_softc *sc, struct crt_mode_table *ctbl,
    744   1.1  jmcneill     int mode, int bpp_byte, int iga)
    745   1.1  jmcneill {
    746   1.1  jmcneill 	struct VideoModeTable *vtbl;
    747   1.1  jmcneill 	struct display_timing crtreg;
    748   1.1  jmcneill 	int i;
    749   1.1  jmcneill 	int index;
    750   1.1  jmcneill 	int haddr, vaddr;
    751   1.1  jmcneill 	uint8_t val;
    752   1.1  jmcneill 	uint32_t pll_d_n;
    753   1.1  jmcneill 
    754   1.1  jmcneill 	index = 0;
    755   1.1  jmcneill 
    756   1.1  jmcneill 	vtbl = uni_getmode(mode);
    757   1.1  jmcneill 	for (i = 0; i < vtbl->mode_array; i++) {
    758   1.1  jmcneill 		index = i;
    759   1.1  jmcneill 		if (ctbl[i].refresh_rate == 60)
    760   1.1  jmcneill 			break;
    761   1.1  jmcneill 	}
    762   1.1  jmcneill 
    763   1.1  jmcneill 	crtreg = ctbl[index].crtc;
    764   1.1  jmcneill 
    765   1.1  jmcneill 	haddr = crtreg.hor_addr;
    766   1.1  jmcneill 	vaddr = crtreg.ver_addr;
    767   1.1  jmcneill 
    768   1.1  jmcneill 	val = bus_space_read_1(sc->sc_iot, sc->sc_ioh, VIARMisc);
    769   1.1  jmcneill 	if (ctbl[index].h_sync_polarity == NEGATIVE) {
    770   1.1  jmcneill 		if (ctbl[index].v_sync_polarity == NEGATIVE)
    771   1.1  jmcneill 			bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAWMisc,
    772   1.1  jmcneill 			    (val & (~(BIT6+BIT7))) | (BIT6+BIT7));
    773   1.1  jmcneill 		else
    774   1.1  jmcneill 			bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAWMisc,
    775   1.1  jmcneill 			    (val & (~(BIT6+BIT7))) | (BIT6));
    776   1.1  jmcneill 	} else {
    777   1.1  jmcneill 		if (ctbl[index].v_sync_polarity == NEGATIVE)
    778   1.1  jmcneill 			bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAWMisc,
    779   1.1  jmcneill 			    (val & (~(BIT6+BIT7))) | (BIT7));
    780   1.1  jmcneill 		else
    781   1.1  jmcneill 			bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAWMisc,
    782   1.1  jmcneill 			    (val & (~(BIT6+BIT7))));
    783   1.1  jmcneill 	}
    784   1.1  jmcneill 
    785   1.1  jmcneill 	if (iga == IGA1) {
    786   1.1  jmcneill 		uni_crt_unlock(sc);
    787   1.1  jmcneill 		uni_wr(sc, VIACR, CR09, 0x00);
    788   1.1  jmcneill 		uni_wr_mask(sc, VIACR, CR11, 0x00, BIT4+BIT5+BIT6);
    789   1.1  jmcneill 		uni_wr_mask(sc, VIACR, CR17, 0x00, BIT7);
    790   1.1  jmcneill 	}
    791   1.1  jmcneill 
    792   1.1  jmcneill 	uni_load_crtc(sc, crtreg, iga);
    793   1.1  jmcneill 	uni_fix_crtc(sc);
    794   1.1  jmcneill 	uni_crt_lock(sc);
    795   1.1  jmcneill 	uni_wr_mask(sc, VIACR, CR17, 0x80, BIT7);
    796   1.1  jmcneill 
    797   1.1  jmcneill 	uni_load_offset(sc, haddr, bpp_byte, iga);
    798   1.1  jmcneill 	uni_load_fetchcnt(sc, haddr, bpp_byte, iga);
    799   1.1  jmcneill 	uni_load_fifo(sc, iga, haddr, vaddr);
    800   1.1  jmcneill 
    801   1.1  jmcneill 	uni_set_depth(sc, bpp_byte, iga);
    802   1.1  jmcneill 	pll_d_n = uni_get_clkval(sc, ctbl[index].clk);
    803   1.1  jmcneill 	uni_set_vclk(sc, pll_d_n, iga);
    804   1.1  jmcneill }
    805   1.1  jmcneill 
    806   1.1  jmcneill static void
    807   1.1  jmcneill uni_load_crtc(struct unichromefb_softc *sc,
    808   1.1  jmcneill     struct display_timing device_timing, int iga)
    809   1.1  jmcneill {
    810   1.1  jmcneill 	int regnum, val;
    811   1.1  jmcneill 	struct io_register *reg;
    812   1.1  jmcneill 	int i;
    813   1.1  jmcneill 
    814   1.1  jmcneill 	regnum = val = 0;
    815   1.1  jmcneill 	reg = NULL;
    816   1.1  jmcneill 
    817   1.1  jmcneill 	uni_crt_unlock(sc);
    818   1.1  jmcneill 
    819   1.1  jmcneill 	for (i = 0; i < 12; i++) {
    820   1.1  jmcneill 		switch (iga) {
    821   1.1  jmcneill 		case IGA1:
    822   1.1  jmcneill 			switch (i) {
    823   1.1  jmcneill 			case H_TOTAL_INDEX:
    824   1.1  jmcneill 				val = IGA1_HOR_TOTAL_FORMULA(
    825   1.1  jmcneill 				    device_timing.hor_total);
    826   1.1  jmcneill 				regnum = iga1_crtc_reg.hor_total.reg_num;
    827   1.1  jmcneill 				reg = iga1_crtc_reg.hor_total.reg;
    828   1.1  jmcneill 				break;
    829   1.1  jmcneill 			case H_ADDR_INDEX:
    830   1.1  jmcneill 				val = IGA1_HOR_ADDR_FORMULA(
    831   1.1  jmcneill 				    device_timing.hor_addr);
    832   1.1  jmcneill 				regnum = iga1_crtc_reg.hor_addr.reg_num;
    833   1.1  jmcneill 				reg = iga1_crtc_reg.hor_addr.reg;
    834   1.1  jmcneill 				break;
    835   1.1  jmcneill 			case H_BLANK_START_INDEX:
    836   1.1  jmcneill 				val = IGA1_HOR_BLANK_START_FORMULA(
    837   1.1  jmcneill 				    device_timing.hor_blank_start);
    838   1.1  jmcneill 				regnum = iga1_crtc_reg.hor_blank_start.reg_num;
    839   1.1  jmcneill 				reg = iga1_crtc_reg.hor_blank_start.reg;
    840   1.1  jmcneill 				break;
    841   1.1  jmcneill 			case H_BLANK_END_INDEX:
    842   1.1  jmcneill 				val = IGA1_HOR_BLANK_END_FORMULA(
    843   1.1  jmcneill 				    device_timing.hor_blank_start,
    844   1.1  jmcneill 				    device_timing.hor_blank_end);
    845   1.1  jmcneill 				regnum = iga1_crtc_reg.hor_blank_end.reg_num;
    846   1.1  jmcneill 				reg = iga1_crtc_reg.hor_blank_end.reg;
    847   1.1  jmcneill 				break;
    848   1.1  jmcneill 			case H_SYNC_START_INDEX:
    849   1.1  jmcneill 				val = IGA1_HOR_SYNC_START_FORMULA(
    850   1.1  jmcneill 				    device_timing.hor_sync_start);
    851   1.1  jmcneill 				regnum = iga1_crtc_reg.hor_sync_start.reg_num;
    852   1.1  jmcneill 				reg = iga1_crtc_reg.hor_sync_start.reg;
    853   1.1  jmcneill 				break;
    854   1.1  jmcneill 			case H_SYNC_END_INDEX:
    855   1.1  jmcneill 				val = IGA1_HOR_SYNC_END_FORMULA(
    856   1.1  jmcneill 				    device_timing.hor_sync_start,
    857   1.1  jmcneill 				    device_timing.hor_sync_end);
    858   1.1  jmcneill 				regnum = iga1_crtc_reg.hor_sync_end.reg_num;
    859   1.1  jmcneill 				reg = iga1_crtc_reg.hor_sync_end.reg;
    860   1.1  jmcneill 				break;
    861   1.1  jmcneill 			case V_TOTAL_INDEX:
    862   1.1  jmcneill 				val = IGA1_VER_TOTAL_FORMULA(
    863   1.1  jmcneill 				    device_timing.ver_total);
    864   1.1  jmcneill 				regnum = iga1_crtc_reg.ver_total.reg_num;
    865   1.1  jmcneill 				reg = iga1_crtc_reg.ver_total.reg;
    866   1.1  jmcneill 				break;
    867   1.1  jmcneill 			case V_ADDR_INDEX:
    868   1.1  jmcneill 				val = IGA1_VER_ADDR_FORMULA(
    869   1.1  jmcneill 				    device_timing.ver_addr);
    870   1.1  jmcneill 				regnum = iga1_crtc_reg.ver_addr.reg_num;
    871   1.1  jmcneill 				reg = iga1_crtc_reg.ver_addr.reg;
    872   1.1  jmcneill 				break;
    873   1.1  jmcneill 			case V_BLANK_START_INDEX:
    874   1.1  jmcneill 				val = IGA1_VER_BLANK_START_FORMULA(
    875   1.1  jmcneill 				    device_timing.ver_blank_start);
    876   1.1  jmcneill 				regnum = iga1_crtc_reg.ver_blank_start.reg_num;
    877   1.1  jmcneill 				reg = iga1_crtc_reg.ver_blank_start.reg;
    878   1.1  jmcneill 				break;
    879   1.1  jmcneill 			case V_BLANK_END_INDEX:
    880   1.1  jmcneill 				val = IGA1_VER_BLANK_END_FORMULA(
    881   1.1  jmcneill 				    device_timing.ver_blank_start,
    882   1.1  jmcneill 				    device_timing.ver_blank_end);
    883   1.1  jmcneill 				regnum = iga1_crtc_reg.ver_blank_end.reg_num;
    884   1.1  jmcneill 				reg = iga1_crtc_reg.ver_blank_end.reg;
    885   1.1  jmcneill 				break;
    886   1.1  jmcneill 			case V_SYNC_START_INDEX:
    887   1.1  jmcneill 				val = IGA1_VER_SYNC_START_FORMULA(
    888   1.1  jmcneill 				    device_timing.ver_sync_start);
    889   1.1  jmcneill 				regnum = iga1_crtc_reg.ver_sync_start.reg_num;
    890   1.1  jmcneill 				reg = iga1_crtc_reg.ver_sync_start.reg;
    891   1.1  jmcneill 				break;
    892   1.1  jmcneill 			case V_SYNC_END_INDEX:
    893   1.1  jmcneill 				val = IGA1_VER_SYNC_END_FORMULA(
    894   1.1  jmcneill 				    device_timing.ver_sync_start,
    895   1.1  jmcneill 				    device_timing.ver_sync_end);
    896   1.1  jmcneill 				regnum = iga1_crtc_reg.ver_sync_end.reg_num;
    897   1.1  jmcneill 				reg = iga1_crtc_reg.ver_sync_end.reg;
    898   1.1  jmcneill 				break;
    899   1.2  jmcneill 			default:
    900  1.12  jmcneill 				aprint_error_dev(sc->sc_dev,
    901  1.12  jmcneill 				    "unknown index %d while setting up CRTC\n",
    902  1.12  jmcneill 				    i);
    903   1.2  jmcneill 				break;
    904   1.1  jmcneill 			}
    905   1.1  jmcneill 			break;
    906   1.1  jmcneill 		case IGA2:
    907  1.12  jmcneill 			aprint_error_dev(sc->sc_dev, "%s: IGA2 not supported\n",
    908  1.12  jmcneill 			    __func__);
    909   1.1  jmcneill 			break;
    910   1.1  jmcneill 		}
    911   1.1  jmcneill 
    912   1.1  jmcneill 		uni_load_reg(sc, val, regnum, reg, VIACR);
    913   1.1  jmcneill 	}
    914   1.1  jmcneill 
    915   1.1  jmcneill 	uni_crt_lock(sc);
    916   1.1  jmcneill }
    917   1.1  jmcneill 
    918   1.1  jmcneill static void
    919   1.1  jmcneill uni_load_reg(struct unichromefb_softc *sc, int timing, int regnum,
    920   1.1  jmcneill     struct io_register *reg, int type)
    921   1.1  jmcneill {
    922   1.1  jmcneill 	int regmask, bitnum, data;
    923   1.1  jmcneill 	int i, j;
    924   1.1  jmcneill 	int shift_next_reg;
    925   1.1  jmcneill 	int startidx, endidx, cridx;
    926   1.1  jmcneill 	uint16_t getbit;
    927   1.1  jmcneill 
    928   1.1  jmcneill 	bitnum = 0;
    929   1.1  jmcneill 
    930   1.1  jmcneill 	for (i = 0; i < regnum; i++) {
    931   1.1  jmcneill 		regmask = data = 0;
    932   1.1  jmcneill 		startidx = reg[i].start_bit;
    933   1.1  jmcneill 		endidx = reg[i].end_bit;
    934   1.1  jmcneill 		cridx = reg[i].io_addr;
    935   1.1  jmcneill 
    936   1.1  jmcneill 		shift_next_reg = bitnum;
    937   1.1  jmcneill 
    938   1.1  jmcneill 		for (j = startidx; j <= endidx; j++) {
    939   1.1  jmcneill 			regmask = regmask | (BIT0 << j);
    940   1.1  jmcneill 			getbit = (timing & (BIT0 << bitnum));
    941   1.1  jmcneill 			data = data | ((getbit >> shift_next_reg) << startidx);
    942   1.1  jmcneill 			++bitnum;
    943   1.1  jmcneill 		}
    944   1.1  jmcneill 
    945   1.1  jmcneill 		if (type == VIACR)
    946   1.1  jmcneill 			uni_wr_mask(sc, VIACR, cridx, data, regmask);
    947   1.1  jmcneill 		else
    948   1.1  jmcneill 			uni_wr_mask(sc, VIASR, cridx, data, regmask);
    949   1.1  jmcneill 	}
    950   1.1  jmcneill 
    951   1.1  jmcneill 	return;
    952   1.1  jmcneill }
    953   1.1  jmcneill 
    954   1.1  jmcneill static void
    955   1.1  jmcneill uni_fix_crtc(struct unichromefb_softc *sc)
    956   1.1  jmcneill {
    957   1.1  jmcneill 	uni_wr_mask(sc, VIACR, CR03, 0x80, BIT7);
    958   1.1  jmcneill 	uni_wr(sc, VIACR, CR18, 0xff);
    959   1.1  jmcneill 	uni_wr_mask(sc, VIACR, CR07, 0x10, BIT4);
    960   1.1  jmcneill 	uni_wr_mask(sc, VIACR, CR09, 0x40, BIT6);
    961   1.1  jmcneill 	uni_wr_mask(sc, VIACR, CR35, 0x10, BIT4);
    962   1.1  jmcneill 	uni_wr_mask(sc, VIACR, CR33, 0x06, BIT0+BIT1+BIT2);
    963   1.1  jmcneill 	uni_wr(sc, VIACR, CR17, 0xe3);
    964   1.1  jmcneill 	uni_wr(sc, VIACR, CR08, 0x00);
    965   1.1  jmcneill 	uni_wr(sc, VIACR, CR14, 0x00);
    966   1.1  jmcneill 
    967   1.1  jmcneill 	return;
    968   1.1  jmcneill }
    969   1.1  jmcneill 
    970   1.1  jmcneill static void
    971   1.1  jmcneill uni_load_offset(struct unichromefb_softc *sc, int haddr, int bpp, int iga)
    972   1.1  jmcneill {
    973   1.1  jmcneill 
    974   1.1  jmcneill 	switch (iga) {
    975   1.1  jmcneill 	case IGA1:
    976   1.1  jmcneill 		uni_load_reg(sc,
    977   1.1  jmcneill 		    IGA1_OFFSET_FORMULA(haddr, bpp),
    978   1.1  jmcneill 		    offset_reg.iga1_offset_reg.reg_num,
    979   1.1  jmcneill 		    offset_reg.iga1_offset_reg.reg,
    980   1.1  jmcneill 		    VIACR);
    981   1.1  jmcneill 		break;
    982   1.1  jmcneill 	default:
    983  1.12  jmcneill 		aprint_error_dev(sc->sc_dev, "%s: only IGA1 is supported\n",
    984   1.1  jmcneill 		    __func__);
    985   1.1  jmcneill 		break;
    986   1.1  jmcneill 	}
    987   1.1  jmcneill 
    988   1.1  jmcneill 	return;
    989   1.1  jmcneill }
    990   1.1  jmcneill 
    991   1.1  jmcneill static void
    992   1.1  jmcneill uni_load_fetchcnt(struct unichromefb_softc *sc, int haddr, int bpp, int iga)
    993   1.1  jmcneill {
    994   1.1  jmcneill 
    995   1.1  jmcneill 	switch (iga) {
    996   1.1  jmcneill 	case IGA1:
    997   1.1  jmcneill 		uni_load_reg(sc,
    998   1.1  jmcneill 		    IGA1_FETCH_COUNT_FORMULA(haddr, bpp),
    999   1.1  jmcneill 		    fetch_count_reg.iga1_fetch_count_reg.reg_num,
   1000   1.1  jmcneill 		    fetch_count_reg.iga1_fetch_count_reg.reg,
   1001   1.1  jmcneill 		    VIASR);
   1002   1.1  jmcneill 		break;
   1003   1.1  jmcneill 	default:
   1004  1.12  jmcneill 		aprint_error_dev(sc->sc_dev, "%s: only IGA1 is supported\n",
   1005   1.1  jmcneill 		    __func__);
   1006   1.1  jmcneill 		break;
   1007   1.1  jmcneill 	}
   1008   1.1  jmcneill 
   1009   1.1  jmcneill 	return;
   1010   1.1  jmcneill }
   1011   1.1  jmcneill 
   1012   1.1  jmcneill static void
   1013   1.1  jmcneill uni_load_fifo(struct unichromefb_softc *sc, int iga, int horact, int veract)
   1014   1.1  jmcneill {
   1015   1.1  jmcneill 	int val, regnum;
   1016   1.1  jmcneill 	struct io_register *reg;
   1017   1.1  jmcneill 	int iga1_fifo_max_depth, iga1_fifo_threshold;
   1018   1.1  jmcneill 	int iga1_fifo_high_threshold, iga1_display_queue_expire_num;
   1019   1.1  jmcneill 
   1020   1.1  jmcneill 	reg = NULL;
   1021   1.1  jmcneill 	iga1_fifo_max_depth = iga1_fifo_threshold = 0;
   1022   1.1  jmcneill 	iga1_fifo_high_threshold = iga1_display_queue_expire_num = 0;
   1023   1.1  jmcneill 
   1024   1.1  jmcneill 	switch (iga) {
   1025   1.1  jmcneill 	case IGA1:
   1026   1.1  jmcneill 		/* XXX if (type == CN900) { */
   1027   1.1  jmcneill 		iga1_fifo_max_depth = CN900_IGA1_FIFO_MAX_DEPTH;
   1028   1.1  jmcneill 		iga1_fifo_threshold = CN900_IGA1_FIFO_THRESHOLD;
   1029   1.1  jmcneill 		iga1_fifo_high_threshold = CN900_IGA1_FIFO_HIGH_THRESHOLD;
   1030   1.1  jmcneill 		if (horact > 1280 && veract > 1024)
   1031   1.1  jmcneill 			iga1_display_queue_expire_num = 16;
   1032   1.1  jmcneill 		else
   1033   1.1  jmcneill 			iga1_display_queue_expire_num =
   1034   1.1  jmcneill 			    CN900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
   1035   1.1  jmcneill 		/* XXX } */
   1036   1.1  jmcneill 
   1037   1.1  jmcneill 		/* set display FIFO depth select */
   1038   1.1  jmcneill 		val = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth);
   1039   1.1  jmcneill 		regnum =
   1040   1.1  jmcneill 		    display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num;
   1041   1.1  jmcneill 		reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg;
   1042   1.1  jmcneill 		uni_load_reg(sc, val, regnum, reg, VIASR);
   1043   1.1  jmcneill 
   1044   1.1  jmcneill 		/* set display FIFO threshold select */
   1045   1.1  jmcneill 		val = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold);
   1046   1.1  jmcneill 		regnum = fifo_threshold_select_reg.iga1_fifo_threshold_select_reg.reg_num;
   1047   1.1  jmcneill 		reg = fifo_threshold_select_reg.iga1_fifo_threshold_select_reg.reg;
   1048   1.1  jmcneill 		uni_load_reg(sc, val, regnum, reg, VIASR);
   1049   1.1  jmcneill 
   1050   1.1  jmcneill 		/* set display FIFO high threshold select */
   1051   1.1  jmcneill 		val = IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold);
   1052   1.1  jmcneill 		regnum = fifo_high_threshold_select_reg.iga1_fifo_high_threshold_select_reg.reg_num;
   1053   1.1  jmcneill 		reg = fifo_high_threshold_select_reg.iga1_fifo_high_threshold_select_reg.reg;
   1054   1.1  jmcneill 		uni_load_reg(sc, val, regnum, reg, VIASR);
   1055   1.1  jmcneill 
   1056   1.1  jmcneill 		/* set display queue expire num */
   1057   1.1  jmcneill 		val = IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA(iga1_display_queue_expire_num);
   1058   1.1  jmcneill 		regnum = display_queue_expire_num_reg.iga1_display_queue_expire_num_reg.reg_num;
   1059   1.1  jmcneill 		reg = display_queue_expire_num_reg.iga1_display_queue_expire_num_reg.reg;
   1060   1.1  jmcneill 		uni_load_reg(sc, val, regnum, reg, VIASR);
   1061   1.1  jmcneill 
   1062   1.1  jmcneill 		break;
   1063   1.1  jmcneill 	default:
   1064  1.12  jmcneill 		aprint_error_dev(sc->sc_dev, "%s: only IGA1 is supported\n",
   1065   1.1  jmcneill 		    __func__);
   1066   1.1  jmcneill 		break;
   1067   1.1  jmcneill 	}
   1068   1.1  jmcneill 
   1069   1.1  jmcneill 	return;
   1070   1.1  jmcneill }
   1071   1.1  jmcneill 
   1072   1.1  jmcneill static void
   1073   1.1  jmcneill uni_set_depth(struct unichromefb_softc *sc, int bpp, int iga)
   1074   1.1  jmcneill {
   1075   1.1  jmcneill 	switch (iga) {
   1076   1.1  jmcneill 	case IGA1:
   1077   1.1  jmcneill 		switch (bpp) {
   1078   1.1  jmcneill 		case MODE_32BPP:
   1079   1.1  jmcneill 			uni_wr_mask(sc, VIASR, SR15, 0xae, 0xfe);
   1080   1.1  jmcneill 			break;
   1081   1.1  jmcneill 		case MODE_16BPP:
   1082   1.1  jmcneill 			uni_wr_mask(sc, VIASR, SR15, 0xb6, 0xfe);
   1083   1.1  jmcneill 			break;
   1084   1.1  jmcneill 		case MODE_8BPP:
   1085   1.1  jmcneill 			uni_wr_mask(sc, VIASR, SR15, 0x22, 0xfe);
   1086   1.1  jmcneill 			break;
   1087   1.1  jmcneill 		default:
   1088  1.12  jmcneill 			aprint_error_dev(sc->sc_dev,
   1089  1.12  jmcneill 			    "%s: mode (%d) unsupported\n", __func__, bpp);
   1090   1.1  jmcneill 		}
   1091   1.1  jmcneill 		break;
   1092   1.1  jmcneill 	default:
   1093  1.12  jmcneill 		aprint_error_dev(sc->sc_dev, "%s: only IGA1 is supported\n",
   1094   1.1  jmcneill 		    __func__);
   1095   1.1  jmcneill 		break;
   1096   1.1  jmcneill 	}
   1097   1.1  jmcneill }
   1098   1.1  jmcneill 
   1099   1.1  jmcneill static uint32_t
   1100   1.1  jmcneill uni_get_clkval(struct unichromefb_softc *sc, int clk)
   1101   1.1  jmcneill {
   1102   1.1  jmcneill 	int i;
   1103   1.1  jmcneill 
   1104   1.1  jmcneill 	for (i = 0; i < NUM_TOTAL_PLL_TABLE; i++) {
   1105   1.1  jmcneill 		if (clk == pll_value[i].clk) {
   1106   1.1  jmcneill 			/* XXX only CN900 supported for now */
   1107   1.1  jmcneill 			return pll_value[i].k800_pll;
   1108   1.1  jmcneill 		}
   1109   1.1  jmcneill 	}
   1110   1.1  jmcneill 
   1111  1.12  jmcneill 	aprint_error_dev(sc->sc_dev, "can't find matching PLL value\n");
   1112   1.1  jmcneill 
   1113   1.1  jmcneill 	return 0;
   1114   1.1  jmcneill }
   1115   1.1  jmcneill 
   1116   1.1  jmcneill static void
   1117   1.1  jmcneill uni_set_vclk(struct unichromefb_softc *sc, uint32_t clk, int iga)
   1118   1.1  jmcneill {
   1119   1.1  jmcneill 	uint8_t val;
   1120   1.1  jmcneill 
   1121   1.1  jmcneill 	/* hardware reset on */
   1122   1.1  jmcneill 	uni_wr_mask(sc, VIACR, CR17, 0x00, BIT7);
   1123   1.1  jmcneill 
   1124   1.1  jmcneill 	switch (iga) {
   1125   1.1  jmcneill 	case IGA1:
   1126   1.1  jmcneill 		/* XXX only CN900 is supported */
   1127   1.1  jmcneill 		uni_wr(sc, VIASR, SR44, clk / 0x10000);
   1128   1.1  jmcneill 		uni_wr(sc, VIASR, SR45, (clk & 0xffff) / 0x100);
   1129   1.1  jmcneill 		uni_wr(sc, VIASR, SR46, clk % 0x100);
   1130   1.1  jmcneill 		break;
   1131   1.1  jmcneill 	default:
   1132  1.12  jmcneill 		aprint_error_dev(sc->sc_dev, "%s: only IGA1 is supported\n",
   1133   1.1  jmcneill 		    __func__);
   1134   1.1  jmcneill 		break;
   1135   1.1  jmcneill 	}
   1136   1.1  jmcneill 
   1137   1.1  jmcneill 	/* hardware reset off */
   1138   1.1  jmcneill 	uni_wr_mask(sc, VIACR, CR17, 0x80, BIT7);
   1139   1.1  jmcneill 
   1140   1.1  jmcneill 	/* reset pll */
   1141   1.1  jmcneill 	switch (iga) {
   1142   1.1  jmcneill 	case IGA1:
   1143   1.1  jmcneill 		uni_wr_mask(sc, VIASR, SR40, 0x02, BIT1);
   1144   1.1  jmcneill 		uni_wr_mask(sc, VIASR, SR40, 0x00, BIT1);
   1145   1.1  jmcneill 		break;
   1146   1.1  jmcneill 	}
   1147   1.1  jmcneill 
   1148   1.1  jmcneill 	/* good to go */
   1149   1.1  jmcneill 	val = bus_space_read_1(sc->sc_iot, sc->sc_ioh, VIARMisc);
   1150   1.1  jmcneill 	val |= (BIT2+BIT3);
   1151   1.1  jmcneill 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, VIAWMisc, val);
   1152   1.1  jmcneill 
   1153   1.1  jmcneill 	return;
   1154   1.1  jmcneill }
   1155   1.1  jmcneill 
   1156   1.2  jmcneill static void
   1157   1.2  jmcneill uni_init_dac(struct unichromefb_softc *sc, int iga)
   1158   1.2  jmcneill {
   1159   1.2  jmcneill 	int i;
   1160   1.2  jmcneill 
   1161   1.2  jmcneill 	/* XXX only IGA1 for now */
   1162   1.2  jmcneill 	uni_wr_mask(sc, VIASR, SR1A, 0x00, BIT0);
   1163   1.2  jmcneill 	uni_wr_mask(sc, VIASR, SR18, 0x00, BIT7+BIT6);
   1164   1.2  jmcneill 	for (i = 0; i < 256; i++)
   1165   1.2  jmcneill 		uni_wr_dac(sc, i,
   1166   1.2  jmcneill 		    palLUT_table[i].red, palLUT_table[i].green, palLUT_table[i].blue);
   1167   1.2  jmcneill 
   1168   1.2  jmcneill 	uni_wr_mask(sc, VIASR, SR18, 0xc0, BIT7+BIT6);
   1169   1.2  jmcneill 
   1170   1.2  jmcneill 	return;
   1171   1.2  jmcneill }
   1172   1.2  jmcneill 
   1173   1.2  jmcneill static void
   1174   1.2  jmcneill uni_init_accel(struct unichromefb_softc *sc)
   1175   1.2  jmcneill {
   1176   1.2  jmcneill 
   1177   1.2  jmcneill 	/* init 2D engine regs to reset 2D engine */
   1178   1.2  jmcneill 	MMIO_OUT32(VIA_REG_GEMODE, 0);
   1179   1.2  jmcneill 	MMIO_OUT32(VIA_REG_SRCPOS, 0);
   1180   1.2  jmcneill 	MMIO_OUT32(VIA_REG_DSTPOS, 0);
   1181   1.2  jmcneill 	MMIO_OUT32(VIA_REG_DIMENSION, 0);
   1182   1.2  jmcneill 	MMIO_OUT32(VIA_REG_PATADDR, 0);
   1183   1.2  jmcneill 	MMIO_OUT32(VIA_REG_FGCOLOR, 0);
   1184   1.2  jmcneill 	MMIO_OUT32(VIA_REG_BGCOLOR, 0);
   1185   1.2  jmcneill 	MMIO_OUT32(VIA_REG_CLIPTL, 0);
   1186   1.2  jmcneill 	MMIO_OUT32(VIA_REG_CLIPBR, 0);
   1187   1.2  jmcneill 	MMIO_OUT32(VIA_REG_OFFSET, 0);
   1188   1.2  jmcneill 	MMIO_OUT32(VIA_REG_KEYCONTROL, 0);
   1189   1.2  jmcneill 	MMIO_OUT32(VIA_REG_SRCBASE, 0);
   1190   1.2  jmcneill 	MMIO_OUT32(VIA_REG_DSTBASE, 0);
   1191   1.2  jmcneill 	MMIO_OUT32(VIA_REG_PITCH, 0);
   1192   1.2  jmcneill 	MMIO_OUT32(VIA_REG_MONOPAT1, 0);
   1193   1.2  jmcneill 
   1194   1.2  jmcneill 	/* init AGP and VQ registers */
   1195   1.2  jmcneill 	MMIO_OUT32(VIA_REG_TRANSET, 0x00100000);
   1196   1.2  jmcneill 	MMIO_OUT32(VIA_REG_TRANSPACE, 0x00000000);
   1197   1.2  jmcneill 	MMIO_OUT32(VIA_REG_TRANSPACE, 0x00333004);
   1198   1.2  jmcneill 	MMIO_OUT32(VIA_REG_TRANSPACE, 0x60000000);
   1199   1.2  jmcneill 	MMIO_OUT32(VIA_REG_TRANSPACE, 0x61000000);
   1200   1.2  jmcneill 	MMIO_OUT32(VIA_REG_TRANSPACE, 0x62000000);
   1201   1.2  jmcneill 	MMIO_OUT32(VIA_REG_TRANSPACE, 0x63000000);
   1202   1.2  jmcneill 	MMIO_OUT32(VIA_REG_TRANSPACE, 0x64000000);
   1203   1.2  jmcneill 	MMIO_OUT32(VIA_REG_TRANSPACE, 0x7d000000);
   1204   1.2  jmcneill 
   1205   1.2  jmcneill 	MMIO_OUT32(VIA_REG_TRANSET, 0xfe020000);
   1206   1.2  jmcneill 	MMIO_OUT32(VIA_REG_TRANSPACE, 0x00000000);
   1207   1.2  jmcneill 
   1208   1.2  jmcneill 	/* disable VQ */
   1209   1.2  jmcneill 	MMIO_OUT32(VIA_REG_TRANSET, 0x00fe0000);
   1210   1.2  jmcneill 	MMIO_OUT32(VIA_REG_TRANSPACE, 0x00000004);
   1211   1.2  jmcneill 	MMIO_OUT32(VIA_REG_TRANSPACE, 0x40008c0f);
   1212   1.2  jmcneill 	MMIO_OUT32(VIA_REG_TRANSPACE, 0x44000000);
   1213   1.2  jmcneill 	MMIO_OUT32(VIA_REG_TRANSPACE, 0x45080c04);
   1214   1.2  jmcneill 	MMIO_OUT32(VIA_REG_TRANSPACE, 0x46800408);
   1215   1.2  jmcneill 
   1216   1.2  jmcneill 	uni_set_accel_depth(sc);
   1217   1.2  jmcneill 
   1218   1.2  jmcneill 	MMIO_OUT32(VIA_REG_SRCBASE, 0);
   1219   1.2  jmcneill 	MMIO_OUT32(VIA_REG_DSTBASE, 0);
   1220   1.2  jmcneill 
   1221   1.2  jmcneill 	MMIO_OUT32(VIA_REG_PITCH, VIA_PITCH_ENABLE |
   1222   1.2  jmcneill 	    (((sc->sc_width * sc->sc_depth >> 3) >> 3) |
   1223   1.2  jmcneill 	    (((sc->sc_width * sc->sc_depth >> 3) >> 3) << 16)));
   1224   1.2  jmcneill 
   1225   1.2  jmcneill 	return;
   1226   1.2  jmcneill }
   1227   1.2  jmcneill 
   1228   1.2  jmcneill static void
   1229   1.2  jmcneill uni_set_accel_depth(struct unichromefb_softc *sc)
   1230   1.2  jmcneill {
   1231   1.2  jmcneill 	uint32_t gemode;
   1232   1.2  jmcneill 
   1233   1.2  jmcneill 	gemode = MMIO_IN32(0x04) & 0xfffffcff;
   1234   1.2  jmcneill 
   1235   1.2  jmcneill 	switch (sc->sc_depth) {
   1236   1.2  jmcneill 	case 32:
   1237   1.2  jmcneill 		gemode |= VIA_GEM_32bpp;
   1238   1.2  jmcneill 		break;
   1239   1.2  jmcneill 	case 16:
   1240   1.2  jmcneill 		gemode |= VIA_GEM_16bpp;
   1241   1.2  jmcneill 		break;
   1242   1.2  jmcneill 	default:
   1243   1.2  jmcneill 		gemode |= VIA_GEM_8bpp;
   1244   1.2  jmcneill 		break;
   1245   1.2  jmcneill 	}
   1246   1.2  jmcneill 
   1247   1.2  jmcneill 	/* set colour depth and pitch */
   1248   1.2  jmcneill 	MMIO_OUT32(VIA_REG_GEMODE, gemode);
   1249   1.2  jmcneill 
   1250   1.2  jmcneill 	return;
   1251   1.2  jmcneill }
   1252   1.2  jmcneill 
   1253   1.2  jmcneill static void
   1254   1.2  jmcneill uni_wait_idle(struct unichromefb_softc *sc)
   1255   1.2  jmcneill {
   1256   1.2  jmcneill 	int loop = 0;
   1257   1.2  jmcneill 
   1258   1.2  jmcneill 	while (!(MMIO_IN32(VIA_REG_STATUS) & VIA_VR_QUEUE_BUSY) &&
   1259   1.2  jmcneill 	    (loop++ < MAXLOOP))
   1260   1.2  jmcneill 		;
   1261   1.2  jmcneill 
   1262   1.2  jmcneill 	while ((MMIO_IN32(VIA_REG_STATUS) &
   1263   1.2  jmcneill 	    (VIA_CMD_RGTR_BUSY | VIA_2D_ENG_BUSY | VIA_3D_ENG_BUSY)) &&
   1264   1.2  jmcneill 	    (loop++ < MAXLOOP))
   1265   1.2  jmcneill 		;
   1266   1.2  jmcneill 
   1267   1.2  jmcneill 	if (loop >= MAXLOOP)
   1268  1.12  jmcneill 		aprint_error_dev(sc->sc_dev, "engine stall\n");
   1269   1.2  jmcneill 
   1270   1.2  jmcneill 	return;
   1271   1.2  jmcneill }
   1272   1.2  jmcneill 
   1273   1.2  jmcneill static void
   1274   1.2  jmcneill uni_fillrect(struct unichromefb_softc *sc, int x, int y, int width,
   1275   1.2  jmcneill     int height, int colour)
   1276   1.2  jmcneill {
   1277   1.2  jmcneill 
   1278   1.3  jmcneill 	uni_wait_idle(sc);
   1279   1.3  jmcneill 
   1280   1.2  jmcneill 	MMIO_OUT32(VIA_REG_SRCPOS, 0);
   1281   1.2  jmcneill 	MMIO_OUT32(VIA_REG_SRCBASE, 0);
   1282   1.2  jmcneill 	MMIO_OUT32(VIA_REG_DSTBASE, 0);
   1283   1.2  jmcneill 	MMIO_OUT32(VIA_REG_PITCH, VIA_PITCH_ENABLE |
   1284   1.2  jmcneill 	    (((sc->sc_width * sc->sc_depth >> 3) >> 3) |
   1285   1.2  jmcneill 	    (((sc->sc_width * sc->sc_depth >> 3) >> 3) << 16)));
   1286   1.2  jmcneill 	MMIO_OUT32(VIA_REG_DSTPOS, ((y << 16) | x));
   1287   1.2  jmcneill 	MMIO_OUT32(VIA_REG_DIMENSION,
   1288   1.2  jmcneill 	    (((height - 1) << 16) | (width - 1)));
   1289   1.2  jmcneill 	MMIO_OUT32(VIA_REG_FGCOLOR, colour);
   1290   1.2  jmcneill 	MMIO_OUT32(VIA_REG_GECMD, (0x01 | 0x2000 | 0xf0 << 24));
   1291   1.2  jmcneill 
   1292   1.3  jmcneill 	return;
   1293   1.3  jmcneill }
   1294   1.3  jmcneill 
   1295   1.3  jmcneill static void
   1296   1.3  jmcneill uni_rectinvert(struct unichromefb_softc *sc, int x, int y, int width,
   1297   1.3  jmcneill     int height)
   1298   1.3  jmcneill {
   1299   1.3  jmcneill 
   1300   1.2  jmcneill 	uni_wait_idle(sc);
   1301   1.2  jmcneill 
   1302   1.3  jmcneill 	MMIO_OUT32(VIA_REG_SRCPOS, 0);
   1303   1.3  jmcneill 	MMIO_OUT32(VIA_REG_SRCBASE, 0);
   1304   1.3  jmcneill 	MMIO_OUT32(VIA_REG_DSTBASE, 0);
   1305   1.3  jmcneill 	MMIO_OUT32(VIA_REG_PITCH, VIA_PITCH_ENABLE |
   1306   1.3  jmcneill 	    (((sc->sc_width * sc->sc_depth >> 3) >> 3) |
   1307   1.3  jmcneill 	    (((sc->sc_width * sc->sc_depth >> 3) >> 3) << 16)));
   1308   1.3  jmcneill 	MMIO_OUT32(VIA_REG_DSTPOS, ((y << 16) | x));
   1309   1.3  jmcneill 	MMIO_OUT32(VIA_REG_DIMENSION,
   1310   1.3  jmcneill 	    (((height - 1) << 16) | (width - 1)));
   1311   1.3  jmcneill 	MMIO_OUT32(VIA_REG_GECMD, (0x01 | 0x2000 | 0x55 << 24));
   1312   1.3  jmcneill 
   1313   1.2  jmcneill 	return;
   1314   1.2  jmcneill }
   1315   1.2  jmcneill 
   1316   1.2  jmcneill static void
   1317   1.2  jmcneill uni_bitblit(struct unichromefb_softc *sc, int xs, int ys, int xd, int yd, int width, int height)
   1318   1.2  jmcneill {
   1319   1.2  jmcneill 	uint32_t dir;
   1320   1.2  jmcneill 
   1321   1.2  jmcneill 	dir = 0;
   1322   1.2  jmcneill 
   1323   1.2  jmcneill 	if (ys < yd) {
   1324   1.2  jmcneill 		yd += height - 1;
   1325   1.2  jmcneill 		ys += height - 1;
   1326   1.3  jmcneill 		dir |= 0x4000;
   1327   1.2  jmcneill 	}
   1328   1.2  jmcneill 
   1329   1.2  jmcneill 	if (xs < xd) {
   1330   1.2  jmcneill 		xd += width - 1;
   1331   1.2  jmcneill 		xs += width - 1;
   1332   1.3  jmcneill 		dir |= 0x8000;
   1333   1.2  jmcneill 	}
   1334   1.2  jmcneill 
   1335   1.3  jmcneill 	uni_wait_idle(sc);
   1336   1.3  jmcneill 
   1337   1.2  jmcneill 	MMIO_OUT32(VIA_REG_SRCBASE, 0);
   1338   1.2  jmcneill 	MMIO_OUT32(VIA_REG_DSTBASE, 0);
   1339   1.2  jmcneill 	MMIO_OUT32(VIA_REG_PITCH, VIA_PITCH_ENABLE |
   1340   1.2  jmcneill 	    (((sc->sc_width * sc->sc_depth >> 3) >> 3) |
   1341   1.2  jmcneill 	    (((sc->sc_width * sc->sc_depth >> 3) >> 3) << 16)));
   1342   1.2  jmcneill 	MMIO_OUT32(VIA_REG_SRCPOS, ys << 16 | xs);
   1343   1.2  jmcneill 	MMIO_OUT32(VIA_REG_DSTPOS, yd << 16 | xd);
   1344   1.2  jmcneill 	MMIO_OUT32(VIA_REG_DIMENSION, ((height - 1) << 16) | (width - 1));
   1345   1.2  jmcneill 	MMIO_OUT32(VIA_REG_GECMD, (0x01 | dir | (0xcc << 24)));
   1346   1.2  jmcneill 
   1347   1.3  jmcneill 	return;
   1348   1.3  jmcneill }
   1349   1.3  jmcneill 
   1350   1.3  jmcneill static void
   1351   1.3  jmcneill uni_setup_mono(struct unichromefb_softc *sc, int xd, int yd, int width, int height,
   1352   1.3  jmcneill     uint32_t fg, uint32_t bg)
   1353   1.3  jmcneill {
   1354   1.3  jmcneill 
   1355   1.2  jmcneill 	uni_wait_idle(sc);
   1356   1.2  jmcneill 
   1357   1.3  jmcneill 	MMIO_OUT32(VIA_REG_SRCBASE, 0);
   1358   1.3  jmcneill 	MMIO_OUT32(VIA_REG_DSTBASE, 0);
   1359   1.3  jmcneill 	MMIO_OUT32(VIA_REG_PITCH, VIA_PITCH_ENABLE |
   1360   1.3  jmcneill 	    (((sc->sc_width * sc->sc_depth >> 3) >> 3) |
   1361   1.3  jmcneill 	    (((sc->sc_width * sc->sc_depth >> 3) >> 3) << 16)));
   1362   1.3  jmcneill 	MMIO_OUT32(VIA_REG_SRCPOS, 0);
   1363   1.3  jmcneill 	MMIO_OUT32(VIA_REG_DSTPOS, (yd << 16) | xd);
   1364   1.3  jmcneill 	MMIO_OUT32(VIA_REG_DIMENSION, ((height - 1) << 16) | (width - 1));
   1365   1.3  jmcneill 	MMIO_OUT32(VIA_REG_FGCOLOR, fg);
   1366   1.3  jmcneill 	MMIO_OUT32(VIA_REG_BGCOLOR, bg);
   1367   1.3  jmcneill 	MMIO_OUT32(VIA_REG_GECMD, 0xcc020142);
   1368   1.3  jmcneill 
   1369   1.3  jmcneill 	return;
   1370   1.3  jmcneill }
   1371   1.3  jmcneill 
   1372   1.3  jmcneill #if notyet
   1373   1.3  jmcneill static void
   1374   1.3  jmcneill uni_cursor_show(struct unichromefb_softc *sc)
   1375   1.3  jmcneill {
   1376   1.3  jmcneill 	uint32_t val;
   1377   1.3  jmcneill 
   1378   1.3  jmcneill 	val = MMIO_IN32(VIA_REG_CURSOR_MODE);
   1379   1.3  jmcneill 	val |= 1;
   1380   1.3  jmcneill 	MMIO_OUT32(VIA_REG_CURSOR_MODE, val);
   1381   1.3  jmcneill 
   1382   1.3  jmcneill 	return;
   1383   1.3  jmcneill }
   1384   1.3  jmcneill 
   1385   1.3  jmcneill static void
   1386   1.3  jmcneill uni_cursor_hide(struct unichromefb_softc *sc)
   1387   1.3  jmcneill {
   1388   1.3  jmcneill 	uint32_t val;
   1389   1.3  jmcneill 
   1390   1.3  jmcneill 	val = MMIO_IN32(VIA_REG_CURSOR_MODE);
   1391   1.3  jmcneill 	val &= 0xfffffffe;
   1392   1.3  jmcneill 	MMIO_OUT32(VIA_REG_CURSOR_MODE, val);
   1393   1.3  jmcneill 
   1394   1.2  jmcneill 	return;
   1395   1.2  jmcneill }
   1396   1.3  jmcneill #endif
   1397   1.2  jmcneill 
   1398   1.2  jmcneill /*
   1399   1.2  jmcneill  * rasops glue
   1400   1.2  jmcneill  */
   1401   1.2  jmcneill static void
   1402   1.2  jmcneill uni_copycols(void *opaque, int row, int srccol, int dstcol, int ncols)
   1403   1.2  jmcneill {
   1404   1.2  jmcneill 	struct rasops_info *ri;
   1405   1.2  jmcneill 	struct vcons_screen *scr;
   1406   1.2  jmcneill 	struct unichromefb_softc *sc;
   1407   1.2  jmcneill 	int xs, xd, y, width, height;
   1408   1.2  jmcneill 
   1409   1.2  jmcneill 	ri = (struct rasops_info *)opaque;
   1410   1.2  jmcneill 	scr = (struct vcons_screen *)ri->ri_hw;
   1411   1.2  jmcneill 	sc = (struct unichromefb_softc *)scr->scr_cookie;
   1412   1.2  jmcneill 
   1413   1.2  jmcneill 	if (sc->sc_wsmode == WSDISPLAYIO_MODE_EMUL) {
   1414   1.2  jmcneill 		xs = ri->ri_xorigin + ri->ri_font->fontwidth * srccol;
   1415   1.2  jmcneill 		xd = ri->ri_xorigin + ri->ri_font->fontwidth * dstcol;
   1416   1.2  jmcneill 		y = ri->ri_yorigin + ri->ri_font->fontheight * row;
   1417   1.2  jmcneill 		width = ri->ri_font->fontwidth * ncols;
   1418   1.2  jmcneill 		height = ri->ri_font->fontheight;
   1419   1.2  jmcneill 		uni_bitblit(sc, xs, y, xd, y, width, height);
   1420   1.2  jmcneill 	}
   1421   1.2  jmcneill 
   1422   1.2  jmcneill 	return;
   1423   1.2  jmcneill }
   1424   1.2  jmcneill 
   1425   1.2  jmcneill static void
   1426   1.2  jmcneill uni_copyrows(void *opaque, int srcrow, int dstrow, int nrows)
   1427   1.2  jmcneill {
   1428   1.2  jmcneill 	struct rasops_info *ri;
   1429   1.2  jmcneill 	struct vcons_screen *scr;
   1430   1.2  jmcneill 	struct unichromefb_softc *sc;
   1431   1.2  jmcneill 	int x, ys, yd, width, height;
   1432   1.2  jmcneill 
   1433   1.2  jmcneill 	ri = (struct rasops_info *)opaque;
   1434   1.2  jmcneill 	scr = (struct vcons_screen *)ri->ri_hw;
   1435   1.2  jmcneill 	sc = (struct unichromefb_softc *)scr->scr_cookie;
   1436   1.2  jmcneill 
   1437   1.2  jmcneill 	if (sc->sc_wsmode == WSDISPLAYIO_MODE_EMUL) {
   1438   1.2  jmcneill 		x = ri->ri_xorigin;
   1439   1.2  jmcneill 		ys = ri->ri_yorigin + ri->ri_font->fontheight * srcrow;
   1440   1.2  jmcneill 		yd = ri->ri_yorigin + ri->ri_font->fontheight * dstrow;
   1441   1.2  jmcneill 		width = ri->ri_emuwidth;
   1442   1.2  jmcneill 		height = ri->ri_font->fontheight * nrows;
   1443   1.2  jmcneill 		uni_bitblit(sc, x, ys, x, yd, width, height);
   1444   1.2  jmcneill 	}
   1445   1.2  jmcneill 
   1446   1.2  jmcneill 	return;
   1447   1.2  jmcneill }
   1448   1.2  jmcneill 
   1449   1.2  jmcneill static void
   1450   1.2  jmcneill uni_erasecols(void *opaque, int row, int startcol, int ncols, long fillattr)
   1451   1.2  jmcneill {
   1452   1.2  jmcneill 	struct rasops_info *ri;
   1453   1.2  jmcneill 	struct vcons_screen *scr;
   1454   1.2  jmcneill 	struct unichromefb_softc *sc;
   1455   1.2  jmcneill 	int x, y, width, height, fg, bg, ul;
   1456   1.2  jmcneill 
   1457   1.2  jmcneill 	ri = (struct rasops_info *)opaque;
   1458   1.2  jmcneill 	scr = (struct vcons_screen *)ri->ri_hw;
   1459   1.2  jmcneill 	sc = (struct unichromefb_softc *)scr->scr_cookie;
   1460   1.2  jmcneill 
   1461   1.2  jmcneill 	if (sc->sc_wsmode == WSDISPLAYIO_MODE_EMUL) {
   1462   1.2  jmcneill 		x = ri->ri_xorigin + ri->ri_font->fontwidth * startcol;
   1463   1.2  jmcneill 		y = ri->ri_yorigin + ri->ri_font->fontheight * row;
   1464   1.2  jmcneill 		width = ri->ri_font->fontwidth * ncols;
   1465   1.2  jmcneill 		height = ri->ri_font->fontheight;
   1466   1.2  jmcneill 		rasops_unpack_attr(fillattr, &fg, &bg, &ul);
   1467   1.2  jmcneill 		uni_fillrect(sc, x, y, width, height, ri->ri_devcmap[bg]);
   1468   1.2  jmcneill 	}
   1469   1.2  jmcneill 
   1470   1.2  jmcneill 	return;
   1471   1.2  jmcneill }
   1472   1.2  jmcneill 
   1473   1.2  jmcneill static void
   1474   1.2  jmcneill uni_eraserows(void *opaque, int row, int nrows, long fillattr)
   1475   1.2  jmcneill {
   1476   1.2  jmcneill 	struct rasops_info *ri;
   1477   1.2  jmcneill 	struct vcons_screen *scr;
   1478   1.2  jmcneill 	struct unichromefb_softc *sc;
   1479   1.2  jmcneill 	int x, y, width, height, fg, bg, ul;
   1480   1.2  jmcneill 
   1481   1.2  jmcneill 	ri = (struct rasops_info *)opaque;
   1482   1.2  jmcneill 	scr = (struct vcons_screen *)ri->ri_hw;
   1483   1.2  jmcneill 	sc = (struct unichromefb_softc *)scr->scr_cookie;
   1484   1.2  jmcneill 
   1485   1.2  jmcneill 	if (sc->sc_wsmode == WSDISPLAYIO_MODE_EMUL) {
   1486   1.2  jmcneill 		rasops_unpack_attr(fillattr, &fg, &bg, &ul);
   1487   1.2  jmcneill 		if ((row == 0) && (nrows == ri->ri_rows)) {
   1488   1.2  jmcneill 			/* clear the whole screen */
   1489   1.2  jmcneill 			uni_fillrect(sc, 0, 0, ri->ri_width,
   1490   1.2  jmcneill 			    ri->ri_height, ri->ri_devcmap[bg]);
   1491   1.2  jmcneill 		} else {
   1492   1.2  jmcneill 			x = ri->ri_xorigin;
   1493   1.2  jmcneill 			y = ri->ri_yorigin + ri->ri_font->fontheight * row;
   1494   1.2  jmcneill 			width = ri->ri_emuwidth;
   1495   1.2  jmcneill 			height = ri->ri_font->fontheight * nrows;
   1496   1.2  jmcneill 			uni_fillrect(sc, x, y, width, height,
   1497   1.2  jmcneill 			    ri->ri_devcmap[bg]);
   1498   1.2  jmcneill 		}
   1499   1.2  jmcneill 	}
   1500   1.2  jmcneill 
   1501   1.2  jmcneill 	return;
   1502   1.2  jmcneill }
   1503   1.2  jmcneill 
   1504   1.2  jmcneill static void
   1505   1.2  jmcneill uni_cursor(void *opaque, int on, int row, int col)
   1506   1.2  jmcneill {
   1507   1.2  jmcneill 	struct rasops_info *ri;
   1508   1.2  jmcneill 	struct vcons_screen *scr;
   1509   1.2  jmcneill 	struct unichromefb_softc *sc;
   1510   1.3  jmcneill 	int x, y, wi, he;
   1511   1.2  jmcneill 
   1512   1.2  jmcneill 	ri = (struct rasops_info *)opaque;
   1513   1.2  jmcneill 	scr = (struct vcons_screen *)ri->ri_hw;
   1514   1.2  jmcneill 	sc = (struct unichromefb_softc *)scr->scr_cookie;
   1515   1.2  jmcneill 
   1516   1.2  jmcneill 	uni_wait_idle(sc);
   1517   1.2  jmcneill 
   1518   1.3  jmcneill 	wi = ri->ri_font->fontwidth;
   1519   1.3  jmcneill 	he = ri->ri_font->fontheight;
   1520   1.3  jmcneill 
   1521   1.3  jmcneill 	if (sc->sc_wsmode == WSDISPLAYIO_MODE_EMUL) {
   1522   1.3  jmcneill 		x = ri->ri_ccol * wi + ri->ri_xorigin;
   1523   1.3  jmcneill 		y = ri->ri_crow * he + ri->ri_yorigin;
   1524   1.3  jmcneill 		if (ri->ri_flg & RI_CURSOR) {
   1525   1.3  jmcneill 			uni_rectinvert(sc, x, y, wi, he);
   1526   1.3  jmcneill 			ri->ri_flg &= ~RI_CURSOR;
   1527   1.3  jmcneill 		}
   1528   1.3  jmcneill 		ri->ri_crow = row;
   1529   1.3  jmcneill 		ri->ri_ccol = col;
   1530   1.3  jmcneill 		if (on) {
   1531   1.3  jmcneill 			x = ri->ri_ccol * wi + ri->ri_xorigin;
   1532   1.3  jmcneill 			y = ri->ri_crow * he + ri->ri_yorigin;
   1533   1.3  jmcneill 			uni_rectinvert(sc, x, y, wi, he);
   1534   1.3  jmcneill 			ri->ri_flg |= RI_CURSOR;
   1535   1.3  jmcneill 		}
   1536   1.3  jmcneill 	} else {
   1537   1.3  jmcneill 		ri->ri_flg &= ~RI_CURSOR;
   1538   1.3  jmcneill 		ri->ri_crow = row;
   1539   1.3  jmcneill 		ri->ri_ccol = col;
   1540   1.3  jmcneill 	}
   1541   1.2  jmcneill 
   1542   1.2  jmcneill 	return;
   1543   1.2  jmcneill }
   1544   1.2  jmcneill 
   1545   1.2  jmcneill static void
   1546   1.3  jmcneill uni_putchar(void *opaque, int row, int col, u_int c, long attr)
   1547   1.2  jmcneill {
   1548   1.2  jmcneill 	struct rasops_info *ri;
   1549   1.2  jmcneill 	struct vcons_screen *scr;
   1550   1.2  jmcneill 	struct unichromefb_softc *sc;
   1551   1.2  jmcneill 
   1552   1.2  jmcneill 	ri = (struct rasops_info *)opaque;
   1553   1.2  jmcneill 	scr = (struct vcons_screen *)ri->ri_hw;
   1554   1.2  jmcneill 	sc = (struct unichromefb_softc *)scr->scr_cookie;
   1555   1.2  jmcneill 
   1556   1.3  jmcneill 	if (sc->sc_wsmode == WSDISPLAYIO_MODE_EMUL) {
   1557   1.3  jmcneill 		uint32_t *data;
   1558   1.3  jmcneill 		int fg, bg, ul, uc, i;
   1559   1.3  jmcneill 		int x, y, wi, he;
   1560   1.3  jmcneill 
   1561   1.3  jmcneill 		wi = ri->ri_font->fontwidth;
   1562   1.3  jmcneill 		he = ri->ri_font->fontheight;
   1563   1.3  jmcneill 
   1564   1.3  jmcneill 		if (!CHAR_IN_FONT(c, ri->ri_font))
   1565   1.3  jmcneill 			return;
   1566   1.3  jmcneill 
   1567   1.3  jmcneill 		rasops_unpack_attr(attr, &fg, &bg, &ul);
   1568   1.3  jmcneill 		x = ri->ri_xorigin + col * wi;
   1569   1.3  jmcneill 		y = ri->ri_yorigin + row * he;
   1570   1.3  jmcneill 		if (c == 0x20)
   1571   1.3  jmcneill 			uni_fillrect(sc, x, y, wi, he, ri->ri_devcmap[bg]);
   1572   1.3  jmcneill 		else {
   1573   1.3  jmcneill 			uc = c - ri->ri_font->firstchar;
   1574   1.3  jmcneill 			data = (uint32_t *)((uint8_t *)ri->ri_font->data +
   1575   1.3  jmcneill 			    uc * ri->ri_fontscale);
   1576   1.3  jmcneill 			uni_setup_mono(sc, x, y, wi, he,
   1577   1.3  jmcneill 			    ri->ri_devcmap[fg], ri->ri_devcmap[bg]);
   1578   1.3  jmcneill 			for (i = 0; i < (wi * he) / 4; i++) {
   1579   1.3  jmcneill 				MMIO_OUT32(VIA_MMIO_BLTBASE, *data);
   1580   1.3  jmcneill 				data++;
   1581   1.3  jmcneill 			}
   1582   1.3  jmcneill 		}
   1583   1.3  jmcneill 	}
   1584   1.2  jmcneill 
   1585   1.2  jmcneill 	return;
   1586   1.2  jmcneill }
   1587