Home | History | Annotate | Line # | Download | only in pci
universe_pci.c revision 1.7.46.1
      1  1.7.46.1      matt /* $NetBSD: universe_pci.c,v 1.7.46.1 2007/11/06 23:29:34 matt Exp $ */
      2       1.1  drochner 
      3       1.1  drochner /*
      4       1.1  drochner  * Copyright (c) 1999
      5       1.1  drochner  * 	Matthias Drochner.  All rights reserved.
      6       1.1  drochner  *
      7       1.1  drochner  * Redistribution and use in source and binary forms, with or without
      8       1.1  drochner  * modification, are permitted provided that the following conditions
      9       1.1  drochner  * are met:
     10       1.1  drochner  * 1. Redistributions of source code must retain the above copyright
     11       1.1  drochner  *    notice, this list of conditions, and the following disclaimer.
     12       1.1  drochner  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1  drochner  *    notice, this list of conditions and the following disclaimer in the
     14       1.1  drochner  *    documentation and/or other materials provided with the distribution.
     15       1.1  drochner  *
     16       1.1  drochner  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     17       1.1  drochner  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     18       1.1  drochner  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     19       1.1  drochner  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     20       1.1  drochner  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     21       1.1  drochner  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     22       1.1  drochner  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     23       1.1  drochner  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     24       1.1  drochner  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     25       1.1  drochner  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     26       1.1  drochner  * SUCH DAMAGE.
     27       1.1  drochner  */
     28       1.1  drochner 
     29       1.1  drochner /*
     30       1.1  drochner  * Common functions for PCI-VME-interfaces using the
     31       1.1  drochner  * Newbridge/Tundra Universe II chip (CA91C142).
     32       1.1  drochner  */
     33       1.4     lukem 
     34       1.4     lukem #include <sys/cdefs.h>
     35  1.7.46.1      matt __KERNEL_RCSID(0, "$NetBSD: universe_pci.c,v 1.7.46.1 2007/11/06 23:29:34 matt Exp $");
     36       1.1  drochner 
     37       1.1  drochner #include <sys/param.h>
     38       1.1  drochner #include <sys/systm.h>
     39       1.1  drochner #include <sys/device.h>
     40       1.1  drochner 
     41       1.1  drochner #include <dev/pci/pcireg.h>
     42       1.1  drochner #include <dev/pci/pcivar.h>
     43       1.1  drochner /*#include <dev/pci/pcidevs.h>*/
     44       1.1  drochner 
     45  1.7.46.1      matt #include <sys/bus.h>
     46       1.1  drochner 
     47       1.1  drochner #include <dev/vme/vmereg.h>
     48       1.1  drochner #include <dev/vme/vmevar.h>
     49       1.1  drochner 
     50       1.1  drochner #include <dev/ic/universereg.h>
     51       1.1  drochner #include <dev/pci/universe_pci_var.h>
     52       1.1  drochner 
     53       1.6     perry int univ_pci_intr(void *);
     54       1.1  drochner 
     55       1.1  drochner #define read_csr_4(d, reg) \
     56       1.1  drochner   bus_space_read_4(d->csrt, d->csrh, offsetof(struct universereg, reg))
     57       1.1  drochner #define write_csr_4(d, reg, val) \
     58       1.1  drochner   bus_space_write_4(d->csrt, d->csrh, offsetof(struct universereg, reg), val)
     59       1.1  drochner 
     60       1.1  drochner #define _pso(i) offsetof(struct universereg, __CONCAT(pcislv, i))
     61       1.1  drochner static int pcislvoffsets[8] = {
     62       1.1  drochner 	_pso(0), _pso(1), _pso(2), _pso(3),
     63       1.1  drochner 	_pso(4), _pso(5), _pso(6), _pso(7)
     64       1.1  drochner };
     65       1.1  drochner #undef _pso
     66       1.1  drochner 
     67       1.1  drochner #define read_pcislv(d, idx, reg) \
     68       1.1  drochner   bus_space_read_4(d->csrt, d->csrh, \
     69       1.1  drochner    pcislvoffsets[idx] + offsetof(struct universe_pcislvimg, reg))
     70       1.1  drochner #define write_pcislv(d, idx, reg, val) \
     71       1.1  drochner   bus_space_write_4(d->csrt, d->csrh, \
     72       1.1  drochner    pcislvoffsets[idx] + offsetof(struct universe_pcislvimg, reg), val)
     73       1.1  drochner 
     74       1.2  drochner 
     75       1.2  drochner #define _vso(i) offsetof(struct universereg, __CONCAT(vmeslv, i))
     76       1.2  drochner static int vmeslvoffsets[8] = {
     77       1.2  drochner 	_vso(0), _vso(1), _vso(2), _vso(3),
     78       1.2  drochner 	_vso(4), _vso(5), _vso(6), _vso(7)
     79       1.2  drochner };
     80       1.2  drochner #undef _vso
     81       1.2  drochner 
     82       1.2  drochner #define read_vmeslv(d, idx, reg) \
     83       1.2  drochner   bus_space_read_4(d->csrt, d->csrh, \
     84       1.2  drochner    vmeslvoffsets[idx] + offsetof(struct universe_vmeslvimg, reg))
     85       1.2  drochner #define write_vmeslv(d, idx, reg, val) \
     86       1.2  drochner   bus_space_write_4(d->csrt, d->csrh, \
     87       1.2  drochner    vmeslvoffsets[idx] + offsetof(struct universe_vmeslvimg, reg), val)
     88       1.2  drochner 
     89       1.1  drochner int
     90       1.2  drochner univ_pci_attach(d, pa, name, inthdl, intcookie)
     91       1.1  drochner 	struct univ_pci_data *d;
     92       1.1  drochner 	struct pci_attach_args *pa;
     93       1.2  drochner 	const char *name;
     94       1.6     perry 	void (*inthdl)(void *, int, int);
     95       1.2  drochner 	void *intcookie;
     96       1.1  drochner {
     97       1.1  drochner 	pci_chipset_tag_t pc = pa->pa_pc;
     98       1.1  drochner 	pci_intr_handle_t ih;
     99       1.1  drochner 	const char *intrstr = NULL;
    100       1.1  drochner 	u_int32_t reg;
    101       1.2  drochner 	int i;
    102       1.1  drochner 
    103       1.1  drochner 	d->pc = pc;
    104       1.2  drochner 	strncpy(d->devname, name, sizeof(d->devname));
    105       1.2  drochner 	d->devname[sizeof(d->devname) - 1] = '\0';
    106       1.1  drochner 
    107       1.1  drochner 	if (pci_mapreg_map(pa, 0x10,
    108       1.1  drochner 			   PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
    109       1.1  drochner 			   0, &d->csrt, &d->csrh, NULL, NULL) &&
    110       1.1  drochner 	    pci_mapreg_map(pa, 0x14,
    111       1.1  drochner 			   PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
    112       1.1  drochner 			   0, &d->csrt, &d->csrh, NULL, NULL) &&
    113       1.1  drochner 	    pci_mapreg_map(pa, 0x10,
    114       1.1  drochner 			   PCI_MAPREG_TYPE_IO,
    115       1.1  drochner 			   0, &d->csrt, &d->csrh, NULL, NULL) &&
    116       1.1  drochner 	    pci_mapreg_map(pa, 0x14,
    117       1.1  drochner 			   PCI_MAPREG_TYPE_IO,
    118       1.1  drochner 			   0, &d->csrt, &d->csrh, NULL, NULL))
    119       1.1  drochner 		return (-1);
    120       1.1  drochner 
    121       1.2  drochner 	/* name sure the chip is in a sane state */
    122       1.2  drochner 	write_csr_4(d, lint_en, 0); /* mask all PCI interrupts */
    123       1.2  drochner 	write_csr_4(d, vint_en, 0); /* mask all VME interrupts */
    124       1.2  drochner 	write_csr_4(d, dgcs, 0x40000000); /* stop DMA activity */
    125       1.2  drochner 	for (i = 0; i < 8; i++) {
    126       1.2  drochner 		univ_pci_unmapvme(d, i);
    127       1.2  drochner 		univ_pci_unmappci(d, i);
    128       1.2  drochner 	}
    129       1.2  drochner 	write_csr_4(d, slsi, 0); /* disable "special PCI slave image" */
    130       1.1  drochner 
    131       1.1  drochner 	/* enable DMA */
    132       1.1  drochner 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    133       1.1  drochner 	    pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
    134       1.1  drochner 	    PCI_COMMAND_MASTER_ENABLE);
    135       1.1  drochner 
    136       1.2  drochner 	reg = read_csr_4(d, misc_ctl);
    137       1.5   thorpej 	aprint_normal("%s: ", name);
    138       1.2  drochner 	if (reg & 0x00020000) /* SYSCON */
    139       1.5   thorpej 		aprint_normal("VME bus controller, ");
    140       1.2  drochner 	reg = read_csr_4(d, mast_ctl);
    141       1.5   thorpej 	aprint_normal("requesting at VME bus level %d\n", (reg >> 22) & 3);
    142       1.2  drochner 
    143       1.2  drochner 	/* Map and establish the PCI interrupt. */
    144       1.3  sommerfe 	if (pci_intr_map(pa, &ih)) {
    145       1.5   thorpej 		aprint_error("%s: couldn't map interrupt\n", name);
    146       1.1  drochner 		return (-1);
    147       1.1  drochner 	}
    148       1.1  drochner 	intrstr = pci_intr_string(pc, ih);
    149       1.1  drochner 	/*
    150       1.1  drochner 	 * Use a low interrupt level (the lowest?).
    151       1.1  drochner 	 * We will raise before calling a subdevice's handler.
    152       1.1  drochner 	 */
    153       1.1  drochner 	d->ih = pci_intr_establish(pc, ih, IPL_BIO, univ_pci_intr, d);
    154       1.1  drochner 	if (d->ih == NULL) {
    155       1.5   thorpej 		aprint_error("%s: couldn't establish interrupt", name);
    156       1.1  drochner 		if (intrstr != NULL)
    157       1.5   thorpej 			aprint_normal(" at %s", intrstr);
    158       1.5   thorpej 		aprint_normal("\n");
    159       1.1  drochner 		return (-1);
    160       1.1  drochner 	}
    161       1.5   thorpej 	aprint_normal("%s: interrupting at %s\n", name, intrstr);
    162       1.2  drochner 
    163       1.2  drochner 	/* handle all VME interrupts (XXX should be configurable) */
    164       1.2  drochner 	d->vmeinthandler = inthdl;
    165       1.2  drochner 	d->vmeintcookie = intcookie;
    166       1.2  drochner 	write_csr_4(d, lint_stat, 0x00ff37ff); /* ack all pending IRQs */
    167       1.2  drochner 	write_csr_4(d, lint_en, 0x000000fe); /* enable VME IRQ 1..7 */
    168       1.1  drochner 
    169       1.1  drochner 	return (0);
    170       1.1  drochner }
    171       1.1  drochner 
    172       1.1  drochner int
    173       1.1  drochner univ_pci_mapvme(d, wnd, vmebase, len, am, datawidth, pcibase)
    174       1.1  drochner 	struct univ_pci_data *d;
    175       1.1  drochner 	int wnd;
    176       1.1  drochner 	vme_addr_t vmebase;
    177       1.1  drochner 	u_int32_t len;
    178       1.1  drochner 	vme_am_t am;
    179       1.1  drochner 	vme_datasize_t datawidth;
    180       1.1  drochner 	u_int32_t pcibase;
    181       1.1  drochner {
    182       1.1  drochner 	u_int32_t ctl = 0x80000000;
    183       1.1  drochner 
    184       1.1  drochner 	switch (am & VME_AM_ADRSIZEMASK) {
    185       1.1  drochner 	case VME_AM_A32:
    186       1.1  drochner 		ctl |= 0x00020000;
    187       1.1  drochner 		break;
    188       1.1  drochner 	case VME_AM_A24:
    189       1.1  drochner 		ctl |= 0x00010000;
    190       1.1  drochner 		break;
    191       1.1  drochner 	case VME_AM_A16:
    192       1.1  drochner 		break;
    193       1.1  drochner 	default:
    194       1.1  drochner 		return (EINVAL);
    195       1.1  drochner 	}
    196       1.1  drochner 	if (am & VME_AM_SUPER)
    197       1.1  drochner 		ctl |= 0x00001000;
    198       1.1  drochner 	if ((am & VME_AM_MODEMASK) == VME_AM_PRG)
    199       1.1  drochner 		ctl |= 0x00004000;
    200       1.1  drochner 	if (datawidth & VME_D32)
    201       1.1  drochner 		ctl |= 0x00800000;
    202       1.1  drochner 	else if (datawidth & VME_D16)
    203       1.1  drochner 		ctl |= 0x00400000;
    204       1.1  drochner 	else if (!(datawidth & VME_D8))
    205       1.1  drochner 		return (EINVAL);
    206       1.1  drochner 
    207       1.1  drochner #ifdef UNIV_DEBUG
    208       1.2  drochner 	printf("%s: wnd %d, map VME %x-%x to %x, ctl=%x\n",
    209       1.2  drochner 	       d->devname, wnd, vmebase, vmebase + len, pcibase, ctl);
    210       1.1  drochner #endif
    211       1.1  drochner 
    212       1.1  drochner 	write_pcislv(d, wnd, lsi_bs, pcibase);
    213       1.1  drochner 	write_pcislv(d, wnd, lsi_bd, pcibase + len);
    214       1.1  drochner 	write_pcislv(d, wnd, lsi_to, vmebase - pcibase);
    215       1.1  drochner 	write_pcislv(d, wnd, lsi_ctl, ctl);
    216       1.1  drochner 	return (0);
    217       1.1  drochner }
    218       1.1  drochner 
    219       1.1  drochner void
    220       1.1  drochner univ_pci_unmapvme(d, wnd)
    221       1.1  drochner 	struct univ_pci_data *d;
    222       1.1  drochner 	int wnd;
    223       1.1  drochner {
    224       1.1  drochner #ifdef UNIV_DEBUG
    225       1.2  drochner 	printf("%s: unmap VME wnd %d\n", d->devname, wnd);
    226       1.1  drochner #endif
    227       1.1  drochner 	write_pcislv(d, wnd, lsi_ctl, 0);
    228       1.1  drochner }
    229       1.1  drochner 
    230       1.2  drochner 
    231       1.2  drochner int
    232       1.2  drochner univ_pci_mappci(d, wnd, pcibase, len, vmebase, am)
    233       1.2  drochner 	struct univ_pci_data *d;
    234       1.2  drochner 	int wnd;
    235       1.2  drochner 	u_int32_t pcibase;
    236       1.2  drochner 	u_int32_t len;
    237       1.2  drochner 	vme_addr_t vmebase;
    238       1.2  drochner 	vme_am_t am;
    239       1.2  drochner {
    240       1.2  drochner 	u_int32_t ctl = 0x80000000;
    241       1.2  drochner 
    242       1.2  drochner 	switch (am & VME_AM_ADRSIZEMASK) {
    243       1.2  drochner 	case VME_AM_A32:
    244       1.2  drochner 		ctl |= 0x00020000;
    245       1.2  drochner 		break;
    246       1.2  drochner 	case VME_AM_A24:
    247       1.2  drochner 		ctl |= 0x00010000;
    248       1.2  drochner 		break;
    249       1.2  drochner 	case VME_AM_A16:
    250       1.2  drochner 		break;
    251       1.2  drochner 	default:
    252       1.2  drochner 		return (EINVAL);
    253       1.2  drochner 	}
    254       1.2  drochner 	if (am & VME_AM_SUPER)
    255       1.2  drochner 		ctl |= 0x00200000;
    256       1.2  drochner 	else
    257       1.2  drochner 		ctl |= 0x00300000; /* both */
    258       1.2  drochner 	if ((am & VME_AM_MODEMASK) == VME_AM_PRG)
    259       1.2  drochner 		ctl |= 0x00800000;
    260       1.2  drochner 	else
    261       1.2  drochner 		ctl |= 0x00c00000; /* both */
    262       1.2  drochner 
    263       1.2  drochner #ifdef UNIV_DEBUG
    264       1.2  drochner 	printf("%s: wnd %d, map PCI %x-%x to %x, ctl=%x\n",
    265       1.2  drochner 	       d->devname, wnd, pcibase, pcibase + len, vmebase, ctl);
    266       1.2  drochner #endif
    267       1.2  drochner 
    268       1.2  drochner 	write_vmeslv(d, wnd, vsi_bs, vmebase);
    269       1.2  drochner 	write_vmeslv(d, wnd, vsi_bd, vmebase + len);
    270       1.2  drochner 	write_vmeslv(d, wnd, vsi_to, pcibase - vmebase);
    271       1.2  drochner 	write_vmeslv(d, wnd, vsi_ctl, ctl);
    272       1.2  drochner 	return (0);
    273       1.2  drochner }
    274       1.2  drochner 
    275       1.2  drochner void
    276       1.2  drochner univ_pci_unmappci(d, wnd)
    277       1.2  drochner 	struct univ_pci_data *d;
    278       1.2  drochner 	int wnd;
    279       1.2  drochner {
    280       1.2  drochner #ifdef UNIV_DEBUG
    281       1.2  drochner 	printf("%s: unmap PCI wnd %d\n", d->devname, wnd);
    282       1.2  drochner #endif
    283       1.2  drochner 	write_vmeslv(d, wnd, vsi_ctl, 0);
    284       1.2  drochner }
    285       1.2  drochner 
    286       1.2  drochner int
    287       1.2  drochner univ_pci_vmebuserr(d, clear)
    288       1.2  drochner 	struct univ_pci_data *d;
    289       1.2  drochner 	int clear;
    290       1.2  drochner {
    291       1.2  drochner 	u_int32_t pcicsr;
    292       1.2  drochner 
    293       1.2  drochner 	pcicsr = read_csr_4(d, pci_csr);
    294       1.2  drochner 	if ((pcicsr & 0xf8000000) && clear)
    295       1.2  drochner 		write_csr_4(d, pci_csr, pcicsr | 0xf8000000);
    296       1.2  drochner 	return (pcicsr & 0x08000000); /* target abort */
    297       1.2  drochner }
    298       1.2  drochner 
    299       1.1  drochner int
    300       1.1  drochner univ_pci_intr(v)
    301       1.1  drochner 	void *v;
    302       1.1  drochner {
    303       1.1  drochner 	struct univ_pci_data *d = v;
    304       1.1  drochner 	u_int32_t intcsr;
    305       1.2  drochner 	int i, vec;
    306       1.1  drochner 
    307       1.1  drochner 	intcsr = read_csr_4(d, lint_stat) & 0xffffff;
    308       1.1  drochner 	if (!intcsr)
    309       1.1  drochner 		return (0);
    310       1.1  drochner 
    311       1.1  drochner 	/* ack everything */
    312       1.1  drochner 	write_csr_4(d, lint_stat, intcsr);
    313       1.2  drochner #ifdef UNIV_DEBUG
    314       1.2  drochner 	printf("%s: intr, lint_stat=%x\n", d->devname, intcsr);
    315       1.2  drochner #endif
    316       1.2  drochner 	if (intcsr & 0x000000fe) { /* VME interrupt */
    317       1.2  drochner 		for (i = 7; i >= 1; i--) {
    318       1.2  drochner 			if (!(intcsr & (1 << i)))
    319       1.2  drochner 				continue;
    320       1.2  drochner 			vec = read_csr_4(d, v_statid[i - 1]);
    321       1.2  drochner 			if (vec & 0x100) {
    322       1.2  drochner 				printf("%s: err irq %d\n", d->devname, i);
    323       1.2  drochner 				continue;
    324       1.2  drochner 			}
    325       1.2  drochner 			if (d->vmeinthandler)
    326       1.2  drochner 				(*d->vmeinthandler)(d->vmeintcookie, i, vec);
    327       1.2  drochner 		}
    328       1.2  drochner 	}
    329       1.1  drochner 
    330       1.1  drochner 	return (1);
    331       1.1  drochner }
    332