vga_pci.c revision 1.12 1 /* $NetBSD: vga_pci.c,v 1.12 2002/06/25 21:07:43 drochner Exp $ */
2
3 /*
4 * Copyright (c) 1995, 1996 Carnegie-Mellon University.
5 * All rights reserved.
6 *
7 * Author: Chris G. Demetriou
8 *
9 * Permission to use, copy, modify and distribute this software and
10 * its documentation is hereby granted, provided that both the copyright
11 * notice and this permission notice appear in all copies of the
12 * software, derivative works or modified versions, and any portions
13 * thereof, and that both notices appear in supporting documentation.
14 *
15 * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
16 * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
17 * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
18 *
19 * Carnegie Mellon requests users of this software to return to
20 *
21 * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
22 * School of Computer Science
23 * Carnegie Mellon University
24 * Pittsburgh PA 15213-3890
25 *
26 * any improvements or extensions that they make and grant Carnegie the
27 * rights to redistribute these changes.
28 */
29
30 #include <sys/cdefs.h>
31 __KERNEL_RCSID(0, "$NetBSD: vga_pci.c,v 1.12 2002/06/25 21:07:43 drochner Exp $");
32
33 #include <sys/param.h>
34 #include <sys/systm.h>
35 #include <sys/kernel.h>
36 #include <sys/device.h>
37 #include <sys/malloc.h>
38
39 #include <dev/pci/pcireg.h>
40 #include <dev/pci/pcivar.h>
41 #include <dev/pci/pcidevs.h>
42 #include <dev/pci/pciio.h>
43
44 #include <dev/ic/mc6845reg.h>
45 #include <dev/ic/pcdisplayvar.h>
46 #include <dev/ic/vgareg.h>
47 #include <dev/ic/vgavar.h>
48 #include <dev/pci/vga_pcivar.h>
49
50 #include <dev/isa/isareg.h> /* For legacy VGA address ranges */
51
52 #include <dev/wscons/wsconsio.h>
53 #include <dev/wscons/wsdisplayvar.h>
54
55 #define NBARS 6 /* number of PCI BARs */
56
57 struct vga_bar {
58 bus_addr_t vb_base;
59 bus_size_t vb_size;
60 pcireg_t vb_type;
61 int vb_flags;
62 };
63
64 struct vga_pci_softc {
65 struct vga_softc sc_vga;
66
67 pci_chipset_tag_t sc_pc;
68 pcitag_t sc_pcitag;
69
70 struct vga_bar sc_bars[NBARS];
71 struct vga_bar sc_rom;
72 };
73
74 int vga_pci_match(struct device *, struct cfdata *, void *);
75 void vga_pci_attach(struct device *, struct device *, void *);
76 static int vga_pci_lookup_quirks(struct pci_attach_args *);
77
78 struct cfattach vga_pci_ca = {
79 sizeof(struct vga_pci_softc),
80 vga_pci_match,
81 vga_pci_attach,
82 };
83
84 int vga_pci_ioctl(void *, u_long, caddr_t, int, struct proc *);
85 paddr_t vga_pci_mmap(void *, off_t, int);
86
87 const struct vga_funcs vga_pci_funcs = {
88 vga_pci_ioctl,
89 vga_pci_mmap,
90 };
91
92 static const struct {
93 int id;
94 int quirks;
95 } vga_pci_quirks[] = {
96 {PCI_ID_CODE(PCI_VENDOR_ATI, PCI_PRODUCT_ATI_RAGE_XL_AGP),
97 VGA_QUIRK_ONEFONT},
98 };
99
100 static int
101 vga_pci_lookup_quirks(pa)
102 struct pci_attach_args *pa;
103 {
104 int i;
105
106 for (i = 0; i < sizeof(vga_pci_quirks) / sizeof (vga_pci_quirks[0]);
107 i++) {
108 if (vga_pci_quirks[i].id == pa->pa_id)
109 return (vga_pci_quirks[i].quirks);
110 }
111 return (0);
112 }
113
114 int
115 vga_pci_match(struct device *parent, struct cfdata *match, void *aux)
116 {
117 struct pci_attach_args *pa = aux;
118 int potential;
119
120 potential = 0;
121
122 /*
123 * If it's prehistoric/vga or display/vga, we might match.
124 * For the console device, this is jut a sanity check.
125 */
126 if (PCI_CLASS(pa->pa_class) == PCI_CLASS_PREHISTORIC &&
127 PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_PREHISTORIC_VGA)
128 potential = 1;
129 if (PCI_CLASS(pa->pa_class) == PCI_CLASS_DISPLAY &&
130 PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_DISPLAY_VGA)
131 potential = 1;
132
133 if (!potential)
134 return (0);
135
136 /* check whether it is disabled by firmware */
137 if ((pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG)
138 & (PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE))
139 != (PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE))
140 return (0);
141
142 /* If it's the console, we have a winner! */
143 if (vga_is_console(pa->pa_iot, WSDISPLAY_TYPE_PCIVGA))
144 return (1);
145
146 /*
147 * If we might match, make sure that the card actually looks OK.
148 */
149 if (!vga_common_probe(pa->pa_iot, pa->pa_memt))
150 return (0);
151
152 return (1);
153 }
154
155 void
156 vga_pci_attach(struct device *parent, struct device *self, void *aux)
157 {
158 struct vga_pci_softc *psc = (void *) self;
159 struct vga_softc *sc = &psc->sc_vga;
160 struct pci_attach_args *pa = aux;
161 char devinfo[256];
162 int bar, reg;
163
164 psc->sc_pc = pa->pa_pc;
165 psc->sc_pcitag = pa->pa_tag;
166
167 pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
168 printf(": %s (rev. 0x%02x)\n", devinfo,
169 PCI_REVISION(pa->pa_class));
170
171 /*
172 * Gather info about all the BARs. These are used to allow
173 * the X server to map the VGA device.
174 */
175 for (bar = 0; bar < NBARS; bar++) {
176 reg = PCI_MAPREG_START + (bar * 4);
177 if (!pci_mapreg_probe(psc->sc_pc, psc->sc_pcitag, reg,
178 &psc->sc_bars[bar].vb_type)) {
179 /* there is no valid mapping register */
180 continue;
181 }
182 if (PCI_MAPREG_TYPE(psc->sc_bars[bar].vb_type) ==
183 PCI_MAPREG_TYPE_IO) {
184 /* Don't bother fetching I/O BARs. */
185 continue;
186 }
187 if (PCI_MAPREG_MEM_TYPE(psc->sc_bars[bar].vb_type) ==
188 PCI_MAPREG_MEM_TYPE_64BIT) {
189 /* XXX */
190 printf("%s: WARNING: ignoring 64-bit BAR @ 0x%02x\n",
191 sc->sc_dev.dv_xname, reg);
192 bar++;
193 continue;
194 }
195 if (pci_mapreg_info(psc->sc_pc, psc->sc_pcitag, reg,
196 psc->sc_bars[bar].vb_type,
197 &psc->sc_bars[bar].vb_base,
198 &psc->sc_bars[bar].vb_size,
199 &psc->sc_bars[bar].vb_flags))
200 printf("%s: WARNING: strange BAR @ 0x%02x\n",
201 sc->sc_dev.dv_xname, reg);
202 }
203
204 /* XXX Expansion ROM? */
205
206 vga_common_attach(sc, pa->pa_iot, pa->pa_memt, WSDISPLAY_TYPE_PCIVGA,
207 vga_pci_lookup_quirks(pa), &vga_pci_funcs);
208 }
209
210 int
211 vga_pci_cnattach(bus_space_tag_t iot, bus_space_tag_t memt,
212 pci_chipset_tag_t pc, int bus, int device, int function)
213 {
214 return (vga_cnattach(iot, memt, WSDISPLAY_TYPE_PCIVGA, 0));
215 }
216
217 int
218 vga_pci_ioctl(void *v, u_long cmd, caddr_t data, int flag, struct proc *p)
219 {
220 struct vga_config *vc = v;
221 struct vga_pci_softc *psc = (void *) vc->softc;
222
223 switch (cmd) {
224 /* PCI config read/write passthrough. */
225 case PCI_IOC_CFGREAD:
226 case PCI_IOC_CFGWRITE:
227 return (pci_devioctl(psc->sc_pc, psc->sc_pcitag,
228 cmd, data, flag, p));
229
230 default:
231 return (EPASSTHROUGH);
232 }
233 }
234
235 paddr_t
236 vga_pci_mmap(void *v, off_t offset, int prot)
237 {
238 struct vga_config *vc = v;
239 struct vga_pci_softc *psc = (void *) vc->softc;
240 struct vga_bar *vb;
241 int bar;
242
243 for (bar = 0; bar < NBARS; bar++) {
244 vb = &psc->sc_bars[bar];
245 if (vb->vb_size == 0)
246 continue;
247 if (offset >= vb->vb_base &&
248 offset < (vb->vb_base + vb->vb_size)) {
249 /* XXX This the right thing to do with flags? */
250 return (bus_space_mmap(vc->hdl.vh_memt, vb->vb_base,
251 (offset - vb->vb_base), prot, vb->vb_flags));
252 }
253 }
254
255 /* XXX Expansion ROM? */
256
257 /*
258 * Allow mmap access to the legacy ISA hole. This is where
259 * the legacy video BIOS will be located, and also where
260 * the legacy VGA display buffer is located.
261 *
262 * XXX Security implications, here?
263 */
264 if (offset >= IOM_BEGIN && offset < IOM_END)
265 return (bus_space_mmap(vc->hdl.vh_memt, IOM_BEGIN,
266 (offset - IOM_BEGIN), prot, 0));
267
268 /* Range not found. */
269 return (-1);
270 }
271