virtio_pci.c revision 1.24 1 1.24 thorpej /* $NetBSD: virtio_pci.c,v 1.24 2021/01/24 15:34:07 thorpej Exp $ */
2 1.1 cherry
3 1.1 cherry /*
4 1.15 reinoud * Copyright (c) 2020 The NetBSD Foundation, Inc.
5 1.15 reinoud * Copyright (c) 2012 Stefan Fritsch.
6 1.1 cherry * Copyright (c) 2010 Minoura Makoto.
7 1.1 cherry * All rights reserved.
8 1.1 cherry *
9 1.1 cherry * Redistribution and use in source and binary forms, with or without
10 1.1 cherry * modification, are permitted provided that the following conditions
11 1.1 cherry * are met:
12 1.1 cherry * 1. Redistributions of source code must retain the above copyright
13 1.1 cherry * notice, this list of conditions and the following disclaimer.
14 1.1 cherry * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 cherry * notice, this list of conditions and the following disclaimer in the
16 1.1 cherry * documentation and/or other materials provided with the distribution.
17 1.1 cherry *
18 1.1 cherry * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.1 cherry * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.1 cherry * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.1 cherry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.1 cherry * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 1.1 cherry * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 1.1 cherry * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 1.1 cherry * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 1.1 cherry * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27 1.1 cherry * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 1.1 cherry */
29 1.1 cherry
30 1.1 cherry #include <sys/cdefs.h>
31 1.24 thorpej __KERNEL_RCSID(0, "$NetBSD: virtio_pci.c,v 1.24 2021/01/24 15:34:07 thorpej Exp $");
32 1.1 cherry
33 1.1 cherry #include <sys/param.h>
34 1.1 cherry #include <sys/systm.h>
35 1.4 jakllsch #include <sys/kmem.h>
36 1.5 jakllsch #include <sys/module.h>
37 1.19 christos #include <sys/endian.h>
38 1.6 yamaguch #include <sys/interrupt.h>
39 1.1 cherry
40 1.1 cherry #include <sys/device.h>
41 1.1 cherry
42 1.1 cherry #include <dev/pci/pcidevs.h>
43 1.1 cherry #include <dev/pci/pcireg.h>
44 1.1 cherry #include <dev/pci/pcivar.h>
45 1.1 cherry
46 1.15 reinoud #include <dev/pci/virtioreg.h> /* XXX: move to non-pci */
47 1.15 reinoud #include <dev/pci/virtio_pcireg.h>
48 1.15 reinoud
49 1.1 cherry #define VIRTIO_PRIVATE
50 1.15 reinoud #include <dev/pci/virtiovar.h> /* XXX: move to non-pci */
51 1.1 cherry
52 1.1 cherry
53 1.4 jakllsch static int virtio_pci_match(device_t, cfdata_t, void *);
54 1.4 jakllsch static void virtio_pci_attach(device_t, device_t, void *);
55 1.4 jakllsch static int virtio_pci_rescan(device_t, const char *, const int *);
56 1.4 jakllsch static int virtio_pci_detach(device_t, int);
57 1.4 jakllsch
58 1.22 reinoud
59 1.22 reinoud #define NMAPREG ((PCI_MAPREG_END - PCI_MAPREG_START) / \
60 1.22 reinoud sizeof(pcireg_t))
61 1.4 jakllsch struct virtio_pci_softc {
62 1.4 jakllsch struct virtio_softc sc_sc;
63 1.15 reinoud
64 1.15 reinoud /* IO space */
65 1.4 jakllsch bus_space_tag_t sc_iot;
66 1.4 jakllsch bus_space_handle_t sc_ioh;
67 1.4 jakllsch bus_size_t sc_iosize;
68 1.15 reinoud bus_size_t sc_mapped_iosize;
69 1.15 reinoud
70 1.15 reinoud /* BARs */
71 1.21 reinoud bus_space_tag_t sc_bars_iot[NMAPREG];
72 1.21 reinoud bus_space_handle_t sc_bars_ioh[NMAPREG];
73 1.21 reinoud bus_size_t sc_bars_iosize[NMAPREG];
74 1.15 reinoud
75 1.15 reinoud /* notify space */
76 1.15 reinoud bus_space_tag_t sc_notify_iot;
77 1.15 reinoud bus_space_handle_t sc_notify_ioh;
78 1.15 reinoud bus_size_t sc_notify_iosize;
79 1.15 reinoud uint32_t sc_notify_off_multiplier;
80 1.15 reinoud
81 1.15 reinoud /* isr space */
82 1.15 reinoud bus_space_tag_t sc_isr_iot;
83 1.15 reinoud bus_space_handle_t sc_isr_ioh;
84 1.15 reinoud bus_size_t sc_isr_iosize;
85 1.15 reinoud
86 1.15 reinoud /* generic */
87 1.4 jakllsch struct pci_attach_args sc_pa;
88 1.4 jakllsch pci_intr_handle_t *sc_ihp;
89 1.4 jakllsch void **sc_ihs;
90 1.4 jakllsch int sc_ihs_num;
91 1.15 reinoud int sc_devcfg_offset; /* for 0.9 */
92 1.4 jakllsch };
93 1.4 jakllsch
94 1.15 reinoud static int virtio_pci_attach_09(device_t, void *);
95 1.15 reinoud static void virtio_pci_kick_09(struct virtio_softc *, uint16_t);
96 1.15 reinoud static uint16_t virtio_pci_read_queue_size_09(struct virtio_softc *, uint16_t);
97 1.15 reinoud static void virtio_pci_setup_queue_09(struct virtio_softc *, uint16_t, uint64_t);
98 1.15 reinoud static void virtio_pci_set_status_09(struct virtio_softc *, int);
99 1.15 reinoud static void virtio_pci_negotiate_features_09(struct virtio_softc *, uint64_t);
100 1.15 reinoud
101 1.15 reinoud static int virtio_pci_attach_10(device_t, void *);
102 1.15 reinoud static void virtio_pci_kick_10(struct virtio_softc *, uint16_t);
103 1.15 reinoud static uint16_t virtio_pci_read_queue_size_10(struct virtio_softc *, uint16_t);
104 1.15 reinoud static void virtio_pci_setup_queue_10(struct virtio_softc *, uint16_t, uint64_t);
105 1.15 reinoud static void virtio_pci_set_status_10(struct virtio_softc *, int);
106 1.15 reinoud static void virtio_pci_negotiate_features_10(struct virtio_softc *, uint64_t);
107 1.15 reinoud static int virtio_pci_find_cap(struct virtio_pci_softc *psc, int cfg_type, void *buf, int buflen);
108 1.15 reinoud
109 1.4 jakllsch static uint8_t virtio_pci_read_device_config_1(struct virtio_softc *, int);
110 1.4 jakllsch static uint16_t virtio_pci_read_device_config_2(struct virtio_softc *, int);
111 1.4 jakllsch static uint32_t virtio_pci_read_device_config_4(struct virtio_softc *, int);
112 1.4 jakllsch static uint64_t virtio_pci_read_device_config_8(struct virtio_softc *, int);
113 1.4 jakllsch static void virtio_pci_write_device_config_1(struct virtio_softc *, int, uint8_t);
114 1.4 jakllsch static void virtio_pci_write_device_config_2(struct virtio_softc *, int, uint16_t);
115 1.4 jakllsch static void virtio_pci_write_device_config_4(struct virtio_softc *, int, uint32_t);
116 1.4 jakllsch static void virtio_pci_write_device_config_8(struct virtio_softc *, int, uint64_t);
117 1.15 reinoud
118 1.4 jakllsch static int virtio_pci_setup_interrupts(struct virtio_softc *);
119 1.4 jakllsch static void virtio_pci_free_interrupts(struct virtio_softc *);
120 1.15 reinoud static int virtio_pci_adjust_config_region(struct virtio_pci_softc *psc);
121 1.4 jakllsch static int virtio_pci_intr(void *arg);
122 1.4 jakllsch static int virtio_pci_msix_queue_intr(void *);
123 1.4 jakllsch static int virtio_pci_msix_config_intr(void *);
124 1.15 reinoud static int virtio_pci_setup_msix_vectors_09(struct virtio_softc *);
125 1.15 reinoud static int virtio_pci_setup_msix_vectors_10(struct virtio_softc *);
126 1.4 jakllsch static int virtio_pci_setup_msix_interrupts(struct virtio_softc *,
127 1.4 jakllsch struct pci_attach_args *);
128 1.4 jakllsch static int virtio_pci_setup_intx_interrupt(struct virtio_softc *,
129 1.4 jakllsch struct pci_attach_args *);
130 1.4 jakllsch
131 1.4 jakllsch #define VIRTIO_MSIX_CONFIG_VECTOR_INDEX 0
132 1.4 jakllsch #define VIRTIO_MSIX_QUEUE_VECTOR_INDEX 1
133 1.4 jakllsch
134 1.15 reinoud #if 0
135 1.4 jakllsch /* we use the legacy virtio spec, so the PCI registers are host native
136 1.4 jakllsch * byte order, not PCI (i.e. LE) byte order */
137 1.4 jakllsch #if BYTE_ORDER == BIG_ENDIAN
138 1.4 jakllsch #define REG_HI_OFF 0
139 1.4 jakllsch #define REG_LO_OFF 4
140 1.4 jakllsch #ifndef __BUS_SPACE_HAS_STREAM_METHODS
141 1.4 jakllsch #define bus_space_read_stream_1 bus_space_read_1
142 1.4 jakllsch #define bus_space_write_stream_1 bus_space_write_1
143 1.4 jakllsch static inline uint16_t
144 1.4 jakllsch bus_space_read_stream_2(bus_space_tag_t t, bus_space_handle_t h,
145 1.4 jakllsch bus_size_t o)
146 1.4 jakllsch {
147 1.4 jakllsch return le16toh(bus_space_read_2(t, h, o));
148 1.4 jakllsch }
149 1.4 jakllsch static inline void
150 1.4 jakllsch bus_space_write_stream_2(bus_space_tag_t t, bus_space_handle_t h,
151 1.4 jakllsch bus_size_t o, uint16_t v)
152 1.4 jakllsch {
153 1.4 jakllsch bus_space_write_2(t, h, o, htole16(v));
154 1.4 jakllsch }
155 1.4 jakllsch static inline uint32_t
156 1.4 jakllsch bus_space_read_stream_4(bus_space_tag_t t, bus_space_handle_t h,
157 1.4 jakllsch bus_size_t o)
158 1.4 jakllsch {
159 1.4 jakllsch return le32toh(bus_space_read_4(t, h, o));
160 1.4 jakllsch }
161 1.4 jakllsch static inline void
162 1.4 jakllsch bus_space_write_stream_4(bus_space_tag_t t, bus_space_handle_t h,
163 1.4 jakllsch bus_size_t o, uint32_t v)
164 1.4 jakllsch {
165 1.4 jakllsch bus_space_write_4(t, h, o, htole32(v));
166 1.4 jakllsch }
167 1.4 jakllsch #endif
168 1.4 jakllsch #else
169 1.4 jakllsch #define REG_HI_OFF 4
170 1.4 jakllsch #define REG_LO_OFF 0
171 1.4 jakllsch #ifndef __BUS_SPACE_HAS_STREAM_METHODS
172 1.4 jakllsch #define bus_space_read_stream_1 bus_space_read_1
173 1.4 jakllsch #define bus_space_read_stream_2 bus_space_read_2
174 1.4 jakllsch #define bus_space_read_stream_4 bus_space_read_4
175 1.4 jakllsch #define bus_space_write_stream_1 bus_space_write_1
176 1.4 jakllsch #define bus_space_write_stream_2 bus_space_write_2
177 1.4 jakllsch #define bus_space_write_stream_4 bus_space_write_4
178 1.4 jakllsch #endif
179 1.4 jakllsch #endif
180 1.15 reinoud #endif
181 1.4 jakllsch
182 1.1 cherry
183 1.15 reinoud #if BYTE_ORDER == LITTLE_ENDIAN
184 1.15 reinoud # define VIODEVRW_SWAP_09 false
185 1.15 reinoud # define VIODEVRW_SWAP_10 false
186 1.15 reinoud #else /* big endian */
187 1.15 reinoud # define VIODEVRW_SWAP_09 false
188 1.15 reinoud # define VIODEVRW_SWAP_10 true
189 1.15 reinoud #endif
190 1.15 reinoud
191 1.1 cherry
192 1.4 jakllsch CFATTACH_DECL3_NEW(virtio_pci, sizeof(struct virtio_pci_softc),
193 1.4 jakllsch virtio_pci_match, virtio_pci_attach, virtio_pci_detach, NULL,
194 1.4 jakllsch virtio_pci_rescan, NULL, DVF_DETACH_SHUTDOWN);
195 1.4 jakllsch
196 1.15 reinoud static const struct virtio_ops virtio_pci_ops_09 = {
197 1.15 reinoud .kick = virtio_pci_kick_09,
198 1.15 reinoud
199 1.15 reinoud .read_dev_cfg_1 = virtio_pci_read_device_config_1,
200 1.15 reinoud .read_dev_cfg_2 = virtio_pci_read_device_config_2,
201 1.15 reinoud .read_dev_cfg_4 = virtio_pci_read_device_config_4,
202 1.15 reinoud .read_dev_cfg_8 = virtio_pci_read_device_config_8,
203 1.15 reinoud .write_dev_cfg_1 = virtio_pci_write_device_config_1,
204 1.15 reinoud .write_dev_cfg_2 = virtio_pci_write_device_config_2,
205 1.15 reinoud .write_dev_cfg_4 = virtio_pci_write_device_config_4,
206 1.15 reinoud .write_dev_cfg_8 = virtio_pci_write_device_config_8,
207 1.15 reinoud
208 1.15 reinoud .read_queue_size = virtio_pci_read_queue_size_09,
209 1.15 reinoud .setup_queue = virtio_pci_setup_queue_09,
210 1.15 reinoud .set_status = virtio_pci_set_status_09,
211 1.15 reinoud .neg_features = virtio_pci_negotiate_features_09,
212 1.15 reinoud .setup_interrupts = virtio_pci_setup_interrupts,
213 1.15 reinoud .free_interrupts = virtio_pci_free_interrupts,
214 1.15 reinoud };
215 1.15 reinoud
216 1.15 reinoud static const struct virtio_ops virtio_pci_ops_10 = {
217 1.15 reinoud .kick = virtio_pci_kick_10,
218 1.15 reinoud
219 1.4 jakllsch .read_dev_cfg_1 = virtio_pci_read_device_config_1,
220 1.4 jakllsch .read_dev_cfg_2 = virtio_pci_read_device_config_2,
221 1.4 jakllsch .read_dev_cfg_4 = virtio_pci_read_device_config_4,
222 1.4 jakllsch .read_dev_cfg_8 = virtio_pci_read_device_config_8,
223 1.4 jakllsch .write_dev_cfg_1 = virtio_pci_write_device_config_1,
224 1.4 jakllsch .write_dev_cfg_2 = virtio_pci_write_device_config_2,
225 1.4 jakllsch .write_dev_cfg_4 = virtio_pci_write_device_config_4,
226 1.4 jakllsch .write_dev_cfg_8 = virtio_pci_write_device_config_8,
227 1.15 reinoud
228 1.15 reinoud .read_queue_size = virtio_pci_read_queue_size_10,
229 1.15 reinoud .setup_queue = virtio_pci_setup_queue_10,
230 1.15 reinoud .set_status = virtio_pci_set_status_10,
231 1.15 reinoud .neg_features = virtio_pci_negotiate_features_10,
232 1.4 jakllsch .setup_interrupts = virtio_pci_setup_interrupts,
233 1.4 jakllsch .free_interrupts = virtio_pci_free_interrupts,
234 1.4 jakllsch };
235 1.1 cherry
236 1.1 cherry static int
237 1.4 jakllsch virtio_pci_match(device_t parent, cfdata_t match, void *aux)
238 1.1 cherry {
239 1.1 cherry struct pci_attach_args *pa;
240 1.1 cherry
241 1.1 cherry pa = (struct pci_attach_args *)aux;
242 1.1 cherry switch (PCI_VENDOR(pa->pa_id)) {
243 1.1 cherry case PCI_VENDOR_QUMRANET:
244 1.15 reinoud if (((PCI_PRODUCT_QUMRANET_VIRTIO_1000 <=
245 1.15 reinoud PCI_PRODUCT(pa->pa_id)) &&
246 1.15 reinoud (PCI_PRODUCT(pa->pa_id) <=
247 1.15 reinoud PCI_PRODUCT_QUMRANET_VIRTIO_103F)) &&
248 1.15 reinoud PCI_REVISION(pa->pa_class) == 0)
249 1.15 reinoud return 1;
250 1.15 reinoud if (((PCI_PRODUCT_QUMRANET_VIRTIO_1040 <=
251 1.15 reinoud PCI_PRODUCT(pa->pa_id)) &&
252 1.15 reinoud (PCI_PRODUCT(pa->pa_id) <=
253 1.15 reinoud PCI_PRODUCT_QUMRANET_VIRTIO_107F)) &&
254 1.15 reinoud PCI_REVISION(pa->pa_class) == 1)
255 1.1 cherry return 1;
256 1.1 cherry break;
257 1.1 cherry }
258 1.1 cherry
259 1.1 cherry return 0;
260 1.1 cherry }
261 1.1 cherry
262 1.1 cherry static void
263 1.4 jakllsch virtio_pci_attach(device_t parent, device_t self, void *aux)
264 1.1 cherry {
265 1.4 jakllsch struct virtio_pci_softc * const psc = device_private(self);
266 1.4 jakllsch struct virtio_softc * const sc = &psc->sc_sc;
267 1.1 cherry struct pci_attach_args *pa = (struct pci_attach_args *)aux;
268 1.1 cherry pci_chipset_tag_t pc = pa->pa_pc;
269 1.1 cherry pcitag_t tag = pa->pa_tag;
270 1.1 cherry int revision;
271 1.15 reinoud int ret;
272 1.1 cherry pcireg_t id;
273 1.2 uwe pcireg_t csr;
274 1.1 cherry
275 1.1 cherry revision = PCI_REVISION(pa->pa_class);
276 1.15 reinoud switch (revision) {
277 1.15 reinoud case 0:
278 1.15 reinoud /* subsystem ID shows what I am */
279 1.15 reinoud id = PCI_SUBSYS_ID(pci_conf_read(pc, tag, PCI_SUBSYS_ID_REG));
280 1.15 reinoud break;
281 1.15 reinoud case 1:
282 1.15 reinoud /* pci product number shows what I am */
283 1.15 reinoud id = PCI_PRODUCT(pa->pa_id) - PCI_PRODUCT_QUMRANET_VIRTIO_1040;
284 1.15 reinoud break;
285 1.15 reinoud default:
286 1.1 cherry aprint_normal(": unknown revision 0x%02x; giving up\n",
287 1.1 cherry revision);
288 1.1 cherry return;
289 1.1 cherry }
290 1.15 reinoud
291 1.1 cherry aprint_normal("\n");
292 1.1 cherry aprint_naive("\n");
293 1.15 reinoud virtio_print_device_type(self, id, revision);
294 1.1 cherry
295 1.2 uwe csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
296 1.2 uwe csr |= PCI_COMMAND_MASTER_ENABLE | PCI_COMMAND_IO_ENABLE;
297 1.2 uwe pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
298 1.2 uwe
299 1.1 cherry sc->sc_dev = self;
300 1.4 jakllsch psc->sc_pa = *pa;
301 1.4 jakllsch psc->sc_iot = pa->pa_iot;
302 1.15 reinoud
303 1.15 reinoud sc->sc_dmat = pa->pa_dmat;
304 1.1 cherry if (pci_dma64_available(pa))
305 1.1 cherry sc->sc_dmat = pa->pa_dmat64;
306 1.1 cherry
307 1.15 reinoud /* attach is dependent on revision */
308 1.15 reinoud ret = 0;
309 1.15 reinoud if (revision == 1) {
310 1.15 reinoud /* try to attach 1.0 */
311 1.15 reinoud ret = virtio_pci_attach_10(self, aux);
312 1.15 reinoud }
313 1.15 reinoud if (ret == 0 && revision == 0) {
314 1.15 reinoud /* revision 0 means 0.9 only or both 0.9 and 1.0 */
315 1.15 reinoud ret = virtio_pci_attach_09(self, aux);
316 1.15 reinoud }
317 1.15 reinoud if (ret) {
318 1.15 reinoud aprint_error_dev(self, "cannot attach (%d)\n", ret);
319 1.1 cherry return;
320 1.1 cherry }
321 1.15 reinoud KASSERT(sc->sc_ops);
322 1.15 reinoud
323 1.15 reinoud /* preset config region */
324 1.15 reinoud psc->sc_devcfg_offset = VIRTIO_CONFIG_DEVICE_CONFIG_NOMSI;
325 1.15 reinoud if (virtio_pci_adjust_config_region(psc))
326 1.15 reinoud return;
327 1.1 cherry
328 1.15 reinoud /* generic */
329 1.1 cherry virtio_device_reset(sc);
330 1.1 cherry virtio_set_status(sc, VIRTIO_CONFIG_DEVICE_STATUS_ACK);
331 1.1 cherry virtio_set_status(sc, VIRTIO_CONFIG_DEVICE_STATUS_DRIVER);
332 1.1 cherry
333 1.15 reinoud sc->sc_childdevid = id;
334 1.1 cherry sc->sc_child = NULL;
335 1.4 jakllsch virtio_pci_rescan(self, "virtio", 0);
336 1.1 cherry return;
337 1.1 cherry }
338 1.1 cherry
339 1.1 cherry /* ARGSUSED */
340 1.1 cherry static int
341 1.4 jakllsch virtio_pci_rescan(device_t self, const char *attr, const int *scan_flags)
342 1.1 cherry {
343 1.4 jakllsch struct virtio_pci_softc * const psc = device_private(self);
344 1.4 jakllsch struct virtio_softc * const sc = &psc->sc_sc;
345 1.1 cherry struct virtio_attach_args va;
346 1.1 cherry
347 1.1 cherry if (sc->sc_child) /* Child already attached? */
348 1.1 cherry return 0;
349 1.1 cherry
350 1.1 cherry memset(&va, 0, sizeof(va));
351 1.1 cherry va.sc_childdevid = sc->sc_childdevid;
352 1.1 cherry
353 1.1 cherry config_found_ia(self, attr, &va, NULL);
354 1.1 cherry
355 1.15 reinoud if (virtio_attach_failed(sc))
356 1.1 cherry return 0;
357 1.1 cherry
358 1.1 cherry return 0;
359 1.1 cherry }
360 1.1 cherry
361 1.1 cherry
362 1.1 cherry static int
363 1.4 jakllsch virtio_pci_detach(device_t self, int flags)
364 1.1 cherry {
365 1.4 jakllsch struct virtio_pci_softc * const psc = device_private(self);
366 1.4 jakllsch struct virtio_softc * const sc = &psc->sc_sc;
367 1.1 cherry int r;
368 1.1 cherry
369 1.1 cherry if (sc->sc_child != NULL) {
370 1.1 cherry r = config_detach(sc->sc_child, flags);
371 1.1 cherry if (r)
372 1.1 cherry return r;
373 1.1 cherry }
374 1.1 cherry
375 1.1 cherry /* Check that child detached properly */
376 1.1 cherry KASSERT(sc->sc_child == NULL);
377 1.1 cherry KASSERT(sc->sc_vqs == NULL);
378 1.4 jakllsch KASSERT(psc->sc_ihs_num == 0);
379 1.1 cherry
380 1.4 jakllsch if (psc->sc_iosize)
381 1.15 reinoud bus_space_unmap(psc->sc_iot, psc->sc_ioh,
382 1.15 reinoud psc->sc_mapped_iosize);
383 1.4 jakllsch psc->sc_iosize = 0;
384 1.1 cherry
385 1.1 cherry return 0;
386 1.1 cherry }
387 1.4 jakllsch
388 1.15 reinoud
389 1.15 reinoud static int
390 1.15 reinoud virtio_pci_attach_09(device_t self, void *aux)
391 1.15 reinoud //struct virtio_pci_softc *psc, struct pci_attach_args *pa)
392 1.15 reinoud {
393 1.15 reinoud struct virtio_pci_softc * const psc = device_private(self);
394 1.15 reinoud struct pci_attach_args *pa = (struct pci_attach_args *)aux;
395 1.15 reinoud struct virtio_softc * const sc = &psc->sc_sc;
396 1.15 reinoud // pci_chipset_tag_t pc = pa->pa_pc;
397 1.15 reinoud // pcitag_t tag = pa->pa_tag;
398 1.15 reinoud
399 1.15 reinoud /* complete IO region */
400 1.15 reinoud if (pci_mapreg_map(pa, PCI_MAPREG_START, PCI_MAPREG_TYPE_IO, 0,
401 1.15 reinoud &psc->sc_iot, &psc->sc_ioh, NULL, &psc->sc_iosize)) {
402 1.15 reinoud aprint_error_dev(self, "can't map i/o space\n");
403 1.15 reinoud return EIO;
404 1.15 reinoud }
405 1.15 reinoud psc->sc_mapped_iosize = psc->sc_iosize;
406 1.15 reinoud
407 1.15 reinoud /* queue space */
408 1.15 reinoud if (bus_space_subregion(psc->sc_iot, psc->sc_ioh,
409 1.15 reinoud VIRTIO_CONFIG_QUEUE_NOTIFY, 2, &psc->sc_notify_ioh)) {
410 1.15 reinoud aprint_error_dev(self, "can't map notify i/o space\n");
411 1.15 reinoud return EIO;
412 1.15 reinoud }
413 1.15 reinoud psc->sc_notify_iosize = 2;
414 1.15 reinoud psc->sc_notify_iot = psc->sc_iot;
415 1.15 reinoud
416 1.15 reinoud /* ISR space */
417 1.15 reinoud if (bus_space_subregion(psc->sc_iot, psc->sc_ioh,
418 1.15 reinoud VIRTIO_CONFIG_ISR_STATUS, 1, &psc->sc_isr_ioh)) {
419 1.15 reinoud aprint_error_dev(self, "can't map isr i/o space\n");
420 1.15 reinoud return EIO;
421 1.15 reinoud }
422 1.15 reinoud psc->sc_isr_iosize = 1;
423 1.15 reinoud psc->sc_isr_iot = psc->sc_iot;
424 1.15 reinoud
425 1.15 reinoud /* set our version 0.9 ops */
426 1.15 reinoud sc->sc_ops = &virtio_pci_ops_09;
427 1.15 reinoud sc->sc_devcfg_swap = VIODEVRW_SWAP_09;
428 1.15 reinoud return 0;
429 1.15 reinoud }
430 1.15 reinoud
431 1.15 reinoud
432 1.15 reinoud static int
433 1.15 reinoud virtio_pci_attach_10(device_t self, void *aux)
434 1.4 jakllsch {
435 1.15 reinoud struct virtio_pci_softc * const psc = device_private(self);
436 1.15 reinoud struct pci_attach_args *pa = (struct pci_attach_args *)aux;
437 1.15 reinoud struct virtio_softc * const sc = &psc->sc_sc;
438 1.15 reinoud pci_chipset_tag_t pc = pa->pa_pc;
439 1.15 reinoud pcitag_t tag = pa->pa_tag;
440 1.15 reinoud
441 1.15 reinoud struct virtio_pci_cap common, isr, device;
442 1.15 reinoud struct virtio_pci_notify_cap notify;
443 1.15 reinoud int have_device_cfg = 0;
444 1.15 reinoud bus_size_t bars[NMAPREG] = { 0 };
445 1.15 reinoud int bars_idx[NMAPREG] = { 0 };
446 1.15 reinoud struct virtio_pci_cap *caps[] = { &common, &isr, &device, ¬ify.cap };
447 1.15 reinoud int i, j = 0, ret = 0;
448 1.15 reinoud
449 1.15 reinoud if (virtio_pci_find_cap(psc, VIRTIO_PCI_CAP_COMMON_CFG,
450 1.15 reinoud &common, sizeof(common)))
451 1.15 reinoud return ENODEV;
452 1.15 reinoud if (virtio_pci_find_cap(psc, VIRTIO_PCI_CAP_NOTIFY_CFG,
453 1.15 reinoud ¬ify, sizeof(notify)))
454 1.15 reinoud return ENODEV;
455 1.15 reinoud if (virtio_pci_find_cap(psc, VIRTIO_PCI_CAP_ISR_CFG,
456 1.15 reinoud &isr, sizeof(isr)))
457 1.15 reinoud return ENODEV;
458 1.15 reinoud if (virtio_pci_find_cap(psc, VIRTIO_PCI_CAP_DEVICE_CFG,
459 1.15 reinoud &device, sizeof(device)))
460 1.15 reinoud memset(&device, 0, sizeof(device));
461 1.15 reinoud else
462 1.15 reinoud have_device_cfg = 1;
463 1.15 reinoud
464 1.15 reinoud /*
465 1.15 reinoud * XXX Maybe there are devices that offer the pci caps but not the
466 1.15 reinoud * XXX VERSION_1 feature bit? Then we should check the feature bit
467 1.15 reinoud * XXX here and fall back to 0.9 out if not present.
468 1.15 reinoud */
469 1.15 reinoud
470 1.15 reinoud /* Figure out which bars we need to map */
471 1.15 reinoud for (i = 0; i < __arraycount(caps); i++) {
472 1.15 reinoud int bar = caps[i]->bar;
473 1.15 reinoud bus_size_t len = caps[i]->offset + caps[i]->length;
474 1.15 reinoud if (caps[i]->length == 0)
475 1.15 reinoud continue;
476 1.15 reinoud if (bars[bar] < len)
477 1.15 reinoud bars[bar] = len;
478 1.15 reinoud }
479 1.15 reinoud
480 1.15 reinoud for (i = 0; i < __arraycount(bars); i++) {
481 1.15 reinoud int reg;
482 1.15 reinoud pcireg_t type;
483 1.15 reinoud if (bars[i] == 0)
484 1.15 reinoud continue;
485 1.15 reinoud reg = PCI_MAPREG_START + i * 4;
486 1.15 reinoud type = pci_mapreg_type(pc, tag, reg);
487 1.15 reinoud if (pci_mapreg_map(pa, reg, type, 0,
488 1.15 reinoud &psc->sc_bars_iot[j], &psc->sc_bars_ioh[j],
489 1.15 reinoud NULL, &psc->sc_bars_iosize[j])) {
490 1.15 reinoud aprint_error_dev(self, "can't map bar %u \n", i);
491 1.15 reinoud ret = EIO;
492 1.15 reinoud goto err;
493 1.15 reinoud }
494 1.17 martin aprint_debug_dev(self,
495 1.17 martin "bar[%d]: iot %p, size 0x%" PRIxBUSSIZE "\n",
496 1.17 martin j, psc->sc_bars_iot[j], psc->sc_bars_iosize[j]);
497 1.15 reinoud bars_idx[i] = j;
498 1.15 reinoud j++;
499 1.15 reinoud }
500 1.15 reinoud
501 1.15 reinoud i = bars_idx[notify.cap.bar];
502 1.15 reinoud if (bus_space_subregion(psc->sc_bars_iot[i], psc->sc_bars_ioh[i],
503 1.15 reinoud notify.cap.offset, notify.cap.length,
504 1.15 reinoud &psc->sc_notify_ioh)) {
505 1.15 reinoud aprint_error_dev(self, "can't map notify i/o space\n");
506 1.15 reinoud ret = EIO;
507 1.15 reinoud goto err;
508 1.15 reinoud }
509 1.15 reinoud psc->sc_notify_iosize = notify.cap.length;
510 1.15 reinoud psc->sc_notify_iot = psc->sc_bars_iot[i];
511 1.15 reinoud psc->sc_notify_off_multiplier = le32toh(notify.notify_off_multiplier);
512 1.15 reinoud
513 1.15 reinoud if (have_device_cfg) {
514 1.15 reinoud i = bars_idx[device.bar];
515 1.15 reinoud if (bus_space_subregion(psc->sc_bars_iot[i], psc->sc_bars_ioh[i],
516 1.15 reinoud device.offset, device.length,
517 1.15 reinoud &sc->sc_devcfg_ioh)) {
518 1.15 reinoud aprint_error_dev(self, "can't map devcfg i/o space\n");
519 1.15 reinoud ret = EIO;
520 1.15 reinoud goto err;
521 1.15 reinoud }
522 1.15 reinoud aprint_debug_dev(self,
523 1.15 reinoud "device.offset = 0x%x, device.length = 0x%x\n",
524 1.15 reinoud device.offset, device.length);
525 1.15 reinoud sc->sc_devcfg_iosize = device.length;
526 1.15 reinoud sc->sc_devcfg_iot = psc->sc_bars_iot[i];
527 1.15 reinoud }
528 1.15 reinoud
529 1.15 reinoud i = bars_idx[isr.bar];
530 1.15 reinoud if (bus_space_subregion(psc->sc_bars_iot[i], psc->sc_bars_ioh[i],
531 1.15 reinoud isr.offset, isr.length, &psc->sc_isr_ioh)) {
532 1.15 reinoud aprint_error_dev(self, "can't map isr i/o space\n");
533 1.15 reinoud ret = EIO;
534 1.15 reinoud goto err;
535 1.15 reinoud }
536 1.15 reinoud psc->sc_isr_iosize = isr.length;
537 1.15 reinoud psc->sc_isr_iot = psc->sc_bars_iot[i];
538 1.15 reinoud
539 1.15 reinoud i = bars_idx[common.bar];
540 1.15 reinoud if (bus_space_subregion(psc->sc_bars_iot[i], psc->sc_bars_ioh[i],
541 1.15 reinoud common.offset, common.length, &psc->sc_ioh)) {
542 1.15 reinoud aprint_error_dev(self, "can't map common i/o space\n");
543 1.15 reinoud ret = EIO;
544 1.15 reinoud goto err;
545 1.15 reinoud }
546 1.15 reinoud psc->sc_iosize = common.length;
547 1.15 reinoud psc->sc_iot = psc->sc_bars_iot[i];
548 1.15 reinoud psc->sc_mapped_iosize = psc->sc_bars_iosize[i];
549 1.15 reinoud
550 1.15 reinoud psc->sc_sc.sc_version_1 = 1;
551 1.15 reinoud
552 1.15 reinoud /* set our version 1.0 ops */
553 1.15 reinoud sc->sc_ops = &virtio_pci_ops_10;
554 1.15 reinoud sc->sc_devcfg_swap = VIODEVRW_SWAP_10;
555 1.15 reinoud return 0;
556 1.4 jakllsch
557 1.15 reinoud err:
558 1.23 reinoud /* undo our pci_mapreg_map()s */
559 1.23 reinoud for (i = 0; i < __arraycount(bars); i++) {
560 1.23 reinoud if (bars[i] == 0)
561 1.23 reinoud continue;
562 1.23 reinoud bus_space_unmap(psc->sc_bars_iot[j], psc->sc_bars_ioh[j],
563 1.23 reinoud psc->sc_bars_iosize[j]);
564 1.23 reinoud }
565 1.15 reinoud return ret;
566 1.4 jakllsch }
567 1.4 jakllsch
568 1.15 reinoud /* v1.0 attach helper */
569 1.15 reinoud static int
570 1.15 reinoud virtio_pci_find_cap(struct virtio_pci_softc *psc, int cfg_type, void *buf, int buflen)
571 1.4 jakllsch {
572 1.15 reinoud device_t self = psc->sc_sc.sc_dev;
573 1.15 reinoud pci_chipset_tag_t pc = psc->sc_pa.pa_pc;
574 1.15 reinoud pcitag_t tag = psc->sc_pa.pa_tag;
575 1.15 reinoud unsigned int offset, i, len;
576 1.15 reinoud union {
577 1.15 reinoud pcireg_t reg[8];
578 1.15 reinoud struct virtio_pci_cap vcap;
579 1.15 reinoud } *v = buf;
580 1.15 reinoud
581 1.15 reinoud if (buflen < sizeof(struct virtio_pci_cap))
582 1.15 reinoud return ERANGE;
583 1.15 reinoud
584 1.15 reinoud if (!pci_get_capability(pc, tag, PCI_CAP_VENDSPEC, &offset, &v->reg[0]))
585 1.15 reinoud return ENOENT;
586 1.15 reinoud
587 1.15 reinoud do {
588 1.15 reinoud for (i = 0; i < 4; i++)
589 1.15 reinoud v->reg[i] =
590 1.15 reinoud le32toh(pci_conf_read(pc, tag, offset + i * 4));
591 1.15 reinoud if (v->vcap.cfg_type == cfg_type)
592 1.15 reinoud break;
593 1.15 reinoud offset = v->vcap.cap_next;
594 1.15 reinoud } while (offset != 0);
595 1.15 reinoud
596 1.15 reinoud if (offset == 0)
597 1.15 reinoud return ENOENT;
598 1.15 reinoud
599 1.15 reinoud if (v->vcap.cap_len > sizeof(struct virtio_pci_cap)) {
600 1.15 reinoud len = roundup(v->vcap.cap_len, sizeof(pcireg_t));
601 1.15 reinoud if (len > buflen) {
602 1.15 reinoud aprint_error_dev(self, "%s cap too large\n", __func__);
603 1.15 reinoud return ERANGE;
604 1.15 reinoud }
605 1.15 reinoud for (i = 4; i < len / sizeof(pcireg_t); i++)
606 1.15 reinoud v->reg[i] =
607 1.15 reinoud le32toh(pci_conf_read(pc, tag, offset + i * 4));
608 1.15 reinoud }
609 1.15 reinoud
610 1.15 reinoud /* endian fixup */
611 1.15 reinoud v->vcap.offset = le32toh(v->vcap.offset);
612 1.15 reinoud v->vcap.length = le32toh(v->vcap.length);
613 1.15 reinoud return 0;
614 1.4 jakllsch }
615 1.4 jakllsch
616 1.15 reinoud
617 1.15 reinoud /* -------------------------------------
618 1.15 reinoud * Version 0.9 support
619 1.15 reinoud * -------------------------------------*/
620 1.15 reinoud
621 1.15 reinoud static void
622 1.15 reinoud virtio_pci_kick_09(struct virtio_softc *sc, uint16_t idx)
623 1.4 jakllsch {
624 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
625 1.15 reinoud
626 1.15 reinoud bus_space_write_2(psc->sc_notify_iot, psc->sc_notify_ioh, 0, idx);
627 1.4 jakllsch }
628 1.4 jakllsch
629 1.15 reinoud /* only applicable for v 0.9 but also called for 1.0 */
630 1.15 reinoud static int
631 1.15 reinoud virtio_pci_adjust_config_region(struct virtio_pci_softc *psc)
632 1.4 jakllsch {
633 1.15 reinoud struct virtio_softc * const sc = (struct virtio_softc *) psc;
634 1.15 reinoud device_t self = psc->sc_sc.sc_dev;
635 1.15 reinoud
636 1.15 reinoud if (psc->sc_sc.sc_version_1)
637 1.15 reinoud return 0;
638 1.15 reinoud
639 1.15 reinoud sc->sc_devcfg_iosize = psc->sc_iosize - psc->sc_devcfg_offset;
640 1.15 reinoud sc->sc_devcfg_iot = psc->sc_iot;
641 1.15 reinoud if (bus_space_subregion(psc->sc_iot, psc->sc_ioh,
642 1.15 reinoud psc->sc_devcfg_offset, sc->sc_devcfg_iosize,
643 1.15 reinoud &sc->sc_devcfg_ioh)) {
644 1.15 reinoud aprint_error_dev(self, "can't map config i/o space\n");
645 1.15 reinoud return EIO;
646 1.15 reinoud }
647 1.15 reinoud
648 1.15 reinoud return 0;
649 1.4 jakllsch }
650 1.4 jakllsch
651 1.15 reinoud static uint16_t
652 1.15 reinoud virtio_pci_read_queue_size_09(struct virtio_softc *sc, uint16_t idx)
653 1.4 jakllsch {
654 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
655 1.4 jakllsch
656 1.15 reinoud bus_space_write_2(psc->sc_iot, psc->sc_ioh,
657 1.15 reinoud VIRTIO_CONFIG_QUEUE_SELECT, idx);
658 1.15 reinoud return bus_space_read_2(psc->sc_iot, psc->sc_ioh,
659 1.15 reinoud VIRTIO_CONFIG_QUEUE_SIZE);
660 1.4 jakllsch }
661 1.4 jakllsch
662 1.4 jakllsch static void
663 1.15 reinoud virtio_pci_setup_queue_09(struct virtio_softc *sc, uint16_t idx, uint64_t addr)
664 1.4 jakllsch {
665 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
666 1.4 jakllsch
667 1.15 reinoud bus_space_write_2(psc->sc_iot, psc->sc_ioh,
668 1.15 reinoud VIRTIO_CONFIG_QUEUE_SELECT, idx);
669 1.15 reinoud bus_space_write_4(psc->sc_iot, psc->sc_ioh,
670 1.15 reinoud VIRTIO_CONFIG_QUEUE_ADDRESS, addr / VIRTIO_PAGE_SIZE);
671 1.15 reinoud
672 1.15 reinoud if (psc->sc_ihs_num > 1) {
673 1.15 reinoud int vec = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
674 1.15 reinoud if (sc->sc_child_mq)
675 1.15 reinoud vec += idx;
676 1.15 reinoud bus_space_write_2(psc->sc_iot, psc->sc_ioh,
677 1.15 reinoud VIRTIO_CONFIG_MSI_QUEUE_VECTOR, vec);
678 1.15 reinoud }
679 1.4 jakllsch }
680 1.4 jakllsch
681 1.4 jakllsch static void
682 1.15 reinoud virtio_pci_set_status_09(struct virtio_softc *sc, int status)
683 1.4 jakllsch {
684 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
685 1.15 reinoud int old = 0;
686 1.4 jakllsch
687 1.15 reinoud if (status != 0) {
688 1.15 reinoud old = bus_space_read_1(psc->sc_iot, psc->sc_ioh,
689 1.15 reinoud VIRTIO_CONFIG_DEVICE_STATUS);
690 1.15 reinoud }
691 1.15 reinoud bus_space_write_1(psc->sc_iot, psc->sc_ioh,
692 1.15 reinoud VIRTIO_CONFIG_DEVICE_STATUS, status|old);
693 1.4 jakllsch }
694 1.4 jakllsch
695 1.4 jakllsch static void
696 1.15 reinoud virtio_pci_negotiate_features_09(struct virtio_softc *sc, uint64_t guest_features)
697 1.4 jakllsch {
698 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
699 1.15 reinoud uint32_t r;
700 1.15 reinoud
701 1.15 reinoud r = bus_space_read_4(psc->sc_iot, psc->sc_ioh,
702 1.15 reinoud VIRTIO_CONFIG_DEVICE_FEATURES);
703 1.15 reinoud
704 1.15 reinoud r &= guest_features;
705 1.15 reinoud
706 1.15 reinoud bus_space_write_4(psc->sc_iot, psc->sc_ioh,
707 1.15 reinoud VIRTIO_CONFIG_GUEST_FEATURES, r);
708 1.4 jakllsch
709 1.15 reinoud sc->sc_active_features = r;
710 1.4 jakllsch }
711 1.4 jakllsch
712 1.15 reinoud /* -------------------------------------
713 1.15 reinoud * Version 1.0 support
714 1.15 reinoud * -------------------------------------*/
715 1.15 reinoud
716 1.4 jakllsch static void
717 1.15 reinoud virtio_pci_kick_10(struct virtio_softc *sc, uint16_t idx)
718 1.4 jakllsch {
719 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
720 1.15 reinoud unsigned offset = sc->sc_vqs[idx].vq_notify_off *
721 1.15 reinoud psc->sc_notify_off_multiplier;
722 1.4 jakllsch
723 1.15 reinoud bus_space_write_2(psc->sc_notify_iot, psc->sc_notify_ioh, offset, idx);
724 1.4 jakllsch }
725 1.4 jakllsch
726 1.15 reinoud
727 1.4 jakllsch static uint16_t
728 1.15 reinoud virtio_pci_read_queue_size_10(struct virtio_softc *sc, uint16_t idx)
729 1.4 jakllsch {
730 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
731 1.15 reinoud bus_space_tag_t iot = psc->sc_iot;
732 1.15 reinoud bus_space_handle_t ioh = psc->sc_ioh;
733 1.4 jakllsch
734 1.15 reinoud bus_space_write_2(iot, ioh, VIRTIO_CONFIG1_QUEUE_SELECT, idx);
735 1.15 reinoud return bus_space_read_2(iot, ioh, VIRTIO_CONFIG1_QUEUE_SIZE);
736 1.4 jakllsch }
737 1.4 jakllsch
738 1.18 reinoud /*
739 1.18 reinoud * By definition little endian only in v1.0 and 8 byters are allowed to be
740 1.18 reinoud * written as two 4 byters
741 1.24 thorpej *
742 1.20 christos * This is not a general purpose function that can be used in any
743 1.20 christos * driver. Virtio specifically allows the 8 byte bus transaction
744 1.20 christos * to be split into two 4 byte transactions. Do not copy/use it
745 1.20 christos * in other device drivers unless you know that the device accepts it.
746 1.20 christos */
747 1.19 christos static __inline void
748 1.24 thorpej virtio_pci_bus_space_write_8(bus_space_tag_t iot, bus_space_handle_t ioh,
749 1.19 christos bus_size_t offset, uint64_t value)
750 1.19 christos {
751 1.24 thorpej #if defined(__HAVE_BUS_SPACE_8)
752 1.24 thorpej bus_space_write_8(iot, ioh, offset, value);
753 1.24 thorpej #elif _QUAD_HIGHWORD
754 1.19 christos bus_space_write_4(iot, ioh, offset, BUS_ADDR_LO32(value));
755 1.19 christos bus_space_write_4(iot, ioh, offset + 4, BUS_ADDR_HI32(value));
756 1.19 christos #else
757 1.19 christos bus_space_write_4(iot, ioh, offset, BUS_ADDR_HI32(value));
758 1.19 christos bus_space_write_4(iot, ioh, offset + 4, BUS_ADDR_LO32(value));
759 1.19 christos #endif
760 1.19 christos }
761 1.18 reinoud
762 1.4 jakllsch static void
763 1.15 reinoud virtio_pci_setup_queue_10(struct virtio_softc *sc, uint16_t idx, uint64_t addr)
764 1.4 jakllsch {
765 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
766 1.15 reinoud struct virtqueue *vq = &sc->sc_vqs[idx];
767 1.15 reinoud bus_space_tag_t iot = psc->sc_iot;
768 1.15 reinoud bus_space_handle_t ioh = psc->sc_ioh;
769 1.15 reinoud KASSERT(vq->vq_index == idx);
770 1.15 reinoud
771 1.15 reinoud bus_space_write_2(iot, ioh, VIRTIO_CONFIG1_QUEUE_SELECT, vq->vq_index);
772 1.15 reinoud if (addr == 0) {
773 1.15 reinoud bus_space_write_2(iot, ioh, VIRTIO_CONFIG1_QUEUE_ENABLE, 0);
774 1.24 thorpej virtio_pci_bus_space_write_8(iot, ioh,
775 1.24 thorpej VIRTIO_CONFIG1_QUEUE_DESC, 0);
776 1.24 thorpej virtio_pci_bus_space_write_8(iot, ioh,
777 1.24 thorpej VIRTIO_CONFIG1_QUEUE_AVAIL, 0);
778 1.24 thorpej virtio_pci_bus_space_write_8(iot, ioh,
779 1.24 thorpej VIRTIO_CONFIG1_QUEUE_USED, 0);
780 1.15 reinoud } else {
781 1.24 thorpej virtio_pci_bus_space_write_8(iot, ioh,
782 1.15 reinoud VIRTIO_CONFIG1_QUEUE_DESC, addr);
783 1.24 thorpej virtio_pci_bus_space_write_8(iot, ioh,
784 1.15 reinoud VIRTIO_CONFIG1_QUEUE_AVAIL, addr + vq->vq_availoffset);
785 1.24 thorpej virtio_pci_bus_space_write_8(iot, ioh,
786 1.15 reinoud VIRTIO_CONFIG1_QUEUE_USED, addr + vq->vq_usedoffset);
787 1.15 reinoud bus_space_write_2(iot, ioh,
788 1.15 reinoud VIRTIO_CONFIG1_QUEUE_ENABLE, 1);
789 1.15 reinoud vq->vq_notify_off = bus_space_read_2(iot, ioh,
790 1.15 reinoud VIRTIO_CONFIG1_QUEUE_NOTIFY_OFF);
791 1.15 reinoud }
792 1.4 jakllsch
793 1.4 jakllsch if (psc->sc_ihs_num > 1) {
794 1.4 jakllsch int vec = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
795 1.6 yamaguch if (sc->sc_child_mq)
796 1.4 jakllsch vec += idx;
797 1.15 reinoud bus_space_write_2(iot, ioh,
798 1.15 reinoud VIRTIO_CONFIG1_QUEUE_MSIX_VECTOR, vec);
799 1.4 jakllsch }
800 1.4 jakllsch }
801 1.4 jakllsch
802 1.4 jakllsch static void
803 1.15 reinoud virtio_pci_set_status_10(struct virtio_softc *sc, int status)
804 1.4 jakllsch {
805 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
806 1.15 reinoud bus_space_tag_t iot = psc->sc_iot;
807 1.15 reinoud bus_space_handle_t ioh = psc->sc_ioh;
808 1.4 jakllsch int old = 0;
809 1.4 jakllsch
810 1.15 reinoud if (status)
811 1.15 reinoud old = bus_space_read_1(iot, ioh, VIRTIO_CONFIG1_DEVICE_STATUS);
812 1.15 reinoud bus_space_write_1(iot, ioh, VIRTIO_CONFIG1_DEVICE_STATUS, status | old);
813 1.15 reinoud }
814 1.15 reinoud
815 1.15 reinoud void
816 1.15 reinoud virtio_pci_negotiate_features_10(struct virtio_softc *sc, uint64_t guest_features)
817 1.15 reinoud {
818 1.15 reinoud struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
819 1.15 reinoud device_t self = sc->sc_dev;
820 1.15 reinoud bus_space_tag_t iot = psc->sc_iot;
821 1.15 reinoud bus_space_handle_t ioh = psc->sc_ioh;
822 1.15 reinoud uint64_t host, negotiated, device_status;
823 1.15 reinoud
824 1.15 reinoud guest_features |= VIRTIO_F_VERSION_1;
825 1.15 reinoud /* notify on empty is 0.9 only */
826 1.15 reinoud guest_features &= ~VIRTIO_F_NOTIFY_ON_EMPTY;
827 1.15 reinoud sc->sc_active_features = 0;
828 1.15 reinoud
829 1.15 reinoud bus_space_write_4(iot, ioh, VIRTIO_CONFIG1_DEVICE_FEATURE_SELECT, 0);
830 1.15 reinoud host = bus_space_read_4(iot, ioh, VIRTIO_CONFIG1_DEVICE_FEATURE);
831 1.15 reinoud bus_space_write_4(iot, ioh, VIRTIO_CONFIG1_DEVICE_FEATURE_SELECT, 1);
832 1.15 reinoud host |= (uint64_t)
833 1.15 reinoud bus_space_read_4(iot, ioh, VIRTIO_CONFIG1_DEVICE_FEATURE) << 32;
834 1.15 reinoud
835 1.15 reinoud negotiated = host & guest_features;
836 1.15 reinoud
837 1.15 reinoud bus_space_write_4(iot, ioh, VIRTIO_CONFIG1_DRIVER_FEATURE_SELECT, 0);
838 1.15 reinoud bus_space_write_4(iot, ioh, VIRTIO_CONFIG1_DRIVER_FEATURE,
839 1.15 reinoud negotiated & 0xffffffff);
840 1.15 reinoud bus_space_write_4(iot, ioh, VIRTIO_CONFIG1_DRIVER_FEATURE_SELECT, 1);
841 1.15 reinoud bus_space_write_4(iot, ioh, VIRTIO_CONFIG1_DRIVER_FEATURE,
842 1.15 reinoud negotiated >> 32);
843 1.15 reinoud virtio_pci_set_status_10(sc, VIRTIO_CONFIG_DEVICE_STATUS_FEATURES_OK);
844 1.15 reinoud
845 1.15 reinoud device_status = bus_space_read_1(iot, ioh, VIRTIO_CONFIG1_DEVICE_STATUS);
846 1.15 reinoud if ((device_status & VIRTIO_CONFIG_DEVICE_STATUS_FEATURES_OK) == 0) {
847 1.15 reinoud aprint_error_dev(self, "feature negotiation failed\n");
848 1.15 reinoud bus_space_write_1(iot, ioh, VIRTIO_CONFIG1_DEVICE_STATUS,
849 1.15 reinoud VIRTIO_CONFIG_DEVICE_STATUS_FAILED);
850 1.15 reinoud return;
851 1.15 reinoud }
852 1.15 reinoud
853 1.15 reinoud if ((negotiated & VIRTIO_F_VERSION_1) == 0) {
854 1.15 reinoud aprint_error_dev(self, "host rejected version 1\n");
855 1.15 reinoud bus_space_write_1(iot, ioh, VIRTIO_CONFIG1_DEVICE_STATUS,
856 1.15 reinoud VIRTIO_CONFIG_DEVICE_STATUS_FAILED);
857 1.15 reinoud return;
858 1.4 jakllsch }
859 1.15 reinoud
860 1.15 reinoud sc->sc_active_features = negotiated;
861 1.15 reinoud return;
862 1.15 reinoud }
863 1.15 reinoud
864 1.15 reinoud /* -------------------------------------
865 1.15 reinoud * Read/write device config code
866 1.15 reinoud * -------------------------------------*/
867 1.15 reinoud
868 1.15 reinoud static uint8_t
869 1.15 reinoud virtio_pci_read_device_config_1(struct virtio_softc *vsc, int index)
870 1.15 reinoud {
871 1.15 reinoud bus_space_tag_t iot = vsc->sc_devcfg_iot;
872 1.15 reinoud bus_space_handle_t ioh = vsc->sc_devcfg_ioh;
873 1.15 reinoud
874 1.15 reinoud return bus_space_read_1(iot, ioh, index);
875 1.15 reinoud }
876 1.15 reinoud
877 1.15 reinoud static uint16_t
878 1.15 reinoud virtio_pci_read_device_config_2(struct virtio_softc *vsc, int index)
879 1.15 reinoud {
880 1.15 reinoud bus_space_tag_t iot = vsc->sc_devcfg_iot;
881 1.15 reinoud bus_space_handle_t ioh = vsc->sc_devcfg_ioh;
882 1.15 reinoud uint16_t val;
883 1.15 reinoud
884 1.15 reinoud #if defined(__aarch64__) && BYTE_ORDER == BIG_ENDIAN
885 1.15 reinoud val = bus_space_read_2(iot, ioh, index);
886 1.15 reinoud return val;
887 1.15 reinoud #else
888 1.15 reinoud val = bus_space_read_stream_2(iot, ioh, index);
889 1.15 reinoud if (vsc->sc_devcfg_swap)
890 1.15 reinoud return bswap16(val);
891 1.15 reinoud return val;
892 1.15 reinoud #endif
893 1.4 jakllsch }
894 1.4 jakllsch
895 1.4 jakllsch static uint32_t
896 1.15 reinoud virtio_pci_read_device_config_4(struct virtio_softc *vsc, int index)
897 1.15 reinoud {
898 1.15 reinoud bus_space_tag_t iot = vsc->sc_devcfg_iot;
899 1.15 reinoud bus_space_handle_t ioh = vsc->sc_devcfg_ioh;
900 1.15 reinoud uint32_t val;
901 1.15 reinoud
902 1.15 reinoud #if defined(__aarch64__) && BYTE_ORDER == BIG_ENDIAN
903 1.15 reinoud val = bus_space_read_4(iot, ioh, index);
904 1.15 reinoud return val;
905 1.15 reinoud #else
906 1.15 reinoud val = bus_space_read_stream_4(iot, ioh, index);
907 1.15 reinoud if (vsc->sc_devcfg_swap)
908 1.15 reinoud return bswap32(val);
909 1.15 reinoud return val;
910 1.15 reinoud #endif
911 1.15 reinoud }
912 1.15 reinoud
913 1.15 reinoud static uint64_t
914 1.15 reinoud virtio_pci_read_device_config_8(struct virtio_softc *vsc, int index)
915 1.15 reinoud {
916 1.15 reinoud bus_space_tag_t iot = vsc->sc_devcfg_iot;
917 1.15 reinoud bus_space_handle_t ioh = vsc->sc_devcfg_ioh;
918 1.15 reinoud uint64_t val, val_h, val_l;
919 1.15 reinoud
920 1.15 reinoud #if defined(__aarch64__) && BYTE_ORDER == BIG_ENDIAN
921 1.15 reinoud if (vsc->sc_devcfg_swap) {
922 1.15 reinoud val_l = bus_space_read_4(iot, ioh, index);
923 1.15 reinoud val_h = bus_space_read_4(iot, ioh, index + 4);
924 1.15 reinoud } else {
925 1.15 reinoud val_h = bus_space_read_4(iot, ioh, index);
926 1.15 reinoud val_l = bus_space_read_4(iot, ioh, index + 4);
927 1.15 reinoud }
928 1.15 reinoud val = val_h << 32;
929 1.15 reinoud val |= val_l;
930 1.15 reinoud return val;
931 1.15 reinoud #elif BYTE_ORDER == BIG_ENDIAN
932 1.15 reinoud val_h = bus_space_read_stream_4(iot, ioh, index);
933 1.15 reinoud val_l = bus_space_read_stream_4(iot, ioh, index + 4);
934 1.15 reinoud val = val_h << 32;
935 1.15 reinoud val |= val_l;
936 1.15 reinoud if (vsc->sc_devcfg_swap)
937 1.15 reinoud return bswap64(val);
938 1.15 reinoud return val;
939 1.15 reinoud #else
940 1.15 reinoud val_l = bus_space_read_4(iot, ioh, index);
941 1.15 reinoud val_h = bus_space_read_4(iot, ioh, index + 4);
942 1.15 reinoud val = val_h << 32;
943 1.15 reinoud val |= val_l;
944 1.15 reinoud
945 1.15 reinoud return val;
946 1.15 reinoud #endif
947 1.15 reinoud }
948 1.15 reinoud
949 1.15 reinoud static void
950 1.15 reinoud virtio_pci_write_device_config_1(struct virtio_softc *vsc,
951 1.15 reinoud int index, uint8_t value)
952 1.15 reinoud {
953 1.15 reinoud bus_space_tag_t iot = vsc->sc_devcfg_iot;
954 1.15 reinoud bus_space_handle_t ioh = vsc->sc_devcfg_ioh;
955 1.15 reinoud
956 1.15 reinoud bus_space_write_1(iot, ioh, index, value);
957 1.15 reinoud }
958 1.15 reinoud
959 1.15 reinoud static void
960 1.15 reinoud virtio_pci_write_device_config_2(struct virtio_softc *vsc,
961 1.15 reinoud int index, uint16_t value)
962 1.15 reinoud {
963 1.15 reinoud bus_space_tag_t iot = vsc->sc_devcfg_iot;
964 1.15 reinoud bus_space_handle_t ioh = vsc->sc_devcfg_ioh;
965 1.15 reinoud
966 1.15 reinoud #if defined(__aarch64__) && BYTE_ORDER == BIG_ENDIAN
967 1.15 reinoud bus_space_write_2(iot, ioh, index, value);
968 1.15 reinoud #else
969 1.15 reinoud if (vsc->sc_devcfg_swap)
970 1.15 reinoud value = bswap16(value);
971 1.15 reinoud bus_space_write_stream_2(iot, ioh, index, value);
972 1.15 reinoud #endif
973 1.15 reinoud }
974 1.15 reinoud
975 1.15 reinoud static void
976 1.15 reinoud virtio_pci_write_device_config_4(struct virtio_softc *vsc,
977 1.15 reinoud int index, uint32_t value)
978 1.15 reinoud {
979 1.15 reinoud bus_space_tag_t iot = vsc->sc_devcfg_iot;
980 1.15 reinoud bus_space_handle_t ioh = vsc->sc_devcfg_ioh;
981 1.15 reinoud
982 1.15 reinoud #if defined(__aarch64__) && BYTE_ORDER == BIG_ENDIAN
983 1.15 reinoud bus_space_write_4(iot, ioh, index, value);
984 1.15 reinoud #else
985 1.15 reinoud if (vsc->sc_devcfg_swap)
986 1.15 reinoud value = bswap32(value);
987 1.15 reinoud bus_space_write_stream_4(iot, ioh, index, value);
988 1.15 reinoud #endif
989 1.15 reinoud }
990 1.15 reinoud
991 1.15 reinoud static void
992 1.15 reinoud virtio_pci_write_device_config_8(struct virtio_softc *vsc,
993 1.15 reinoud int index, uint64_t value)
994 1.15 reinoud {
995 1.15 reinoud bus_space_tag_t iot = vsc->sc_devcfg_iot;
996 1.15 reinoud bus_space_handle_t ioh = vsc->sc_devcfg_ioh;
997 1.15 reinoud uint64_t val_h, val_l;
998 1.15 reinoud
999 1.15 reinoud #if defined(__aarch64__) && BYTE_ORDER == BIG_ENDIAN
1000 1.15 reinoud val_l = value & 0xffffffff;
1001 1.15 reinoud val_h = value >> 32;
1002 1.15 reinoud if (vsc->sc_devcfg_swap) {
1003 1.15 reinoud bus_space_write_4(iot, ioh, index, val_l);
1004 1.15 reinoud bus_space_write_4(iot, ioh, index + 4, val_h);
1005 1.15 reinoud } else {
1006 1.15 reinoud bus_space_write_4(iot, ioh, index, val_h);
1007 1.15 reinoud bus_space_write_4(iot, ioh, index + 4, val_l);
1008 1.15 reinoud }
1009 1.15 reinoud #elif BYTE_ORDER == BIG_ENDIAN
1010 1.15 reinoud if (vsc->sc_devcfg_swap)
1011 1.15 reinoud value = bswap64(value);
1012 1.15 reinoud val_l = value & 0xffffffff;
1013 1.15 reinoud val_h = value >> 32;
1014 1.15 reinoud
1015 1.15 reinoud bus_space_write_stream_4(iot, ioh, index, val_h);
1016 1.15 reinoud bus_space_write_stream_4(iot, ioh, index + 4, val_l);
1017 1.15 reinoud #else
1018 1.15 reinoud val_l = value & 0xffffffff;
1019 1.15 reinoud val_h = value >> 32;
1020 1.15 reinoud bus_space_write_stream_4(iot, ioh, index, val_l);
1021 1.15 reinoud bus_space_write_stream_4(iot, ioh, index + 4, val_h);
1022 1.15 reinoud #endif
1023 1.15 reinoud }
1024 1.15 reinoud
1025 1.15 reinoud /* -------------------------------------
1026 1.15 reinoud * Generic PCI interrupt code
1027 1.15 reinoud * -------------------------------------*/
1028 1.15 reinoud
1029 1.15 reinoud static int
1030 1.15 reinoud virtio_pci_setup_msix_vectors_10(struct virtio_softc *sc)
1031 1.4 jakllsch {
1032 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
1033 1.15 reinoud device_t self = sc->sc_dev;
1034 1.15 reinoud bus_space_tag_t iot = psc->sc_iot;
1035 1.15 reinoud bus_space_handle_t ioh = psc->sc_ioh;
1036 1.15 reinoud int vector, ret, qid;
1037 1.15 reinoud
1038 1.15 reinoud vector = VIRTIO_MSIX_CONFIG_VECTOR_INDEX;
1039 1.15 reinoud bus_space_write_2(iot, ioh,
1040 1.15 reinoud VIRTIO_CONFIG1_CONFIG_MSIX_VECTOR, vector);
1041 1.15 reinoud ret = bus_space_read_2(iot, ioh, VIRTIO_CONFIG1_CONFIG_MSIX_VECTOR);
1042 1.15 reinoud if (ret != vector) {
1043 1.15 reinoud aprint_error_dev(self, "can't set config msix vector\n");
1044 1.15 reinoud return -1;
1045 1.15 reinoud }
1046 1.15 reinoud
1047 1.15 reinoud for (qid = 0; qid < sc->sc_nvqs; qid++) {
1048 1.15 reinoud vector = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
1049 1.4 jakllsch
1050 1.15 reinoud if (sc->sc_child_mq)
1051 1.15 reinoud vector += qid;
1052 1.15 reinoud bus_space_write_2(iot, ioh, VIRTIO_CONFIG1_QUEUE_SELECT, qid);
1053 1.15 reinoud bus_space_write_2(iot, ioh, VIRTIO_CONFIG1_QUEUE_MSIX_VECTOR,
1054 1.15 reinoud vector);
1055 1.15 reinoud ret = bus_space_read_2(iot, ioh,
1056 1.15 reinoud VIRTIO_CONFIG1_QUEUE_MSIX_VECTOR);
1057 1.15 reinoud if (ret != vector) {
1058 1.15 reinoud aprint_error_dev(self, "can't set queue %d "
1059 1.15 reinoud "msix vector\n", qid);
1060 1.15 reinoud return -1;
1061 1.15 reinoud }
1062 1.15 reinoud }
1063 1.4 jakllsch
1064 1.15 reinoud return 0;
1065 1.4 jakllsch }
1066 1.4 jakllsch
1067 1.4 jakllsch static int
1068 1.15 reinoud virtio_pci_setup_msix_vectors_09(struct virtio_softc *sc)
1069 1.4 jakllsch {
1070 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
1071 1.15 reinoud device_t self = sc->sc_dev;
1072 1.4 jakllsch int offset, vector, ret, qid;
1073 1.4 jakllsch
1074 1.4 jakllsch offset = VIRTIO_CONFIG_MSI_CONFIG_VECTOR;
1075 1.4 jakllsch vector = VIRTIO_MSIX_CONFIG_VECTOR_INDEX;
1076 1.4 jakllsch
1077 1.15 reinoud bus_space_write_2(psc->sc_iot, psc->sc_ioh, offset, vector);
1078 1.15 reinoud ret = bus_space_read_2(psc->sc_iot, psc->sc_ioh, offset);
1079 1.4 jakllsch aprint_debug_dev(sc->sc_dev, "expected=%d, actual=%d\n",
1080 1.4 jakllsch vector, ret);
1081 1.15 reinoud if (ret != vector) {
1082 1.15 reinoud aprint_error_dev(self, "can't set config msix vector\n");
1083 1.4 jakllsch return -1;
1084 1.15 reinoud }
1085 1.4 jakllsch
1086 1.4 jakllsch for (qid = 0; qid < sc->sc_nvqs; qid++) {
1087 1.4 jakllsch offset = VIRTIO_CONFIG_QUEUE_SELECT;
1088 1.15 reinoud bus_space_write_2(psc->sc_iot, psc->sc_ioh, offset, qid);
1089 1.4 jakllsch
1090 1.4 jakllsch offset = VIRTIO_CONFIG_MSI_QUEUE_VECTOR;
1091 1.4 jakllsch vector = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
1092 1.4 jakllsch
1093 1.6 yamaguch if (sc->sc_child_mq)
1094 1.6 yamaguch vector += qid;
1095 1.6 yamaguch
1096 1.15 reinoud bus_space_write_2(psc->sc_iot, psc->sc_ioh, offset, vector);
1097 1.15 reinoud ret = bus_space_read_2(psc->sc_iot, psc->sc_ioh, offset);
1098 1.4 jakllsch aprint_debug_dev(sc->sc_dev, "expected=%d, actual=%d\n",
1099 1.4 jakllsch vector, ret);
1100 1.15 reinoud if (ret != vector) {
1101 1.15 reinoud aprint_error_dev(self, "can't set queue %d "
1102 1.15 reinoud "msix vector\n", qid);
1103 1.4 jakllsch return -1;
1104 1.15 reinoud }
1105 1.4 jakllsch }
1106 1.4 jakllsch
1107 1.4 jakllsch return 0;
1108 1.4 jakllsch }
1109 1.4 jakllsch
1110 1.4 jakllsch static int
1111 1.4 jakllsch virtio_pci_setup_msix_interrupts(struct virtio_softc *sc,
1112 1.4 jakllsch struct pci_attach_args *pa)
1113 1.4 jakllsch {
1114 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
1115 1.4 jakllsch device_t self = sc->sc_dev;
1116 1.4 jakllsch pci_chipset_tag_t pc = pa->pa_pc;
1117 1.9 yamaguch struct virtqueue *vq;
1118 1.4 jakllsch char intrbuf[PCI_INTRSTR_LEN];
1119 1.6 yamaguch char intr_xname[INTRDEVNAMEBUF];
1120 1.4 jakllsch char const *intrstr;
1121 1.6 yamaguch int idx, qid, n;
1122 1.15 reinoud int ret;
1123 1.4 jakllsch
1124 1.4 jakllsch idx = VIRTIO_MSIX_CONFIG_VECTOR_INDEX;
1125 1.15 reinoud if (sc->sc_flags & VIRTIO_F_INTR_MPSAFE)
1126 1.4 jakllsch pci_intr_setattr(pc, &psc->sc_ihp[idx], PCI_INTR_MPSAFE, true);
1127 1.4 jakllsch
1128 1.6 yamaguch snprintf(intr_xname, sizeof(intr_xname), "%s config",
1129 1.6 yamaguch device_xname(sc->sc_dev));
1130 1.6 yamaguch
1131 1.4 jakllsch psc->sc_ihs[idx] = pci_intr_establish_xname(pc, psc->sc_ihp[idx],
1132 1.6 yamaguch sc->sc_ipl, virtio_pci_msix_config_intr, sc, intr_xname);
1133 1.4 jakllsch if (psc->sc_ihs[idx] == NULL) {
1134 1.4 jakllsch aprint_error_dev(self, "couldn't establish MSI-X for config\n");
1135 1.4 jakllsch goto error;
1136 1.4 jakllsch }
1137 1.4 jakllsch
1138 1.4 jakllsch idx = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
1139 1.6 yamaguch if (sc->sc_child_mq) {
1140 1.6 yamaguch for (qid = 0; qid < sc->sc_nvqs; qid++) {
1141 1.6 yamaguch n = idx + qid;
1142 1.9 yamaguch vq = &sc->sc_vqs[qid];
1143 1.6 yamaguch
1144 1.6 yamaguch snprintf(intr_xname, sizeof(intr_xname), "%s vq#%d",
1145 1.6 yamaguch device_xname(sc->sc_dev), qid);
1146 1.6 yamaguch
1147 1.15 reinoud if (sc->sc_flags & VIRTIO_F_INTR_MPSAFE) {
1148 1.6 yamaguch pci_intr_setattr(pc, &psc->sc_ihp[n],
1149 1.6 yamaguch PCI_INTR_MPSAFE, true);
1150 1.6 yamaguch }
1151 1.6 yamaguch
1152 1.6 yamaguch psc->sc_ihs[n] = pci_intr_establish_xname(pc, psc->sc_ihp[n],
1153 1.10 yamaguch sc->sc_ipl, vq->vq_intrhand, vq->vq_intrhand_arg, intr_xname);
1154 1.6 yamaguch if (psc->sc_ihs[n] == NULL) {
1155 1.6 yamaguch aprint_error_dev(self, "couldn't establish MSI-X for a vq\n");
1156 1.6 yamaguch goto error;
1157 1.6 yamaguch }
1158 1.6 yamaguch }
1159 1.6 yamaguch } else {
1160 1.15 reinoud if (sc->sc_flags & VIRTIO_F_INTR_MPSAFE)
1161 1.6 yamaguch pci_intr_setattr(pc, &psc->sc_ihp[idx], PCI_INTR_MPSAFE, true);
1162 1.4 jakllsch
1163 1.6 yamaguch snprintf(intr_xname, sizeof(intr_xname), "%s queues",
1164 1.6 yamaguch device_xname(sc->sc_dev));
1165 1.6 yamaguch psc->sc_ihs[idx] = pci_intr_establish_xname(pc, psc->sc_ihp[idx],
1166 1.6 yamaguch sc->sc_ipl, virtio_pci_msix_queue_intr, sc, intr_xname);
1167 1.6 yamaguch if (psc->sc_ihs[idx] == NULL) {
1168 1.6 yamaguch aprint_error_dev(self, "couldn't establish MSI-X for queues\n");
1169 1.6 yamaguch goto error;
1170 1.6 yamaguch }
1171 1.4 jakllsch }
1172 1.4 jakllsch
1173 1.15 reinoud if (sc->sc_version_1) {
1174 1.15 reinoud ret = virtio_pci_setup_msix_vectors_10(sc);
1175 1.15 reinoud } else {
1176 1.15 reinoud ret = virtio_pci_setup_msix_vectors_09(sc);
1177 1.15 reinoud }
1178 1.15 reinoud if (ret) {
1179 1.4 jakllsch aprint_error_dev(self, "couldn't setup MSI-X vectors\n");
1180 1.4 jakllsch goto error;
1181 1.4 jakllsch }
1182 1.4 jakllsch
1183 1.4 jakllsch idx = VIRTIO_MSIX_CONFIG_VECTOR_INDEX;
1184 1.4 jakllsch intrstr = pci_intr_string(pc, psc->sc_ihp[idx], intrbuf, sizeof(intrbuf));
1185 1.4 jakllsch aprint_normal_dev(self, "config interrupting at %s\n", intrstr);
1186 1.4 jakllsch idx = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
1187 1.6 yamaguch if (sc->sc_child_mq) {
1188 1.6 yamaguch kcpuset_t *affinity;
1189 1.6 yamaguch int affinity_to, r;
1190 1.6 yamaguch
1191 1.6 yamaguch kcpuset_create(&affinity, false);
1192 1.6 yamaguch
1193 1.6 yamaguch for (qid = 0; qid < sc->sc_nvqs; qid++) {
1194 1.6 yamaguch n = idx + qid;
1195 1.6 yamaguch affinity_to = (qid / 2) % ncpu;
1196 1.6 yamaguch
1197 1.6 yamaguch intrstr = pci_intr_string(pc, psc->sc_ihp[n],
1198 1.6 yamaguch intrbuf, sizeof(intrbuf));
1199 1.6 yamaguch
1200 1.6 yamaguch kcpuset_zero(affinity);
1201 1.6 yamaguch kcpuset_set(affinity, affinity_to);
1202 1.6 yamaguch r = interrupt_distribute(psc->sc_ihs[n], affinity, NULL);
1203 1.6 yamaguch if (r == 0) {
1204 1.6 yamaguch aprint_normal_dev(self,
1205 1.6 yamaguch "for vq #%d interrupting at %s affinity to %u\n",
1206 1.6 yamaguch qid, intrstr, affinity_to);
1207 1.6 yamaguch } else {
1208 1.6 yamaguch aprint_normal_dev(self,
1209 1.6 yamaguch "for vq #%d interrupting at %s\n",
1210 1.6 yamaguch qid, intrstr);
1211 1.6 yamaguch }
1212 1.6 yamaguch }
1213 1.6 yamaguch
1214 1.6 yamaguch kcpuset_destroy(affinity);
1215 1.6 yamaguch } else {
1216 1.6 yamaguch intrstr = pci_intr_string(pc, psc->sc_ihp[idx], intrbuf, sizeof(intrbuf));
1217 1.6 yamaguch aprint_normal_dev(self, "queues interrupting at %s\n", intrstr);
1218 1.6 yamaguch }
1219 1.4 jakllsch
1220 1.4 jakllsch return 0;
1221 1.4 jakllsch
1222 1.4 jakllsch error:
1223 1.4 jakllsch idx = VIRTIO_MSIX_CONFIG_VECTOR_INDEX;
1224 1.4 jakllsch if (psc->sc_ihs[idx] != NULL)
1225 1.4 jakllsch pci_intr_disestablish(psc->sc_pa.pa_pc, psc->sc_ihs[idx]);
1226 1.4 jakllsch idx = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
1227 1.6 yamaguch if (sc->sc_child_mq) {
1228 1.6 yamaguch for (qid = 0; qid < sc->sc_nvqs; qid++) {
1229 1.6 yamaguch n = idx + qid;
1230 1.6 yamaguch if (psc->sc_ihs[n] == NULL)
1231 1.6 yamaguch continue;
1232 1.6 yamaguch pci_intr_disestablish(psc->sc_pa.pa_pc, psc->sc_ihs[n]);
1233 1.6 yamaguch }
1234 1.6 yamaguch
1235 1.6 yamaguch } else {
1236 1.6 yamaguch if (psc->sc_ihs[idx] != NULL)
1237 1.6 yamaguch pci_intr_disestablish(psc->sc_pa.pa_pc, psc->sc_ihs[idx]);
1238 1.6 yamaguch }
1239 1.4 jakllsch
1240 1.4 jakllsch return -1;
1241 1.4 jakllsch }
1242 1.4 jakllsch
1243 1.4 jakllsch static int
1244 1.4 jakllsch virtio_pci_setup_intx_interrupt(struct virtio_softc *sc,
1245 1.4 jakllsch struct pci_attach_args *pa)
1246 1.4 jakllsch {
1247 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
1248 1.4 jakllsch device_t self = sc->sc_dev;
1249 1.4 jakllsch pci_chipset_tag_t pc = pa->pa_pc;
1250 1.4 jakllsch char intrbuf[PCI_INTRSTR_LEN];
1251 1.4 jakllsch char const *intrstr;
1252 1.4 jakllsch
1253 1.15 reinoud if (sc->sc_flags & VIRTIO_F_INTR_MPSAFE)
1254 1.4 jakllsch pci_intr_setattr(pc, &psc->sc_ihp[0], PCI_INTR_MPSAFE, true);
1255 1.4 jakllsch
1256 1.4 jakllsch psc->sc_ihs[0] = pci_intr_establish_xname(pc, psc->sc_ihp[0],
1257 1.4 jakllsch sc->sc_ipl, virtio_pci_intr, sc, device_xname(sc->sc_dev));
1258 1.4 jakllsch if (psc->sc_ihs[0] == NULL) {
1259 1.4 jakllsch aprint_error_dev(self, "couldn't establish INTx\n");
1260 1.4 jakllsch return -1;
1261 1.4 jakllsch }
1262 1.4 jakllsch
1263 1.4 jakllsch intrstr = pci_intr_string(pc, psc->sc_ihp[0], intrbuf, sizeof(intrbuf));
1264 1.4 jakllsch aprint_normal_dev(self, "interrupting at %s\n", intrstr);
1265 1.4 jakllsch
1266 1.4 jakllsch return 0;
1267 1.4 jakllsch }
1268 1.4 jakllsch
1269 1.4 jakllsch static int
1270 1.4 jakllsch virtio_pci_setup_interrupts(struct virtio_softc *sc)
1271 1.4 jakllsch {
1272 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
1273 1.4 jakllsch device_t self = sc->sc_dev;
1274 1.4 jakllsch pci_chipset_tag_t pc = psc->sc_pa.pa_pc;
1275 1.13 jakllsch pcitag_t tag = psc->sc_pa.pa_tag;
1276 1.4 jakllsch int error;
1277 1.4 jakllsch int nmsix;
1278 1.13 jakllsch int off;
1279 1.4 jakllsch int counts[PCI_INTR_TYPE_SIZE];
1280 1.4 jakllsch pci_intr_type_t max_type;
1281 1.13 jakllsch pcireg_t ctl;
1282 1.4 jakllsch
1283 1.4 jakllsch nmsix = pci_msix_count(psc->sc_pa.pa_pc, psc->sc_pa.pa_tag);
1284 1.4 jakllsch aprint_debug_dev(self, "pci_msix_count=%d\n", nmsix);
1285 1.4 jakllsch
1286 1.4 jakllsch /* We need at least two: one for config and the other for queues */
1287 1.15 reinoud if ((sc->sc_flags & VIRTIO_F_INTR_MSIX) == 0 || nmsix < 2) {
1288 1.4 jakllsch /* Try INTx only */
1289 1.4 jakllsch max_type = PCI_INTR_TYPE_INTX;
1290 1.4 jakllsch counts[PCI_INTR_TYPE_INTX] = 1;
1291 1.4 jakllsch } else {
1292 1.4 jakllsch /* Try MSI-X first and INTx second */
1293 1.11 yamaguch if (sc->sc_nvqs + VIRTIO_MSIX_QUEUE_VECTOR_INDEX <= nmsix) {
1294 1.11 yamaguch nmsix = sc->sc_nvqs + VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
1295 1.11 yamaguch } else {
1296 1.11 yamaguch sc->sc_child_mq = false;
1297 1.11 yamaguch }
1298 1.11 yamaguch
1299 1.11 yamaguch if (sc->sc_child_mq == false) {
1300 1.6 yamaguch nmsix = 2;
1301 1.6 yamaguch }
1302 1.6 yamaguch
1303 1.4 jakllsch max_type = PCI_INTR_TYPE_MSIX;
1304 1.6 yamaguch counts[PCI_INTR_TYPE_MSIX] = nmsix;
1305 1.4 jakllsch counts[PCI_INTR_TYPE_MSI] = 0;
1306 1.4 jakllsch counts[PCI_INTR_TYPE_INTX] = 1;
1307 1.4 jakllsch }
1308 1.4 jakllsch
1309 1.4 jakllsch retry:
1310 1.4 jakllsch error = pci_intr_alloc(&psc->sc_pa, &psc->sc_ihp, counts, max_type);
1311 1.4 jakllsch if (error != 0) {
1312 1.4 jakllsch aprint_error_dev(self, "couldn't map interrupt\n");
1313 1.4 jakllsch return -1;
1314 1.4 jakllsch }
1315 1.4 jakllsch
1316 1.4 jakllsch if (pci_intr_type(pc, psc->sc_ihp[0]) == PCI_INTR_TYPE_MSIX) {
1317 1.12 jakllsch psc->sc_ihs = kmem_zalloc(sizeof(*psc->sc_ihs) * nmsix,
1318 1.4 jakllsch KM_SLEEP);
1319 1.4 jakllsch
1320 1.4 jakllsch error = virtio_pci_setup_msix_interrupts(sc, &psc->sc_pa);
1321 1.4 jakllsch if (error != 0) {
1322 1.6 yamaguch kmem_free(psc->sc_ihs, sizeof(*psc->sc_ihs) * nmsix);
1323 1.6 yamaguch pci_intr_release(pc, psc->sc_ihp, nmsix);
1324 1.4 jakllsch
1325 1.4 jakllsch /* Retry INTx */
1326 1.4 jakllsch max_type = PCI_INTR_TYPE_INTX;
1327 1.4 jakllsch counts[PCI_INTR_TYPE_INTX] = 1;
1328 1.4 jakllsch goto retry;
1329 1.4 jakllsch }
1330 1.4 jakllsch
1331 1.6 yamaguch psc->sc_ihs_num = nmsix;
1332 1.15 reinoud psc->sc_devcfg_offset = VIRTIO_CONFIG_DEVICE_CONFIG_MSI;
1333 1.15 reinoud virtio_pci_adjust_config_region(psc);
1334 1.4 jakllsch } else if (pci_intr_type(pc, psc->sc_ihp[0]) == PCI_INTR_TYPE_INTX) {
1335 1.12 jakllsch psc->sc_ihs = kmem_zalloc(sizeof(*psc->sc_ihs) * 1,
1336 1.4 jakllsch KM_SLEEP);
1337 1.4 jakllsch
1338 1.4 jakllsch error = virtio_pci_setup_intx_interrupt(sc, &psc->sc_pa);
1339 1.4 jakllsch if (error != 0) {
1340 1.4 jakllsch kmem_free(psc->sc_ihs, sizeof(*psc->sc_ihs) * 1);
1341 1.4 jakllsch pci_intr_release(pc, psc->sc_ihp, 1);
1342 1.4 jakllsch return -1;
1343 1.4 jakllsch }
1344 1.4 jakllsch
1345 1.4 jakllsch psc->sc_ihs_num = 1;
1346 1.15 reinoud psc->sc_devcfg_offset = VIRTIO_CONFIG_DEVICE_CONFIG_NOMSI;
1347 1.15 reinoud virtio_pci_adjust_config_region(psc);
1348 1.13 jakllsch
1349 1.14 jakllsch error = pci_get_capability(pc, tag, PCI_CAP_MSIX, &off, NULL);
1350 1.13 jakllsch if (error != 0) {
1351 1.13 jakllsch ctl = pci_conf_read(pc, tag, off + PCI_MSIX_CTL);
1352 1.13 jakllsch ctl &= ~PCI_MSIX_CTL_ENABLE;
1353 1.13 jakllsch pci_conf_write(pc, tag, off + PCI_MSIX_CTL, ctl);
1354 1.13 jakllsch }
1355 1.4 jakllsch }
1356 1.4 jakllsch
1357 1.4 jakllsch return 0;
1358 1.4 jakllsch }
1359 1.4 jakllsch
1360 1.4 jakllsch static void
1361 1.4 jakllsch virtio_pci_free_interrupts(struct virtio_softc *sc)
1362 1.4 jakllsch {
1363 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
1364 1.4 jakllsch
1365 1.4 jakllsch for (int i = 0; i < psc->sc_ihs_num; i++) {
1366 1.4 jakllsch if (psc->sc_ihs[i] == NULL)
1367 1.4 jakllsch continue;
1368 1.4 jakllsch pci_intr_disestablish(psc->sc_pa.pa_pc, psc->sc_ihs[i]);
1369 1.4 jakllsch psc->sc_ihs[i] = NULL;
1370 1.4 jakllsch }
1371 1.4 jakllsch
1372 1.4 jakllsch if (psc->sc_ihs_num > 0)
1373 1.4 jakllsch pci_intr_release(psc->sc_pa.pa_pc, psc->sc_ihp, psc->sc_ihs_num);
1374 1.4 jakllsch
1375 1.4 jakllsch if (psc->sc_ihs != NULL) {
1376 1.4 jakllsch kmem_free(psc->sc_ihs, sizeof(*psc->sc_ihs) * psc->sc_ihs_num);
1377 1.4 jakllsch psc->sc_ihs = NULL;
1378 1.4 jakllsch }
1379 1.4 jakllsch psc->sc_ihs_num = 0;
1380 1.4 jakllsch }
1381 1.4 jakllsch
1382 1.4 jakllsch /*
1383 1.4 jakllsch * Interrupt handler.
1384 1.4 jakllsch */
1385 1.4 jakllsch static int
1386 1.4 jakllsch virtio_pci_intr(void *arg)
1387 1.4 jakllsch {
1388 1.4 jakllsch struct virtio_softc *sc = arg;
1389 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
1390 1.4 jakllsch int isr, r = 0;
1391 1.4 jakllsch
1392 1.4 jakllsch /* check and ack the interrupt */
1393 1.15 reinoud isr = bus_space_read_1(psc->sc_isr_iot, psc->sc_isr_ioh, 0);
1394 1.4 jakllsch if (isr == 0)
1395 1.4 jakllsch return 0;
1396 1.4 jakllsch if ((isr & VIRTIO_CONFIG_ISR_CONFIG_CHANGE) &&
1397 1.4 jakllsch (sc->sc_config_change != NULL))
1398 1.4 jakllsch r = (sc->sc_config_change)(sc);
1399 1.4 jakllsch if (sc->sc_intrhand != NULL) {
1400 1.4 jakllsch if (sc->sc_soft_ih != NULL)
1401 1.4 jakllsch softint_schedule(sc->sc_soft_ih);
1402 1.4 jakllsch else
1403 1.4 jakllsch r |= (sc->sc_intrhand)(sc);
1404 1.4 jakllsch }
1405 1.4 jakllsch
1406 1.4 jakllsch return r;
1407 1.4 jakllsch }
1408 1.4 jakllsch
1409 1.4 jakllsch static int
1410 1.4 jakllsch virtio_pci_msix_queue_intr(void *arg)
1411 1.4 jakllsch {
1412 1.4 jakllsch struct virtio_softc *sc = arg;
1413 1.4 jakllsch int r = 0;
1414 1.4 jakllsch
1415 1.4 jakllsch if (sc->sc_intrhand != NULL) {
1416 1.4 jakllsch if (sc->sc_soft_ih != NULL)
1417 1.4 jakllsch softint_schedule(sc->sc_soft_ih);
1418 1.4 jakllsch else
1419 1.4 jakllsch r |= (sc->sc_intrhand)(sc);
1420 1.4 jakllsch }
1421 1.4 jakllsch
1422 1.4 jakllsch return r;
1423 1.4 jakllsch }
1424 1.4 jakllsch
1425 1.4 jakllsch static int
1426 1.4 jakllsch virtio_pci_msix_config_intr(void *arg)
1427 1.4 jakllsch {
1428 1.4 jakllsch struct virtio_softc *sc = arg;
1429 1.4 jakllsch int r = 0;
1430 1.4 jakllsch
1431 1.4 jakllsch if (sc->sc_config_change != NULL)
1432 1.4 jakllsch r = (sc->sc_config_change)(sc);
1433 1.4 jakllsch return r;
1434 1.4 jakllsch }
1435 1.5 jakllsch
1436 1.5 jakllsch MODULE(MODULE_CLASS_DRIVER, virtio_pci, "pci,virtio");
1437 1.5 jakllsch
1438 1.5 jakllsch #ifdef _MODULE
1439 1.5 jakllsch #include "ioconf.c"
1440 1.5 jakllsch #endif
1441 1.5 jakllsch
1442 1.5 jakllsch static int
1443 1.5 jakllsch virtio_pci_modcmd(modcmd_t cmd, void *opaque)
1444 1.5 jakllsch {
1445 1.5 jakllsch int error = 0;
1446 1.5 jakllsch
1447 1.5 jakllsch #ifdef _MODULE
1448 1.5 jakllsch switch (cmd) {
1449 1.5 jakllsch case MODULE_CMD_INIT:
1450 1.5 jakllsch error = config_init_component(cfdriver_ioconf_virtio_pci,
1451 1.5 jakllsch cfattach_ioconf_virtio_pci, cfdata_ioconf_virtio_pci);
1452 1.5 jakllsch break;
1453 1.5 jakllsch case MODULE_CMD_FINI:
1454 1.5 jakllsch error = config_fini_component(cfdriver_ioconf_virtio_pci,
1455 1.5 jakllsch cfattach_ioconf_virtio_pci, cfdata_ioconf_virtio_pci);
1456 1.5 jakllsch break;
1457 1.5 jakllsch default:
1458 1.5 jakllsch error = ENOTTY;
1459 1.5 jakllsch break;
1460 1.5 jakllsch }
1461 1.5 jakllsch #endif
1462 1.5 jakllsch
1463 1.5 jakllsch return error;
1464 1.5 jakllsch }
1465