virtio_pci.c revision 1.38.4.4 1 1.38.4.4 martin /* $NetBSD: virtio_pci.c,v 1.38.4.4 2024/10/02 18:20:48 martin Exp $ */
2 1.1 cherry
3 1.1 cherry /*
4 1.15 reinoud * Copyright (c) 2020 The NetBSD Foundation, Inc.
5 1.15 reinoud * Copyright (c) 2012 Stefan Fritsch.
6 1.1 cherry * Copyright (c) 2010 Minoura Makoto.
7 1.1 cherry * All rights reserved.
8 1.1 cherry *
9 1.1 cherry * Redistribution and use in source and binary forms, with or without
10 1.1 cherry * modification, are permitted provided that the following conditions
11 1.1 cherry * are met:
12 1.1 cherry * 1. Redistributions of source code must retain the above copyright
13 1.1 cherry * notice, this list of conditions and the following disclaimer.
14 1.1 cherry * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 cherry * notice, this list of conditions and the following disclaimer in the
16 1.1 cherry * documentation and/or other materials provided with the distribution.
17 1.1 cherry *
18 1.1 cherry * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.1 cherry * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.1 cherry * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.1 cherry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.1 cherry * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 1.1 cherry * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 1.1 cherry * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 1.1 cherry * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 1.1 cherry * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27 1.1 cherry * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 1.1 cherry */
29 1.1 cherry
30 1.1 cherry #include <sys/cdefs.h>
31 1.38.4.4 martin __KERNEL_RCSID(0, "$NetBSD: virtio_pci.c,v 1.38.4.4 2024/10/02 18:20:48 martin Exp $");
32 1.1 cherry
33 1.1 cherry #include <sys/param.h>
34 1.38.4.4 martin #include <sys/types.h>
35 1.38.4.4 martin
36 1.38.4.4 martin #include <sys/device.h>
37 1.19 christos #include <sys/endian.h>
38 1.6 yamaguch #include <sys/interrupt.h>
39 1.38.4.4 martin #include <sys/kmem.h>
40 1.38.4.4 martin #include <sys/module.h>
41 1.33 yamaguch #include <sys/syslog.h>
42 1.38.4.4 martin #include <sys/systm.h>
43 1.1 cherry
44 1.1 cherry #include <dev/pci/pcidevs.h>
45 1.1 cherry #include <dev/pci/pcireg.h>
46 1.1 cherry #include <dev/pci/pcivar.h>
47 1.1 cherry
48 1.15 reinoud #include <dev/pci/virtioreg.h> /* XXX: move to non-pci */
49 1.15 reinoud #include <dev/pci/virtio_pcireg.h>
50 1.15 reinoud
51 1.1 cherry #define VIRTIO_PRIVATE
52 1.15 reinoud #include <dev/pci/virtiovar.h> /* XXX: move to non-pci */
53 1.1 cherry
54 1.1 cherry
55 1.33 yamaguch #define VIRTIO_PCI_LOG(_sc, _use_log, _fmt, _args...) \
56 1.33 yamaguch do { \
57 1.33 yamaguch if ((_use_log)) { \
58 1.33 yamaguch log(LOG_DEBUG, "%s: " _fmt, \
59 1.33 yamaguch device_xname((_sc)->sc_dev), \
60 1.33 yamaguch ##_args); \
61 1.33 yamaguch } else { \
62 1.33 yamaguch aprint_error_dev((_sc)->sc_dev, \
63 1.33 yamaguch _fmt, ##_args); \
64 1.33 yamaguch } \
65 1.33 yamaguch } while(0)
66 1.33 yamaguch
67 1.4 jakllsch static int virtio_pci_match(device_t, cfdata_t, void *);
68 1.4 jakllsch static void virtio_pci_attach(device_t, device_t, void *);
69 1.4 jakllsch static int virtio_pci_rescan(device_t, const char *, const int *);
70 1.4 jakllsch static int virtio_pci_detach(device_t, int);
71 1.4 jakllsch
72 1.22 reinoud #define NMAPREG ((PCI_MAPREG_END - PCI_MAPREG_START) / \
73 1.22 reinoud sizeof(pcireg_t))
74 1.4 jakllsch struct virtio_pci_softc {
75 1.4 jakllsch struct virtio_softc sc_sc;
76 1.38.4.1 martin bool sc_intr_pervq;
77 1.15 reinoud
78 1.15 reinoud /* IO space */
79 1.4 jakllsch bus_space_tag_t sc_iot;
80 1.4 jakllsch bus_space_handle_t sc_ioh;
81 1.4 jakllsch bus_size_t sc_iosize;
82 1.15 reinoud
83 1.15 reinoud /* BARs */
84 1.21 reinoud bus_space_tag_t sc_bars_iot[NMAPREG];
85 1.21 reinoud bus_space_handle_t sc_bars_ioh[NMAPREG];
86 1.21 reinoud bus_size_t sc_bars_iosize[NMAPREG];
87 1.15 reinoud
88 1.15 reinoud /* notify space */
89 1.15 reinoud bus_space_tag_t sc_notify_iot;
90 1.15 reinoud bus_space_handle_t sc_notify_ioh;
91 1.15 reinoud bus_size_t sc_notify_iosize;
92 1.15 reinoud uint32_t sc_notify_off_multiplier;
93 1.15 reinoud
94 1.15 reinoud /* isr space */
95 1.15 reinoud bus_space_tag_t sc_isr_iot;
96 1.15 reinoud bus_space_handle_t sc_isr_ioh;
97 1.15 reinoud bus_size_t sc_isr_iosize;
98 1.15 reinoud
99 1.15 reinoud /* generic */
100 1.4 jakllsch struct pci_attach_args sc_pa;
101 1.4 jakllsch pci_intr_handle_t *sc_ihp;
102 1.4 jakllsch void **sc_ihs;
103 1.4 jakllsch int sc_ihs_num;
104 1.15 reinoud int sc_devcfg_offset; /* for 0.9 */
105 1.4 jakllsch };
106 1.4 jakllsch
107 1.15 reinoud static int virtio_pci_attach_09(device_t, void *);
108 1.15 reinoud static void virtio_pci_kick_09(struct virtio_softc *, uint16_t);
109 1.15 reinoud static uint16_t virtio_pci_read_queue_size_09(struct virtio_softc *, uint16_t);
110 1.38.4.4 martin static void virtio_pci_setup_queue_09(struct virtio_softc *, uint16_t,
111 1.38.4.4 martin uint64_t);
112 1.15 reinoud static void virtio_pci_set_status_09(struct virtio_softc *, int);
113 1.38.4.4 martin static void virtio_pci_negotiate_features_09(struct virtio_softc *,
114 1.38.4.4 martin uint64_t);
115 1.15 reinoud
116 1.15 reinoud static int virtio_pci_attach_10(device_t, void *);
117 1.15 reinoud static void virtio_pci_kick_10(struct virtio_softc *, uint16_t);
118 1.15 reinoud static uint16_t virtio_pci_read_queue_size_10(struct virtio_softc *, uint16_t);
119 1.38.4.4 martin static void virtio_pci_setup_queue_10(struct virtio_softc *, uint16_t,
120 1.38.4.4 martin uint64_t);
121 1.15 reinoud static void virtio_pci_set_status_10(struct virtio_softc *, int);
122 1.38.4.4 martin static void virtio_pci_negotiate_features_10(struct virtio_softc *,
123 1.38.4.4 martin uint64_t);
124 1.38.4.4 martin static int virtio_pci_find_cap(struct virtio_pci_softc *, int, void *,
125 1.38.4.4 martin int);
126 1.15 reinoud
127 1.31 yamaguch static int virtio_pci_alloc_interrupts(struct virtio_softc *);
128 1.4 jakllsch static void virtio_pci_free_interrupts(struct virtio_softc *);
129 1.38.4.4 martin static int virtio_pci_adjust_config_region(struct virtio_pci_softc *);
130 1.38.4.4 martin static int virtio_pci_intr(void *);
131 1.4 jakllsch static int virtio_pci_msix_queue_intr(void *);
132 1.4 jakllsch static int virtio_pci_msix_config_intr(void *);
133 1.32 yamaguch static int virtio_pci_setup_interrupts_09(struct virtio_softc *, int);
134 1.32 yamaguch static int virtio_pci_setup_interrupts_10(struct virtio_softc *, int);
135 1.31 yamaguch static int virtio_pci_establish_msix_interrupts(struct virtio_softc *,
136 1.38.4.4 martin const struct pci_attach_args *);
137 1.31 yamaguch static int virtio_pci_establish_intx_interrupt(struct virtio_softc *,
138 1.38.4.4 martin const struct pci_attach_args *);
139 1.31 yamaguch static bool virtio_pci_msix_enabled(struct virtio_pci_softc *);
140 1.4 jakllsch
141 1.4 jakllsch #define VIRTIO_MSIX_CONFIG_VECTOR_INDEX 0
142 1.4 jakllsch #define VIRTIO_MSIX_QUEUE_VECTOR_INDEX 1
143 1.4 jakllsch
144 1.27 reinoud /*
145 1.38.4.3 martin * For big-endian aarch64/armv7 on QEMU (and most real HW), only CPU cores
146 1.38.4.3 martin * are running in big-endian mode, with all peripheral being configured to
147 1.38.4.3 martin * little-endian mode. Their default bus_space(9) functions forcibly swap
148 1.38.4.3 martin * byte-order. This guarantees that PIO'ed data from pci(4), e.g., are
149 1.38.4.3 martin * correctly handled by bus_space(9), while DMA'ed ones should be swapped
150 1.38.4.3 martin * by hand, in violation of virtio(4) specifications.
151 1.27 reinoud */
152 1.4 jakllsch
153 1.38.4.3 martin #if (defined(__aarch64__) || defined(__arm__)) && BYTE_ORDER == BIG_ENDIAN
154 1.38.4.3 martin # define READ_ENDIAN_09 BIG_ENDIAN
155 1.27 reinoud # define READ_ENDIAN_10 BIG_ENDIAN
156 1.27 reinoud # define STRUCT_ENDIAN_09 BIG_ENDIAN
157 1.27 reinoud # define STRUCT_ENDIAN_10 LITTLE_ENDIAN
158 1.27 reinoud #elif BYTE_ORDER == BIG_ENDIAN
159 1.27 reinoud # define READ_ENDIAN_09 LITTLE_ENDIAN
160 1.27 reinoud # define READ_ENDIAN_10 BIG_ENDIAN
161 1.27 reinoud # define STRUCT_ENDIAN_09 BIG_ENDIAN
162 1.27 reinoud # define STRUCT_ENDIAN_10 LITTLE_ENDIAN
163 1.27 reinoud #else /* little endian */
164 1.27 reinoud # define READ_ENDIAN_09 LITTLE_ENDIAN
165 1.27 reinoud # define READ_ENDIAN_10 LITTLE_ENDIAN
166 1.27 reinoud # define STRUCT_ENDIAN_09 LITTLE_ENDIAN
167 1.27 reinoud # define STRUCT_ENDIAN_10 LITTLE_ENDIAN
168 1.15 reinoud #endif
169 1.15 reinoud
170 1.4 jakllsch CFATTACH_DECL3_NEW(virtio_pci, sizeof(struct virtio_pci_softc),
171 1.4 jakllsch virtio_pci_match, virtio_pci_attach, virtio_pci_detach, NULL,
172 1.38.4.4 martin virtio_pci_rescan, NULL, 0);
173 1.4 jakllsch
174 1.15 reinoud static const struct virtio_ops virtio_pci_ops_09 = {
175 1.15 reinoud .kick = virtio_pci_kick_09,
176 1.15 reinoud .read_queue_size = virtio_pci_read_queue_size_09,
177 1.15 reinoud .setup_queue = virtio_pci_setup_queue_09,
178 1.15 reinoud .set_status = virtio_pci_set_status_09,
179 1.15 reinoud .neg_features = virtio_pci_negotiate_features_09,
180 1.31 yamaguch .alloc_interrupts = virtio_pci_alloc_interrupts,
181 1.15 reinoud .free_interrupts = virtio_pci_free_interrupts,
182 1.31 yamaguch .setup_interrupts = virtio_pci_setup_interrupts_09,
183 1.15 reinoud };
184 1.15 reinoud
185 1.15 reinoud static const struct virtio_ops virtio_pci_ops_10 = {
186 1.15 reinoud .kick = virtio_pci_kick_10,
187 1.15 reinoud .read_queue_size = virtio_pci_read_queue_size_10,
188 1.15 reinoud .setup_queue = virtio_pci_setup_queue_10,
189 1.15 reinoud .set_status = virtio_pci_set_status_10,
190 1.15 reinoud .neg_features = virtio_pci_negotiate_features_10,
191 1.31 yamaguch .alloc_interrupts = virtio_pci_alloc_interrupts,
192 1.4 jakllsch .free_interrupts = virtio_pci_free_interrupts,
193 1.31 yamaguch .setup_interrupts = virtio_pci_setup_interrupts_10,
194 1.4 jakllsch };
195 1.1 cherry
196 1.1 cherry static int
197 1.4 jakllsch virtio_pci_match(device_t parent, cfdata_t match, void *aux)
198 1.1 cherry {
199 1.38.4.4 martin const struct pci_attach_args * const pa = aux;
200 1.1 cherry
201 1.1 cherry switch (PCI_VENDOR(pa->pa_id)) {
202 1.1 cherry case PCI_VENDOR_QUMRANET:
203 1.34 uwe /* Transitional devices MUST have a PCI Revision ID of 0. */
204 1.15 reinoud if (((PCI_PRODUCT_QUMRANET_VIRTIO_1000 <=
205 1.38.4.4 martin PCI_PRODUCT(pa->pa_id)) &&
206 1.38.4.4 martin (PCI_PRODUCT(pa->pa_id) <=
207 1.38.4.4 martin PCI_PRODUCT_QUMRANET_VIRTIO_103F)) &&
208 1.38.4.4 martin PCI_REVISION(pa->pa_class) == 0)
209 1.15 reinoud return 1;
210 1.34 uwe /*
211 1.34 uwe * Non-transitional devices SHOULD have a PCI Revision
212 1.34 uwe * ID of 1 or higher. Drivers MUST match any PCI
213 1.34 uwe * Revision ID value.
214 1.34 uwe */
215 1.15 reinoud if (((PCI_PRODUCT_QUMRANET_VIRTIO_1040 <=
216 1.38.4.4 martin PCI_PRODUCT(pa->pa_id)) &&
217 1.38.4.4 martin (PCI_PRODUCT(pa->pa_id) <=
218 1.38.4.4 martin PCI_PRODUCT_QUMRANET_VIRTIO_107F)) &&
219 1.38.4.4 martin /* XXX: TODO */
220 1.38.4.4 martin PCI_REVISION(pa->pa_class) == 1)
221 1.1 cherry return 1;
222 1.1 cherry break;
223 1.1 cherry }
224 1.1 cherry
225 1.1 cherry return 0;
226 1.1 cherry }
227 1.1 cherry
228 1.1 cherry static void
229 1.4 jakllsch virtio_pci_attach(device_t parent, device_t self, void *aux)
230 1.1 cherry {
231 1.4 jakllsch struct virtio_pci_softc * const psc = device_private(self);
232 1.4 jakllsch struct virtio_softc * const sc = &psc->sc_sc;
233 1.38.4.4 martin const struct pci_attach_args * const pa = aux;
234 1.1 cherry pci_chipset_tag_t pc = pa->pa_pc;
235 1.1 cherry pcitag_t tag = pa->pa_tag;
236 1.1 cherry int revision;
237 1.15 reinoud int ret;
238 1.1 cherry pcireg_t id;
239 1.2 uwe pcireg_t csr;
240 1.1 cherry
241 1.1 cherry revision = PCI_REVISION(pa->pa_class);
242 1.15 reinoud switch (revision) {
243 1.15 reinoud case 0:
244 1.15 reinoud /* subsystem ID shows what I am */
245 1.15 reinoud id = PCI_SUBSYS_ID(pci_conf_read(pc, tag, PCI_SUBSYS_ID_REG));
246 1.15 reinoud break;
247 1.15 reinoud case 1:
248 1.15 reinoud /* pci product number shows what I am */
249 1.15 reinoud id = PCI_PRODUCT(pa->pa_id) - PCI_PRODUCT_QUMRANET_VIRTIO_1040;
250 1.15 reinoud break;
251 1.15 reinoud default:
252 1.1 cherry aprint_normal(": unknown revision 0x%02x; giving up\n",
253 1.38.4.4 martin revision);
254 1.1 cherry return;
255 1.1 cherry }
256 1.15 reinoud
257 1.1 cherry aprint_normal("\n");
258 1.1 cherry aprint_naive("\n");
259 1.15 reinoud virtio_print_device_type(self, id, revision);
260 1.1 cherry
261 1.2 uwe csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
262 1.2 uwe csr |= PCI_COMMAND_MASTER_ENABLE | PCI_COMMAND_IO_ENABLE;
263 1.2 uwe pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
264 1.2 uwe
265 1.1 cherry sc->sc_dev = self;
266 1.4 jakllsch psc->sc_pa = *pa;
267 1.4 jakllsch psc->sc_iot = pa->pa_iot;
268 1.15 reinoud
269 1.15 reinoud sc->sc_dmat = pa->pa_dmat;
270 1.1 cherry if (pci_dma64_available(pa))
271 1.1 cherry sc->sc_dmat = pa->pa_dmat64;
272 1.1 cherry
273 1.15 reinoud /* attach is dependent on revision */
274 1.15 reinoud ret = 0;
275 1.15 reinoud if (revision == 1) {
276 1.15 reinoud /* try to attach 1.0 */
277 1.15 reinoud ret = virtio_pci_attach_10(self, aux);
278 1.15 reinoud }
279 1.15 reinoud if (ret == 0 && revision == 0) {
280 1.15 reinoud /* revision 0 means 0.9 only or both 0.9 and 1.0 */
281 1.15 reinoud ret = virtio_pci_attach_09(self, aux);
282 1.15 reinoud }
283 1.15 reinoud if (ret) {
284 1.15 reinoud aprint_error_dev(self, "cannot attach (%d)\n", ret);
285 1.1 cherry return;
286 1.1 cherry }
287 1.15 reinoud KASSERT(sc->sc_ops);
288 1.15 reinoud
289 1.15 reinoud /* preset config region */
290 1.15 reinoud psc->sc_devcfg_offset = VIRTIO_CONFIG_DEVICE_CONFIG_NOMSI;
291 1.15 reinoud if (virtio_pci_adjust_config_region(psc))
292 1.15 reinoud return;
293 1.1 cherry
294 1.15 reinoud /* generic */
295 1.1 cherry virtio_device_reset(sc);
296 1.1 cherry virtio_set_status(sc, VIRTIO_CONFIG_DEVICE_STATUS_ACK);
297 1.1 cherry virtio_set_status(sc, VIRTIO_CONFIG_DEVICE_STATUS_DRIVER);
298 1.1 cherry
299 1.15 reinoud sc->sc_childdevid = id;
300 1.1 cherry sc->sc_child = NULL;
301 1.29 thorpej virtio_pci_rescan(self, NULL, NULL);
302 1.1 cherry return;
303 1.1 cherry }
304 1.1 cherry
305 1.1 cherry /* ARGSUSED */
306 1.1 cherry static int
307 1.29 thorpej virtio_pci_rescan(device_t self, const char *ifattr, const int *locs)
308 1.1 cherry {
309 1.4 jakllsch struct virtio_pci_softc * const psc = device_private(self);
310 1.4 jakllsch struct virtio_softc * const sc = &psc->sc_sc;
311 1.1 cherry struct virtio_attach_args va;
312 1.1 cherry
313 1.1 cherry if (sc->sc_child) /* Child already attached? */
314 1.1 cherry return 0;
315 1.1 cherry
316 1.1 cherry memset(&va, 0, sizeof(va));
317 1.1 cherry va.sc_childdevid = sc->sc_childdevid;
318 1.1 cherry
319 1.30 thorpej config_found(self, &va, NULL, CFARGS_NONE);
320 1.1 cherry
321 1.15 reinoud if (virtio_attach_failed(sc))
322 1.1 cherry return 0;
323 1.1 cherry
324 1.1 cherry return 0;
325 1.1 cherry }
326 1.1 cherry
327 1.1 cherry static int
328 1.4 jakllsch virtio_pci_detach(device_t self, int flags)
329 1.1 cherry {
330 1.4 jakllsch struct virtio_pci_softc * const psc = device_private(self);
331 1.4 jakllsch struct virtio_softc * const sc = &psc->sc_sc;
332 1.38.4.4 martin unsigned i;
333 1.1 cherry int r;
334 1.1 cherry
335 1.38.4.1 martin r = config_detach_children(self, flags);
336 1.38.4.1 martin if (r != 0)
337 1.38.4.1 martin return r;
338 1.1 cherry
339 1.38.4.2 martin /* Check that child never attached, or detached properly */
340 1.38.4.2 martin KASSERT(sc->sc_child == NULL);
341 1.1 cherry KASSERT(sc->sc_vqs == NULL);
342 1.4 jakllsch KASSERT(psc->sc_ihs_num == 0);
343 1.1 cherry
344 1.38.4.4 martin if (sc->sc_version_1) {
345 1.38.4.4 martin for (i = 0; i < __arraycount(psc->sc_bars_iot); i++) {
346 1.38.4.4 martin if (psc->sc_bars_iosize[i] == 0)
347 1.38.4.4 martin continue;
348 1.38.4.4 martin bus_space_unmap(psc->sc_bars_iot[i],
349 1.38.4.4 martin psc->sc_bars_ioh[i], psc->sc_bars_iosize[i]);
350 1.38.4.4 martin psc->sc_bars_iosize[i] = 0;
351 1.38.4.4 martin }
352 1.38.4.4 martin } else {
353 1.38.4.4 martin if (psc->sc_iosize) {
354 1.38.4.4 martin bus_space_unmap(psc->sc_iot, psc->sc_ioh,
355 1.38.4.4 martin psc->sc_iosize);
356 1.38.4.4 martin psc->sc_iosize = 0;
357 1.38.4.4 martin }
358 1.38.4.4 martin }
359 1.1 cherry
360 1.1 cherry return 0;
361 1.1 cherry }
362 1.4 jakllsch
363 1.15 reinoud static int
364 1.15 reinoud virtio_pci_attach_09(device_t self, void *aux)
365 1.15 reinoud {
366 1.15 reinoud struct virtio_pci_softc * const psc = device_private(self);
367 1.38.4.4 martin const struct pci_attach_args * const pa = aux;
368 1.15 reinoud struct virtio_softc * const sc = &psc->sc_sc;
369 1.15 reinoud
370 1.15 reinoud /* complete IO region */
371 1.15 reinoud if (pci_mapreg_map(pa, PCI_MAPREG_START, PCI_MAPREG_TYPE_IO, 0,
372 1.38.4.4 martin &psc->sc_iot, &psc->sc_ioh, NULL, &psc->sc_iosize)) {
373 1.15 reinoud aprint_error_dev(self, "can't map i/o space\n");
374 1.15 reinoud return EIO;
375 1.15 reinoud }
376 1.15 reinoud
377 1.15 reinoud /* queue space */
378 1.15 reinoud if (bus_space_subregion(psc->sc_iot, psc->sc_ioh,
379 1.38.4.4 martin VIRTIO_CONFIG_QUEUE_NOTIFY, 2, &psc->sc_notify_ioh)) {
380 1.15 reinoud aprint_error_dev(self, "can't map notify i/o space\n");
381 1.15 reinoud return EIO;
382 1.15 reinoud }
383 1.15 reinoud psc->sc_notify_iosize = 2;
384 1.15 reinoud psc->sc_notify_iot = psc->sc_iot;
385 1.15 reinoud
386 1.15 reinoud /* ISR space */
387 1.15 reinoud if (bus_space_subregion(psc->sc_iot, psc->sc_ioh,
388 1.38.4.4 martin VIRTIO_CONFIG_ISR_STATUS, 1, &psc->sc_isr_ioh)) {
389 1.15 reinoud aprint_error_dev(self, "can't map isr i/o space\n");
390 1.15 reinoud return EIO;
391 1.15 reinoud }
392 1.15 reinoud psc->sc_isr_iosize = 1;
393 1.15 reinoud psc->sc_isr_iot = psc->sc_iot;
394 1.15 reinoud
395 1.15 reinoud /* set our version 0.9 ops */
396 1.15 reinoud sc->sc_ops = &virtio_pci_ops_09;
397 1.38.4.4 martin sc->sc_bus_endian = READ_ENDIAN_09;
398 1.27 reinoud sc->sc_struct_endian = STRUCT_ENDIAN_09;
399 1.15 reinoud return 0;
400 1.15 reinoud }
401 1.15 reinoud
402 1.15 reinoud static int
403 1.15 reinoud virtio_pci_attach_10(device_t self, void *aux)
404 1.4 jakllsch {
405 1.15 reinoud struct virtio_pci_softc * const psc = device_private(self);
406 1.38.4.4 martin const struct pci_attach_args * const pa = aux;
407 1.15 reinoud struct virtio_softc * const sc = &psc->sc_sc;
408 1.38.4.4 martin const pci_chipset_tag_t pc = pa->pa_pc;
409 1.38.4.4 martin const pcitag_t tag = pa->pa_tag;
410 1.15 reinoud
411 1.15 reinoud struct virtio_pci_cap common, isr, device;
412 1.15 reinoud struct virtio_pci_notify_cap notify;
413 1.15 reinoud int have_device_cfg = 0;
414 1.15 reinoud bus_size_t bars[NMAPREG] = { 0 };
415 1.15 reinoud int bars_idx[NMAPREG] = { 0 };
416 1.38.4.4 martin struct virtio_pci_cap * const caps[] =
417 1.38.4.4 martin { &common, &isr, &device, ¬ify.cap };
418 1.26 reinoud int i, j, ret = 0;
419 1.15 reinoud
420 1.15 reinoud if (virtio_pci_find_cap(psc, VIRTIO_PCI_CAP_COMMON_CFG,
421 1.38.4.4 martin &common, sizeof(common)))
422 1.15 reinoud return ENODEV;
423 1.15 reinoud if (virtio_pci_find_cap(psc, VIRTIO_PCI_CAP_NOTIFY_CFG,
424 1.38.4.4 martin ¬ify, sizeof(notify)))
425 1.15 reinoud return ENODEV;
426 1.15 reinoud if (virtio_pci_find_cap(psc, VIRTIO_PCI_CAP_ISR_CFG,
427 1.38.4.4 martin &isr, sizeof(isr)))
428 1.15 reinoud return ENODEV;
429 1.15 reinoud if (virtio_pci_find_cap(psc, VIRTIO_PCI_CAP_DEVICE_CFG,
430 1.38.4.4 martin &device, sizeof(device)))
431 1.15 reinoud memset(&device, 0, sizeof(device));
432 1.15 reinoud else
433 1.15 reinoud have_device_cfg = 1;
434 1.15 reinoud
435 1.15 reinoud /* Figure out which bars we need to map */
436 1.15 reinoud for (i = 0; i < __arraycount(caps); i++) {
437 1.15 reinoud int bar = caps[i]->bar;
438 1.15 reinoud bus_size_t len = caps[i]->offset + caps[i]->length;
439 1.38.4.4 martin
440 1.15 reinoud if (caps[i]->length == 0)
441 1.15 reinoud continue;
442 1.15 reinoud if (bars[bar] < len)
443 1.15 reinoud bars[bar] = len;
444 1.15 reinoud }
445 1.15 reinoud
446 1.26 reinoud for (i = j = 0; i < __arraycount(bars); i++) {
447 1.15 reinoud int reg;
448 1.15 reinoud pcireg_t type;
449 1.38.4.4 martin
450 1.15 reinoud if (bars[i] == 0)
451 1.15 reinoud continue;
452 1.35 uwe reg = PCI_BAR(i);
453 1.15 reinoud type = pci_mapreg_type(pc, tag, reg);
454 1.15 reinoud if (pci_mapreg_map(pa, reg, type, 0,
455 1.38.4.4 martin &psc->sc_bars_iot[j], &psc->sc_bars_ioh[j],
456 1.38.4.4 martin NULL, &psc->sc_bars_iosize[j])) {
457 1.15 reinoud aprint_error_dev(self, "can't map bar %u \n", i);
458 1.15 reinoud ret = EIO;
459 1.15 reinoud goto err;
460 1.15 reinoud }
461 1.17 martin aprint_debug_dev(self,
462 1.17 martin "bar[%d]: iot %p, size 0x%" PRIxBUSSIZE "\n",
463 1.17 martin j, psc->sc_bars_iot[j], psc->sc_bars_iosize[j]);
464 1.15 reinoud bars_idx[i] = j;
465 1.15 reinoud j++;
466 1.15 reinoud }
467 1.15 reinoud
468 1.15 reinoud i = bars_idx[notify.cap.bar];
469 1.15 reinoud if (bus_space_subregion(psc->sc_bars_iot[i], psc->sc_bars_ioh[i],
470 1.38.4.4 martin notify.cap.offset, notify.cap.length, &psc->sc_notify_ioh)) {
471 1.15 reinoud aprint_error_dev(self, "can't map notify i/o space\n");
472 1.15 reinoud ret = EIO;
473 1.15 reinoud goto err;
474 1.15 reinoud }
475 1.15 reinoud psc->sc_notify_iosize = notify.cap.length;
476 1.15 reinoud psc->sc_notify_iot = psc->sc_bars_iot[i];
477 1.15 reinoud psc->sc_notify_off_multiplier = le32toh(notify.notify_off_multiplier);
478 1.15 reinoud
479 1.15 reinoud if (have_device_cfg) {
480 1.15 reinoud i = bars_idx[device.bar];
481 1.38.4.4 martin if (bus_space_subregion(psc->sc_bars_iot[i],
482 1.38.4.4 martin psc->sc_bars_ioh[i], device.offset, device.length,
483 1.38.4.4 martin &sc->sc_devcfg_ioh)) {
484 1.15 reinoud aprint_error_dev(self, "can't map devcfg i/o space\n");
485 1.15 reinoud ret = EIO;
486 1.15 reinoud goto err;
487 1.15 reinoud }
488 1.15 reinoud aprint_debug_dev(self,
489 1.38.4.4 martin "device.offset = 0x%x, device.length = 0x%x\n",
490 1.38.4.4 martin device.offset, device.length);
491 1.15 reinoud sc->sc_devcfg_iosize = device.length;
492 1.15 reinoud sc->sc_devcfg_iot = psc->sc_bars_iot[i];
493 1.15 reinoud }
494 1.15 reinoud
495 1.15 reinoud i = bars_idx[isr.bar];
496 1.15 reinoud if (bus_space_subregion(psc->sc_bars_iot[i], psc->sc_bars_ioh[i],
497 1.38.4.4 martin isr.offset, isr.length, &psc->sc_isr_ioh)) {
498 1.15 reinoud aprint_error_dev(self, "can't map isr i/o space\n");
499 1.15 reinoud ret = EIO;
500 1.15 reinoud goto err;
501 1.15 reinoud }
502 1.15 reinoud psc->sc_isr_iosize = isr.length;
503 1.15 reinoud psc->sc_isr_iot = psc->sc_bars_iot[i];
504 1.15 reinoud
505 1.15 reinoud i = bars_idx[common.bar];
506 1.15 reinoud if (bus_space_subregion(psc->sc_bars_iot[i], psc->sc_bars_ioh[i],
507 1.38.4.4 martin common.offset, common.length, &psc->sc_ioh)) {
508 1.15 reinoud aprint_error_dev(self, "can't map common i/o space\n");
509 1.15 reinoud ret = EIO;
510 1.15 reinoud goto err;
511 1.15 reinoud }
512 1.15 reinoud psc->sc_iosize = common.length;
513 1.15 reinoud psc->sc_iot = psc->sc_bars_iot[i];
514 1.15 reinoud
515 1.15 reinoud psc->sc_sc.sc_version_1 = 1;
516 1.15 reinoud
517 1.15 reinoud /* set our version 1.0 ops */
518 1.15 reinoud sc->sc_ops = &virtio_pci_ops_10;
519 1.38.4.4 martin sc->sc_bus_endian = READ_ENDIAN_10;
520 1.27 reinoud sc->sc_struct_endian = STRUCT_ENDIAN_10;
521 1.15 reinoud return 0;
522 1.4 jakllsch
523 1.15 reinoud err:
524 1.38.4.4 martin /* undo our pci_mapreg_map()s */
525 1.23 reinoud for (i = 0; i < __arraycount(bars); i++) {
526 1.26 reinoud if (psc->sc_bars_iosize[i] == 0)
527 1.23 reinoud continue;
528 1.26 reinoud bus_space_unmap(psc->sc_bars_iot[i], psc->sc_bars_ioh[i],
529 1.38.4.4 martin psc->sc_bars_iosize[i]);
530 1.38.4.4 martin psc->sc_bars_iosize[i] = 0;
531 1.23 reinoud }
532 1.15 reinoud return ret;
533 1.4 jakllsch }
534 1.4 jakllsch
535 1.15 reinoud /* v1.0 attach helper */
536 1.15 reinoud static int
537 1.38.4.4 martin virtio_pci_find_cap(struct virtio_pci_softc *psc, int cfg_type, void *buf,
538 1.38.4.4 martin int buflen)
539 1.4 jakllsch {
540 1.15 reinoud device_t self = psc->sc_sc.sc_dev;
541 1.15 reinoud pci_chipset_tag_t pc = psc->sc_pa.pa_pc;
542 1.15 reinoud pcitag_t tag = psc->sc_pa.pa_tag;
543 1.15 reinoud unsigned int offset, i, len;
544 1.15 reinoud union {
545 1.15 reinoud pcireg_t reg[8];
546 1.15 reinoud struct virtio_pci_cap vcap;
547 1.15 reinoud } *v = buf;
548 1.15 reinoud
549 1.15 reinoud if (buflen < sizeof(struct virtio_pci_cap))
550 1.15 reinoud return ERANGE;
551 1.15 reinoud
552 1.38.4.4 martin if (!pci_get_capability(pc, tag, PCI_CAP_VENDSPEC, &offset,
553 1.38.4.4 martin &v->reg[0]))
554 1.15 reinoud return ENOENT;
555 1.15 reinoud
556 1.15 reinoud do {
557 1.15 reinoud for (i = 0; i < 4; i++)
558 1.15 reinoud v->reg[i] =
559 1.38.4.4 martin le32toh(pci_conf_read(pc, tag, offset + i * 4));
560 1.15 reinoud if (v->vcap.cfg_type == cfg_type)
561 1.15 reinoud break;
562 1.15 reinoud offset = v->vcap.cap_next;
563 1.15 reinoud } while (offset != 0);
564 1.15 reinoud
565 1.15 reinoud if (offset == 0)
566 1.15 reinoud return ENOENT;
567 1.15 reinoud
568 1.15 reinoud if (v->vcap.cap_len > sizeof(struct virtio_pci_cap)) {
569 1.15 reinoud len = roundup(v->vcap.cap_len, sizeof(pcireg_t));
570 1.15 reinoud if (len > buflen) {
571 1.15 reinoud aprint_error_dev(self, "%s cap too large\n", __func__);
572 1.15 reinoud return ERANGE;
573 1.15 reinoud }
574 1.15 reinoud for (i = 4; i < len / sizeof(pcireg_t); i++)
575 1.15 reinoud v->reg[i] =
576 1.38.4.4 martin le32toh(pci_conf_read(pc, tag, offset + i * 4));
577 1.15 reinoud }
578 1.15 reinoud
579 1.15 reinoud /* endian fixup */
580 1.15 reinoud v->vcap.offset = le32toh(v->vcap.offset);
581 1.15 reinoud v->vcap.length = le32toh(v->vcap.length);
582 1.15 reinoud return 0;
583 1.4 jakllsch }
584 1.4 jakllsch
585 1.15 reinoud /* -------------------------------------
586 1.15 reinoud * Version 0.9 support
587 1.15 reinoud * -------------------------------------*/
588 1.15 reinoud
589 1.15 reinoud static void
590 1.15 reinoud virtio_pci_kick_09(struct virtio_softc *sc, uint16_t idx)
591 1.4 jakllsch {
592 1.38.4.4 martin struct virtio_pci_softc * const psc = container_of(sc,
593 1.38.4.4 martin struct virtio_pci_softc, sc_sc);
594 1.15 reinoud
595 1.15 reinoud bus_space_write_2(psc->sc_notify_iot, psc->sc_notify_ioh, 0, idx);
596 1.4 jakllsch }
597 1.4 jakllsch
598 1.15 reinoud /* only applicable for v 0.9 but also called for 1.0 */
599 1.15 reinoud static int
600 1.15 reinoud virtio_pci_adjust_config_region(struct virtio_pci_softc *psc)
601 1.4 jakllsch {
602 1.37 uwe struct virtio_softc * const sc = &psc->sc_sc;
603 1.37 uwe device_t self = sc->sc_dev;
604 1.15 reinoud
605 1.15 reinoud if (psc->sc_sc.sc_version_1)
606 1.15 reinoud return 0;
607 1.15 reinoud
608 1.15 reinoud sc->sc_devcfg_iosize = psc->sc_iosize - psc->sc_devcfg_offset;
609 1.15 reinoud sc->sc_devcfg_iot = psc->sc_iot;
610 1.15 reinoud if (bus_space_subregion(psc->sc_iot, psc->sc_ioh,
611 1.38.4.4 martin psc->sc_devcfg_offset, sc->sc_devcfg_iosize,
612 1.38.4.4 martin &sc->sc_devcfg_ioh)) {
613 1.15 reinoud aprint_error_dev(self, "can't map config i/o space\n");
614 1.15 reinoud return EIO;
615 1.15 reinoud }
616 1.15 reinoud
617 1.15 reinoud return 0;
618 1.4 jakllsch }
619 1.4 jakllsch
620 1.15 reinoud static uint16_t
621 1.15 reinoud virtio_pci_read_queue_size_09(struct virtio_softc *sc, uint16_t idx)
622 1.4 jakllsch {
623 1.38.4.4 martin struct virtio_pci_softc * const psc = container_of(sc,
624 1.38.4.4 martin struct virtio_pci_softc, sc_sc);
625 1.4 jakllsch
626 1.15 reinoud bus_space_write_2(psc->sc_iot, psc->sc_ioh,
627 1.15 reinoud VIRTIO_CONFIG_QUEUE_SELECT, idx);
628 1.15 reinoud return bus_space_read_2(psc->sc_iot, psc->sc_ioh,
629 1.15 reinoud VIRTIO_CONFIG_QUEUE_SIZE);
630 1.4 jakllsch }
631 1.4 jakllsch
632 1.4 jakllsch static void
633 1.15 reinoud virtio_pci_setup_queue_09(struct virtio_softc *sc, uint16_t idx, uint64_t addr)
634 1.4 jakllsch {
635 1.38.4.4 martin struct virtio_pci_softc * const psc = container_of(sc,
636 1.38.4.4 martin struct virtio_pci_softc, sc_sc);
637 1.4 jakllsch
638 1.15 reinoud bus_space_write_2(psc->sc_iot, psc->sc_ioh,
639 1.15 reinoud VIRTIO_CONFIG_QUEUE_SELECT, idx);
640 1.15 reinoud bus_space_write_4(psc->sc_iot, psc->sc_ioh,
641 1.15 reinoud VIRTIO_CONFIG_QUEUE_ADDRESS, addr / VIRTIO_PAGE_SIZE);
642 1.15 reinoud
643 1.15 reinoud if (psc->sc_ihs_num > 1) {
644 1.15 reinoud int vec = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
645 1.38.4.1 martin if (psc->sc_intr_pervq)
646 1.15 reinoud vec += idx;
647 1.15 reinoud bus_space_write_2(psc->sc_iot, psc->sc_ioh,
648 1.15 reinoud VIRTIO_CONFIG_MSI_QUEUE_VECTOR, vec);
649 1.15 reinoud }
650 1.4 jakllsch }
651 1.4 jakllsch
652 1.4 jakllsch static void
653 1.15 reinoud virtio_pci_set_status_09(struct virtio_softc *sc, int status)
654 1.4 jakllsch {
655 1.38.4.4 martin struct virtio_pci_softc * const psc = container_of(sc,
656 1.38.4.4 martin struct virtio_pci_softc, sc_sc);
657 1.15 reinoud int old = 0;
658 1.4 jakllsch
659 1.15 reinoud if (status != 0) {
660 1.38.4.4 martin old = bus_space_read_1(psc->sc_iot, psc->sc_ioh,
661 1.38.4.4 martin VIRTIO_CONFIG_DEVICE_STATUS);
662 1.15 reinoud }
663 1.15 reinoud bus_space_write_1(psc->sc_iot, psc->sc_ioh,
664 1.15 reinoud VIRTIO_CONFIG_DEVICE_STATUS, status|old);
665 1.4 jakllsch }
666 1.4 jakllsch
667 1.4 jakllsch static void
668 1.38.4.4 martin virtio_pci_negotiate_features_09(struct virtio_softc *sc,
669 1.38.4.4 martin uint64_t guest_features)
670 1.4 jakllsch {
671 1.38.4.4 martin struct virtio_pci_softc * const psc = container_of(sc,
672 1.38.4.4 martin struct virtio_pci_softc, sc_sc);
673 1.15 reinoud uint32_t r;
674 1.15 reinoud
675 1.15 reinoud r = bus_space_read_4(psc->sc_iot, psc->sc_ioh,
676 1.15 reinoud VIRTIO_CONFIG_DEVICE_FEATURES);
677 1.15 reinoud
678 1.15 reinoud r &= guest_features;
679 1.15 reinoud
680 1.15 reinoud bus_space_write_4(psc->sc_iot, psc->sc_ioh,
681 1.15 reinoud VIRTIO_CONFIG_GUEST_FEATURES, r);
682 1.4 jakllsch
683 1.15 reinoud sc->sc_active_features = r;
684 1.4 jakllsch }
685 1.4 jakllsch
686 1.15 reinoud /* -------------------------------------
687 1.15 reinoud * Version 1.0 support
688 1.15 reinoud * -------------------------------------*/
689 1.15 reinoud
690 1.4 jakllsch static void
691 1.15 reinoud virtio_pci_kick_10(struct virtio_softc *sc, uint16_t idx)
692 1.4 jakllsch {
693 1.38.4.4 martin struct virtio_pci_softc * const psc = container_of(sc,
694 1.38.4.4 martin struct virtio_pci_softc, sc_sc);
695 1.15 reinoud unsigned offset = sc->sc_vqs[idx].vq_notify_off *
696 1.38.4.4 martin psc->sc_notify_off_multiplier;
697 1.4 jakllsch
698 1.15 reinoud bus_space_write_2(psc->sc_notify_iot, psc->sc_notify_ioh, offset, idx);
699 1.4 jakllsch }
700 1.4 jakllsch
701 1.4 jakllsch static uint16_t
702 1.15 reinoud virtio_pci_read_queue_size_10(struct virtio_softc *sc, uint16_t idx)
703 1.4 jakllsch {
704 1.38.4.4 martin struct virtio_pci_softc * const psc = container_of(sc,
705 1.38.4.4 martin struct virtio_pci_softc, sc_sc);
706 1.38.4.4 martin bus_space_tag_t iot = psc->sc_iot;
707 1.15 reinoud bus_space_handle_t ioh = psc->sc_ioh;
708 1.4 jakllsch
709 1.15 reinoud bus_space_write_2(iot, ioh, VIRTIO_CONFIG1_QUEUE_SELECT, idx);
710 1.15 reinoud return bus_space_read_2(iot, ioh, VIRTIO_CONFIG1_QUEUE_SIZE);
711 1.4 jakllsch }
712 1.4 jakllsch
713 1.18 reinoud /*
714 1.36 uwe * By definition little endian only in v1.0. NB: "MAY" in the text
715 1.36 uwe * below refers to "independently" (i.e. the order of accesses) not
716 1.36 uwe * "32-bit" (which is restricted by the earlier "MUST").
717 1.24 thorpej *
718 1.36 uwe * 4.1.3.1 Driver Requirements: PCI Device Layout
719 1.36 uwe *
720 1.36 uwe * For device configuration access, the driver MUST use ... 32-bit
721 1.36 uwe * wide and aligned accesses for ... 64-bit wide fields. For 64-bit
722 1.36 uwe * fields, the driver MAY access each of the high and low 32-bit parts
723 1.36 uwe * of the field independently.
724 1.20 christos */
725 1.19 christos static __inline void
726 1.24 thorpej virtio_pci_bus_space_write_8(bus_space_tag_t iot, bus_space_handle_t ioh,
727 1.38.4.4 martin bus_size_t offset, uint64_t value)
728 1.19 christos {
729 1.36 uwe #if _QUAD_HIGHWORD
730 1.19 christos bus_space_write_4(iot, ioh, offset, BUS_ADDR_LO32(value));
731 1.19 christos bus_space_write_4(iot, ioh, offset + 4, BUS_ADDR_HI32(value));
732 1.19 christos #else
733 1.19 christos bus_space_write_4(iot, ioh, offset, BUS_ADDR_HI32(value));
734 1.19 christos bus_space_write_4(iot, ioh, offset + 4, BUS_ADDR_LO32(value));
735 1.19 christos #endif
736 1.19 christos }
737 1.18 reinoud
738 1.4 jakllsch static void
739 1.15 reinoud virtio_pci_setup_queue_10(struct virtio_softc *sc, uint16_t idx, uint64_t addr)
740 1.4 jakllsch {
741 1.38.4.4 martin struct virtio_pci_softc * const psc = container_of(sc,
742 1.38.4.4 martin struct virtio_pci_softc, sc_sc);
743 1.15 reinoud struct virtqueue *vq = &sc->sc_vqs[idx];
744 1.38.4.4 martin bus_space_tag_t iot = psc->sc_iot;
745 1.15 reinoud bus_space_handle_t ioh = psc->sc_ioh;
746 1.15 reinoud KASSERT(vq->vq_index == idx);
747 1.15 reinoud
748 1.15 reinoud bus_space_write_2(iot, ioh, VIRTIO_CONFIG1_QUEUE_SELECT, vq->vq_index);
749 1.15 reinoud if (addr == 0) {
750 1.15 reinoud bus_space_write_2(iot, ioh, VIRTIO_CONFIG1_QUEUE_ENABLE, 0);
751 1.24 thorpej virtio_pci_bus_space_write_8(iot, ioh,
752 1.38.4.4 martin VIRTIO_CONFIG1_QUEUE_DESC, 0);
753 1.24 thorpej virtio_pci_bus_space_write_8(iot, ioh,
754 1.38.4.4 martin VIRTIO_CONFIG1_QUEUE_AVAIL, 0);
755 1.24 thorpej virtio_pci_bus_space_write_8(iot, ioh,
756 1.38.4.4 martin VIRTIO_CONFIG1_QUEUE_USED, 0);
757 1.15 reinoud } else {
758 1.24 thorpej virtio_pci_bus_space_write_8(iot, ioh,
759 1.38.4.4 martin VIRTIO_CONFIG1_QUEUE_DESC, addr);
760 1.24 thorpej virtio_pci_bus_space_write_8(iot, ioh,
761 1.38.4.4 martin VIRTIO_CONFIG1_QUEUE_AVAIL, addr + vq->vq_availoffset);
762 1.24 thorpej virtio_pci_bus_space_write_8(iot, ioh,
763 1.38.4.4 martin VIRTIO_CONFIG1_QUEUE_USED, addr + vq->vq_usedoffset);
764 1.15 reinoud bus_space_write_2(iot, ioh,
765 1.38.4.4 martin VIRTIO_CONFIG1_QUEUE_ENABLE, 1);
766 1.15 reinoud vq->vq_notify_off = bus_space_read_2(iot, ioh,
767 1.38.4.4 martin VIRTIO_CONFIG1_QUEUE_NOTIFY_OFF);
768 1.15 reinoud }
769 1.4 jakllsch
770 1.4 jakllsch if (psc->sc_ihs_num > 1) {
771 1.4 jakllsch int vec = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
772 1.38.4.1 martin if (psc->sc_intr_pervq)
773 1.4 jakllsch vec += idx;
774 1.15 reinoud bus_space_write_2(iot, ioh,
775 1.38.4.4 martin VIRTIO_CONFIG1_QUEUE_MSIX_VECTOR, vec);
776 1.4 jakllsch }
777 1.4 jakllsch }
778 1.4 jakllsch
779 1.4 jakllsch static void
780 1.15 reinoud virtio_pci_set_status_10(struct virtio_softc *sc, int status)
781 1.4 jakllsch {
782 1.38.4.4 martin struct virtio_pci_softc * const psc = container_of(sc,
783 1.38.4.4 martin struct virtio_pci_softc, sc_sc);
784 1.38.4.4 martin bus_space_tag_t iot = psc->sc_iot;
785 1.15 reinoud bus_space_handle_t ioh = psc->sc_ioh;
786 1.4 jakllsch int old = 0;
787 1.4 jakllsch
788 1.15 reinoud if (status)
789 1.15 reinoud old = bus_space_read_1(iot, ioh, VIRTIO_CONFIG1_DEVICE_STATUS);
790 1.38.4.4 martin bus_space_write_1(iot, ioh, VIRTIO_CONFIG1_DEVICE_STATUS,
791 1.38.4.4 martin status | old);
792 1.15 reinoud }
793 1.15 reinoud
794 1.15 reinoud void
795 1.38.4.4 martin virtio_pci_negotiate_features_10(struct virtio_softc *sc,
796 1.38.4.4 martin uint64_t guest_features)
797 1.15 reinoud {
798 1.38.4.4 martin struct virtio_pci_softc * const psc = container_of(sc,
799 1.38.4.4 martin struct virtio_pci_softc, sc_sc);
800 1.38.4.4 martin device_t self = sc->sc_dev;
801 1.38.4.4 martin bus_space_tag_t iot = psc->sc_iot;
802 1.15 reinoud bus_space_handle_t ioh = psc->sc_ioh;
803 1.15 reinoud uint64_t host, negotiated, device_status;
804 1.15 reinoud
805 1.15 reinoud guest_features |= VIRTIO_F_VERSION_1;
806 1.15 reinoud /* notify on empty is 0.9 only */
807 1.15 reinoud guest_features &= ~VIRTIO_F_NOTIFY_ON_EMPTY;
808 1.15 reinoud sc->sc_active_features = 0;
809 1.15 reinoud
810 1.15 reinoud bus_space_write_4(iot, ioh, VIRTIO_CONFIG1_DEVICE_FEATURE_SELECT, 0);
811 1.15 reinoud host = bus_space_read_4(iot, ioh, VIRTIO_CONFIG1_DEVICE_FEATURE);
812 1.15 reinoud bus_space_write_4(iot, ioh, VIRTIO_CONFIG1_DEVICE_FEATURE_SELECT, 1);
813 1.38.4.4 martin host |= (uint64_t)bus_space_read_4(iot, ioh,
814 1.38.4.4 martin VIRTIO_CONFIG1_DEVICE_FEATURE) << 32;
815 1.15 reinoud
816 1.15 reinoud negotiated = host & guest_features;
817 1.15 reinoud
818 1.15 reinoud bus_space_write_4(iot, ioh, VIRTIO_CONFIG1_DRIVER_FEATURE_SELECT, 0);
819 1.15 reinoud bus_space_write_4(iot, ioh, VIRTIO_CONFIG1_DRIVER_FEATURE,
820 1.38.4.4 martin negotiated & 0xffffffff);
821 1.15 reinoud bus_space_write_4(iot, ioh, VIRTIO_CONFIG1_DRIVER_FEATURE_SELECT, 1);
822 1.15 reinoud bus_space_write_4(iot, ioh, VIRTIO_CONFIG1_DRIVER_FEATURE,
823 1.38.4.4 martin negotiated >> 32);
824 1.15 reinoud virtio_pci_set_status_10(sc, VIRTIO_CONFIG_DEVICE_STATUS_FEATURES_OK);
825 1.15 reinoud
826 1.38.4.4 martin device_status = bus_space_read_1(iot, ioh,
827 1.38.4.4 martin VIRTIO_CONFIG1_DEVICE_STATUS);
828 1.15 reinoud if ((device_status & VIRTIO_CONFIG_DEVICE_STATUS_FEATURES_OK) == 0) {
829 1.15 reinoud aprint_error_dev(self, "feature negotiation failed\n");
830 1.15 reinoud bus_space_write_1(iot, ioh, VIRTIO_CONFIG1_DEVICE_STATUS,
831 1.38.4.4 martin VIRTIO_CONFIG_DEVICE_STATUS_FAILED);
832 1.15 reinoud return;
833 1.15 reinoud }
834 1.15 reinoud
835 1.15 reinoud if ((negotiated & VIRTIO_F_VERSION_1) == 0) {
836 1.15 reinoud aprint_error_dev(self, "host rejected version 1\n");
837 1.15 reinoud bus_space_write_1(iot, ioh, VIRTIO_CONFIG1_DEVICE_STATUS,
838 1.38.4.4 martin VIRTIO_CONFIG_DEVICE_STATUS_FAILED);
839 1.15 reinoud return;
840 1.4 jakllsch }
841 1.15 reinoud
842 1.15 reinoud sc->sc_active_features = negotiated;
843 1.15 reinoud return;
844 1.15 reinoud }
845 1.15 reinoud
846 1.15 reinoud /* -------------------------------------
847 1.15 reinoud * Generic PCI interrupt code
848 1.15 reinoud * -------------------------------------*/
849 1.15 reinoud
850 1.15 reinoud static int
851 1.32 yamaguch virtio_pci_setup_interrupts_10(struct virtio_softc *sc, int reinit)
852 1.4 jakllsch {
853 1.38.4.4 martin struct virtio_pci_softc * const psc = container_of(sc,
854 1.38.4.4 martin struct virtio_pci_softc, sc_sc);
855 1.38.4.4 martin bus_space_tag_t iot = psc->sc_iot;
856 1.15 reinoud bus_space_handle_t ioh = psc->sc_ioh;
857 1.15 reinoud int vector, ret, qid;
858 1.15 reinoud
859 1.31 yamaguch if (!virtio_pci_msix_enabled(psc))
860 1.31 yamaguch return 0;
861 1.31 yamaguch
862 1.15 reinoud vector = VIRTIO_MSIX_CONFIG_VECTOR_INDEX;
863 1.38.4.4 martin bus_space_write_2(iot, ioh, VIRTIO_CONFIG1_CONFIG_MSIX_VECTOR, vector);
864 1.15 reinoud ret = bus_space_read_2(iot, ioh, VIRTIO_CONFIG1_CONFIG_MSIX_VECTOR);
865 1.15 reinoud if (ret != vector) {
866 1.38.4.4 martin VIRTIO_PCI_LOG(sc, reinit, "can't set config msix vector\n");
867 1.15 reinoud return -1;
868 1.15 reinoud }
869 1.15 reinoud
870 1.15 reinoud for (qid = 0; qid < sc->sc_nvqs; qid++) {
871 1.15 reinoud vector = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
872 1.4 jakllsch
873 1.38.4.1 martin if (psc->sc_intr_pervq)
874 1.15 reinoud vector += qid;
875 1.15 reinoud bus_space_write_2(iot, ioh, VIRTIO_CONFIG1_QUEUE_SELECT, qid);
876 1.15 reinoud bus_space_write_2(iot, ioh, VIRTIO_CONFIG1_QUEUE_MSIX_VECTOR,
877 1.38.4.4 martin vector);
878 1.15 reinoud ret = bus_space_read_2(iot, ioh,
879 1.38.4.4 martin VIRTIO_CONFIG1_QUEUE_MSIX_VECTOR);
880 1.15 reinoud if (ret != vector) {
881 1.33 yamaguch VIRTIO_PCI_LOG(sc, reinit, "can't set queue %d "
882 1.33 yamaguch "msix vector\n", qid);
883 1.15 reinoud return -1;
884 1.15 reinoud }
885 1.15 reinoud }
886 1.4 jakllsch
887 1.15 reinoud return 0;
888 1.4 jakllsch }
889 1.4 jakllsch
890 1.4 jakllsch static int
891 1.32 yamaguch virtio_pci_setup_interrupts_09(struct virtio_softc *sc, int reinit)
892 1.4 jakllsch {
893 1.38.4.4 martin struct virtio_pci_softc * const psc = container_of(sc,
894 1.38.4.4 martin struct virtio_pci_softc, sc_sc);
895 1.4 jakllsch int offset, vector, ret, qid;
896 1.4 jakllsch
897 1.31 yamaguch if (!virtio_pci_msix_enabled(psc))
898 1.31 yamaguch return 0;
899 1.31 yamaguch
900 1.4 jakllsch offset = VIRTIO_CONFIG_MSI_CONFIG_VECTOR;
901 1.4 jakllsch vector = VIRTIO_MSIX_CONFIG_VECTOR_INDEX;
902 1.4 jakllsch
903 1.15 reinoud bus_space_write_2(psc->sc_iot, psc->sc_ioh, offset, vector);
904 1.15 reinoud ret = bus_space_read_2(psc->sc_iot, psc->sc_ioh, offset);
905 1.15 reinoud if (ret != vector) {
906 1.38 riastrad aprint_debug_dev(sc->sc_dev, "%s: expected=%d, actual=%d\n",
907 1.38 riastrad __func__, vector, ret);
908 1.33 yamaguch VIRTIO_PCI_LOG(sc, reinit,
909 1.33 yamaguch "can't set config msix vector\n");
910 1.4 jakllsch return -1;
911 1.15 reinoud }
912 1.4 jakllsch
913 1.4 jakllsch for (qid = 0; qid < sc->sc_nvqs; qid++) {
914 1.4 jakllsch offset = VIRTIO_CONFIG_QUEUE_SELECT;
915 1.15 reinoud bus_space_write_2(psc->sc_iot, psc->sc_ioh, offset, qid);
916 1.4 jakllsch
917 1.4 jakllsch offset = VIRTIO_CONFIG_MSI_QUEUE_VECTOR;
918 1.4 jakllsch vector = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
919 1.4 jakllsch
920 1.38.4.1 martin if (psc->sc_intr_pervq)
921 1.6 yamaguch vector += qid;
922 1.6 yamaguch
923 1.15 reinoud bus_space_write_2(psc->sc_iot, psc->sc_ioh, offset, vector);
924 1.15 reinoud ret = bus_space_read_2(psc->sc_iot, psc->sc_ioh, offset);
925 1.15 reinoud if (ret != vector) {
926 1.38 riastrad aprint_debug_dev(sc->sc_dev, "%s[qid=%d]:"
927 1.38 riastrad " expected=%d, actual=%d\n",
928 1.38 riastrad __func__, qid, vector, ret);
929 1.33 yamaguch VIRTIO_PCI_LOG(sc, reinit, "can't set queue %d "
930 1.33 yamaguch "msix vector\n", qid);
931 1.4 jakllsch return -1;
932 1.15 reinoud }
933 1.4 jakllsch }
934 1.4 jakllsch
935 1.4 jakllsch return 0;
936 1.4 jakllsch }
937 1.4 jakllsch
938 1.4 jakllsch static int
939 1.31 yamaguch virtio_pci_establish_msix_interrupts(struct virtio_softc *sc,
940 1.38.4.4 martin const struct pci_attach_args *pa)
941 1.4 jakllsch {
942 1.38.4.4 martin struct virtio_pci_softc * const psc = container_of(sc,
943 1.38.4.4 martin struct virtio_pci_softc, sc_sc);
944 1.4 jakllsch device_t self = sc->sc_dev;
945 1.4 jakllsch pci_chipset_tag_t pc = pa->pa_pc;
946 1.9 yamaguch struct virtqueue *vq;
947 1.4 jakllsch char intrbuf[PCI_INTRSTR_LEN];
948 1.6 yamaguch char intr_xname[INTRDEVNAMEBUF];
949 1.4 jakllsch char const *intrstr;
950 1.6 yamaguch int idx, qid, n;
951 1.4 jakllsch
952 1.4 jakllsch idx = VIRTIO_MSIX_CONFIG_VECTOR_INDEX;
953 1.15 reinoud if (sc->sc_flags & VIRTIO_F_INTR_MPSAFE)
954 1.4 jakllsch pci_intr_setattr(pc, &psc->sc_ihp[idx], PCI_INTR_MPSAFE, true);
955 1.4 jakllsch
956 1.6 yamaguch snprintf(intr_xname, sizeof(intr_xname), "%s config",
957 1.6 yamaguch device_xname(sc->sc_dev));
958 1.6 yamaguch
959 1.4 jakllsch psc->sc_ihs[idx] = pci_intr_establish_xname(pc, psc->sc_ihp[idx],
960 1.6 yamaguch sc->sc_ipl, virtio_pci_msix_config_intr, sc, intr_xname);
961 1.4 jakllsch if (psc->sc_ihs[idx] == NULL) {
962 1.38.4.4 martin aprint_error_dev(self,
963 1.38.4.4 martin "couldn't establish MSI-X for config\n");
964 1.4 jakllsch goto error;
965 1.4 jakllsch }
966 1.4 jakllsch
967 1.4 jakllsch idx = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
968 1.38.4.1 martin if (psc->sc_intr_pervq) {
969 1.6 yamaguch for (qid = 0; qid < sc->sc_nvqs; qid++) {
970 1.6 yamaguch n = idx + qid;
971 1.9 yamaguch vq = &sc->sc_vqs[qid];
972 1.6 yamaguch
973 1.6 yamaguch snprintf(intr_xname, sizeof(intr_xname), "%s vq#%d",
974 1.6 yamaguch device_xname(sc->sc_dev), qid);
975 1.6 yamaguch
976 1.15 reinoud if (sc->sc_flags & VIRTIO_F_INTR_MPSAFE) {
977 1.6 yamaguch pci_intr_setattr(pc, &psc->sc_ihp[n],
978 1.6 yamaguch PCI_INTR_MPSAFE, true);
979 1.6 yamaguch }
980 1.6 yamaguch
981 1.38.4.4 martin psc->sc_ihs[n] = pci_intr_establish_xname(pc,
982 1.38.4.4 martin psc->sc_ihp[n], sc->sc_ipl,
983 1.38.4.4 martin vq->vq_intrhand, vq->vq_intrhand_arg, intr_xname);
984 1.6 yamaguch if (psc->sc_ihs[n] == NULL) {
985 1.38.4.4 martin aprint_error_dev(self,
986 1.38.4.4 martin "couldn't establish MSI-X for a vq\n");
987 1.6 yamaguch goto error;
988 1.6 yamaguch }
989 1.6 yamaguch }
990 1.6 yamaguch } else {
991 1.38.4.4 martin if (sc->sc_flags & VIRTIO_F_INTR_MPSAFE) {
992 1.38.4.4 martin pci_intr_setattr(pc, &psc->sc_ihp[idx],
993 1.38.4.4 martin PCI_INTR_MPSAFE, true);
994 1.38.4.4 martin }
995 1.4 jakllsch
996 1.6 yamaguch snprintf(intr_xname, sizeof(intr_xname), "%s queues",
997 1.6 yamaguch device_xname(sc->sc_dev));
998 1.38.4.4 martin psc->sc_ihs[idx] = pci_intr_establish_xname(pc,
999 1.38.4.4 martin psc->sc_ihp[idx], sc->sc_ipl,
1000 1.38.4.4 martin virtio_pci_msix_queue_intr, sc, intr_xname);
1001 1.6 yamaguch if (psc->sc_ihs[idx] == NULL) {
1002 1.38.4.4 martin aprint_error_dev(self,
1003 1.38.4.4 martin "couldn't establish MSI-X for queues\n");
1004 1.6 yamaguch goto error;
1005 1.6 yamaguch }
1006 1.4 jakllsch }
1007 1.4 jakllsch
1008 1.4 jakllsch idx = VIRTIO_MSIX_CONFIG_VECTOR_INDEX;
1009 1.38.4.4 martin intrstr = pci_intr_string(pc, psc->sc_ihp[idx], intrbuf,
1010 1.38.4.4 martin sizeof(intrbuf));
1011 1.4 jakllsch aprint_normal_dev(self, "config interrupting at %s\n", intrstr);
1012 1.4 jakllsch idx = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
1013 1.38.4.1 martin if (psc->sc_intr_pervq) {
1014 1.6 yamaguch kcpuset_t *affinity;
1015 1.6 yamaguch int affinity_to, r;
1016 1.6 yamaguch
1017 1.6 yamaguch kcpuset_create(&affinity, false);
1018 1.6 yamaguch
1019 1.6 yamaguch for (qid = 0; qid < sc->sc_nvqs; qid++) {
1020 1.6 yamaguch n = idx + qid;
1021 1.6 yamaguch affinity_to = (qid / 2) % ncpu;
1022 1.6 yamaguch
1023 1.6 yamaguch intrstr = pci_intr_string(pc, psc->sc_ihp[n],
1024 1.6 yamaguch intrbuf, sizeof(intrbuf));
1025 1.6 yamaguch
1026 1.6 yamaguch kcpuset_zero(affinity);
1027 1.6 yamaguch kcpuset_set(affinity, affinity_to);
1028 1.38.4.4 martin r = interrupt_distribute(psc->sc_ihs[n], affinity,
1029 1.38.4.4 martin NULL);
1030 1.6 yamaguch if (r == 0) {
1031 1.6 yamaguch aprint_normal_dev(self,
1032 1.38.4.4 martin "for vq #%d interrupting at %s"
1033 1.38.4.4 martin " affinity to %u\n",
1034 1.6 yamaguch qid, intrstr, affinity_to);
1035 1.6 yamaguch } else {
1036 1.6 yamaguch aprint_normal_dev(self,
1037 1.6 yamaguch "for vq #%d interrupting at %s\n",
1038 1.6 yamaguch qid, intrstr);
1039 1.6 yamaguch }
1040 1.6 yamaguch }
1041 1.6 yamaguch
1042 1.6 yamaguch kcpuset_destroy(affinity);
1043 1.6 yamaguch } else {
1044 1.38.4.4 martin intrstr = pci_intr_string(pc, psc->sc_ihp[idx], intrbuf,
1045 1.38.4.4 martin sizeof(intrbuf));
1046 1.38.4.4 martin aprint_normal_dev(self, "queues interrupting at %s\n",
1047 1.38.4.4 martin intrstr);
1048 1.6 yamaguch }
1049 1.4 jakllsch
1050 1.4 jakllsch return 0;
1051 1.4 jakllsch
1052 1.4 jakllsch error:
1053 1.4 jakllsch idx = VIRTIO_MSIX_CONFIG_VECTOR_INDEX;
1054 1.4 jakllsch if (psc->sc_ihs[idx] != NULL)
1055 1.4 jakllsch pci_intr_disestablish(psc->sc_pa.pa_pc, psc->sc_ihs[idx]);
1056 1.4 jakllsch idx = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
1057 1.38.4.1 martin if (psc->sc_intr_pervq) {
1058 1.6 yamaguch for (qid = 0; qid < sc->sc_nvqs; qid++) {
1059 1.6 yamaguch n = idx + qid;
1060 1.6 yamaguch if (psc->sc_ihs[n] == NULL)
1061 1.6 yamaguch continue;
1062 1.38.4.4 martin pci_intr_disestablish(psc->sc_pa.pa_pc,
1063 1.38.4.4 martin psc->sc_ihs[n]);
1064 1.6 yamaguch }
1065 1.6 yamaguch
1066 1.6 yamaguch } else {
1067 1.38.4.4 martin if (psc->sc_ihs[idx] != NULL) {
1068 1.38.4.4 martin pci_intr_disestablish(psc->sc_pa.pa_pc,
1069 1.38.4.4 martin psc->sc_ihs[idx]);
1070 1.38.4.4 martin }
1071 1.6 yamaguch }
1072 1.4 jakllsch
1073 1.4 jakllsch return -1;
1074 1.4 jakllsch }
1075 1.4 jakllsch
1076 1.4 jakllsch static int
1077 1.31 yamaguch virtio_pci_establish_intx_interrupt(struct virtio_softc *sc,
1078 1.38.4.4 martin const struct pci_attach_args *pa)
1079 1.4 jakllsch {
1080 1.38.4.4 martin struct virtio_pci_softc * const psc = container_of(sc,
1081 1.38.4.4 martin struct virtio_pci_softc, sc_sc);
1082 1.4 jakllsch device_t self = sc->sc_dev;
1083 1.4 jakllsch pci_chipset_tag_t pc = pa->pa_pc;
1084 1.4 jakllsch char intrbuf[PCI_INTRSTR_LEN];
1085 1.4 jakllsch char const *intrstr;
1086 1.4 jakllsch
1087 1.15 reinoud if (sc->sc_flags & VIRTIO_F_INTR_MPSAFE)
1088 1.4 jakllsch pci_intr_setattr(pc, &psc->sc_ihp[0], PCI_INTR_MPSAFE, true);
1089 1.4 jakllsch
1090 1.4 jakllsch psc->sc_ihs[0] = pci_intr_establish_xname(pc, psc->sc_ihp[0],
1091 1.4 jakllsch sc->sc_ipl, virtio_pci_intr, sc, device_xname(sc->sc_dev));
1092 1.4 jakllsch if (psc->sc_ihs[0] == NULL) {
1093 1.4 jakllsch aprint_error_dev(self, "couldn't establish INTx\n");
1094 1.4 jakllsch return -1;
1095 1.4 jakllsch }
1096 1.4 jakllsch
1097 1.38.4.4 martin intrstr = pci_intr_string(pc, psc->sc_ihp[0], intrbuf,
1098 1.38.4.4 martin sizeof(intrbuf));
1099 1.4 jakllsch aprint_normal_dev(self, "interrupting at %s\n", intrstr);
1100 1.4 jakllsch
1101 1.4 jakllsch return 0;
1102 1.4 jakllsch }
1103 1.4 jakllsch
1104 1.4 jakllsch static int
1105 1.31 yamaguch virtio_pci_alloc_interrupts(struct virtio_softc *sc)
1106 1.4 jakllsch {
1107 1.38.4.4 martin struct virtio_pci_softc * const psc = container_of(sc,
1108 1.38.4.4 martin struct virtio_pci_softc, sc_sc);
1109 1.4 jakllsch device_t self = sc->sc_dev;
1110 1.4 jakllsch pci_chipset_tag_t pc = psc->sc_pa.pa_pc;
1111 1.13 jakllsch pcitag_t tag = psc->sc_pa.pa_tag;
1112 1.4 jakllsch int error;
1113 1.4 jakllsch int nmsix;
1114 1.13 jakllsch int off;
1115 1.4 jakllsch int counts[PCI_INTR_TYPE_SIZE];
1116 1.4 jakllsch pci_intr_type_t max_type;
1117 1.13 jakllsch pcireg_t ctl;
1118 1.4 jakllsch
1119 1.4 jakllsch nmsix = pci_msix_count(psc->sc_pa.pa_pc, psc->sc_pa.pa_tag);
1120 1.4 jakllsch aprint_debug_dev(self, "pci_msix_count=%d\n", nmsix);
1121 1.4 jakllsch
1122 1.4 jakllsch /* We need at least two: one for config and the other for queues */
1123 1.15 reinoud if ((sc->sc_flags & VIRTIO_F_INTR_MSIX) == 0 || nmsix < 2) {
1124 1.4 jakllsch /* Try INTx only */
1125 1.4 jakllsch max_type = PCI_INTR_TYPE_INTX;
1126 1.4 jakllsch counts[PCI_INTR_TYPE_INTX] = 1;
1127 1.4 jakllsch } else {
1128 1.4 jakllsch /* Try MSI-X first and INTx second */
1129 1.38.4.1 martin if (ISSET(sc->sc_flags, VIRTIO_F_INTR_PERVQ) &&
1130 1.38.4.1 martin sc->sc_nvqs + VIRTIO_MSIX_QUEUE_VECTOR_INDEX <= nmsix) {
1131 1.11 yamaguch nmsix = sc->sc_nvqs + VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
1132 1.11 yamaguch } else {
1133 1.6 yamaguch nmsix = 2;
1134 1.6 yamaguch }
1135 1.6 yamaguch
1136 1.4 jakllsch max_type = PCI_INTR_TYPE_MSIX;
1137 1.6 yamaguch counts[PCI_INTR_TYPE_MSIX] = nmsix;
1138 1.4 jakllsch counts[PCI_INTR_TYPE_MSI] = 0;
1139 1.4 jakllsch counts[PCI_INTR_TYPE_INTX] = 1;
1140 1.4 jakllsch }
1141 1.4 jakllsch
1142 1.4 jakllsch retry:
1143 1.4 jakllsch error = pci_intr_alloc(&psc->sc_pa, &psc->sc_ihp, counts, max_type);
1144 1.4 jakllsch if (error != 0) {
1145 1.4 jakllsch aprint_error_dev(self, "couldn't map interrupt\n");
1146 1.4 jakllsch return -1;
1147 1.4 jakllsch }
1148 1.4 jakllsch
1149 1.4 jakllsch if (pci_intr_type(pc, psc->sc_ihp[0]) == PCI_INTR_TYPE_MSIX) {
1150 1.38.4.1 martin psc->sc_intr_pervq = nmsix > 2 ? true : false;
1151 1.12 jakllsch psc->sc_ihs = kmem_zalloc(sizeof(*psc->sc_ihs) * nmsix,
1152 1.4 jakllsch KM_SLEEP);
1153 1.4 jakllsch
1154 1.31 yamaguch error = virtio_pci_establish_msix_interrupts(sc, &psc->sc_pa);
1155 1.4 jakllsch if (error != 0) {
1156 1.6 yamaguch kmem_free(psc->sc_ihs, sizeof(*psc->sc_ihs) * nmsix);
1157 1.6 yamaguch pci_intr_release(pc, psc->sc_ihp, nmsix);
1158 1.4 jakllsch
1159 1.4 jakllsch /* Retry INTx */
1160 1.4 jakllsch max_type = PCI_INTR_TYPE_INTX;
1161 1.4 jakllsch counts[PCI_INTR_TYPE_INTX] = 1;
1162 1.4 jakllsch goto retry;
1163 1.4 jakllsch }
1164 1.4 jakllsch
1165 1.6 yamaguch psc->sc_ihs_num = nmsix;
1166 1.15 reinoud psc->sc_devcfg_offset = VIRTIO_CONFIG_DEVICE_CONFIG_MSI;
1167 1.15 reinoud virtio_pci_adjust_config_region(psc);
1168 1.4 jakllsch } else if (pci_intr_type(pc, psc->sc_ihp[0]) == PCI_INTR_TYPE_INTX) {
1169 1.38.4.1 martin psc->sc_intr_pervq = false;
1170 1.12 jakllsch psc->sc_ihs = kmem_zalloc(sizeof(*psc->sc_ihs) * 1,
1171 1.4 jakllsch KM_SLEEP);
1172 1.4 jakllsch
1173 1.31 yamaguch error = virtio_pci_establish_intx_interrupt(sc, &psc->sc_pa);
1174 1.4 jakllsch if (error != 0) {
1175 1.4 jakllsch kmem_free(psc->sc_ihs, sizeof(*psc->sc_ihs) * 1);
1176 1.4 jakllsch pci_intr_release(pc, psc->sc_ihp, 1);
1177 1.4 jakllsch return -1;
1178 1.4 jakllsch }
1179 1.4 jakllsch
1180 1.4 jakllsch psc->sc_ihs_num = 1;
1181 1.15 reinoud psc->sc_devcfg_offset = VIRTIO_CONFIG_DEVICE_CONFIG_NOMSI;
1182 1.15 reinoud virtio_pci_adjust_config_region(psc);
1183 1.13 jakllsch
1184 1.14 jakllsch error = pci_get_capability(pc, tag, PCI_CAP_MSIX, &off, NULL);
1185 1.13 jakllsch if (error != 0) {
1186 1.13 jakllsch ctl = pci_conf_read(pc, tag, off + PCI_MSIX_CTL);
1187 1.13 jakllsch ctl &= ~PCI_MSIX_CTL_ENABLE;
1188 1.13 jakllsch pci_conf_write(pc, tag, off + PCI_MSIX_CTL, ctl);
1189 1.13 jakllsch }
1190 1.4 jakllsch }
1191 1.4 jakllsch
1192 1.38.4.1 martin if (!psc->sc_intr_pervq)
1193 1.38.4.1 martin CLR(sc->sc_flags, VIRTIO_F_INTR_PERVQ);
1194 1.4 jakllsch return 0;
1195 1.4 jakllsch }
1196 1.4 jakllsch
1197 1.4 jakllsch static void
1198 1.4 jakllsch virtio_pci_free_interrupts(struct virtio_softc *sc)
1199 1.4 jakllsch {
1200 1.38.4.4 martin struct virtio_pci_softc * const psc = container_of(sc,
1201 1.38.4.4 martin struct virtio_pci_softc, sc_sc);
1202 1.4 jakllsch
1203 1.4 jakllsch for (int i = 0; i < psc->sc_ihs_num; i++) {
1204 1.4 jakllsch if (psc->sc_ihs[i] == NULL)
1205 1.4 jakllsch continue;
1206 1.4 jakllsch pci_intr_disestablish(psc->sc_pa.pa_pc, psc->sc_ihs[i]);
1207 1.4 jakllsch psc->sc_ihs[i] = NULL;
1208 1.4 jakllsch }
1209 1.4 jakllsch
1210 1.38.4.4 martin if (psc->sc_ihs_num > 0) {
1211 1.38.4.4 martin pci_intr_release(psc->sc_pa.pa_pc, psc->sc_ihp,
1212 1.38.4.4 martin psc->sc_ihs_num);
1213 1.38.4.4 martin }
1214 1.4 jakllsch
1215 1.4 jakllsch if (psc->sc_ihs != NULL) {
1216 1.4 jakllsch kmem_free(psc->sc_ihs, sizeof(*psc->sc_ihs) * psc->sc_ihs_num);
1217 1.4 jakllsch psc->sc_ihs = NULL;
1218 1.4 jakllsch }
1219 1.4 jakllsch psc->sc_ihs_num = 0;
1220 1.4 jakllsch }
1221 1.4 jakllsch
1222 1.31 yamaguch static bool
1223 1.31 yamaguch virtio_pci_msix_enabled(struct virtio_pci_softc *psc)
1224 1.31 yamaguch {
1225 1.31 yamaguch pci_chipset_tag_t pc = psc->sc_pa.pa_pc;
1226 1.31 yamaguch
1227 1.31 yamaguch if (pci_intr_type(pc, psc->sc_ihp[0]) == PCI_INTR_TYPE_MSIX)
1228 1.31 yamaguch return true;
1229 1.31 yamaguch
1230 1.31 yamaguch return false;
1231 1.31 yamaguch }
1232 1.31 yamaguch
1233 1.4 jakllsch /*
1234 1.4 jakllsch * Interrupt handler.
1235 1.4 jakllsch */
1236 1.4 jakllsch static int
1237 1.4 jakllsch virtio_pci_intr(void *arg)
1238 1.4 jakllsch {
1239 1.4 jakllsch struct virtio_softc *sc = arg;
1240 1.38.4.4 martin struct virtio_pci_softc * const psc = container_of(sc,
1241 1.38.4.4 martin struct virtio_pci_softc, sc_sc);
1242 1.4 jakllsch int isr, r = 0;
1243 1.4 jakllsch
1244 1.4 jakllsch /* check and ack the interrupt */
1245 1.15 reinoud isr = bus_space_read_1(psc->sc_isr_iot, psc->sc_isr_ioh, 0);
1246 1.4 jakllsch if (isr == 0)
1247 1.4 jakllsch return 0;
1248 1.4 jakllsch if ((isr & VIRTIO_CONFIG_ISR_CONFIG_CHANGE) &&
1249 1.4 jakllsch (sc->sc_config_change != NULL))
1250 1.4 jakllsch r = (sc->sc_config_change)(sc);
1251 1.4 jakllsch if (sc->sc_intrhand != NULL) {
1252 1.4 jakllsch if (sc->sc_soft_ih != NULL)
1253 1.4 jakllsch softint_schedule(sc->sc_soft_ih);
1254 1.4 jakllsch else
1255 1.4 jakllsch r |= (sc->sc_intrhand)(sc);
1256 1.4 jakllsch }
1257 1.4 jakllsch
1258 1.4 jakllsch return r;
1259 1.4 jakllsch }
1260 1.4 jakllsch
1261 1.4 jakllsch static int
1262 1.4 jakllsch virtio_pci_msix_queue_intr(void *arg)
1263 1.4 jakllsch {
1264 1.4 jakllsch struct virtio_softc *sc = arg;
1265 1.4 jakllsch int r = 0;
1266 1.4 jakllsch
1267 1.4 jakllsch if (sc->sc_intrhand != NULL) {
1268 1.4 jakllsch if (sc->sc_soft_ih != NULL)
1269 1.4 jakllsch softint_schedule(sc->sc_soft_ih);
1270 1.4 jakllsch else
1271 1.4 jakllsch r |= (sc->sc_intrhand)(sc);
1272 1.4 jakllsch }
1273 1.4 jakllsch
1274 1.4 jakllsch return r;
1275 1.4 jakllsch }
1276 1.4 jakllsch
1277 1.4 jakllsch static int
1278 1.4 jakllsch virtio_pci_msix_config_intr(void *arg)
1279 1.4 jakllsch {
1280 1.4 jakllsch struct virtio_softc *sc = arg;
1281 1.4 jakllsch int r = 0;
1282 1.4 jakllsch
1283 1.4 jakllsch if (sc->sc_config_change != NULL)
1284 1.4 jakllsch r = (sc->sc_config_change)(sc);
1285 1.4 jakllsch return r;
1286 1.4 jakllsch }
1287 1.5 jakllsch
1288 1.5 jakllsch MODULE(MODULE_CLASS_DRIVER, virtio_pci, "pci,virtio");
1289 1.5 jakllsch
1290 1.5 jakllsch #ifdef _MODULE
1291 1.5 jakllsch #include "ioconf.c"
1292 1.5 jakllsch #endif
1293 1.5 jakllsch
1294 1.5 jakllsch static int
1295 1.5 jakllsch virtio_pci_modcmd(modcmd_t cmd, void *opaque)
1296 1.5 jakllsch {
1297 1.5 jakllsch int error = 0;
1298 1.5 jakllsch
1299 1.5 jakllsch #ifdef _MODULE
1300 1.5 jakllsch switch (cmd) {
1301 1.5 jakllsch case MODULE_CMD_INIT:
1302 1.5 jakllsch error = config_init_component(cfdriver_ioconf_virtio_pci,
1303 1.5 jakllsch cfattach_ioconf_virtio_pci, cfdata_ioconf_virtio_pci);
1304 1.5 jakllsch break;
1305 1.5 jakllsch case MODULE_CMD_FINI:
1306 1.5 jakllsch error = config_fini_component(cfdriver_ioconf_virtio_pci,
1307 1.5 jakllsch cfattach_ioconf_virtio_pci, cfdata_ioconf_virtio_pci);
1308 1.5 jakllsch break;
1309 1.5 jakllsch default:
1310 1.5 jakllsch error = ENOTTY;
1311 1.5 jakllsch break;
1312 1.5 jakllsch }
1313 1.5 jakllsch #endif
1314 1.5 jakllsch
1315 1.5 jakllsch return error;
1316 1.5 jakllsch }
1317