virtio_pci.c revision 1.41 1 1.41 riastrad /* $NetBSD: virtio_pci.c,v 1.41 2023/04/16 17:57:08 riastradh Exp $ */
2 1.1 cherry
3 1.1 cherry /*
4 1.15 reinoud * Copyright (c) 2020 The NetBSD Foundation, Inc.
5 1.15 reinoud * Copyright (c) 2012 Stefan Fritsch.
6 1.1 cherry * Copyright (c) 2010 Minoura Makoto.
7 1.1 cherry * All rights reserved.
8 1.1 cherry *
9 1.1 cherry * Redistribution and use in source and binary forms, with or without
10 1.1 cherry * modification, are permitted provided that the following conditions
11 1.1 cherry * are met:
12 1.1 cherry * 1. Redistributions of source code must retain the above copyright
13 1.1 cherry * notice, this list of conditions and the following disclaimer.
14 1.1 cherry * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 cherry * notice, this list of conditions and the following disclaimer in the
16 1.1 cherry * documentation and/or other materials provided with the distribution.
17 1.1 cherry *
18 1.1 cherry * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.1 cherry * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.1 cherry * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.1 cherry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 1.1 cherry * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 1.1 cherry * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 1.1 cherry * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 1.1 cherry * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 1.1 cherry * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
27 1.1 cherry * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 1.1 cherry */
29 1.1 cherry
30 1.1 cherry #include <sys/cdefs.h>
31 1.41 riastrad __KERNEL_RCSID(0, "$NetBSD: virtio_pci.c,v 1.41 2023/04/16 17:57:08 riastradh Exp $");
32 1.1 cherry
33 1.1 cherry #include <sys/param.h>
34 1.1 cherry #include <sys/systm.h>
35 1.4 jakllsch #include <sys/kmem.h>
36 1.5 jakllsch #include <sys/module.h>
37 1.19 christos #include <sys/endian.h>
38 1.6 yamaguch #include <sys/interrupt.h>
39 1.33 yamaguch #include <sys/syslog.h>
40 1.1 cherry
41 1.1 cherry #include <sys/device.h>
42 1.1 cherry
43 1.1 cherry #include <dev/pci/pcidevs.h>
44 1.1 cherry #include <dev/pci/pcireg.h>
45 1.1 cherry #include <dev/pci/pcivar.h>
46 1.1 cherry
47 1.15 reinoud #include <dev/pci/virtioreg.h> /* XXX: move to non-pci */
48 1.15 reinoud #include <dev/pci/virtio_pcireg.h>
49 1.15 reinoud
50 1.1 cherry #define VIRTIO_PRIVATE
51 1.15 reinoud #include <dev/pci/virtiovar.h> /* XXX: move to non-pci */
52 1.1 cherry
53 1.1 cherry
54 1.33 yamaguch #define VIRTIO_PCI_LOG(_sc, _use_log, _fmt, _args...) \
55 1.33 yamaguch do { \
56 1.33 yamaguch if ((_use_log)) { \
57 1.33 yamaguch log(LOG_DEBUG, "%s: " _fmt, \
58 1.33 yamaguch device_xname((_sc)->sc_dev), \
59 1.33 yamaguch ##_args); \
60 1.33 yamaguch } else { \
61 1.33 yamaguch aprint_error_dev((_sc)->sc_dev, \
62 1.33 yamaguch _fmt, ##_args); \
63 1.33 yamaguch } \
64 1.33 yamaguch } while(0)
65 1.33 yamaguch
66 1.4 jakllsch static int virtio_pci_match(device_t, cfdata_t, void *);
67 1.4 jakllsch static void virtio_pci_attach(device_t, device_t, void *);
68 1.4 jakllsch static int virtio_pci_rescan(device_t, const char *, const int *);
69 1.4 jakllsch static int virtio_pci_detach(device_t, int);
70 1.4 jakllsch
71 1.22 reinoud
72 1.22 reinoud #define NMAPREG ((PCI_MAPREG_END - PCI_MAPREG_START) / \
73 1.22 reinoud sizeof(pcireg_t))
74 1.4 jakllsch struct virtio_pci_softc {
75 1.4 jakllsch struct virtio_softc sc_sc;
76 1.39 yamaguch bool sc_intr_pervq;
77 1.15 reinoud
78 1.15 reinoud /* IO space */
79 1.4 jakllsch bus_space_tag_t sc_iot;
80 1.4 jakllsch bus_space_handle_t sc_ioh;
81 1.4 jakllsch bus_size_t sc_iosize;
82 1.15 reinoud bus_size_t sc_mapped_iosize;
83 1.15 reinoud
84 1.15 reinoud /* BARs */
85 1.21 reinoud bus_space_tag_t sc_bars_iot[NMAPREG];
86 1.21 reinoud bus_space_handle_t sc_bars_ioh[NMAPREG];
87 1.21 reinoud bus_size_t sc_bars_iosize[NMAPREG];
88 1.15 reinoud
89 1.15 reinoud /* notify space */
90 1.15 reinoud bus_space_tag_t sc_notify_iot;
91 1.15 reinoud bus_space_handle_t sc_notify_ioh;
92 1.15 reinoud bus_size_t sc_notify_iosize;
93 1.15 reinoud uint32_t sc_notify_off_multiplier;
94 1.15 reinoud
95 1.15 reinoud /* isr space */
96 1.15 reinoud bus_space_tag_t sc_isr_iot;
97 1.15 reinoud bus_space_handle_t sc_isr_ioh;
98 1.15 reinoud bus_size_t sc_isr_iosize;
99 1.15 reinoud
100 1.15 reinoud /* generic */
101 1.4 jakllsch struct pci_attach_args sc_pa;
102 1.4 jakllsch pci_intr_handle_t *sc_ihp;
103 1.4 jakllsch void **sc_ihs;
104 1.4 jakllsch int sc_ihs_num;
105 1.15 reinoud int sc_devcfg_offset; /* for 0.9 */
106 1.4 jakllsch };
107 1.4 jakllsch
108 1.15 reinoud static int virtio_pci_attach_09(device_t, void *);
109 1.15 reinoud static void virtio_pci_kick_09(struct virtio_softc *, uint16_t);
110 1.15 reinoud static uint16_t virtio_pci_read_queue_size_09(struct virtio_softc *, uint16_t);
111 1.15 reinoud static void virtio_pci_setup_queue_09(struct virtio_softc *, uint16_t, uint64_t);
112 1.15 reinoud static void virtio_pci_set_status_09(struct virtio_softc *, int);
113 1.15 reinoud static void virtio_pci_negotiate_features_09(struct virtio_softc *, uint64_t);
114 1.15 reinoud
115 1.15 reinoud static int virtio_pci_attach_10(device_t, void *);
116 1.15 reinoud static void virtio_pci_kick_10(struct virtio_softc *, uint16_t);
117 1.15 reinoud static uint16_t virtio_pci_read_queue_size_10(struct virtio_softc *, uint16_t);
118 1.15 reinoud static void virtio_pci_setup_queue_10(struct virtio_softc *, uint16_t, uint64_t);
119 1.15 reinoud static void virtio_pci_set_status_10(struct virtio_softc *, int);
120 1.15 reinoud static void virtio_pci_negotiate_features_10(struct virtio_softc *, uint64_t);
121 1.15 reinoud static int virtio_pci_find_cap(struct virtio_pci_softc *psc, int cfg_type, void *buf, int buflen);
122 1.15 reinoud
123 1.31 yamaguch static int virtio_pci_alloc_interrupts(struct virtio_softc *);
124 1.4 jakllsch static void virtio_pci_free_interrupts(struct virtio_softc *);
125 1.15 reinoud static int virtio_pci_adjust_config_region(struct virtio_pci_softc *psc);
126 1.4 jakllsch static int virtio_pci_intr(void *arg);
127 1.4 jakllsch static int virtio_pci_msix_queue_intr(void *);
128 1.4 jakllsch static int virtio_pci_msix_config_intr(void *);
129 1.32 yamaguch static int virtio_pci_setup_interrupts_09(struct virtio_softc *, int);
130 1.32 yamaguch static int virtio_pci_setup_interrupts_10(struct virtio_softc *, int);
131 1.31 yamaguch static int virtio_pci_establish_msix_interrupts(struct virtio_softc *,
132 1.4 jakllsch struct pci_attach_args *);
133 1.31 yamaguch static int virtio_pci_establish_intx_interrupt(struct virtio_softc *,
134 1.4 jakllsch struct pci_attach_args *);
135 1.31 yamaguch static bool virtio_pci_msix_enabled(struct virtio_pci_softc *);
136 1.4 jakllsch
137 1.4 jakllsch #define VIRTIO_MSIX_CONFIG_VECTOR_INDEX 0
138 1.4 jakllsch #define VIRTIO_MSIX_QUEUE_VECTOR_INDEX 1
139 1.4 jakllsch
140 1.27 reinoud /*
141 1.27 reinoud * When using PCI attached virtio on aarch64-eb under Qemu, the IO space
142 1.27 reinoud * suddenly read BIG_ENDIAN where it should stay LITTLE_ENDIAN. The data read
143 1.27 reinoud * 1 byte at a time seem OK but reading bigger lengths result in swapped
144 1.27 reinoud * endian. This is most notable on reading 8 byters since we can't use
145 1.28 reinoud * bus_space_{read,write}_8().
146 1.27 reinoud */
147 1.4 jakllsch
148 1.27 reinoud #if defined(__aarch64__) && BYTE_ORDER == BIG_ENDIAN
149 1.28 reinoud # define READ_ENDIAN_09 BIG_ENDIAN /* should be LITTLE_ENDIAN */
150 1.27 reinoud # define READ_ENDIAN_10 BIG_ENDIAN
151 1.27 reinoud # define STRUCT_ENDIAN_09 BIG_ENDIAN
152 1.27 reinoud # define STRUCT_ENDIAN_10 LITTLE_ENDIAN
153 1.27 reinoud #elif BYTE_ORDER == BIG_ENDIAN
154 1.27 reinoud # define READ_ENDIAN_09 LITTLE_ENDIAN
155 1.27 reinoud # define READ_ENDIAN_10 BIG_ENDIAN
156 1.27 reinoud # define STRUCT_ENDIAN_09 BIG_ENDIAN
157 1.27 reinoud # define STRUCT_ENDIAN_10 LITTLE_ENDIAN
158 1.27 reinoud #else /* little endian */
159 1.27 reinoud # define READ_ENDIAN_09 LITTLE_ENDIAN
160 1.27 reinoud # define READ_ENDIAN_10 LITTLE_ENDIAN
161 1.27 reinoud # define STRUCT_ENDIAN_09 LITTLE_ENDIAN
162 1.27 reinoud # define STRUCT_ENDIAN_10 LITTLE_ENDIAN
163 1.15 reinoud #endif
164 1.15 reinoud
165 1.1 cherry
166 1.4 jakllsch CFATTACH_DECL3_NEW(virtio_pci, sizeof(struct virtio_pci_softc),
167 1.4 jakllsch virtio_pci_match, virtio_pci_attach, virtio_pci_detach, NULL,
168 1.4 jakllsch virtio_pci_rescan, NULL, DVF_DETACH_SHUTDOWN);
169 1.4 jakllsch
170 1.15 reinoud static const struct virtio_ops virtio_pci_ops_09 = {
171 1.15 reinoud .kick = virtio_pci_kick_09,
172 1.15 reinoud .read_queue_size = virtio_pci_read_queue_size_09,
173 1.15 reinoud .setup_queue = virtio_pci_setup_queue_09,
174 1.15 reinoud .set_status = virtio_pci_set_status_09,
175 1.15 reinoud .neg_features = virtio_pci_negotiate_features_09,
176 1.31 yamaguch .alloc_interrupts = virtio_pci_alloc_interrupts,
177 1.15 reinoud .free_interrupts = virtio_pci_free_interrupts,
178 1.31 yamaguch .setup_interrupts = virtio_pci_setup_interrupts_09,
179 1.15 reinoud };
180 1.15 reinoud
181 1.15 reinoud static const struct virtio_ops virtio_pci_ops_10 = {
182 1.15 reinoud .kick = virtio_pci_kick_10,
183 1.15 reinoud .read_queue_size = virtio_pci_read_queue_size_10,
184 1.15 reinoud .setup_queue = virtio_pci_setup_queue_10,
185 1.15 reinoud .set_status = virtio_pci_set_status_10,
186 1.15 reinoud .neg_features = virtio_pci_negotiate_features_10,
187 1.31 yamaguch .alloc_interrupts = virtio_pci_alloc_interrupts,
188 1.4 jakllsch .free_interrupts = virtio_pci_free_interrupts,
189 1.31 yamaguch .setup_interrupts = virtio_pci_setup_interrupts_10,
190 1.4 jakllsch };
191 1.1 cherry
192 1.1 cherry static int
193 1.4 jakllsch virtio_pci_match(device_t parent, cfdata_t match, void *aux)
194 1.1 cherry {
195 1.1 cherry struct pci_attach_args *pa;
196 1.1 cherry
197 1.1 cherry pa = (struct pci_attach_args *)aux;
198 1.1 cherry switch (PCI_VENDOR(pa->pa_id)) {
199 1.1 cherry case PCI_VENDOR_QUMRANET:
200 1.34 uwe /* Transitional devices MUST have a PCI Revision ID of 0. */
201 1.15 reinoud if (((PCI_PRODUCT_QUMRANET_VIRTIO_1000 <=
202 1.15 reinoud PCI_PRODUCT(pa->pa_id)) &&
203 1.15 reinoud (PCI_PRODUCT(pa->pa_id) <=
204 1.15 reinoud PCI_PRODUCT_QUMRANET_VIRTIO_103F)) &&
205 1.15 reinoud PCI_REVISION(pa->pa_class) == 0)
206 1.15 reinoud return 1;
207 1.34 uwe /*
208 1.34 uwe * Non-transitional devices SHOULD have a PCI Revision
209 1.34 uwe * ID of 1 or higher. Drivers MUST match any PCI
210 1.34 uwe * Revision ID value.
211 1.34 uwe */
212 1.15 reinoud if (((PCI_PRODUCT_QUMRANET_VIRTIO_1040 <=
213 1.15 reinoud PCI_PRODUCT(pa->pa_id)) &&
214 1.15 reinoud (PCI_PRODUCT(pa->pa_id) <=
215 1.15 reinoud PCI_PRODUCT_QUMRANET_VIRTIO_107F)) &&
216 1.34 uwe /* XXX: TODO */
217 1.15 reinoud PCI_REVISION(pa->pa_class) == 1)
218 1.1 cherry return 1;
219 1.1 cherry break;
220 1.1 cherry }
221 1.1 cherry
222 1.1 cherry return 0;
223 1.1 cherry }
224 1.1 cherry
225 1.1 cherry static void
226 1.4 jakllsch virtio_pci_attach(device_t parent, device_t self, void *aux)
227 1.1 cherry {
228 1.4 jakllsch struct virtio_pci_softc * const psc = device_private(self);
229 1.4 jakllsch struct virtio_softc * const sc = &psc->sc_sc;
230 1.1 cherry struct pci_attach_args *pa = (struct pci_attach_args *)aux;
231 1.1 cherry pci_chipset_tag_t pc = pa->pa_pc;
232 1.1 cherry pcitag_t tag = pa->pa_tag;
233 1.1 cherry int revision;
234 1.15 reinoud int ret;
235 1.1 cherry pcireg_t id;
236 1.2 uwe pcireg_t csr;
237 1.1 cherry
238 1.1 cherry revision = PCI_REVISION(pa->pa_class);
239 1.15 reinoud switch (revision) {
240 1.15 reinoud case 0:
241 1.15 reinoud /* subsystem ID shows what I am */
242 1.15 reinoud id = PCI_SUBSYS_ID(pci_conf_read(pc, tag, PCI_SUBSYS_ID_REG));
243 1.15 reinoud break;
244 1.15 reinoud case 1:
245 1.15 reinoud /* pci product number shows what I am */
246 1.15 reinoud id = PCI_PRODUCT(pa->pa_id) - PCI_PRODUCT_QUMRANET_VIRTIO_1040;
247 1.15 reinoud break;
248 1.15 reinoud default:
249 1.1 cherry aprint_normal(": unknown revision 0x%02x; giving up\n",
250 1.1 cherry revision);
251 1.1 cherry return;
252 1.1 cherry }
253 1.15 reinoud
254 1.1 cherry aprint_normal("\n");
255 1.1 cherry aprint_naive("\n");
256 1.15 reinoud virtio_print_device_type(self, id, revision);
257 1.1 cherry
258 1.2 uwe csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
259 1.2 uwe csr |= PCI_COMMAND_MASTER_ENABLE | PCI_COMMAND_IO_ENABLE;
260 1.2 uwe pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
261 1.2 uwe
262 1.1 cherry sc->sc_dev = self;
263 1.4 jakllsch psc->sc_pa = *pa;
264 1.4 jakllsch psc->sc_iot = pa->pa_iot;
265 1.15 reinoud
266 1.15 reinoud sc->sc_dmat = pa->pa_dmat;
267 1.1 cherry if (pci_dma64_available(pa))
268 1.1 cherry sc->sc_dmat = pa->pa_dmat64;
269 1.1 cherry
270 1.15 reinoud /* attach is dependent on revision */
271 1.15 reinoud ret = 0;
272 1.15 reinoud if (revision == 1) {
273 1.15 reinoud /* try to attach 1.0 */
274 1.15 reinoud ret = virtio_pci_attach_10(self, aux);
275 1.15 reinoud }
276 1.15 reinoud if (ret == 0 && revision == 0) {
277 1.15 reinoud /* revision 0 means 0.9 only or both 0.9 and 1.0 */
278 1.15 reinoud ret = virtio_pci_attach_09(self, aux);
279 1.15 reinoud }
280 1.15 reinoud if (ret) {
281 1.15 reinoud aprint_error_dev(self, "cannot attach (%d)\n", ret);
282 1.1 cherry return;
283 1.1 cherry }
284 1.15 reinoud KASSERT(sc->sc_ops);
285 1.15 reinoud
286 1.15 reinoud /* preset config region */
287 1.15 reinoud psc->sc_devcfg_offset = VIRTIO_CONFIG_DEVICE_CONFIG_NOMSI;
288 1.15 reinoud if (virtio_pci_adjust_config_region(psc))
289 1.15 reinoud return;
290 1.1 cherry
291 1.15 reinoud /* generic */
292 1.1 cherry virtio_device_reset(sc);
293 1.1 cherry virtio_set_status(sc, VIRTIO_CONFIG_DEVICE_STATUS_ACK);
294 1.1 cherry virtio_set_status(sc, VIRTIO_CONFIG_DEVICE_STATUS_DRIVER);
295 1.1 cherry
296 1.15 reinoud sc->sc_childdevid = id;
297 1.1 cherry sc->sc_child = NULL;
298 1.29 thorpej virtio_pci_rescan(self, NULL, NULL);
299 1.1 cherry return;
300 1.1 cherry }
301 1.1 cherry
302 1.1 cherry /* ARGSUSED */
303 1.1 cherry static int
304 1.29 thorpej virtio_pci_rescan(device_t self, const char *ifattr, const int *locs)
305 1.1 cherry {
306 1.4 jakllsch struct virtio_pci_softc * const psc = device_private(self);
307 1.4 jakllsch struct virtio_softc * const sc = &psc->sc_sc;
308 1.1 cherry struct virtio_attach_args va;
309 1.1 cherry
310 1.1 cherry if (sc->sc_child) /* Child already attached? */
311 1.1 cherry return 0;
312 1.1 cherry
313 1.1 cherry memset(&va, 0, sizeof(va));
314 1.1 cherry va.sc_childdevid = sc->sc_childdevid;
315 1.1 cherry
316 1.30 thorpej config_found(self, &va, NULL, CFARGS_NONE);
317 1.1 cherry
318 1.15 reinoud if (virtio_attach_failed(sc))
319 1.1 cherry return 0;
320 1.1 cherry
321 1.1 cherry return 0;
322 1.1 cherry }
323 1.1 cherry
324 1.1 cherry
325 1.1 cherry static int
326 1.4 jakllsch virtio_pci_detach(device_t self, int flags)
327 1.1 cherry {
328 1.4 jakllsch struct virtio_pci_softc * const psc = device_private(self);
329 1.4 jakllsch struct virtio_softc * const sc = &psc->sc_sc;
330 1.1 cherry int r;
331 1.1 cherry
332 1.40 yamaguch r = config_detach_children(self, flags);
333 1.40 yamaguch if (r != 0)
334 1.40 yamaguch return r;
335 1.1 cherry
336 1.41 riastrad /* Check that child never attached, or detached properly */
337 1.41 riastrad KASSERTMSG(!ISSET(sc->sc_child_flags,
338 1.41 riastrad (VIRTIO_CHILD_ATTACH_FINISHED|VIRTIO_CHILD_ATTACH_FAILED)) ||
339 1.41 riastrad ISSET(sc->sc_child_flags, VIRTIO_CHILD_DETACHED),
340 1.41 riastrad "%s: child flags %x", device_xname(self), sc->sc_child_flags);
341 1.1 cherry KASSERT(sc->sc_vqs == NULL);
342 1.4 jakllsch KASSERT(psc->sc_ihs_num == 0);
343 1.1 cherry
344 1.4 jakllsch if (psc->sc_iosize)
345 1.15 reinoud bus_space_unmap(psc->sc_iot, psc->sc_ioh,
346 1.15 reinoud psc->sc_mapped_iosize);
347 1.4 jakllsch psc->sc_iosize = 0;
348 1.1 cherry
349 1.1 cherry return 0;
350 1.1 cherry }
351 1.4 jakllsch
352 1.15 reinoud
353 1.15 reinoud static int
354 1.15 reinoud virtio_pci_attach_09(device_t self, void *aux)
355 1.15 reinoud //struct virtio_pci_softc *psc, struct pci_attach_args *pa)
356 1.15 reinoud {
357 1.15 reinoud struct virtio_pci_softc * const psc = device_private(self);
358 1.15 reinoud struct pci_attach_args *pa = (struct pci_attach_args *)aux;
359 1.15 reinoud struct virtio_softc * const sc = &psc->sc_sc;
360 1.15 reinoud // pci_chipset_tag_t pc = pa->pa_pc;
361 1.15 reinoud // pcitag_t tag = pa->pa_tag;
362 1.15 reinoud
363 1.15 reinoud /* complete IO region */
364 1.15 reinoud if (pci_mapreg_map(pa, PCI_MAPREG_START, PCI_MAPREG_TYPE_IO, 0,
365 1.15 reinoud &psc->sc_iot, &psc->sc_ioh, NULL, &psc->sc_iosize)) {
366 1.15 reinoud aprint_error_dev(self, "can't map i/o space\n");
367 1.15 reinoud return EIO;
368 1.15 reinoud }
369 1.15 reinoud psc->sc_mapped_iosize = psc->sc_iosize;
370 1.15 reinoud
371 1.15 reinoud /* queue space */
372 1.15 reinoud if (bus_space_subregion(psc->sc_iot, psc->sc_ioh,
373 1.15 reinoud VIRTIO_CONFIG_QUEUE_NOTIFY, 2, &psc->sc_notify_ioh)) {
374 1.15 reinoud aprint_error_dev(self, "can't map notify i/o space\n");
375 1.15 reinoud return EIO;
376 1.15 reinoud }
377 1.15 reinoud psc->sc_notify_iosize = 2;
378 1.15 reinoud psc->sc_notify_iot = psc->sc_iot;
379 1.15 reinoud
380 1.15 reinoud /* ISR space */
381 1.15 reinoud if (bus_space_subregion(psc->sc_iot, psc->sc_ioh,
382 1.15 reinoud VIRTIO_CONFIG_ISR_STATUS, 1, &psc->sc_isr_ioh)) {
383 1.15 reinoud aprint_error_dev(self, "can't map isr i/o space\n");
384 1.15 reinoud return EIO;
385 1.15 reinoud }
386 1.15 reinoud psc->sc_isr_iosize = 1;
387 1.15 reinoud psc->sc_isr_iot = psc->sc_iot;
388 1.15 reinoud
389 1.15 reinoud /* set our version 0.9 ops */
390 1.15 reinoud sc->sc_ops = &virtio_pci_ops_09;
391 1.27 reinoud sc->sc_bus_endian = READ_ENDIAN_09;
392 1.27 reinoud sc->sc_struct_endian = STRUCT_ENDIAN_09;
393 1.15 reinoud return 0;
394 1.15 reinoud }
395 1.15 reinoud
396 1.15 reinoud
397 1.15 reinoud static int
398 1.15 reinoud virtio_pci_attach_10(device_t self, void *aux)
399 1.4 jakllsch {
400 1.15 reinoud struct virtio_pci_softc * const psc = device_private(self);
401 1.15 reinoud struct pci_attach_args *pa = (struct pci_attach_args *)aux;
402 1.15 reinoud struct virtio_softc * const sc = &psc->sc_sc;
403 1.15 reinoud pci_chipset_tag_t pc = pa->pa_pc;
404 1.15 reinoud pcitag_t tag = pa->pa_tag;
405 1.15 reinoud
406 1.15 reinoud struct virtio_pci_cap common, isr, device;
407 1.15 reinoud struct virtio_pci_notify_cap notify;
408 1.15 reinoud int have_device_cfg = 0;
409 1.15 reinoud bus_size_t bars[NMAPREG] = { 0 };
410 1.15 reinoud int bars_idx[NMAPREG] = { 0 };
411 1.15 reinoud struct virtio_pci_cap *caps[] = { &common, &isr, &device, ¬ify.cap };
412 1.26 reinoud int i, j, ret = 0;
413 1.15 reinoud
414 1.15 reinoud if (virtio_pci_find_cap(psc, VIRTIO_PCI_CAP_COMMON_CFG,
415 1.15 reinoud &common, sizeof(common)))
416 1.15 reinoud return ENODEV;
417 1.15 reinoud if (virtio_pci_find_cap(psc, VIRTIO_PCI_CAP_NOTIFY_CFG,
418 1.15 reinoud ¬ify, sizeof(notify)))
419 1.15 reinoud return ENODEV;
420 1.15 reinoud if (virtio_pci_find_cap(psc, VIRTIO_PCI_CAP_ISR_CFG,
421 1.15 reinoud &isr, sizeof(isr)))
422 1.15 reinoud return ENODEV;
423 1.15 reinoud if (virtio_pci_find_cap(psc, VIRTIO_PCI_CAP_DEVICE_CFG,
424 1.15 reinoud &device, sizeof(device)))
425 1.15 reinoud memset(&device, 0, sizeof(device));
426 1.15 reinoud else
427 1.15 reinoud have_device_cfg = 1;
428 1.15 reinoud
429 1.15 reinoud /* Figure out which bars we need to map */
430 1.15 reinoud for (i = 0; i < __arraycount(caps); i++) {
431 1.15 reinoud int bar = caps[i]->bar;
432 1.15 reinoud bus_size_t len = caps[i]->offset + caps[i]->length;
433 1.15 reinoud if (caps[i]->length == 0)
434 1.15 reinoud continue;
435 1.15 reinoud if (bars[bar] < len)
436 1.15 reinoud bars[bar] = len;
437 1.15 reinoud }
438 1.15 reinoud
439 1.26 reinoud for (i = j = 0; i < __arraycount(bars); i++) {
440 1.15 reinoud int reg;
441 1.15 reinoud pcireg_t type;
442 1.15 reinoud if (bars[i] == 0)
443 1.15 reinoud continue;
444 1.35 uwe reg = PCI_BAR(i);
445 1.15 reinoud type = pci_mapreg_type(pc, tag, reg);
446 1.15 reinoud if (pci_mapreg_map(pa, reg, type, 0,
447 1.15 reinoud &psc->sc_bars_iot[j], &psc->sc_bars_ioh[j],
448 1.15 reinoud NULL, &psc->sc_bars_iosize[j])) {
449 1.15 reinoud aprint_error_dev(self, "can't map bar %u \n", i);
450 1.15 reinoud ret = EIO;
451 1.15 reinoud goto err;
452 1.15 reinoud }
453 1.17 martin aprint_debug_dev(self,
454 1.17 martin "bar[%d]: iot %p, size 0x%" PRIxBUSSIZE "\n",
455 1.17 martin j, psc->sc_bars_iot[j], psc->sc_bars_iosize[j]);
456 1.15 reinoud bars_idx[i] = j;
457 1.15 reinoud j++;
458 1.15 reinoud }
459 1.15 reinoud
460 1.15 reinoud i = bars_idx[notify.cap.bar];
461 1.15 reinoud if (bus_space_subregion(psc->sc_bars_iot[i], psc->sc_bars_ioh[i],
462 1.15 reinoud notify.cap.offset, notify.cap.length,
463 1.15 reinoud &psc->sc_notify_ioh)) {
464 1.15 reinoud aprint_error_dev(self, "can't map notify i/o space\n");
465 1.15 reinoud ret = EIO;
466 1.15 reinoud goto err;
467 1.15 reinoud }
468 1.15 reinoud psc->sc_notify_iosize = notify.cap.length;
469 1.15 reinoud psc->sc_notify_iot = psc->sc_bars_iot[i];
470 1.15 reinoud psc->sc_notify_off_multiplier = le32toh(notify.notify_off_multiplier);
471 1.15 reinoud
472 1.15 reinoud if (have_device_cfg) {
473 1.15 reinoud i = bars_idx[device.bar];
474 1.15 reinoud if (bus_space_subregion(psc->sc_bars_iot[i], psc->sc_bars_ioh[i],
475 1.15 reinoud device.offset, device.length,
476 1.15 reinoud &sc->sc_devcfg_ioh)) {
477 1.15 reinoud aprint_error_dev(self, "can't map devcfg i/o space\n");
478 1.15 reinoud ret = EIO;
479 1.15 reinoud goto err;
480 1.15 reinoud }
481 1.15 reinoud aprint_debug_dev(self,
482 1.15 reinoud "device.offset = 0x%x, device.length = 0x%x\n",
483 1.15 reinoud device.offset, device.length);
484 1.15 reinoud sc->sc_devcfg_iosize = device.length;
485 1.15 reinoud sc->sc_devcfg_iot = psc->sc_bars_iot[i];
486 1.15 reinoud }
487 1.15 reinoud
488 1.15 reinoud i = bars_idx[isr.bar];
489 1.15 reinoud if (bus_space_subregion(psc->sc_bars_iot[i], psc->sc_bars_ioh[i],
490 1.15 reinoud isr.offset, isr.length, &psc->sc_isr_ioh)) {
491 1.15 reinoud aprint_error_dev(self, "can't map isr i/o space\n");
492 1.15 reinoud ret = EIO;
493 1.15 reinoud goto err;
494 1.15 reinoud }
495 1.15 reinoud psc->sc_isr_iosize = isr.length;
496 1.15 reinoud psc->sc_isr_iot = psc->sc_bars_iot[i];
497 1.15 reinoud
498 1.15 reinoud i = bars_idx[common.bar];
499 1.15 reinoud if (bus_space_subregion(psc->sc_bars_iot[i], psc->sc_bars_ioh[i],
500 1.15 reinoud common.offset, common.length, &psc->sc_ioh)) {
501 1.15 reinoud aprint_error_dev(self, "can't map common i/o space\n");
502 1.15 reinoud ret = EIO;
503 1.15 reinoud goto err;
504 1.15 reinoud }
505 1.15 reinoud psc->sc_iosize = common.length;
506 1.15 reinoud psc->sc_iot = psc->sc_bars_iot[i];
507 1.15 reinoud psc->sc_mapped_iosize = psc->sc_bars_iosize[i];
508 1.15 reinoud
509 1.15 reinoud psc->sc_sc.sc_version_1 = 1;
510 1.15 reinoud
511 1.15 reinoud /* set our version 1.0 ops */
512 1.15 reinoud sc->sc_ops = &virtio_pci_ops_10;
513 1.27 reinoud sc->sc_bus_endian = READ_ENDIAN_10;
514 1.27 reinoud sc->sc_struct_endian = STRUCT_ENDIAN_10;
515 1.15 reinoud return 0;
516 1.4 jakllsch
517 1.15 reinoud err:
518 1.23 reinoud /* undo our pci_mapreg_map()s */
519 1.23 reinoud for (i = 0; i < __arraycount(bars); i++) {
520 1.26 reinoud if (psc->sc_bars_iosize[i] == 0)
521 1.23 reinoud continue;
522 1.26 reinoud bus_space_unmap(psc->sc_bars_iot[i], psc->sc_bars_ioh[i],
523 1.26 reinoud psc->sc_bars_iosize[i]);
524 1.23 reinoud }
525 1.15 reinoud return ret;
526 1.4 jakllsch }
527 1.4 jakllsch
528 1.15 reinoud /* v1.0 attach helper */
529 1.15 reinoud static int
530 1.15 reinoud virtio_pci_find_cap(struct virtio_pci_softc *psc, int cfg_type, void *buf, int buflen)
531 1.4 jakllsch {
532 1.15 reinoud device_t self = psc->sc_sc.sc_dev;
533 1.15 reinoud pci_chipset_tag_t pc = psc->sc_pa.pa_pc;
534 1.15 reinoud pcitag_t tag = psc->sc_pa.pa_tag;
535 1.15 reinoud unsigned int offset, i, len;
536 1.15 reinoud union {
537 1.15 reinoud pcireg_t reg[8];
538 1.15 reinoud struct virtio_pci_cap vcap;
539 1.15 reinoud } *v = buf;
540 1.15 reinoud
541 1.15 reinoud if (buflen < sizeof(struct virtio_pci_cap))
542 1.15 reinoud return ERANGE;
543 1.15 reinoud
544 1.15 reinoud if (!pci_get_capability(pc, tag, PCI_CAP_VENDSPEC, &offset, &v->reg[0]))
545 1.15 reinoud return ENOENT;
546 1.15 reinoud
547 1.15 reinoud do {
548 1.15 reinoud for (i = 0; i < 4; i++)
549 1.15 reinoud v->reg[i] =
550 1.15 reinoud le32toh(pci_conf_read(pc, tag, offset + i * 4));
551 1.15 reinoud if (v->vcap.cfg_type == cfg_type)
552 1.15 reinoud break;
553 1.15 reinoud offset = v->vcap.cap_next;
554 1.15 reinoud } while (offset != 0);
555 1.15 reinoud
556 1.15 reinoud if (offset == 0)
557 1.15 reinoud return ENOENT;
558 1.15 reinoud
559 1.15 reinoud if (v->vcap.cap_len > sizeof(struct virtio_pci_cap)) {
560 1.15 reinoud len = roundup(v->vcap.cap_len, sizeof(pcireg_t));
561 1.15 reinoud if (len > buflen) {
562 1.15 reinoud aprint_error_dev(self, "%s cap too large\n", __func__);
563 1.15 reinoud return ERANGE;
564 1.15 reinoud }
565 1.15 reinoud for (i = 4; i < len / sizeof(pcireg_t); i++)
566 1.15 reinoud v->reg[i] =
567 1.15 reinoud le32toh(pci_conf_read(pc, tag, offset + i * 4));
568 1.15 reinoud }
569 1.15 reinoud
570 1.15 reinoud /* endian fixup */
571 1.15 reinoud v->vcap.offset = le32toh(v->vcap.offset);
572 1.15 reinoud v->vcap.length = le32toh(v->vcap.length);
573 1.15 reinoud return 0;
574 1.4 jakllsch }
575 1.4 jakllsch
576 1.15 reinoud
577 1.15 reinoud /* -------------------------------------
578 1.15 reinoud * Version 0.9 support
579 1.15 reinoud * -------------------------------------*/
580 1.15 reinoud
581 1.15 reinoud static void
582 1.15 reinoud virtio_pci_kick_09(struct virtio_softc *sc, uint16_t idx)
583 1.4 jakllsch {
584 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
585 1.15 reinoud
586 1.15 reinoud bus_space_write_2(psc->sc_notify_iot, psc->sc_notify_ioh, 0, idx);
587 1.4 jakllsch }
588 1.4 jakllsch
589 1.15 reinoud /* only applicable for v 0.9 but also called for 1.0 */
590 1.15 reinoud static int
591 1.15 reinoud virtio_pci_adjust_config_region(struct virtio_pci_softc *psc)
592 1.4 jakllsch {
593 1.37 uwe struct virtio_softc * const sc = &psc->sc_sc;
594 1.37 uwe device_t self = sc->sc_dev;
595 1.15 reinoud
596 1.15 reinoud if (psc->sc_sc.sc_version_1)
597 1.15 reinoud return 0;
598 1.15 reinoud
599 1.15 reinoud sc->sc_devcfg_iosize = psc->sc_iosize - psc->sc_devcfg_offset;
600 1.15 reinoud sc->sc_devcfg_iot = psc->sc_iot;
601 1.15 reinoud if (bus_space_subregion(psc->sc_iot, psc->sc_ioh,
602 1.15 reinoud psc->sc_devcfg_offset, sc->sc_devcfg_iosize,
603 1.15 reinoud &sc->sc_devcfg_ioh)) {
604 1.15 reinoud aprint_error_dev(self, "can't map config i/o space\n");
605 1.15 reinoud return EIO;
606 1.15 reinoud }
607 1.15 reinoud
608 1.15 reinoud return 0;
609 1.4 jakllsch }
610 1.4 jakllsch
611 1.15 reinoud static uint16_t
612 1.15 reinoud virtio_pci_read_queue_size_09(struct virtio_softc *sc, uint16_t idx)
613 1.4 jakllsch {
614 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
615 1.4 jakllsch
616 1.15 reinoud bus_space_write_2(psc->sc_iot, psc->sc_ioh,
617 1.15 reinoud VIRTIO_CONFIG_QUEUE_SELECT, idx);
618 1.15 reinoud return bus_space_read_2(psc->sc_iot, psc->sc_ioh,
619 1.15 reinoud VIRTIO_CONFIG_QUEUE_SIZE);
620 1.4 jakllsch }
621 1.4 jakllsch
622 1.4 jakllsch static void
623 1.15 reinoud virtio_pci_setup_queue_09(struct virtio_softc *sc, uint16_t idx, uint64_t addr)
624 1.4 jakllsch {
625 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
626 1.4 jakllsch
627 1.15 reinoud bus_space_write_2(psc->sc_iot, psc->sc_ioh,
628 1.15 reinoud VIRTIO_CONFIG_QUEUE_SELECT, idx);
629 1.15 reinoud bus_space_write_4(psc->sc_iot, psc->sc_ioh,
630 1.15 reinoud VIRTIO_CONFIG_QUEUE_ADDRESS, addr / VIRTIO_PAGE_SIZE);
631 1.15 reinoud
632 1.15 reinoud if (psc->sc_ihs_num > 1) {
633 1.15 reinoud int vec = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
634 1.39 yamaguch if (psc->sc_intr_pervq)
635 1.15 reinoud vec += idx;
636 1.15 reinoud bus_space_write_2(psc->sc_iot, psc->sc_ioh,
637 1.15 reinoud VIRTIO_CONFIG_MSI_QUEUE_VECTOR, vec);
638 1.15 reinoud }
639 1.4 jakllsch }
640 1.4 jakllsch
641 1.4 jakllsch static void
642 1.15 reinoud virtio_pci_set_status_09(struct virtio_softc *sc, int status)
643 1.4 jakllsch {
644 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
645 1.15 reinoud int old = 0;
646 1.4 jakllsch
647 1.15 reinoud if (status != 0) {
648 1.15 reinoud old = bus_space_read_1(psc->sc_iot, psc->sc_ioh,
649 1.15 reinoud VIRTIO_CONFIG_DEVICE_STATUS);
650 1.15 reinoud }
651 1.15 reinoud bus_space_write_1(psc->sc_iot, psc->sc_ioh,
652 1.15 reinoud VIRTIO_CONFIG_DEVICE_STATUS, status|old);
653 1.4 jakllsch }
654 1.4 jakllsch
655 1.4 jakllsch static void
656 1.15 reinoud virtio_pci_negotiate_features_09(struct virtio_softc *sc, uint64_t guest_features)
657 1.4 jakllsch {
658 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
659 1.15 reinoud uint32_t r;
660 1.15 reinoud
661 1.15 reinoud r = bus_space_read_4(psc->sc_iot, psc->sc_ioh,
662 1.15 reinoud VIRTIO_CONFIG_DEVICE_FEATURES);
663 1.15 reinoud
664 1.15 reinoud r &= guest_features;
665 1.15 reinoud
666 1.15 reinoud bus_space_write_4(psc->sc_iot, psc->sc_ioh,
667 1.15 reinoud VIRTIO_CONFIG_GUEST_FEATURES, r);
668 1.4 jakllsch
669 1.15 reinoud sc->sc_active_features = r;
670 1.4 jakllsch }
671 1.4 jakllsch
672 1.15 reinoud /* -------------------------------------
673 1.15 reinoud * Version 1.0 support
674 1.15 reinoud * -------------------------------------*/
675 1.15 reinoud
676 1.4 jakllsch static void
677 1.15 reinoud virtio_pci_kick_10(struct virtio_softc *sc, uint16_t idx)
678 1.4 jakllsch {
679 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
680 1.15 reinoud unsigned offset = sc->sc_vqs[idx].vq_notify_off *
681 1.15 reinoud psc->sc_notify_off_multiplier;
682 1.4 jakllsch
683 1.15 reinoud bus_space_write_2(psc->sc_notify_iot, psc->sc_notify_ioh, offset, idx);
684 1.4 jakllsch }
685 1.4 jakllsch
686 1.15 reinoud
687 1.4 jakllsch static uint16_t
688 1.15 reinoud virtio_pci_read_queue_size_10(struct virtio_softc *sc, uint16_t idx)
689 1.4 jakllsch {
690 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
691 1.15 reinoud bus_space_tag_t iot = psc->sc_iot;
692 1.15 reinoud bus_space_handle_t ioh = psc->sc_ioh;
693 1.4 jakllsch
694 1.15 reinoud bus_space_write_2(iot, ioh, VIRTIO_CONFIG1_QUEUE_SELECT, idx);
695 1.15 reinoud return bus_space_read_2(iot, ioh, VIRTIO_CONFIG1_QUEUE_SIZE);
696 1.4 jakllsch }
697 1.4 jakllsch
698 1.18 reinoud /*
699 1.36 uwe * By definition little endian only in v1.0. NB: "MAY" in the text
700 1.36 uwe * below refers to "independently" (i.e. the order of accesses) not
701 1.36 uwe * "32-bit" (which is restricted by the earlier "MUST").
702 1.24 thorpej *
703 1.36 uwe * 4.1.3.1 Driver Requirements: PCI Device Layout
704 1.36 uwe *
705 1.36 uwe * For device configuration access, the driver MUST use ... 32-bit
706 1.36 uwe * wide and aligned accesses for ... 64-bit wide fields. For 64-bit
707 1.36 uwe * fields, the driver MAY access each of the high and low 32-bit parts
708 1.36 uwe * of the field independently.
709 1.20 christos */
710 1.19 christos static __inline void
711 1.24 thorpej virtio_pci_bus_space_write_8(bus_space_tag_t iot, bus_space_handle_t ioh,
712 1.19 christos bus_size_t offset, uint64_t value)
713 1.19 christos {
714 1.36 uwe #if _QUAD_HIGHWORD
715 1.19 christos bus_space_write_4(iot, ioh, offset, BUS_ADDR_LO32(value));
716 1.19 christos bus_space_write_4(iot, ioh, offset + 4, BUS_ADDR_HI32(value));
717 1.19 christos #else
718 1.19 christos bus_space_write_4(iot, ioh, offset, BUS_ADDR_HI32(value));
719 1.19 christos bus_space_write_4(iot, ioh, offset + 4, BUS_ADDR_LO32(value));
720 1.19 christos #endif
721 1.19 christos }
722 1.18 reinoud
723 1.4 jakllsch static void
724 1.15 reinoud virtio_pci_setup_queue_10(struct virtio_softc *sc, uint16_t idx, uint64_t addr)
725 1.4 jakllsch {
726 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
727 1.15 reinoud struct virtqueue *vq = &sc->sc_vqs[idx];
728 1.15 reinoud bus_space_tag_t iot = psc->sc_iot;
729 1.15 reinoud bus_space_handle_t ioh = psc->sc_ioh;
730 1.15 reinoud KASSERT(vq->vq_index == idx);
731 1.15 reinoud
732 1.15 reinoud bus_space_write_2(iot, ioh, VIRTIO_CONFIG1_QUEUE_SELECT, vq->vq_index);
733 1.15 reinoud if (addr == 0) {
734 1.15 reinoud bus_space_write_2(iot, ioh, VIRTIO_CONFIG1_QUEUE_ENABLE, 0);
735 1.24 thorpej virtio_pci_bus_space_write_8(iot, ioh,
736 1.24 thorpej VIRTIO_CONFIG1_QUEUE_DESC, 0);
737 1.24 thorpej virtio_pci_bus_space_write_8(iot, ioh,
738 1.24 thorpej VIRTIO_CONFIG1_QUEUE_AVAIL, 0);
739 1.24 thorpej virtio_pci_bus_space_write_8(iot, ioh,
740 1.24 thorpej VIRTIO_CONFIG1_QUEUE_USED, 0);
741 1.15 reinoud } else {
742 1.24 thorpej virtio_pci_bus_space_write_8(iot, ioh,
743 1.15 reinoud VIRTIO_CONFIG1_QUEUE_DESC, addr);
744 1.24 thorpej virtio_pci_bus_space_write_8(iot, ioh,
745 1.15 reinoud VIRTIO_CONFIG1_QUEUE_AVAIL, addr + vq->vq_availoffset);
746 1.24 thorpej virtio_pci_bus_space_write_8(iot, ioh,
747 1.15 reinoud VIRTIO_CONFIG1_QUEUE_USED, addr + vq->vq_usedoffset);
748 1.15 reinoud bus_space_write_2(iot, ioh,
749 1.15 reinoud VIRTIO_CONFIG1_QUEUE_ENABLE, 1);
750 1.15 reinoud vq->vq_notify_off = bus_space_read_2(iot, ioh,
751 1.15 reinoud VIRTIO_CONFIG1_QUEUE_NOTIFY_OFF);
752 1.15 reinoud }
753 1.4 jakllsch
754 1.4 jakllsch if (psc->sc_ihs_num > 1) {
755 1.4 jakllsch int vec = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
756 1.39 yamaguch if (psc->sc_intr_pervq)
757 1.4 jakllsch vec += idx;
758 1.15 reinoud bus_space_write_2(iot, ioh,
759 1.15 reinoud VIRTIO_CONFIG1_QUEUE_MSIX_VECTOR, vec);
760 1.4 jakllsch }
761 1.4 jakllsch }
762 1.4 jakllsch
763 1.4 jakllsch static void
764 1.15 reinoud virtio_pci_set_status_10(struct virtio_softc *sc, int status)
765 1.4 jakllsch {
766 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
767 1.15 reinoud bus_space_tag_t iot = psc->sc_iot;
768 1.15 reinoud bus_space_handle_t ioh = psc->sc_ioh;
769 1.4 jakllsch int old = 0;
770 1.4 jakllsch
771 1.15 reinoud if (status)
772 1.15 reinoud old = bus_space_read_1(iot, ioh, VIRTIO_CONFIG1_DEVICE_STATUS);
773 1.15 reinoud bus_space_write_1(iot, ioh, VIRTIO_CONFIG1_DEVICE_STATUS, status | old);
774 1.15 reinoud }
775 1.15 reinoud
776 1.15 reinoud void
777 1.15 reinoud virtio_pci_negotiate_features_10(struct virtio_softc *sc, uint64_t guest_features)
778 1.15 reinoud {
779 1.15 reinoud struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
780 1.15 reinoud device_t self = sc->sc_dev;
781 1.15 reinoud bus_space_tag_t iot = psc->sc_iot;
782 1.15 reinoud bus_space_handle_t ioh = psc->sc_ioh;
783 1.15 reinoud uint64_t host, negotiated, device_status;
784 1.15 reinoud
785 1.15 reinoud guest_features |= VIRTIO_F_VERSION_1;
786 1.15 reinoud /* notify on empty is 0.9 only */
787 1.15 reinoud guest_features &= ~VIRTIO_F_NOTIFY_ON_EMPTY;
788 1.15 reinoud sc->sc_active_features = 0;
789 1.15 reinoud
790 1.15 reinoud bus_space_write_4(iot, ioh, VIRTIO_CONFIG1_DEVICE_FEATURE_SELECT, 0);
791 1.15 reinoud host = bus_space_read_4(iot, ioh, VIRTIO_CONFIG1_DEVICE_FEATURE);
792 1.15 reinoud bus_space_write_4(iot, ioh, VIRTIO_CONFIG1_DEVICE_FEATURE_SELECT, 1);
793 1.15 reinoud host |= (uint64_t)
794 1.15 reinoud bus_space_read_4(iot, ioh, VIRTIO_CONFIG1_DEVICE_FEATURE) << 32;
795 1.15 reinoud
796 1.15 reinoud negotiated = host & guest_features;
797 1.15 reinoud
798 1.15 reinoud bus_space_write_4(iot, ioh, VIRTIO_CONFIG1_DRIVER_FEATURE_SELECT, 0);
799 1.15 reinoud bus_space_write_4(iot, ioh, VIRTIO_CONFIG1_DRIVER_FEATURE,
800 1.15 reinoud negotiated & 0xffffffff);
801 1.15 reinoud bus_space_write_4(iot, ioh, VIRTIO_CONFIG1_DRIVER_FEATURE_SELECT, 1);
802 1.15 reinoud bus_space_write_4(iot, ioh, VIRTIO_CONFIG1_DRIVER_FEATURE,
803 1.15 reinoud negotiated >> 32);
804 1.15 reinoud virtio_pci_set_status_10(sc, VIRTIO_CONFIG_DEVICE_STATUS_FEATURES_OK);
805 1.15 reinoud
806 1.15 reinoud device_status = bus_space_read_1(iot, ioh, VIRTIO_CONFIG1_DEVICE_STATUS);
807 1.15 reinoud if ((device_status & VIRTIO_CONFIG_DEVICE_STATUS_FEATURES_OK) == 0) {
808 1.15 reinoud aprint_error_dev(self, "feature negotiation failed\n");
809 1.15 reinoud bus_space_write_1(iot, ioh, VIRTIO_CONFIG1_DEVICE_STATUS,
810 1.15 reinoud VIRTIO_CONFIG_DEVICE_STATUS_FAILED);
811 1.15 reinoud return;
812 1.15 reinoud }
813 1.15 reinoud
814 1.15 reinoud if ((negotiated & VIRTIO_F_VERSION_1) == 0) {
815 1.15 reinoud aprint_error_dev(self, "host rejected version 1\n");
816 1.15 reinoud bus_space_write_1(iot, ioh, VIRTIO_CONFIG1_DEVICE_STATUS,
817 1.15 reinoud VIRTIO_CONFIG_DEVICE_STATUS_FAILED);
818 1.15 reinoud return;
819 1.4 jakllsch }
820 1.15 reinoud
821 1.15 reinoud sc->sc_active_features = negotiated;
822 1.15 reinoud return;
823 1.15 reinoud }
824 1.15 reinoud
825 1.15 reinoud
826 1.15 reinoud /* -------------------------------------
827 1.15 reinoud * Generic PCI interrupt code
828 1.15 reinoud * -------------------------------------*/
829 1.15 reinoud
830 1.15 reinoud static int
831 1.32 yamaguch virtio_pci_setup_interrupts_10(struct virtio_softc *sc, int reinit)
832 1.4 jakllsch {
833 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
834 1.15 reinoud bus_space_tag_t iot = psc->sc_iot;
835 1.15 reinoud bus_space_handle_t ioh = psc->sc_ioh;
836 1.15 reinoud int vector, ret, qid;
837 1.15 reinoud
838 1.31 yamaguch if (!virtio_pci_msix_enabled(psc))
839 1.31 yamaguch return 0;
840 1.31 yamaguch
841 1.15 reinoud vector = VIRTIO_MSIX_CONFIG_VECTOR_INDEX;
842 1.15 reinoud bus_space_write_2(iot, ioh,
843 1.15 reinoud VIRTIO_CONFIG1_CONFIG_MSIX_VECTOR, vector);
844 1.15 reinoud ret = bus_space_read_2(iot, ioh, VIRTIO_CONFIG1_CONFIG_MSIX_VECTOR);
845 1.15 reinoud if (ret != vector) {
846 1.33 yamaguch VIRTIO_PCI_LOG(sc, reinit,
847 1.33 yamaguch "can't set config msix vector\n");
848 1.15 reinoud return -1;
849 1.15 reinoud }
850 1.15 reinoud
851 1.15 reinoud for (qid = 0; qid < sc->sc_nvqs; qid++) {
852 1.15 reinoud vector = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
853 1.4 jakllsch
854 1.39 yamaguch if (psc->sc_intr_pervq)
855 1.15 reinoud vector += qid;
856 1.15 reinoud bus_space_write_2(iot, ioh, VIRTIO_CONFIG1_QUEUE_SELECT, qid);
857 1.15 reinoud bus_space_write_2(iot, ioh, VIRTIO_CONFIG1_QUEUE_MSIX_VECTOR,
858 1.15 reinoud vector);
859 1.15 reinoud ret = bus_space_read_2(iot, ioh,
860 1.15 reinoud VIRTIO_CONFIG1_QUEUE_MSIX_VECTOR);
861 1.15 reinoud if (ret != vector) {
862 1.33 yamaguch VIRTIO_PCI_LOG(sc, reinit, "can't set queue %d "
863 1.33 yamaguch "msix vector\n", qid);
864 1.15 reinoud return -1;
865 1.15 reinoud }
866 1.15 reinoud }
867 1.4 jakllsch
868 1.15 reinoud return 0;
869 1.4 jakllsch }
870 1.4 jakllsch
871 1.4 jakllsch static int
872 1.32 yamaguch virtio_pci_setup_interrupts_09(struct virtio_softc *sc, int reinit)
873 1.4 jakllsch {
874 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
875 1.4 jakllsch int offset, vector, ret, qid;
876 1.4 jakllsch
877 1.31 yamaguch if (!virtio_pci_msix_enabled(psc))
878 1.31 yamaguch return 0;
879 1.31 yamaguch
880 1.4 jakllsch offset = VIRTIO_CONFIG_MSI_CONFIG_VECTOR;
881 1.4 jakllsch vector = VIRTIO_MSIX_CONFIG_VECTOR_INDEX;
882 1.4 jakllsch
883 1.15 reinoud bus_space_write_2(psc->sc_iot, psc->sc_ioh, offset, vector);
884 1.15 reinoud ret = bus_space_read_2(psc->sc_iot, psc->sc_ioh, offset);
885 1.15 reinoud if (ret != vector) {
886 1.38 riastrad aprint_debug_dev(sc->sc_dev, "%s: expected=%d, actual=%d\n",
887 1.38 riastrad __func__, vector, ret);
888 1.33 yamaguch VIRTIO_PCI_LOG(sc, reinit,
889 1.33 yamaguch "can't set config msix vector\n");
890 1.4 jakllsch return -1;
891 1.15 reinoud }
892 1.4 jakllsch
893 1.4 jakllsch for (qid = 0; qid < sc->sc_nvqs; qid++) {
894 1.4 jakllsch offset = VIRTIO_CONFIG_QUEUE_SELECT;
895 1.15 reinoud bus_space_write_2(psc->sc_iot, psc->sc_ioh, offset, qid);
896 1.4 jakllsch
897 1.4 jakllsch offset = VIRTIO_CONFIG_MSI_QUEUE_VECTOR;
898 1.4 jakllsch vector = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
899 1.4 jakllsch
900 1.39 yamaguch if (psc->sc_intr_pervq)
901 1.6 yamaguch vector += qid;
902 1.6 yamaguch
903 1.15 reinoud bus_space_write_2(psc->sc_iot, psc->sc_ioh, offset, vector);
904 1.15 reinoud ret = bus_space_read_2(psc->sc_iot, psc->sc_ioh, offset);
905 1.15 reinoud if (ret != vector) {
906 1.38 riastrad aprint_debug_dev(sc->sc_dev, "%s[qid=%d]:"
907 1.38 riastrad " expected=%d, actual=%d\n",
908 1.38 riastrad __func__, qid, vector, ret);
909 1.33 yamaguch VIRTIO_PCI_LOG(sc, reinit, "can't set queue %d "
910 1.33 yamaguch "msix vector\n", qid);
911 1.4 jakllsch return -1;
912 1.15 reinoud }
913 1.4 jakllsch }
914 1.4 jakllsch
915 1.4 jakllsch return 0;
916 1.4 jakllsch }
917 1.4 jakllsch
918 1.4 jakllsch static int
919 1.31 yamaguch virtio_pci_establish_msix_interrupts(struct virtio_softc *sc,
920 1.4 jakllsch struct pci_attach_args *pa)
921 1.4 jakllsch {
922 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
923 1.4 jakllsch device_t self = sc->sc_dev;
924 1.4 jakllsch pci_chipset_tag_t pc = pa->pa_pc;
925 1.9 yamaguch struct virtqueue *vq;
926 1.4 jakllsch char intrbuf[PCI_INTRSTR_LEN];
927 1.6 yamaguch char intr_xname[INTRDEVNAMEBUF];
928 1.4 jakllsch char const *intrstr;
929 1.6 yamaguch int idx, qid, n;
930 1.4 jakllsch
931 1.4 jakllsch idx = VIRTIO_MSIX_CONFIG_VECTOR_INDEX;
932 1.15 reinoud if (sc->sc_flags & VIRTIO_F_INTR_MPSAFE)
933 1.4 jakllsch pci_intr_setattr(pc, &psc->sc_ihp[idx], PCI_INTR_MPSAFE, true);
934 1.4 jakllsch
935 1.6 yamaguch snprintf(intr_xname, sizeof(intr_xname), "%s config",
936 1.6 yamaguch device_xname(sc->sc_dev));
937 1.6 yamaguch
938 1.4 jakllsch psc->sc_ihs[idx] = pci_intr_establish_xname(pc, psc->sc_ihp[idx],
939 1.6 yamaguch sc->sc_ipl, virtio_pci_msix_config_intr, sc, intr_xname);
940 1.4 jakllsch if (psc->sc_ihs[idx] == NULL) {
941 1.4 jakllsch aprint_error_dev(self, "couldn't establish MSI-X for config\n");
942 1.4 jakllsch goto error;
943 1.4 jakllsch }
944 1.4 jakllsch
945 1.4 jakllsch idx = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
946 1.39 yamaguch if (psc->sc_intr_pervq) {
947 1.6 yamaguch for (qid = 0; qid < sc->sc_nvqs; qid++) {
948 1.6 yamaguch n = idx + qid;
949 1.9 yamaguch vq = &sc->sc_vqs[qid];
950 1.6 yamaguch
951 1.6 yamaguch snprintf(intr_xname, sizeof(intr_xname), "%s vq#%d",
952 1.6 yamaguch device_xname(sc->sc_dev), qid);
953 1.6 yamaguch
954 1.15 reinoud if (sc->sc_flags & VIRTIO_F_INTR_MPSAFE) {
955 1.6 yamaguch pci_intr_setattr(pc, &psc->sc_ihp[n],
956 1.6 yamaguch PCI_INTR_MPSAFE, true);
957 1.6 yamaguch }
958 1.6 yamaguch
959 1.6 yamaguch psc->sc_ihs[n] = pci_intr_establish_xname(pc, psc->sc_ihp[n],
960 1.10 yamaguch sc->sc_ipl, vq->vq_intrhand, vq->vq_intrhand_arg, intr_xname);
961 1.6 yamaguch if (psc->sc_ihs[n] == NULL) {
962 1.6 yamaguch aprint_error_dev(self, "couldn't establish MSI-X for a vq\n");
963 1.6 yamaguch goto error;
964 1.6 yamaguch }
965 1.6 yamaguch }
966 1.6 yamaguch } else {
967 1.15 reinoud if (sc->sc_flags & VIRTIO_F_INTR_MPSAFE)
968 1.6 yamaguch pci_intr_setattr(pc, &psc->sc_ihp[idx], PCI_INTR_MPSAFE, true);
969 1.4 jakllsch
970 1.6 yamaguch snprintf(intr_xname, sizeof(intr_xname), "%s queues",
971 1.6 yamaguch device_xname(sc->sc_dev));
972 1.6 yamaguch psc->sc_ihs[idx] = pci_intr_establish_xname(pc, psc->sc_ihp[idx],
973 1.6 yamaguch sc->sc_ipl, virtio_pci_msix_queue_intr, sc, intr_xname);
974 1.6 yamaguch if (psc->sc_ihs[idx] == NULL) {
975 1.6 yamaguch aprint_error_dev(self, "couldn't establish MSI-X for queues\n");
976 1.6 yamaguch goto error;
977 1.6 yamaguch }
978 1.4 jakllsch }
979 1.4 jakllsch
980 1.4 jakllsch idx = VIRTIO_MSIX_CONFIG_VECTOR_INDEX;
981 1.4 jakllsch intrstr = pci_intr_string(pc, psc->sc_ihp[idx], intrbuf, sizeof(intrbuf));
982 1.4 jakllsch aprint_normal_dev(self, "config interrupting at %s\n", intrstr);
983 1.4 jakllsch idx = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
984 1.39 yamaguch if (psc->sc_intr_pervq) {
985 1.6 yamaguch kcpuset_t *affinity;
986 1.6 yamaguch int affinity_to, r;
987 1.6 yamaguch
988 1.6 yamaguch kcpuset_create(&affinity, false);
989 1.6 yamaguch
990 1.6 yamaguch for (qid = 0; qid < sc->sc_nvqs; qid++) {
991 1.6 yamaguch n = idx + qid;
992 1.6 yamaguch affinity_to = (qid / 2) % ncpu;
993 1.6 yamaguch
994 1.6 yamaguch intrstr = pci_intr_string(pc, psc->sc_ihp[n],
995 1.6 yamaguch intrbuf, sizeof(intrbuf));
996 1.6 yamaguch
997 1.6 yamaguch kcpuset_zero(affinity);
998 1.6 yamaguch kcpuset_set(affinity, affinity_to);
999 1.6 yamaguch r = interrupt_distribute(psc->sc_ihs[n], affinity, NULL);
1000 1.6 yamaguch if (r == 0) {
1001 1.6 yamaguch aprint_normal_dev(self,
1002 1.6 yamaguch "for vq #%d interrupting at %s affinity to %u\n",
1003 1.6 yamaguch qid, intrstr, affinity_to);
1004 1.6 yamaguch } else {
1005 1.6 yamaguch aprint_normal_dev(self,
1006 1.6 yamaguch "for vq #%d interrupting at %s\n",
1007 1.6 yamaguch qid, intrstr);
1008 1.6 yamaguch }
1009 1.6 yamaguch }
1010 1.6 yamaguch
1011 1.6 yamaguch kcpuset_destroy(affinity);
1012 1.6 yamaguch } else {
1013 1.6 yamaguch intrstr = pci_intr_string(pc, psc->sc_ihp[idx], intrbuf, sizeof(intrbuf));
1014 1.6 yamaguch aprint_normal_dev(self, "queues interrupting at %s\n", intrstr);
1015 1.6 yamaguch }
1016 1.4 jakllsch
1017 1.4 jakllsch return 0;
1018 1.4 jakllsch
1019 1.4 jakllsch error:
1020 1.4 jakllsch idx = VIRTIO_MSIX_CONFIG_VECTOR_INDEX;
1021 1.4 jakllsch if (psc->sc_ihs[idx] != NULL)
1022 1.4 jakllsch pci_intr_disestablish(psc->sc_pa.pa_pc, psc->sc_ihs[idx]);
1023 1.4 jakllsch idx = VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
1024 1.39 yamaguch if (psc->sc_intr_pervq) {
1025 1.6 yamaguch for (qid = 0; qid < sc->sc_nvqs; qid++) {
1026 1.6 yamaguch n = idx + qid;
1027 1.6 yamaguch if (psc->sc_ihs[n] == NULL)
1028 1.6 yamaguch continue;
1029 1.6 yamaguch pci_intr_disestablish(psc->sc_pa.pa_pc, psc->sc_ihs[n]);
1030 1.6 yamaguch }
1031 1.6 yamaguch
1032 1.6 yamaguch } else {
1033 1.6 yamaguch if (psc->sc_ihs[idx] != NULL)
1034 1.6 yamaguch pci_intr_disestablish(psc->sc_pa.pa_pc, psc->sc_ihs[idx]);
1035 1.6 yamaguch }
1036 1.4 jakllsch
1037 1.4 jakllsch return -1;
1038 1.4 jakllsch }
1039 1.4 jakllsch
1040 1.4 jakllsch static int
1041 1.31 yamaguch virtio_pci_establish_intx_interrupt(struct virtio_softc *sc,
1042 1.4 jakllsch struct pci_attach_args *pa)
1043 1.4 jakllsch {
1044 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
1045 1.4 jakllsch device_t self = sc->sc_dev;
1046 1.4 jakllsch pci_chipset_tag_t pc = pa->pa_pc;
1047 1.4 jakllsch char intrbuf[PCI_INTRSTR_LEN];
1048 1.4 jakllsch char const *intrstr;
1049 1.4 jakllsch
1050 1.15 reinoud if (sc->sc_flags & VIRTIO_F_INTR_MPSAFE)
1051 1.4 jakllsch pci_intr_setattr(pc, &psc->sc_ihp[0], PCI_INTR_MPSAFE, true);
1052 1.4 jakllsch
1053 1.4 jakllsch psc->sc_ihs[0] = pci_intr_establish_xname(pc, psc->sc_ihp[0],
1054 1.4 jakllsch sc->sc_ipl, virtio_pci_intr, sc, device_xname(sc->sc_dev));
1055 1.4 jakllsch if (psc->sc_ihs[0] == NULL) {
1056 1.4 jakllsch aprint_error_dev(self, "couldn't establish INTx\n");
1057 1.4 jakllsch return -1;
1058 1.4 jakllsch }
1059 1.4 jakllsch
1060 1.4 jakllsch intrstr = pci_intr_string(pc, psc->sc_ihp[0], intrbuf, sizeof(intrbuf));
1061 1.4 jakllsch aprint_normal_dev(self, "interrupting at %s\n", intrstr);
1062 1.4 jakllsch
1063 1.4 jakllsch return 0;
1064 1.4 jakllsch }
1065 1.4 jakllsch
1066 1.4 jakllsch static int
1067 1.31 yamaguch virtio_pci_alloc_interrupts(struct virtio_softc *sc)
1068 1.4 jakllsch {
1069 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
1070 1.4 jakllsch device_t self = sc->sc_dev;
1071 1.4 jakllsch pci_chipset_tag_t pc = psc->sc_pa.pa_pc;
1072 1.13 jakllsch pcitag_t tag = psc->sc_pa.pa_tag;
1073 1.4 jakllsch int error;
1074 1.4 jakllsch int nmsix;
1075 1.13 jakllsch int off;
1076 1.4 jakllsch int counts[PCI_INTR_TYPE_SIZE];
1077 1.4 jakllsch pci_intr_type_t max_type;
1078 1.13 jakllsch pcireg_t ctl;
1079 1.4 jakllsch
1080 1.4 jakllsch nmsix = pci_msix_count(psc->sc_pa.pa_pc, psc->sc_pa.pa_tag);
1081 1.4 jakllsch aprint_debug_dev(self, "pci_msix_count=%d\n", nmsix);
1082 1.4 jakllsch
1083 1.4 jakllsch /* We need at least two: one for config and the other for queues */
1084 1.15 reinoud if ((sc->sc_flags & VIRTIO_F_INTR_MSIX) == 0 || nmsix < 2) {
1085 1.4 jakllsch /* Try INTx only */
1086 1.4 jakllsch max_type = PCI_INTR_TYPE_INTX;
1087 1.4 jakllsch counts[PCI_INTR_TYPE_INTX] = 1;
1088 1.4 jakllsch } else {
1089 1.4 jakllsch /* Try MSI-X first and INTx second */
1090 1.39 yamaguch if (ISSET(sc->sc_flags, VIRTIO_F_INTR_PERVQ) &&
1091 1.39 yamaguch sc->sc_nvqs + VIRTIO_MSIX_QUEUE_VECTOR_INDEX <= nmsix) {
1092 1.11 yamaguch nmsix = sc->sc_nvqs + VIRTIO_MSIX_QUEUE_VECTOR_INDEX;
1093 1.11 yamaguch } else {
1094 1.6 yamaguch nmsix = 2;
1095 1.6 yamaguch }
1096 1.6 yamaguch
1097 1.4 jakllsch max_type = PCI_INTR_TYPE_MSIX;
1098 1.6 yamaguch counts[PCI_INTR_TYPE_MSIX] = nmsix;
1099 1.4 jakllsch counts[PCI_INTR_TYPE_MSI] = 0;
1100 1.4 jakllsch counts[PCI_INTR_TYPE_INTX] = 1;
1101 1.4 jakllsch }
1102 1.4 jakllsch
1103 1.4 jakllsch retry:
1104 1.4 jakllsch error = pci_intr_alloc(&psc->sc_pa, &psc->sc_ihp, counts, max_type);
1105 1.4 jakllsch if (error != 0) {
1106 1.4 jakllsch aprint_error_dev(self, "couldn't map interrupt\n");
1107 1.4 jakllsch return -1;
1108 1.4 jakllsch }
1109 1.4 jakllsch
1110 1.4 jakllsch if (pci_intr_type(pc, psc->sc_ihp[0]) == PCI_INTR_TYPE_MSIX) {
1111 1.39 yamaguch psc->sc_intr_pervq = nmsix > 2 ? true : false;
1112 1.12 jakllsch psc->sc_ihs = kmem_zalloc(sizeof(*psc->sc_ihs) * nmsix,
1113 1.4 jakllsch KM_SLEEP);
1114 1.4 jakllsch
1115 1.31 yamaguch error = virtio_pci_establish_msix_interrupts(sc, &psc->sc_pa);
1116 1.4 jakllsch if (error != 0) {
1117 1.6 yamaguch kmem_free(psc->sc_ihs, sizeof(*psc->sc_ihs) * nmsix);
1118 1.6 yamaguch pci_intr_release(pc, psc->sc_ihp, nmsix);
1119 1.4 jakllsch
1120 1.4 jakllsch /* Retry INTx */
1121 1.4 jakllsch max_type = PCI_INTR_TYPE_INTX;
1122 1.4 jakllsch counts[PCI_INTR_TYPE_INTX] = 1;
1123 1.4 jakllsch goto retry;
1124 1.4 jakllsch }
1125 1.4 jakllsch
1126 1.6 yamaguch psc->sc_ihs_num = nmsix;
1127 1.15 reinoud psc->sc_devcfg_offset = VIRTIO_CONFIG_DEVICE_CONFIG_MSI;
1128 1.15 reinoud virtio_pci_adjust_config_region(psc);
1129 1.4 jakllsch } else if (pci_intr_type(pc, psc->sc_ihp[0]) == PCI_INTR_TYPE_INTX) {
1130 1.39 yamaguch psc->sc_intr_pervq = false;
1131 1.12 jakllsch psc->sc_ihs = kmem_zalloc(sizeof(*psc->sc_ihs) * 1,
1132 1.4 jakllsch KM_SLEEP);
1133 1.4 jakllsch
1134 1.31 yamaguch error = virtio_pci_establish_intx_interrupt(sc, &psc->sc_pa);
1135 1.4 jakllsch if (error != 0) {
1136 1.4 jakllsch kmem_free(psc->sc_ihs, sizeof(*psc->sc_ihs) * 1);
1137 1.4 jakllsch pci_intr_release(pc, psc->sc_ihp, 1);
1138 1.4 jakllsch return -1;
1139 1.4 jakllsch }
1140 1.4 jakllsch
1141 1.4 jakllsch psc->sc_ihs_num = 1;
1142 1.15 reinoud psc->sc_devcfg_offset = VIRTIO_CONFIG_DEVICE_CONFIG_NOMSI;
1143 1.15 reinoud virtio_pci_adjust_config_region(psc);
1144 1.13 jakllsch
1145 1.14 jakllsch error = pci_get_capability(pc, tag, PCI_CAP_MSIX, &off, NULL);
1146 1.13 jakllsch if (error != 0) {
1147 1.13 jakllsch ctl = pci_conf_read(pc, tag, off + PCI_MSIX_CTL);
1148 1.13 jakllsch ctl &= ~PCI_MSIX_CTL_ENABLE;
1149 1.13 jakllsch pci_conf_write(pc, tag, off + PCI_MSIX_CTL, ctl);
1150 1.13 jakllsch }
1151 1.4 jakllsch }
1152 1.4 jakllsch
1153 1.39 yamaguch if (!psc->sc_intr_pervq)
1154 1.39 yamaguch CLR(sc->sc_flags, VIRTIO_F_INTR_PERVQ);
1155 1.4 jakllsch return 0;
1156 1.4 jakllsch }
1157 1.4 jakllsch
1158 1.4 jakllsch static void
1159 1.4 jakllsch virtio_pci_free_interrupts(struct virtio_softc *sc)
1160 1.4 jakllsch {
1161 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
1162 1.4 jakllsch
1163 1.4 jakllsch for (int i = 0; i < psc->sc_ihs_num; i++) {
1164 1.4 jakllsch if (psc->sc_ihs[i] == NULL)
1165 1.4 jakllsch continue;
1166 1.4 jakllsch pci_intr_disestablish(psc->sc_pa.pa_pc, psc->sc_ihs[i]);
1167 1.4 jakllsch psc->sc_ihs[i] = NULL;
1168 1.4 jakllsch }
1169 1.4 jakllsch
1170 1.4 jakllsch if (psc->sc_ihs_num > 0)
1171 1.4 jakllsch pci_intr_release(psc->sc_pa.pa_pc, psc->sc_ihp, psc->sc_ihs_num);
1172 1.4 jakllsch
1173 1.4 jakllsch if (psc->sc_ihs != NULL) {
1174 1.4 jakllsch kmem_free(psc->sc_ihs, sizeof(*psc->sc_ihs) * psc->sc_ihs_num);
1175 1.4 jakllsch psc->sc_ihs = NULL;
1176 1.4 jakllsch }
1177 1.4 jakllsch psc->sc_ihs_num = 0;
1178 1.4 jakllsch }
1179 1.4 jakllsch
1180 1.31 yamaguch static bool
1181 1.31 yamaguch virtio_pci_msix_enabled(struct virtio_pci_softc *psc)
1182 1.31 yamaguch {
1183 1.31 yamaguch pci_chipset_tag_t pc = psc->sc_pa.pa_pc;
1184 1.31 yamaguch
1185 1.31 yamaguch if (pci_intr_type(pc, psc->sc_ihp[0]) == PCI_INTR_TYPE_MSIX)
1186 1.31 yamaguch return true;
1187 1.31 yamaguch
1188 1.31 yamaguch return false;
1189 1.31 yamaguch }
1190 1.31 yamaguch
1191 1.4 jakllsch /*
1192 1.4 jakllsch * Interrupt handler.
1193 1.4 jakllsch */
1194 1.4 jakllsch static int
1195 1.4 jakllsch virtio_pci_intr(void *arg)
1196 1.4 jakllsch {
1197 1.4 jakllsch struct virtio_softc *sc = arg;
1198 1.4 jakllsch struct virtio_pci_softc * const psc = (struct virtio_pci_softc *)sc;
1199 1.4 jakllsch int isr, r = 0;
1200 1.4 jakllsch
1201 1.4 jakllsch /* check and ack the interrupt */
1202 1.15 reinoud isr = bus_space_read_1(psc->sc_isr_iot, psc->sc_isr_ioh, 0);
1203 1.4 jakllsch if (isr == 0)
1204 1.4 jakllsch return 0;
1205 1.4 jakllsch if ((isr & VIRTIO_CONFIG_ISR_CONFIG_CHANGE) &&
1206 1.4 jakllsch (sc->sc_config_change != NULL))
1207 1.4 jakllsch r = (sc->sc_config_change)(sc);
1208 1.4 jakllsch if (sc->sc_intrhand != NULL) {
1209 1.4 jakllsch if (sc->sc_soft_ih != NULL)
1210 1.4 jakllsch softint_schedule(sc->sc_soft_ih);
1211 1.4 jakllsch else
1212 1.4 jakllsch r |= (sc->sc_intrhand)(sc);
1213 1.4 jakllsch }
1214 1.4 jakllsch
1215 1.4 jakllsch return r;
1216 1.4 jakllsch }
1217 1.4 jakllsch
1218 1.4 jakllsch static int
1219 1.4 jakllsch virtio_pci_msix_queue_intr(void *arg)
1220 1.4 jakllsch {
1221 1.4 jakllsch struct virtio_softc *sc = arg;
1222 1.4 jakllsch int r = 0;
1223 1.4 jakllsch
1224 1.4 jakllsch if (sc->sc_intrhand != NULL) {
1225 1.4 jakllsch if (sc->sc_soft_ih != NULL)
1226 1.4 jakllsch softint_schedule(sc->sc_soft_ih);
1227 1.4 jakllsch else
1228 1.4 jakllsch r |= (sc->sc_intrhand)(sc);
1229 1.4 jakllsch }
1230 1.4 jakllsch
1231 1.4 jakllsch return r;
1232 1.4 jakllsch }
1233 1.4 jakllsch
1234 1.4 jakllsch static int
1235 1.4 jakllsch virtio_pci_msix_config_intr(void *arg)
1236 1.4 jakllsch {
1237 1.4 jakllsch struct virtio_softc *sc = arg;
1238 1.4 jakllsch int r = 0;
1239 1.4 jakllsch
1240 1.4 jakllsch if (sc->sc_config_change != NULL)
1241 1.4 jakllsch r = (sc->sc_config_change)(sc);
1242 1.4 jakllsch return r;
1243 1.4 jakllsch }
1244 1.5 jakllsch
1245 1.5 jakllsch MODULE(MODULE_CLASS_DRIVER, virtio_pci, "pci,virtio");
1246 1.5 jakllsch
1247 1.5 jakllsch #ifdef _MODULE
1248 1.5 jakllsch #include "ioconf.c"
1249 1.5 jakllsch #endif
1250 1.5 jakllsch
1251 1.5 jakllsch static int
1252 1.5 jakllsch virtio_pci_modcmd(modcmd_t cmd, void *opaque)
1253 1.5 jakllsch {
1254 1.5 jakllsch int error = 0;
1255 1.5 jakllsch
1256 1.5 jakllsch #ifdef _MODULE
1257 1.5 jakllsch switch (cmd) {
1258 1.5 jakllsch case MODULE_CMD_INIT:
1259 1.5 jakllsch error = config_init_component(cfdriver_ioconf_virtio_pci,
1260 1.5 jakllsch cfattach_ioconf_virtio_pci, cfdata_ioconf_virtio_pci);
1261 1.5 jakllsch break;
1262 1.5 jakllsch case MODULE_CMD_FINI:
1263 1.5 jakllsch error = config_fini_component(cfdriver_ioconf_virtio_pci,
1264 1.5 jakllsch cfattach_ioconf_virtio_pci, cfdata_ioconf_virtio_pci);
1265 1.5 jakllsch break;
1266 1.5 jakllsch default:
1267 1.5 jakllsch error = ENOTTY;
1268 1.5 jakllsch break;
1269 1.5 jakllsch }
1270 1.5 jakllsch #endif
1271 1.5 jakllsch
1272 1.5 jakllsch return error;
1273 1.5 jakllsch }
1274