xhci_pci.c revision 1.11 1 1.11 msaitoh /* $NetBSD: xhci_pci.c,v 1.11 2017/12/28 05:43:42 msaitoh Exp $ */
2 1.5 skrll /* OpenBSD: xhci_pci.c,v 1.4 2014/07/12 17:38:51 yuo Exp */
3 1.1 jakllsch
4 1.1 jakllsch /*
5 1.1 jakllsch * Copyright (c) 1998 The NetBSD Foundation, Inc.
6 1.1 jakllsch * All rights reserved.
7 1.1 jakllsch *
8 1.1 jakllsch * This code is derived from software contributed to The NetBSD Foundation
9 1.1 jakllsch * by Lennart Augustsson (lennart (at) augustsson.net) at
10 1.1 jakllsch * Carlstedt Research & Technology.
11 1.1 jakllsch *
12 1.1 jakllsch * Redistribution and use in source and binary forms, with or without
13 1.1 jakllsch * modification, are permitted provided that the following conditions
14 1.1 jakllsch * are met:
15 1.1 jakllsch * 1. Redistributions of source code must retain the above copyright
16 1.1 jakllsch * notice, this list of conditions and the following disclaimer.
17 1.1 jakllsch * 2. Redistributions in binary form must reproduce the above copyright
18 1.1 jakllsch * notice, this list of conditions and the following disclaimer in the
19 1.1 jakllsch * documentation and/or other materials provided with the distribution.
20 1.1 jakllsch *
21 1.1 jakllsch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
22 1.1 jakllsch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
23 1.1 jakllsch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
24 1.1 jakllsch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
25 1.1 jakllsch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26 1.1 jakllsch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27 1.1 jakllsch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28 1.1 jakllsch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29 1.1 jakllsch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30 1.1 jakllsch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31 1.1 jakllsch * POSSIBILITY OF SUCH DAMAGE.
32 1.1 jakllsch */
33 1.1 jakllsch
34 1.1 jakllsch #include <sys/cdefs.h>
35 1.11 msaitoh __KERNEL_RCSID(0, "$NetBSD: xhci_pci.c,v 1.11 2017/12/28 05:43:42 msaitoh Exp $");
36 1.9 skrll
37 1.9 skrll #ifdef _KERNEL_OPT
38 1.9 skrll #include "opt_xhci_pci.h"
39 1.9 skrll #endif
40 1.1 jakllsch
41 1.1 jakllsch #include <sys/param.h>
42 1.1 jakllsch #include <sys/systm.h>
43 1.1 jakllsch #include <sys/kernel.h>
44 1.1 jakllsch #include <sys/device.h>
45 1.1 jakllsch #include <sys/proc.h>
46 1.1 jakllsch #include <sys/queue.h>
47 1.1 jakllsch
48 1.1 jakllsch #include <sys/bus.h>
49 1.1 jakllsch
50 1.1 jakllsch #include <dev/pci/pcivar.h>
51 1.5 skrll #include <dev/pci/pcidevs.h>
52 1.1 jakllsch
53 1.1 jakllsch #include <dev/usb/usb.h>
54 1.1 jakllsch #include <dev/usb/usbdi.h>
55 1.1 jakllsch #include <dev/usb/usbdivar.h>
56 1.1 jakllsch #include <dev/usb/usb_mem.h>
57 1.1 jakllsch
58 1.1 jakllsch #include <dev/usb/xhcireg.h>
59 1.1 jakllsch #include <dev/usb/xhcivar.h>
60 1.1 jakllsch
61 1.1 jakllsch struct xhci_pci_softc {
62 1.1 jakllsch struct xhci_softc sc_xhci;
63 1.1 jakllsch pci_chipset_tag_t sc_pc;
64 1.1 jakllsch pcitag_t sc_tag;
65 1.5 skrll void *sc_ih;
66 1.5 skrll pci_intr_handle_t *sc_pihp;
67 1.1 jakllsch };
68 1.1 jakllsch
69 1.1 jakllsch static int
70 1.1 jakllsch xhci_pci_match(device_t parent, cfdata_t match, void *aux)
71 1.1 jakllsch {
72 1.1 jakllsch struct pci_attach_args *pa = (struct pci_attach_args *) aux;
73 1.1 jakllsch
74 1.1 jakllsch if (PCI_CLASS(pa->pa_class) == PCI_CLASS_SERIALBUS &&
75 1.1 jakllsch PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_SERIALBUS_USB &&
76 1.1 jakllsch PCI_INTERFACE(pa->pa_class) == PCI_INTERFACE_XHCI)
77 1.1 jakllsch return 1;
78 1.1 jakllsch
79 1.1 jakllsch return 0;
80 1.1 jakllsch }
81 1.1 jakllsch
82 1.5 skrll static int
83 1.5 skrll xhci_pci_port_route(struct xhci_pci_softc *psc)
84 1.5 skrll {
85 1.5 skrll struct xhci_softc * const sc = &psc->sc_xhci;
86 1.5 skrll
87 1.5 skrll pcireg_t val;
88 1.5 skrll
89 1.5 skrll /*
90 1.5 skrll * Check USB3 Port Routing Mask register that indicates the ports
91 1.5 skrll * can be changed from OS, and turn on by USB3 Port SS Enable register.
92 1.5 skrll */
93 1.5 skrll val = pci_conf_read(psc->sc_pc, psc->sc_tag, PCI_XHCI_INTEL_USB3PRM);
94 1.5 skrll aprint_debug_dev(sc->sc_dev,
95 1.5 skrll "USB3PRM / USB3.0 configurable ports: 0x%08x\n", val);
96 1.5 skrll
97 1.5 skrll pci_conf_write(psc->sc_pc, psc->sc_tag, PCI_XHCI_INTEL_USB3_PSSEN, val);
98 1.5 skrll val = pci_conf_read(psc->sc_pc, psc->sc_tag,PCI_XHCI_INTEL_USB3_PSSEN);
99 1.5 skrll aprint_debug_dev(sc->sc_dev,
100 1.5 skrll "USB3_PSSEN / Enabled USB3.0 ports under xHCI: 0x%08x\n", val);
101 1.5 skrll
102 1.5 skrll /*
103 1.5 skrll * Check USB2 Port Routing Mask register that indicates the USB2.0
104 1.5 skrll * ports to be controlled by xHCI HC, and switch them to xHCI HC.
105 1.5 skrll */
106 1.5 skrll val = pci_conf_read(psc->sc_pc, psc->sc_tag, PCI_XHCI_INTEL_USB2PRM);
107 1.5 skrll aprint_debug_dev(sc->sc_dev,
108 1.5 skrll "XUSB2PRM / USB2.0 ports can switch from EHCI to xHCI:"
109 1.5 skrll "0x%08x\n", val);
110 1.5 skrll pci_conf_write(psc->sc_pc, psc->sc_tag, PCI_XHCI_INTEL_XUSB2PR, val);
111 1.5 skrll val = pci_conf_read(psc->sc_pc, psc->sc_tag, PCI_XHCI_INTEL_XUSB2PR);
112 1.5 skrll aprint_debug_dev(sc->sc_dev,
113 1.5 skrll "XUSB2PR / USB2.0 ports under xHCI: 0x%08x\n", val);
114 1.5 skrll
115 1.5 skrll return 0;
116 1.5 skrll }
117 1.5 skrll
118 1.1 jakllsch static void
119 1.1 jakllsch xhci_pci_attach(device_t parent, device_t self, void *aux)
120 1.1 jakllsch {
121 1.1 jakllsch struct xhci_pci_softc * const psc = device_private(self);
122 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
123 1.1 jakllsch struct pci_attach_args *const pa = (struct pci_attach_args *)aux;
124 1.1 jakllsch const pci_chipset_tag_t pc = pa->pa_pc;
125 1.1 jakllsch const pcitag_t tag = pa->pa_tag;
126 1.10 msaitoh pci_intr_type_t intr_type;
127 1.1 jakllsch char const *intrstr;
128 1.1 jakllsch pcireg_t csr, memtype;
129 1.2 skrll int err;
130 1.1 jakllsch uint32_t hccparams;
131 1.3 christos char intrbuf[PCI_INTRSTR_LEN];
132 1.1 jakllsch
133 1.1 jakllsch sc->sc_dev = self;
134 1.1 jakllsch
135 1.1 jakllsch pci_aprint_devinfo(pa, "USB Controller");
136 1.1 jakllsch
137 1.5 skrll /* Check for quirks */
138 1.6 skrll sc->sc_quirks = 0;
139 1.5 skrll
140 1.1 jakllsch /* check if memory space access is enabled */
141 1.1 jakllsch csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
142 1.1 jakllsch #ifdef DEBUG
143 1.5 skrll printf("%s: csr: %08x\n", __func__, csr);
144 1.1 jakllsch #endif
145 1.1 jakllsch if ((csr & PCI_COMMAND_MEM_ENABLE) == 0) {
146 1.1 jakllsch aprint_error_dev(self, "memory access is disabled\n");
147 1.1 jakllsch return;
148 1.1 jakllsch }
149 1.1 jakllsch
150 1.1 jakllsch /* map MMIO registers */
151 1.1 jakllsch memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, PCI_CBMEM);
152 1.1 jakllsch switch (memtype) {
153 1.1 jakllsch case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
154 1.1 jakllsch case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
155 1.1 jakllsch if (pci_mapreg_map(pa, PCI_CBMEM, memtype, 0,
156 1.1 jakllsch &sc->sc_iot, &sc->sc_ioh, NULL, &sc->sc_ios)) {
157 1.1 jakllsch sc->sc_ios = 0;
158 1.1 jakllsch aprint_error_dev(self, "can't map mem space\n");
159 1.1 jakllsch return;
160 1.1 jakllsch }
161 1.1 jakllsch break;
162 1.1 jakllsch default:
163 1.1 jakllsch aprint_error_dev(self, "BAR not 64 or 32-bit MMIO\n");
164 1.1 jakllsch return;
165 1.1 jakllsch }
166 1.1 jakllsch
167 1.1 jakllsch psc->sc_pc = pc;
168 1.1 jakllsch psc->sc_tag = tag;
169 1.1 jakllsch
170 1.5 skrll hccparams = bus_space_read_4(sc->sc_iot, sc->sc_ioh, XHCI_HCCPARAMS);
171 1.1 jakllsch
172 1.5 skrll if (pci_dma64_available(pa) && (XHCI_HCC_AC64(hccparams) != 0))
173 1.5 skrll sc->sc_bus.ub_dmatag = pa->pa_dmat64;
174 1.1 jakllsch else
175 1.5 skrll sc->sc_bus.ub_dmatag = pa->pa_dmat;
176 1.1 jakllsch
177 1.1 jakllsch /* Enable the device. */
178 1.1 jakllsch pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG,
179 1.1 jakllsch csr | PCI_COMMAND_MASTER_ENABLE);
180 1.1 jakllsch
181 1.9 skrll /* Allocation settings */
182 1.9 skrll int counts[PCI_INTR_TYPE_SIZE] = {
183 1.9 skrll [PCI_INTR_TYPE_INTX] = 1,
184 1.9 skrll #ifndef XHCI_DISABLE_MSI
185 1.9 skrll [PCI_INTR_TYPE_MSI] = 1,
186 1.9 skrll #endif
187 1.9 skrll };
188 1.9 skrll
189 1.10 msaitoh alloc_retry:
190 1.5 skrll /* Allocate and establish the interrupt. */
191 1.9 skrll if (pci_intr_alloc(pa, &psc->sc_pihp, counts, PCI_INTR_TYPE_MSIX)) {
192 1.5 skrll aprint_error_dev(self, "can't allocate handler\n");
193 1.1 jakllsch goto fail;
194 1.1 jakllsch }
195 1.5 skrll intrstr = pci_intr_string(pc, psc->sc_pihp[0], intrbuf,
196 1.5 skrll sizeof(intrbuf));
197 1.7 jdolecek psc->sc_ih = pci_intr_establish_xname(pc, psc->sc_pihp[0], IPL_USB,
198 1.7 jdolecek xhci_intr, sc, device_xname(sc->sc_dev));
199 1.5 skrll if (psc->sc_ih == NULL) {
200 1.10 msaitoh intr_type = pci_intr_type(pc, psc->sc_pihp[0]);
201 1.10 msaitoh pci_intr_release(pc, psc->sc_pihp, 1);
202 1.10 msaitoh psc->sc_ih = NULL;
203 1.10 msaitoh switch (intr_type) {
204 1.10 msaitoh case PCI_INTR_TYPE_MSI:
205 1.10 msaitoh /* The next try is for INTx: Disable MSI */
206 1.10 msaitoh counts[PCI_INTR_TYPE_MSI] = 0;
207 1.11 msaitoh counts[PCI_INTR_TYPE_INTX] = 1;
208 1.10 msaitoh goto alloc_retry;
209 1.10 msaitoh case PCI_INTR_TYPE_INTX:
210 1.10 msaitoh default:
211 1.10 msaitoh aprint_error_dev(self, "couldn't establish interrupt");
212 1.10 msaitoh if (intrstr != NULL)
213 1.10 msaitoh aprint_error(" at %s", intrstr);
214 1.10 msaitoh aprint_error("\n");
215 1.10 msaitoh goto fail;
216 1.10 msaitoh }
217 1.1 jakllsch }
218 1.1 jakllsch aprint_normal_dev(self, "interrupting at %s\n", intrstr);
219 1.1 jakllsch
220 1.1 jakllsch /* Figure out vendor for root hub descriptor. */
221 1.1 jakllsch sc->sc_id_vendor = PCI_VENDOR(pa->pa_id);
222 1.4 christos pci_findvendor(sc->sc_vendor, sizeof(sc->sc_vendor),
223 1.4 christos sc->sc_id_vendor);
224 1.5 skrll
225 1.5 skrll /* Intel chipset requires SuperSpeed enable and USB2 port routing */
226 1.5 skrll switch (PCI_VENDOR(pa->pa_id)) {
227 1.5 skrll case PCI_VENDOR_INTEL:
228 1.5 skrll sc->sc_quirks |= XHCI_QUIRK_INTEL;
229 1.5 skrll break;
230 1.5 skrll default:
231 1.5 skrll break;
232 1.5 skrll }
233 1.1 jakllsch
234 1.2 skrll err = xhci_init(sc);
235 1.2 skrll if (err) {
236 1.2 skrll aprint_error_dev(self, "init failed, error=%d\n", err);
237 1.1 jakllsch goto fail;
238 1.1 jakllsch }
239 1.1 jakllsch
240 1.5 skrll if ((sc->sc_quirks & XHCI_QUIRK_INTEL) != 0)
241 1.5 skrll xhci_pci_port_route(psc);
242 1.5 skrll
243 1.1 jakllsch if (!pmf_device_register1(self, xhci_suspend, xhci_resume,
244 1.1 jakllsch xhci_shutdown))
245 1.1 jakllsch aprint_error_dev(self, "couldn't establish power handler\n");
246 1.1 jakllsch
247 1.8 skrll /* Attach usb buses. */
248 1.1 jakllsch sc->sc_child = config_found(self, &sc->sc_bus, usbctlprint);
249 1.8 skrll
250 1.8 skrll sc->sc_child2 = config_found(self, &sc->sc_bus2, usbctlprint);
251 1.8 skrll
252 1.1 jakllsch return;
253 1.1 jakllsch
254 1.1 jakllsch fail:
255 1.10 msaitoh if (psc->sc_ih != NULL) {
256 1.10 msaitoh pci_intr_disestablish(psc->sc_pc, psc->sc_ih);
257 1.10 msaitoh psc->sc_ih = NULL;
258 1.10 msaitoh }
259 1.10 msaitoh if (psc->sc_pihp != NULL) {
260 1.5 skrll pci_intr_release(psc->sc_pc, psc->sc_pihp, 1);
261 1.10 msaitoh psc->sc_pihp = NULL;
262 1.1 jakllsch }
263 1.1 jakllsch if (sc->sc_ios) {
264 1.1 jakllsch bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
265 1.1 jakllsch sc->sc_ios = 0;
266 1.1 jakllsch }
267 1.1 jakllsch return;
268 1.1 jakllsch }
269 1.1 jakllsch
270 1.1 jakllsch static int
271 1.1 jakllsch xhci_pci_detach(device_t self, int flags)
272 1.1 jakllsch {
273 1.1 jakllsch struct xhci_pci_softc * const psc = device_private(self);
274 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
275 1.1 jakllsch int rv;
276 1.1 jakllsch
277 1.11 msaitoh if (sc->sc_ios != 0) {
278 1.11 msaitoh rv = xhci_detach(sc, flags);
279 1.11 msaitoh if (rv)
280 1.11 msaitoh return rv;
281 1.1 jakllsch
282 1.11 msaitoh pmf_device_deregister(self);
283 1.1 jakllsch
284 1.11 msaitoh xhci_shutdown(self, flags);
285 1.1 jakllsch
286 1.1 jakllsch #if 0
287 1.1 jakllsch /* Disable interrupts, so we don't get any spurious ones. */
288 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_ioh,
289 1.1 jakllsch OHCI_INTERRUPT_DISABLE, OHCI_ALL_INTRS);
290 1.1 jakllsch #endif
291 1.1 jakllsch }
292 1.1 jakllsch
293 1.5 skrll if (psc->sc_ih != NULL) {
294 1.10 msaitoh pci_intr_disestablish(psc->sc_pc, psc->sc_ih);
295 1.10 msaitoh psc->sc_ih = NULL;
296 1.10 msaitoh }
297 1.10 msaitoh if (psc->sc_pihp != NULL) {
298 1.5 skrll pci_intr_release(psc->sc_pc, psc->sc_pihp, 1);
299 1.10 msaitoh psc->sc_pihp = NULL;
300 1.1 jakllsch }
301 1.1 jakllsch if (sc->sc_ios) {
302 1.1 jakllsch bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
303 1.1 jakllsch sc->sc_ios = 0;
304 1.1 jakllsch }
305 1.1 jakllsch
306 1.1 jakllsch return 0;
307 1.1 jakllsch }
308 1.1 jakllsch
309 1.1 jakllsch CFATTACH_DECL3_NEW(xhci_pci, sizeof(struct xhci_pci_softc),
310 1.1 jakllsch xhci_pci_match, xhci_pci_attach, xhci_pci_detach, xhci_activate, NULL,
311 1.1 jakllsch xhci_childdet, DVF_DETACH_SHUTDOWN);
312