xhci_pci.c revision 1.7 1 1.7 jdolecek /* $NetBSD: xhci_pci.c,v 1.7 2016/10/13 20:05:06 jdolecek Exp $ */
2 1.5 skrll /* OpenBSD: xhci_pci.c,v 1.4 2014/07/12 17:38:51 yuo Exp */
3 1.1 jakllsch
4 1.1 jakllsch /*
5 1.1 jakllsch * Copyright (c) 1998 The NetBSD Foundation, Inc.
6 1.1 jakllsch * All rights reserved.
7 1.1 jakllsch *
8 1.1 jakllsch * This code is derived from software contributed to The NetBSD Foundation
9 1.1 jakllsch * by Lennart Augustsson (lennart (at) augustsson.net) at
10 1.1 jakllsch * Carlstedt Research & Technology.
11 1.1 jakllsch *
12 1.1 jakllsch * Redistribution and use in source and binary forms, with or without
13 1.1 jakllsch * modification, are permitted provided that the following conditions
14 1.1 jakllsch * are met:
15 1.1 jakllsch * 1. Redistributions of source code must retain the above copyright
16 1.1 jakllsch * notice, this list of conditions and the following disclaimer.
17 1.1 jakllsch * 2. Redistributions in binary form must reproduce the above copyright
18 1.1 jakllsch * notice, this list of conditions and the following disclaimer in the
19 1.1 jakllsch * documentation and/or other materials provided with the distribution.
20 1.1 jakllsch *
21 1.1 jakllsch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
22 1.1 jakllsch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
23 1.1 jakllsch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
24 1.1 jakllsch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
25 1.1 jakllsch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26 1.1 jakllsch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27 1.1 jakllsch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28 1.1 jakllsch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29 1.1 jakllsch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30 1.1 jakllsch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
31 1.1 jakllsch * POSSIBILITY OF SUCH DAMAGE.
32 1.1 jakllsch */
33 1.1 jakllsch
34 1.1 jakllsch #include <sys/cdefs.h>
35 1.7 jdolecek __KERNEL_RCSID(0, "$NetBSD: xhci_pci.c,v 1.7 2016/10/13 20:05:06 jdolecek Exp $");
36 1.1 jakllsch
37 1.1 jakllsch #include <sys/param.h>
38 1.1 jakllsch #include <sys/systm.h>
39 1.1 jakllsch #include <sys/kernel.h>
40 1.1 jakllsch #include <sys/device.h>
41 1.1 jakllsch #include <sys/proc.h>
42 1.1 jakllsch #include <sys/queue.h>
43 1.1 jakllsch
44 1.1 jakllsch #include <sys/bus.h>
45 1.1 jakllsch
46 1.1 jakllsch #include <dev/pci/pcivar.h>
47 1.5 skrll #include <dev/pci/pcidevs.h>
48 1.1 jakllsch
49 1.1 jakllsch #include <dev/usb/usb.h>
50 1.1 jakllsch #include <dev/usb/usbdi.h>
51 1.1 jakllsch #include <dev/usb/usbdivar.h>
52 1.1 jakllsch #include <dev/usb/usb_mem.h>
53 1.1 jakllsch
54 1.1 jakllsch #include <dev/usb/xhcireg.h>
55 1.1 jakllsch #include <dev/usb/xhcivar.h>
56 1.1 jakllsch
57 1.1 jakllsch struct xhci_pci_softc {
58 1.1 jakllsch struct xhci_softc sc_xhci;
59 1.1 jakllsch pci_chipset_tag_t sc_pc;
60 1.1 jakllsch pcitag_t sc_tag;
61 1.5 skrll void *sc_ih;
62 1.5 skrll pci_intr_handle_t *sc_pihp;
63 1.1 jakllsch };
64 1.1 jakllsch
65 1.1 jakllsch static int
66 1.1 jakllsch xhci_pci_match(device_t parent, cfdata_t match, void *aux)
67 1.1 jakllsch {
68 1.1 jakllsch struct pci_attach_args *pa = (struct pci_attach_args *) aux;
69 1.1 jakllsch
70 1.1 jakllsch if (PCI_CLASS(pa->pa_class) == PCI_CLASS_SERIALBUS &&
71 1.1 jakllsch PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_SERIALBUS_USB &&
72 1.1 jakllsch PCI_INTERFACE(pa->pa_class) == PCI_INTERFACE_XHCI)
73 1.1 jakllsch return 1;
74 1.1 jakllsch
75 1.1 jakllsch return 0;
76 1.1 jakllsch }
77 1.1 jakllsch
78 1.5 skrll static int
79 1.5 skrll xhci_pci_port_route(struct xhci_pci_softc *psc)
80 1.5 skrll {
81 1.5 skrll struct xhci_softc * const sc = &psc->sc_xhci;
82 1.5 skrll
83 1.5 skrll pcireg_t val;
84 1.5 skrll
85 1.5 skrll /*
86 1.5 skrll * Check USB3 Port Routing Mask register that indicates the ports
87 1.5 skrll * can be changed from OS, and turn on by USB3 Port SS Enable register.
88 1.5 skrll */
89 1.5 skrll val = pci_conf_read(psc->sc_pc, psc->sc_tag, PCI_XHCI_INTEL_USB3PRM);
90 1.5 skrll aprint_debug_dev(sc->sc_dev,
91 1.5 skrll "USB3PRM / USB3.0 configurable ports: 0x%08x\n", val);
92 1.5 skrll
93 1.5 skrll pci_conf_write(psc->sc_pc, psc->sc_tag, PCI_XHCI_INTEL_USB3_PSSEN, val);
94 1.5 skrll val = pci_conf_read(psc->sc_pc, psc->sc_tag,PCI_XHCI_INTEL_USB3_PSSEN);
95 1.5 skrll aprint_debug_dev(sc->sc_dev,
96 1.5 skrll "USB3_PSSEN / Enabled USB3.0 ports under xHCI: 0x%08x\n", val);
97 1.5 skrll
98 1.5 skrll /*
99 1.5 skrll * Check USB2 Port Routing Mask register that indicates the USB2.0
100 1.5 skrll * ports to be controlled by xHCI HC, and switch them to xHCI HC.
101 1.5 skrll */
102 1.5 skrll val = pci_conf_read(psc->sc_pc, psc->sc_tag, PCI_XHCI_INTEL_USB2PRM);
103 1.5 skrll aprint_debug_dev(sc->sc_dev,
104 1.5 skrll "XUSB2PRM / USB2.0 ports can switch from EHCI to xHCI:"
105 1.5 skrll "0x%08x\n", val);
106 1.5 skrll pci_conf_write(psc->sc_pc, psc->sc_tag, PCI_XHCI_INTEL_XUSB2PR, val);
107 1.5 skrll val = pci_conf_read(psc->sc_pc, psc->sc_tag, PCI_XHCI_INTEL_XUSB2PR);
108 1.5 skrll aprint_debug_dev(sc->sc_dev,
109 1.5 skrll "XUSB2PR / USB2.0 ports under xHCI: 0x%08x\n", val);
110 1.5 skrll
111 1.5 skrll return 0;
112 1.5 skrll }
113 1.5 skrll
114 1.1 jakllsch static void
115 1.1 jakllsch xhci_pci_attach(device_t parent, device_t self, void *aux)
116 1.1 jakllsch {
117 1.1 jakllsch struct xhci_pci_softc * const psc = device_private(self);
118 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
119 1.1 jakllsch struct pci_attach_args *const pa = (struct pci_attach_args *)aux;
120 1.1 jakllsch const pci_chipset_tag_t pc = pa->pa_pc;
121 1.1 jakllsch const pcitag_t tag = pa->pa_tag;
122 1.1 jakllsch char const *intrstr;
123 1.1 jakllsch pcireg_t csr, memtype;
124 1.2 skrll int err;
125 1.1 jakllsch uint32_t hccparams;
126 1.3 christos char intrbuf[PCI_INTRSTR_LEN];
127 1.1 jakllsch
128 1.1 jakllsch sc->sc_dev = self;
129 1.5 skrll sc->sc_bus.ub_hcpriv = sc;
130 1.1 jakllsch
131 1.1 jakllsch pci_aprint_devinfo(pa, "USB Controller");
132 1.1 jakllsch
133 1.5 skrll /* Check for quirks */
134 1.6 skrll sc->sc_quirks = 0;
135 1.5 skrll
136 1.1 jakllsch /* check if memory space access is enabled */
137 1.1 jakllsch csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
138 1.1 jakllsch #ifdef DEBUG
139 1.5 skrll printf("%s: csr: %08x\n", __func__, csr);
140 1.1 jakllsch #endif
141 1.1 jakllsch if ((csr & PCI_COMMAND_MEM_ENABLE) == 0) {
142 1.1 jakllsch aprint_error_dev(self, "memory access is disabled\n");
143 1.1 jakllsch return;
144 1.1 jakllsch }
145 1.1 jakllsch
146 1.1 jakllsch /* map MMIO registers */
147 1.1 jakllsch memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, PCI_CBMEM);
148 1.1 jakllsch switch (memtype) {
149 1.1 jakllsch case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
150 1.1 jakllsch case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
151 1.1 jakllsch if (pci_mapreg_map(pa, PCI_CBMEM, memtype, 0,
152 1.1 jakllsch &sc->sc_iot, &sc->sc_ioh, NULL, &sc->sc_ios)) {
153 1.1 jakllsch sc->sc_ios = 0;
154 1.1 jakllsch aprint_error_dev(self, "can't map mem space\n");
155 1.1 jakllsch return;
156 1.1 jakllsch }
157 1.1 jakllsch break;
158 1.1 jakllsch default:
159 1.1 jakllsch aprint_error_dev(self, "BAR not 64 or 32-bit MMIO\n");
160 1.1 jakllsch return;
161 1.1 jakllsch }
162 1.1 jakllsch
163 1.1 jakllsch psc->sc_pc = pc;
164 1.1 jakllsch psc->sc_tag = tag;
165 1.1 jakllsch
166 1.5 skrll hccparams = bus_space_read_4(sc->sc_iot, sc->sc_ioh, XHCI_HCCPARAMS);
167 1.1 jakllsch
168 1.5 skrll if (pci_dma64_available(pa) && (XHCI_HCC_AC64(hccparams) != 0))
169 1.5 skrll sc->sc_bus.ub_dmatag = pa->pa_dmat64;
170 1.1 jakllsch else
171 1.5 skrll sc->sc_bus.ub_dmatag = pa->pa_dmat;
172 1.1 jakllsch
173 1.1 jakllsch /* Enable the device. */
174 1.1 jakllsch pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG,
175 1.1 jakllsch csr | PCI_COMMAND_MASTER_ENABLE);
176 1.1 jakllsch
177 1.5 skrll /* Allocate and establish the interrupt. */
178 1.5 skrll if (pci_intr_alloc(pa, &psc->sc_pihp, NULL, 0)) {
179 1.5 skrll aprint_error_dev(self, "can't allocate handler\n");
180 1.1 jakllsch goto fail;
181 1.1 jakllsch }
182 1.5 skrll intrstr = pci_intr_string(pc, psc->sc_pihp[0], intrbuf,
183 1.5 skrll sizeof(intrbuf));
184 1.7 jdolecek psc->sc_ih = pci_intr_establish_xname(pc, psc->sc_pihp[0], IPL_USB,
185 1.7 jdolecek xhci_intr, sc, device_xname(sc->sc_dev));
186 1.5 skrll if (psc->sc_ih == NULL) {
187 1.1 jakllsch aprint_error_dev(self, "couldn't establish interrupt");
188 1.1 jakllsch if (intrstr != NULL)
189 1.1 jakllsch aprint_error(" at %s", intrstr);
190 1.1 jakllsch aprint_error("\n");
191 1.1 jakllsch goto fail;
192 1.1 jakllsch }
193 1.1 jakllsch aprint_normal_dev(self, "interrupting at %s\n", intrstr);
194 1.1 jakllsch
195 1.1 jakllsch /* Figure out vendor for root hub descriptor. */
196 1.1 jakllsch sc->sc_id_vendor = PCI_VENDOR(pa->pa_id);
197 1.4 christos pci_findvendor(sc->sc_vendor, sizeof(sc->sc_vendor),
198 1.4 christos sc->sc_id_vendor);
199 1.5 skrll
200 1.5 skrll /* Intel chipset requires SuperSpeed enable and USB2 port routing */
201 1.5 skrll switch (PCI_VENDOR(pa->pa_id)) {
202 1.5 skrll case PCI_VENDOR_INTEL:
203 1.5 skrll sc->sc_quirks |= XHCI_QUIRK_INTEL;
204 1.5 skrll break;
205 1.5 skrll default:
206 1.5 skrll break;
207 1.5 skrll }
208 1.1 jakllsch
209 1.2 skrll err = xhci_init(sc);
210 1.2 skrll if (err) {
211 1.2 skrll aprint_error_dev(self, "init failed, error=%d\n", err);
212 1.1 jakllsch goto fail;
213 1.1 jakllsch }
214 1.1 jakllsch
215 1.5 skrll if ((sc->sc_quirks & XHCI_QUIRK_INTEL) != 0)
216 1.5 skrll xhci_pci_port_route(psc);
217 1.5 skrll
218 1.1 jakllsch if (!pmf_device_register1(self, xhci_suspend, xhci_resume,
219 1.1 jakllsch xhci_shutdown))
220 1.1 jakllsch aprint_error_dev(self, "couldn't establish power handler\n");
221 1.1 jakllsch
222 1.1 jakllsch /* Attach usb device. */
223 1.1 jakllsch sc->sc_child = config_found(self, &sc->sc_bus, usbctlprint);
224 1.1 jakllsch return;
225 1.1 jakllsch
226 1.1 jakllsch fail:
227 1.5 skrll if (psc->sc_ih) {
228 1.5 skrll pci_intr_release(psc->sc_pc, psc->sc_pihp, 1);
229 1.5 skrll psc->sc_ih = NULL;
230 1.1 jakllsch }
231 1.1 jakllsch if (sc->sc_ios) {
232 1.1 jakllsch bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
233 1.1 jakllsch sc->sc_ios = 0;
234 1.1 jakllsch }
235 1.1 jakllsch return;
236 1.1 jakllsch }
237 1.1 jakllsch
238 1.1 jakllsch static int
239 1.1 jakllsch xhci_pci_detach(device_t self, int flags)
240 1.1 jakllsch {
241 1.1 jakllsch struct xhci_pci_softc * const psc = device_private(self);
242 1.1 jakllsch struct xhci_softc * const sc = &psc->sc_xhci;
243 1.1 jakllsch int rv;
244 1.1 jakllsch
245 1.1 jakllsch rv = xhci_detach(sc, flags);
246 1.1 jakllsch if (rv)
247 1.1 jakllsch return rv;
248 1.1 jakllsch
249 1.1 jakllsch pmf_device_deregister(self);
250 1.1 jakllsch
251 1.1 jakllsch xhci_shutdown(self, flags);
252 1.1 jakllsch
253 1.1 jakllsch if (sc->sc_ios) {
254 1.1 jakllsch #if 0
255 1.1 jakllsch /* Disable interrupts, so we don't get any spurious ones. */
256 1.1 jakllsch bus_space_write_4(sc->sc_iot, sc->sc_ioh,
257 1.1 jakllsch OHCI_INTERRUPT_DISABLE, OHCI_ALL_INTRS);
258 1.1 jakllsch #endif
259 1.1 jakllsch }
260 1.1 jakllsch
261 1.5 skrll if (psc->sc_ih != NULL) {
262 1.5 skrll pci_intr_release(psc->sc_pc, psc->sc_pihp, 1);
263 1.5 skrll psc->sc_ih = NULL;
264 1.1 jakllsch }
265 1.1 jakllsch if (sc->sc_ios) {
266 1.1 jakllsch bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_ios);
267 1.1 jakllsch sc->sc_ios = 0;
268 1.1 jakllsch }
269 1.1 jakllsch
270 1.1 jakllsch return 0;
271 1.1 jakllsch }
272 1.1 jakllsch
273 1.1 jakllsch CFATTACH_DECL3_NEW(xhci_pci, sizeof(struct xhci_pci_softc),
274 1.1 jakllsch xhci_pci_match, xhci_pci_attach, xhci_pci_detach, xhci_activate, NULL,
275 1.1 jakllsch xhci_childdet, DVF_DETACH_SHUTDOWN);
276