ydsreg.h revision 1.6 1 1.6 christos /* $NetBSD: ydsreg.h,v 1.6 2005/12/11 12:22:51 christos Exp $ */
2 1.1 minoura
3 1.1 minoura /*
4 1.1 minoura * Copyright (c) 2000, 2001 Kazuki Sakamoto and Minoura Makoto.
5 1.1 minoura * All rights reserved.
6 1.1 minoura *
7 1.1 minoura * Redistribution and use in source and binary forms, with or without
8 1.1 minoura * modification, are permitted provided that the following conditions
9 1.1 minoura * are met:
10 1.1 minoura * 1. Redistributions of source code must retain the above copyright
11 1.1 minoura * notice, this list of conditions and the following disclaimer.
12 1.1 minoura * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 minoura * notice, this list of conditions and the following disclaimer in the
14 1.1 minoura * documentation and/or other materials provided with the distribution.
15 1.1 minoura *
16 1.1 minoura * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17 1.1 minoura * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18 1.1 minoura * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1 minoura * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20 1.1 minoura * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
21 1.1 minoura * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
22 1.1 minoura * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
23 1.1 minoura * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24 1.1 minoura * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
25 1.1 minoura * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 1.1 minoura */
27 1.1 minoura
28 1.1 minoura /*
29 1.1 minoura * YMF724/740/744/754 registers
30 1.1 minoura */
31 1.1 minoura
32 1.1 minoura #ifndef _DEV_PCI_YDSREG_H_
33 1.1 minoura #define _DEV_PCI_YDSREG_H_
34 1.1 minoura
35 1.1 minoura /*
36 1.1 minoura * PCI Config Registers
37 1.1 minoura */
38 1.1 minoura #define YDS_PCI_MBA 0x10
39 1.1 minoura #define YDS_PCI_LEGACY 0x40
40 1.1 minoura # define YDS_PCI_LEGACY_SBEN 0x0001
41 1.1 minoura # define YDS_PCI_LEGACY_FMEN 0x0002
42 1.1 minoura # define YDS_PCI_LEGACY_JPEN 0x0004
43 1.1 minoura # define YDS_PCI_LEGACY_MEN 0x0008
44 1.1 minoura # define YDS_PCI_LEGACY_MIEN 0x0010
45 1.1 minoura # define YDS_PCI_LEGACY_IO 0x0020
46 1.1 minoura # define YDS_PCI_LEGACY_SDMA0 0x0000
47 1.1 minoura # define YDS_PCI_LEGACY_SDMA1 0x0040
48 1.1 minoura # define YDS_PCI_LEGACY_SDMA3 0x00c0
49 1.1 minoura # define YDS_PCI_LEGACY_SBIRQ5 0x0000
50 1.1 minoura # define YDS_PCI_LEGACY_SBIRQ7 0x0100
51 1.1 minoura # define YDS_PCI_LEGACY_SBIRQ9 0x0200
52 1.1 minoura # define YDS_PCI_LEGACY_SBIRQ10 0x0300
53 1.1 minoura # define YDS_PCI_LEGACY_SBIRQ11 0x0400
54 1.1 minoura # define YDS_PCI_LEGACY_MPUIRQ5 0x0000
55 1.1 minoura # define YDS_PCI_LEGACY_MPUIRQ7 0x0800
56 1.1 minoura # define YDS_PCI_LEGACY_MPUIRQ9 0x1000
57 1.1 minoura # define YDS_PCI_LEGACY_MPUIRQ10 0x1800
58 1.1 minoura # define YDS_PCI_LEGACY_MPUIRQ11 0x2000
59 1.1 minoura # define YDS_PCI_LEGACY_SIEN 0x4000
60 1.1 minoura # define YDS_PCI_LEGACY_LAD 0x8000
61 1.1 minoura
62 1.1 minoura # define YDS_PCI_EX_LEGACY_FMIO_388 (0x0000 << 16)
63 1.1 minoura # define YDS_PCI_EX_LEGACY_FMIO_398 (0x0001 << 16)
64 1.1 minoura # define YDS_PCI_EX_LEGACY_FMIO_3A0 (0x0002 << 16)
65 1.1 minoura # define YDS_PCI_EX_LEGACY_FMIO_3A8 (0x0003 << 16)
66 1.1 minoura # define YDS_PCI_EX_LEGACY_SBIO_220 (0x0000 << 16)
67 1.1 minoura # define YDS_PCI_EX_LEGACY_SBIO_240 (0x0004 << 16)
68 1.1 minoura # define YDS_PCI_EX_LEGACY_SBIO_260 (0x0008 << 16)
69 1.1 minoura # define YDS_PCI_EX_LEGACY_SBIO_280 (0x000c << 16)
70 1.1 minoura # define YDS_PCI_EX_LEGACY_MPUIO_330 (0x0000 << 16)
71 1.1 minoura # define YDS_PCI_EX_LEGACY_MPUIO_300 (0x0010 << 16)
72 1.1 minoura # define YDS_PCI_EX_LEGACY_MPUIO_332 (0x0020 << 16)
73 1.1 minoura # define YDS_PCI_EX_LEGACY_MPUIO_334 (0x0030 << 16)
74 1.1 minoura # define YDS_PCI_EX_LEGACY_JSIO_201 (0x0000 << 16)
75 1.1 minoura # define YDS_PCI_EX_LEGACY_JSIO_202 (0x0040 << 16)
76 1.1 minoura # define YDS_PCI_EX_LEGACY_JSIO_204 (0x0080 << 16)
77 1.1 minoura # define YDS_PCI_EX_LEGACY_JSIO_205 (0x00c0 << 16)
78 1.1 minoura # define YDS_PCI_EX_LEGACY_MAIM (0x0100 << 16)
79 1.3 minoura # define YDS_PCI_EX_LEGACY_SMOD_PCI (0x0000 << 16)
80 1.4 minoura # define YDS_PCI_EX_LEGACY_SMOD_DISABLE (0x0800 << 16)
81 1.3 minoura # define YDS_PCI_EX_LEGACY_SMOD_DDMA (0x1000 << 16)
82 1.1 minoura # define YDS_PCI_EX_LEGACY_SBVER_3 (0x0000 << 16)
83 1.1 minoura # define YDS_PCI_EX_LEGACY_SBVER_2 (0x2000 << 16)
84 1.1 minoura # define YDS_PCI_EX_LEGACY_SBVER_1 (0x4000 << 16)
85 1.1 minoura # define YDS_PCI_EX_LEGACY_IMOD (0x8000 << 16)
86 1.1 minoura
87 1.1 minoura #define YDS_PCI_DSCTRL 0x48
88 1.2 kent # define YDS_DSCTRL_CRST 0x0001
89 1.2 kent # define YDS_DSCTRL_WRST 0x0004
90 1.2 kent # define YDS_DSCTRL_ACLS 0x0008
91 1.2 kent #define YDS_PCI_DSPOWER1 0x4a
92 1.2 kent # define YDS_DSPOWER1_DMC 0x0001
93 1.2 kent # define YDS_DSPOWER1_DPLL 0x0002
94 1.2 kent # define YDS_DSPOWER1_JSR 0x0040
95 1.2 kent #define YDS_PCI_DISTDMA 0x4c
96 1.2 kent #define YDS_PCI_DSPOWER2 0x4e
97 1.2 kent # define YDS_DSPOWER2_CMCD 0x0001
98 1.2 kent # define YDS_DSPOWER2_PSFM 0x0002
99 1.2 kent # define YDS_DSPOWER2_PSSB 0x0004
100 1.2 kent # define YDS_DSPOWER2_PSMPU 0x0008
101 1.2 kent # define YDS_DSPOWER2_PSJOY 0x0010
102 1.2 kent # define YDS_DSPOWER2_PSPCA 0x0020
103 1.2 kent # define YDS_DSPOWER2_PSSRC 0x0040
104 1.2 kent # define YDS_DSPOWER2_PSZV 0x0080
105 1.2 kent # define YDS_DSPOWER2_PSDIT 0x0100
106 1.2 kent # define YDS_DSPOWER2_PSDIR 0x0200
107 1.2 kent # define YDS_DSPOWER2_PSACL 0x0400
108 1.2 kent # define YDS_DSPOWER2_PSIO 0x0800
109 1.2 kent # define YDS_DSPOWER2_PSHWV 0x1000
110 1.1 minoura
111 1.1 minoura #define YDS_PCI_FM_BA 0x60
112 1.1 minoura #define YDS_PCI_SB_BA 0x62
113 1.1 minoura #define YDS_PCI_MPU_BA 0x64
114 1.1 minoura #define YDS_PCI_JS_BA 0x66
115 1.1 minoura
116 1.1 minoura /*
117 1.1 minoura * DS-1 PCI Audio part registers
118 1.1 minoura */
119 1.1 minoura #define YDS_INTERRUPT_FLAGS 0x0004
120 1.1 minoura #define YDS_INTERRUPT_FLAGS_TI 0x0001
121 1.1 minoura #define YDS_ACTIVITY 0x0006
122 1.1 minoura # define YDS_ACTIVITY_DOCKA 0x0010
123 1.1 minoura #define YDS_GLOBAL_CONTROL 0x0008
124 1.1 minoura # define YDS_GLCTRL_HVE 0x0001
125 1.1 minoura # define YDS_GLCTRL_HVIE 0x0002
126 1.1 minoura
127 1.1 minoura #define YDS_GPIO_IIF 0x0050
128 1.1 minoura # define YDS_GPIO_GIO0 0x0001
129 1.1 minoura # define YDS_GPIO_GIO1 0x0002
130 1.1 minoura # define YDS_GPIO_GIO2 0x0004
131 1.1 minoura #define YDS_GPIO_IIE 0x0052
132 1.1 minoura # define YDS_GPIO_GIE0 0x0001
133 1.1 minoura # define YDS_GPIO_GIE1 0x0002
134 1.1 minoura # define YDS_GPIO_GIE2 0x0004
135 1.1 minoura #define YDS_GPIO_ISTAT 0x0054
136 1.1 minoura # define YDS_GPIO_GPI0 0x0001
137 1.1 minoura # define YDS_GPIO_GPI1 0x0002
138 1.1 minoura # define YDS_GPIO_GPI2 0x0004
139 1.1 minoura #define YDS_GPIO_OCTRL 0x0056
140 1.1 minoura # define YDS_GPIO_GPO0 0x0001
141 1.1 minoura # define YDS_GPIO_GPO1 0x0002
142 1.1 minoura # define YDS_GPIO_GPO2 0x0004
143 1.1 minoura #define YDS_GPIO_FUNCE 0x0058
144 1.1 minoura # define YDS_GPIO_GPC0 0x0001
145 1.1 minoura # define YDS_GPIO_GPC1 0x0002
146 1.1 minoura # define YDS_GPIO_GPC2 0x0004
147 1.1 minoura # define YDS_GPIO_GPE0 0x0010
148 1.1 minoura # define YDS_GPIO_GPE1 0x0020
149 1.1 minoura # define YDS_GPIO_GPE2 0x0040
150 1.1 minoura #define YDS_GPIO_ITYPE 0x005a
151 1.1 minoura # define YDS_GPIO_GPT0_LEVEL 0x0000
152 1.1 minoura # define YDS_GPIO_GPT0_RISE 0x0001
153 1.1 minoura # define YDS_GPIO_GPT0_FALL 0x0002
154 1.1 minoura # define YDS_GPIO_GPT0_BOTH 0x0003
155 1.1 minoura # define YDS_GPIO_GPT0_MASK 0x0003
156 1.1 minoura # define YDS_GPIO_GPT1_LEVEL 0x0004
157 1.1 minoura # define YDS_GPIO_GPT1_RISE 0x0005
158 1.1 minoura # define YDS_GPIO_GPT1_FALL 0x0006
159 1.1 minoura # define YDS_GPIO_GPT1_BOTH 0x0007
160 1.1 minoura # define YDS_GPIO_GPT1_MASK 0x0007
161 1.1 minoura # define YDS_GPIO_GPT2_LEVEL 0x0000
162 1.1 minoura # define YDS_GPIO_GPT2_RISE 0x0010
163 1.1 minoura # define YDS_GPIO_GPT2_FALL 0x0020
164 1.1 minoura # define YDS_GPIO_GPT2_BOTH 0x0030
165 1.1 minoura # define YDS_GPIO_GPT2_MASK 0x0030
166 1.1 minoura
167 1.1 minoura #define YDS_GLOBAL_CONTROL 0x0008
168 1.1 minoura # define YDS_GLCTRL_HVE 0x0001
169 1.1 minoura # define YDS_GLCTRL_HVIE 0x0002
170 1.1 minoura
171 1.1 minoura #define AC97_CMD_DATA 0x0060
172 1.1 minoura #define AC97_CMD_ADDR 0x0062
173 1.1 minoura # define AC97_ID(id) ((id) << 8)
174 1.1 minoura # define AC97_CMD_READ 0x8000
175 1.1 minoura # define AC97_CMD_WRITE 0x0000
176 1.1 minoura #define AC97_STAT_DATA1 0x0064
177 1.1 minoura #define AC97_STAT_ADDR1 0x0066
178 1.1 minoura #define AC97_STAT_DATA2 0x0068
179 1.1 minoura #define AC97_STAT_ADDR2 0x006a
180 1.1 minoura # define AC97_BUSY 0x8000
181 1.2 kent #define AC97_SECONDARY_CONF 0x0070
182 1.2 kent # define AC97_SECONDARY_RSOC 0x0001
183 1.2 kent # define AC97_SECONDARY_PHWV 0x0002
184 1.2 kent # define AC97_SECONDARY_SHWV 0x0004
185 1.2 kent # define AC97_SECONDARY_4CHEN 0x0010
186 1.2 kent # define AC97_SECONDARY_4CHSEL 0x0020
187 1.1 minoura
188 1.1 minoura #define YDS_LEGACY_OUT_VOLUME 0x0080
189 1.1 minoura #define YDS_DAC_OUT_VOLUME 0x0084
190 1.1 minoura #define YDS_DAC_OUT_VOL_L 0x0084
191 1.1 minoura #define YDS_DAC_OUT_VOL_R 0x0086
192 1.1 minoura #define YDS_ZV_OUT_VOLUME 0x0088
193 1.1 minoura #define YDS_2ND_OUT_VOLUME 0x008C
194 1.1 minoura #define YDS_ADC_OUT_VOLUME 0x0090
195 1.1 minoura #define YDS_LEGACY_REC_VOLUME 0x0094
196 1.1 minoura #define YDS_DAC_REC_VOLUME 0x0098
197 1.1 minoura #define YDS_ZV_REC_VOLUME 0x009C
198 1.1 minoura #define YDS_2ND_REC_VOLUME 0x00A0
199 1.1 minoura #define YDS_ADC_REC_VOLUME 0x00A4
200 1.1 minoura #define YDS_ADC_IN_VOLUME 0x00A8
201 1.1 minoura #define YDS_REC_IN_VOLUME 0x00AC
202 1.1 minoura #define YDS_P44_OUT_VOLUME 0x00B0
203 1.1 minoura #define YDS_P44_REC_VOLUME 0x00B4
204 1.1 minoura #define YDS_SPDIFIN_OUT_VOLUME 0x00B8
205 1.1 minoura #define YDS_SPDIFIN_REC_VOLUME 0x00BC
206 1.1 minoura
207 1.1 minoura #define YDS_ADC_SAMPLE_RATE 0x00c0
208 1.1 minoura #define YDS_REC_SAMPLE_RATE 0x00c4
209 1.1 minoura #define YDS_ADC_FORMAT 0x00c8
210 1.1 minoura #define YDS_REC_FORMAT 0x00cc
211 1.1 minoura # define YDS_FORMAT_8BIT 0x01
212 1.1 minoura # define YDS_FORMAT_STEREO 0x02
213 1.1 minoura
214 1.1 minoura #define YDS_STATUS 0x0100
215 1.1 minoura # define YDS_STAT_ACT 0x00000001
216 1.1 minoura # define YDS_STAT_WORK 0x00000002
217 1.1 minoura # define YDS_STAT_TINT 0x00008000
218 1.1 minoura # define YDS_STAT_INT 0x80000000
219 1.1 minoura #define YDS_CONTROL_SELECT 0x0104
220 1.1 minoura # define YDS_CSEL 0x00000001
221 1.1 minoura #define YDS_MODE 0x0108
222 1.1 minoura # define YDS_MODE_ACTV 0x00000001
223 1.1 minoura # define YDS_MODE_ACTV2 0x00000002
224 1.1 minoura # define YDS_MODE_TOUT 0x00008000
225 1.1 minoura # define YDS_MODE_RESET 0x00010000
226 1.1 minoura # define YDS_MODE_AC3 0x40000000
227 1.1 minoura # define YDS_MODE_MUTE 0x80000000
228 1.1 minoura
229 1.1 minoura #define YDS_CONFIG 0x0114
230 1.1 minoura # define YDS_DSP_DISABLE 0
231 1.1 minoura # define YDS_DSP_SETUP 0x00000001
232 1.1 minoura
233 1.1 minoura #define YDS_PLAY_CTRLSIZE 0x0140
234 1.1 minoura #define YDS_REC_CTRLSIZE 0x0144
235 1.1 minoura #define YDS_EFFECT_CTRLSIZE 0x0148
236 1.1 minoura #define YDS_WORK_SIZE 0x014c
237 1.1 minoura #define YDS_MAPOF_REC 0x0150
238 1.1 minoura # define YDS_RECSLOT_VALID 0x00000001
239 1.1 minoura # define YDS_ADCSLOT_VALID 0x00000002
240 1.1 minoura #define YDS_MAPOF_EFFECT 0x0154
241 1.1 minoura # define YDS_DL_VALID 0x00000001
242 1.1 minoura # define YDS_DR_VALID 0x00000002
243 1.1 minoura # define YDS_EFFECT1_VALID 0x00000004
244 1.1 minoura # define YDS_EFFECT2_VALID 0x00000008
245 1.1 minoura # define YDS_EFFECT3_VALID 0x00000010
246 1.1 minoura
247 1.1 minoura #define YDS_PLAY_CTRLBASE 0x0158
248 1.1 minoura #define YDS_REC_CTRLBASE 0x015c
249 1.1 minoura #define YDS_EFFECT_CTRLBASE 0x0160
250 1.1 minoura #define YDS_WORK_BASE 0x0164
251 1.1 minoura
252 1.1 minoura #define YDS_DSP_INSTRAM 0x1000
253 1.1 minoura #define YDS_CTRL_INSTRAM 0x4000
254 1.1 minoura
255 1.1 minoura typedef enum {
256 1.1 minoura YDS_DS_1,
257 1.1 minoura YDS_DS_1E
258 1.1 minoura } yds_dstype_t;
259 1.1 minoura
260 1.1 minoura #define AC97_TIMEOUT 1000
261 1.1 minoura #define YDS_WORK_TIMEOUT 250000
262 1.1 minoura
263 1.1 minoura /* slot control data structures */
264 1.1 minoura #define MAX_PLAY_SLOT_CTRL 64
265 1.1 minoura #define N_PLAY_SLOT_CTRL_BANK 2
266 1.1 minoura #define N_REC_SLOT_CTRL 2
267 1.1 minoura #define N_REC_SLOT_CTRL_BANK 2
268 1.1 minoura
269 1.1 minoura /*
270 1.1 minoura * play slot
271 1.1 minoura */
272 1.1 minoura union play_slot_table {
273 1.5 kent uint32_t numofplay;
274 1.5 kent uint32_t slotbase;
275 1.1 minoura };
276 1.1 minoura
277 1.1 minoura struct play_slot_ctrl_bank {
278 1.5 kent uint32_t format;
279 1.1 minoura #define PSLT_FORMAT_STEREO 0x00010000
280 1.1 minoura #define PSLT_FORMAT_8BIT 0x80000000
281 1.1 minoura #define PSLT_FORMAT_SRC441 0x10000000
282 1.1 minoura #define PSLT_FORMAT_RCH 0x00000001
283 1.5 kent uint32_t loopdefault;
284 1.5 kent uint32_t pgbase;
285 1.5 kent uint32_t pgloop;
286 1.5 kent uint32_t pgloopend;
287 1.5 kent uint32_t pgloopfrac;
288 1.5 kent uint32_t pgdeltaend;
289 1.5 kent uint32_t lpfkend;
290 1.5 kent uint32_t eggainend;
291 1.5 kent uint32_t lchgainend;
292 1.5 kent uint32_t rchgainend;
293 1.5 kent uint32_t effect1gainend;
294 1.5 kent uint32_t effect2gainend;
295 1.5 kent uint32_t effect3gainend;
296 1.5 kent uint32_t lpfq;
297 1.5 kent uint32_t status;
298 1.1 minoura #define PSLT_STATUS_DEND 0x00000001
299 1.5 kent uint32_t numofframes;
300 1.5 kent uint32_t loopcount;
301 1.5 kent uint32_t pgstart;
302 1.5 kent uint32_t pgstartfrac;
303 1.5 kent uint32_t pgdelta;
304 1.5 kent uint32_t lpfk;
305 1.5 kent uint32_t eggain;
306 1.5 kent uint32_t lchgain;
307 1.5 kent uint32_t rchgain;
308 1.5 kent uint32_t effect1gain;
309 1.5 kent uint32_t effect2gain;
310 1.5 kent uint32_t effect3gain;
311 1.5 kent uint32_t lpfd1;
312 1.5 kent uint32_t lpfd2;
313 1.1 minoura };
314 1.1 minoura
315 1.1 minoura /*
316 1.1 minoura * rec slot
317 1.1 minoura */
318 1.1 minoura struct rec_slot_ctrl_bank {
319 1.5 kent uint32_t pgbase;
320 1.5 kent uint32_t pgloopendadr;
321 1.5 kent uint32_t pgstartadr;
322 1.5 kent uint32_t numofloops;
323 1.1 minoura };
324 1.1 minoura
325 1.1 minoura struct rec_slot {
326 1.1 minoura struct rec_slot_ctrl {
327 1.1 minoura struct rec_slot_ctrl_bank bank[N_REC_SLOT_CTRL_BANK];
328 1.1 minoura } ctrl[N_REC_SLOT_CTRL];
329 1.1 minoura };
330 1.1 minoura
331 1.1 minoura /*
332 1.1 minoura * effect slot
333 1.1 minoura */
334 1.1 minoura struct effect_slot_ctrl_bank {
335 1.5 kent uint32_t pgbase;
336 1.5 kent uint32_t pgloopend;
337 1.5 kent uint32_t pgstart;
338 1.5 kent uint32_t temp;
339 1.1 minoura };
340 1.1 minoura
341 1.1 minoura #endif /* _DEV_PCI_YDSREG_H_ */
342