if_xi.c revision 1.62 1 1.62 dyoung /* $NetBSD: if_xi.c,v 1.62 2007/09/01 07:32:31 dyoung Exp $ */
2 1.1 gmcgarry /* OpenBSD: if_xe.c,v 1.9 1999/09/16 11:28:42 niklas Exp */
3 1.5 thorpej
4 1.5 thorpej /*
5 1.39 mycroft * Copyright (c) 2004 Charles M. Hannum. All rights reserved.
6 1.39 mycroft *
7 1.39 mycroft * Redistribution and use in source and binary forms, with or without
8 1.39 mycroft * modification, are permitted provided that the following conditions
9 1.39 mycroft * are met:
10 1.39 mycroft * 1. Redistributions of source code must retain the above copyright
11 1.39 mycroft * notice, this list of conditions and the following disclaimer.
12 1.39 mycroft * 2. Redistributions in binary form must reproduce the above copyright
13 1.39 mycroft * notice, this list of conditions and the following disclaimer in the
14 1.39 mycroft * documentation and/or other materials provided with the distribution.
15 1.39 mycroft * 3. All advertising materials mentioning features or use of this software
16 1.39 mycroft * must display the following acknowledgement:
17 1.39 mycroft * This product includes software developed by Charles M. Hannum.
18 1.39 mycroft * 4. The name of the author may not be used to endorse or promote products
19 1.39 mycroft * derived from this software without specific prior written permission.
20 1.5 thorpej */
21 1.1 gmcgarry
22 1.1 gmcgarry /*
23 1.1 gmcgarry * Copyright (c) 1999 Niklas Hallqvist, Brandon Creighton, Job de Haas
24 1.1 gmcgarry * All rights reserved.
25 1.1 gmcgarry *
26 1.1 gmcgarry * Redistribution and use in source and binary forms, with or without
27 1.1 gmcgarry * modification, are permitted provided that the following conditions
28 1.1 gmcgarry * are met:
29 1.1 gmcgarry * 1. Redistributions of source code must retain the above copyright
30 1.1 gmcgarry * notice, this list of conditions and the following disclaimer.
31 1.1 gmcgarry * 2. Redistributions in binary form must reproduce the above copyright
32 1.1 gmcgarry * notice, this list of conditions and the following disclaimer in the
33 1.1 gmcgarry * documentation and/or other materials provided with the distribution.
34 1.1 gmcgarry * 3. All advertising materials mentioning features or use of this software
35 1.1 gmcgarry * must display the following acknowledgement:
36 1.1 gmcgarry * This product includes software developed by Niklas Hallqvist,
37 1.1 gmcgarry * Brandon Creighton and Job de Haas.
38 1.1 gmcgarry * 4. The name of the author may not be used to endorse or promote products
39 1.1 gmcgarry * derived from this software without specific prior written permission
40 1.1 gmcgarry *
41 1.1 gmcgarry * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
42 1.1 gmcgarry * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
43 1.1 gmcgarry * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
44 1.1 gmcgarry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
45 1.1 gmcgarry * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
46 1.1 gmcgarry * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
47 1.1 gmcgarry * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
48 1.1 gmcgarry * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
49 1.1 gmcgarry * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
50 1.1 gmcgarry * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
51 1.1 gmcgarry */
52 1.1 gmcgarry
53 1.1 gmcgarry /*
54 1.1 gmcgarry * A driver for Xircom CreditCard PCMCIA Ethernet adapters.
55 1.1 gmcgarry */
56 1.1 gmcgarry
57 1.18 lukem #include <sys/cdefs.h>
58 1.62 dyoung __KERNEL_RCSID(0, "$NetBSD: if_xi.c,v 1.62 2007/09/01 07:32:31 dyoung Exp $");
59 1.1 gmcgarry
60 1.1 gmcgarry #include "opt_inet.h"
61 1.31 martin #include "opt_ipx.h"
62 1.1 gmcgarry #include "bpfilter.h"
63 1.1 gmcgarry
64 1.1 gmcgarry #include <sys/param.h>
65 1.1 gmcgarry #include <sys/systm.h>
66 1.1 gmcgarry #include <sys/device.h>
67 1.1 gmcgarry #include <sys/ioctl.h>
68 1.1 gmcgarry #include <sys/mbuf.h>
69 1.1 gmcgarry #include <sys/malloc.h>
70 1.1 gmcgarry #include <sys/socket.h>
71 1.47 mycroft #include <sys/kernel.h>
72 1.47 mycroft #include <sys/proc.h>
73 1.1 gmcgarry
74 1.1 gmcgarry #include <net/if.h>
75 1.1 gmcgarry #include <net/if_dl.h>
76 1.1 gmcgarry #include <net/if_media.h>
77 1.1 gmcgarry #include <net/if_types.h>
78 1.1 gmcgarry #include <net/if_ether.h>
79 1.1 gmcgarry
80 1.1 gmcgarry #ifdef INET
81 1.1 gmcgarry #include <netinet/in.h>
82 1.1 gmcgarry #include <netinet/in_systm.h>
83 1.1 gmcgarry #include <netinet/in_var.h>
84 1.1 gmcgarry #include <netinet/ip.h>
85 1.1 gmcgarry #include <netinet/if_inarp.h>
86 1.1 gmcgarry #endif
87 1.1 gmcgarry
88 1.1 gmcgarry #ifdef IPX
89 1.1 gmcgarry #include <netipx/ipx.h>
90 1.1 gmcgarry #include <netipx/ipx_if.h>
91 1.1 gmcgarry #endif
92 1.1 gmcgarry
93 1.1 gmcgarry
94 1.1 gmcgarry #if NBPFILTER > 0
95 1.1 gmcgarry #include <net/bpf.h>
96 1.1 gmcgarry #include <net/bpfdesc.h>
97 1.1 gmcgarry #endif
98 1.1 gmcgarry
99 1.1 gmcgarry /*
100 1.1 gmcgarry * Maximum number of bytes to read per interrupt. Linux recommends
101 1.1 gmcgarry * somewhere between 2000-22000.
102 1.1 gmcgarry * XXX This is currently a hard maximum.
103 1.1 gmcgarry */
104 1.1 gmcgarry #define MAX_BYTES_INTR 12000
105 1.1 gmcgarry
106 1.1 gmcgarry #include <dev/mii/mii.h>
107 1.1 gmcgarry #include <dev/mii/miivar.h>
108 1.1 gmcgarry
109 1.1 gmcgarry #include <dev/pcmcia/pcmciareg.h>
110 1.1 gmcgarry #include <dev/pcmcia/pcmciavar.h>
111 1.1 gmcgarry #include <dev/pcmcia/pcmciadevs.h>
112 1.1 gmcgarry
113 1.1 gmcgarry #include <dev/pcmcia/if_xireg.h>
114 1.39 mycroft #include <dev/pcmcia/if_xivar.h>
115 1.1 gmcgarry
116 1.1 gmcgarry #ifdef __GNUC__
117 1.54 perry #define INLINE inline
118 1.1 gmcgarry #else
119 1.1 gmcgarry #define INLINE
120 1.1 gmcgarry #endif /* __GNUC__ */
121 1.1 gmcgarry
122 1.39 mycroft #define XIDEBUG
123 1.40 mycroft #define XIDEBUG_VALUE 0
124 1.35 mycroft
125 1.1 gmcgarry #ifdef XIDEBUG
126 1.1 gmcgarry #define DPRINTF(cat, x) if (xidebug & (cat)) printf x
127 1.1 gmcgarry
128 1.39 mycroft #define XID_CONFIG 0x01
129 1.39 mycroft #define XID_MII 0x02
130 1.39 mycroft #define XID_INTR 0x04
131 1.39 mycroft #define XID_FIFO 0x08
132 1.39 mycroft #define XID_MCAST 0x10
133 1.1 gmcgarry
134 1.1 gmcgarry #ifdef XIDEBUG_VALUE
135 1.1 gmcgarry int xidebug = XIDEBUG_VALUE;
136 1.1 gmcgarry #else
137 1.1 gmcgarry int xidebug = 0;
138 1.1 gmcgarry #endif
139 1.1 gmcgarry #else
140 1.1 gmcgarry #define DPRINTF(cat, x) (void)0
141 1.1 gmcgarry #endif
142 1.1 gmcgarry
143 1.39 mycroft #define STATIC
144 1.1 gmcgarry
145 1.51 perry STATIC int xi_enable(struct xi_softc *);
146 1.51 perry STATIC void xi_disable(struct xi_softc *);
147 1.51 perry STATIC void xi_cycle_power(struct xi_softc *);
148 1.60 christos STATIC int xi_ether_ioctl(struct ifnet *, u_long cmd, void *);
149 1.51 perry STATIC void xi_full_reset(struct xi_softc *);
150 1.51 perry STATIC void xi_init(struct xi_softc *);
151 1.60 christos STATIC int xi_ioctl(struct ifnet *, u_long, void *);
152 1.51 perry STATIC int xi_mdi_read(struct device *, int, int);
153 1.51 perry STATIC void xi_mdi_write(struct device *, int, int, int);
154 1.51 perry STATIC int xi_mediachange(struct ifnet *);
155 1.51 perry STATIC void xi_mediastatus(struct ifnet *, struct ifmediareq *);
156 1.51 perry STATIC u_int16_t xi_get(struct xi_softc *);
157 1.51 perry STATIC void xi_reset(struct xi_softc *);
158 1.51 perry STATIC void xi_set_address(struct xi_softc *);
159 1.51 perry STATIC void xi_start(struct ifnet *);
160 1.51 perry STATIC void xi_statchg(struct device *);
161 1.51 perry STATIC void xi_stop(struct xi_softc *);
162 1.51 perry STATIC void xi_watchdog(struct ifnet *);
163 1.3 gmcgarry
164 1.39 mycroft void
165 1.39 mycroft xi_attach(sc, myea)
166 1.39 mycroft struct xi_softc *sc;
167 1.39 mycroft u_int8_t *myea;
168 1.1 gmcgarry {
169 1.1 gmcgarry struct ifnet *ifp = &sc->sc_ethercom.ec_if;
170 1.1 gmcgarry
171 1.39 mycroft #if 0
172 1.1 gmcgarry /*
173 1.11 gmcgarry * Configuration as advised by DINGO documentation.
174 1.1 gmcgarry * Dingo has some extra configuration registers in the CCR space.
175 1.1 gmcgarry */
176 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_DINGO) {
177 1.1 gmcgarry struct pcmcia_mem_handle pcmh;
178 1.1 gmcgarry int ccr_window;
179 1.30 martin bus_size_t ccr_offset;
180 1.1 gmcgarry
181 1.11 gmcgarry /* get access to the DINGO CCR space */
182 1.1 gmcgarry if (pcmcia_mem_alloc(psc->sc_pf, PCMCIA_CCR_SIZE_DINGO,
183 1.1 gmcgarry &pcmh)) {
184 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi: bad mem alloc\n"));
185 1.1 gmcgarry goto fail;
186 1.1 gmcgarry }
187 1.1 gmcgarry if (pcmcia_mem_map(psc->sc_pf, PCMCIA_MEM_ATTR,
188 1.1 gmcgarry psc->sc_pf->ccr_base, PCMCIA_CCR_SIZE_DINGO,
189 1.1 gmcgarry &pcmh, &ccr_offset, &ccr_window)) {
190 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi: bad mem map\n"));
191 1.1 gmcgarry pcmcia_mem_free(psc->sc_pf, &pcmh);
192 1.1 gmcgarry goto fail;
193 1.1 gmcgarry }
194 1.1 gmcgarry
195 1.11 gmcgarry /* enable the second function - usually modem */
196 1.1 gmcgarry bus_space_write_1(pcmh.memt, pcmh.memh,
197 1.1 gmcgarry ccr_offset + PCMCIA_CCR_DCOR0, PCMCIA_CCR_DCOR0_SFINT);
198 1.1 gmcgarry bus_space_write_1(pcmh.memt, pcmh.memh,
199 1.1 gmcgarry ccr_offset + PCMCIA_CCR_DCOR1,
200 1.1 gmcgarry PCMCIA_CCR_DCOR1_FORCE_LEVIREQ | PCMCIA_CCR_DCOR1_D6);
201 1.1 gmcgarry bus_space_write_1(pcmh.memt, pcmh.memh,
202 1.1 gmcgarry ccr_offset + PCMCIA_CCR_DCOR2, 0);
203 1.1 gmcgarry bus_space_write_1(pcmh.memt, pcmh.memh,
204 1.1 gmcgarry ccr_offset + PCMCIA_CCR_DCOR3, 0);
205 1.1 gmcgarry bus_space_write_1(pcmh.memt, pcmh.memh,
206 1.1 gmcgarry ccr_offset + PCMCIA_CCR_DCOR4, 0);
207 1.1 gmcgarry
208 1.1 gmcgarry /* We don't need them anymore and can free them (I think). */
209 1.1 gmcgarry pcmcia_mem_unmap(psc->sc_pf, ccr_window);
210 1.1 gmcgarry pcmcia_mem_free(psc->sc_pf, &pcmh);
211 1.1 gmcgarry }
212 1.39 mycroft #endif
213 1.11 gmcgarry
214 1.39 mycroft /* Reset and initialize the card. */
215 1.39 mycroft xi_full_reset(sc);
216 1.1 gmcgarry
217 1.39 mycroft printf("%s: MAC address %s\n", sc->sc_dev.dv_xname, ether_sprintf(myea));
218 1.1 gmcgarry
219 1.1 gmcgarry ifp = &sc->sc_ethercom.ec_if;
220 1.39 mycroft /* Initialize the ifnet structure. */
221 1.39 mycroft strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
222 1.1 gmcgarry ifp->if_softc = sc;
223 1.1 gmcgarry ifp->if_start = xi_start;
224 1.1 gmcgarry ifp->if_ioctl = xi_ioctl;
225 1.1 gmcgarry ifp->if_watchdog = xi_watchdog;
226 1.1 gmcgarry ifp->if_flags =
227 1.1 gmcgarry IFF_BROADCAST | IFF_NOTRAILERS | IFF_SIMPLEX | IFF_MULTICAST;
228 1.7 thorpej IFQ_SET_READY(&ifp->if_snd);
229 1.1 gmcgarry
230 1.39 mycroft /* 802.1q capability */
231 1.39 mycroft sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
232 1.39 mycroft
233 1.39 mycroft /* Attach the interface. */
234 1.39 mycroft if_attach(ifp);
235 1.39 mycroft ether_ifattach(ifp, myea);
236 1.1 gmcgarry
237 1.1 gmcgarry /*
238 1.1 gmcgarry * Initialize our media structures and probe the MII.
239 1.1 gmcgarry */
240 1.1 gmcgarry sc->sc_mii.mii_ifp = ifp;
241 1.1 gmcgarry sc->sc_mii.mii_readreg = xi_mdi_read;
242 1.1 gmcgarry sc->sc_mii.mii_writereg = xi_mdi_write;
243 1.1 gmcgarry sc->sc_mii.mii_statchg = xi_statchg;
244 1.1 gmcgarry ifmedia_init(&sc->sc_mii.mii_media, 0, xi_mediachange,
245 1.1 gmcgarry xi_mediastatus);
246 1.1 gmcgarry DPRINTF(XID_MII | XID_CONFIG,
247 1.2 gmcgarry ("xi: bmsr %x\n", xi_mdi_read(&sc->sc_dev, 0, 1)));
248 1.39 mycroft
249 1.39 mycroft mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
250 1.1 gmcgarry MII_OFFSET_ANY, 0);
251 1.1 gmcgarry if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL)
252 1.1 gmcgarry ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO, 0,
253 1.1 gmcgarry NULL);
254 1.1 gmcgarry ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
255 1.1 gmcgarry
256 1.11 gmcgarry #if NRND > 0
257 1.39 mycroft rnd_attach_source(&sc->sc_rnd_source, sc->sc_dev.dv_xname, RND_TYPE_NET, 0);
258 1.11 gmcgarry #endif
259 1.1 gmcgarry }
260 1.1 gmcgarry
261 1.1 gmcgarry int
262 1.59 christos xi_detach(struct device *self, int flags)
263 1.1 gmcgarry {
264 1.39 mycroft struct xi_softc *sc = (void *)self;
265 1.1 gmcgarry struct ifnet *ifp = &sc->sc_ethercom.ec_if;
266 1.1 gmcgarry
267 1.39 mycroft DPRINTF(XID_CONFIG, ("xi_detach()\n"));
268 1.1 gmcgarry
269 1.42 mycroft xi_disable(sc);
270 1.1 gmcgarry
271 1.11 gmcgarry #if NRND > 0
272 1.39 mycroft rnd_detach_source(&sc->sc_rnd_source);
273 1.11 gmcgarry #endif
274 1.1 gmcgarry
275 1.39 mycroft mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
276 1.39 mycroft ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
277 1.39 mycroft ether_ifdetach(ifp);
278 1.39 mycroft if_detach(ifp);
279 1.1 gmcgarry
280 1.1 gmcgarry return 0;
281 1.1 gmcgarry }
282 1.1 gmcgarry
283 1.1 gmcgarry int
284 1.39 mycroft xi_activate(self, act)
285 1.39 mycroft struct device *self;
286 1.39 mycroft enum devact act;
287 1.39 mycroft {
288 1.39 mycroft struct xi_softc *sc = (void *)self;
289 1.39 mycroft int s, rv = 0;
290 1.1 gmcgarry
291 1.39 mycroft DPRINTF(XID_CONFIG, ("xi_activate()\n"));
292 1.1 gmcgarry
293 1.1 gmcgarry s = splnet();
294 1.1 gmcgarry switch (act) {
295 1.1 gmcgarry case DVACT_ACTIVATE:
296 1.1 gmcgarry rv = EOPNOTSUPP;
297 1.1 gmcgarry break;
298 1.1 gmcgarry
299 1.1 gmcgarry case DVACT_DEACTIVATE:
300 1.1 gmcgarry if_deactivate(&sc->sc_ethercom.ec_if);
301 1.1 gmcgarry break;
302 1.1 gmcgarry }
303 1.1 gmcgarry splx(s);
304 1.1 gmcgarry return (rv);
305 1.1 gmcgarry }
306 1.1 gmcgarry
307 1.3 gmcgarry int
308 1.1 gmcgarry xi_intr(arg)
309 1.1 gmcgarry void *arg;
310 1.1 gmcgarry {
311 1.1 gmcgarry struct xi_softc *sc = arg;
312 1.1 gmcgarry struct ifnet *ifp = &sc->sc_ethercom.ec_if;
313 1.45 mycroft u_int8_t esr, rsr, isr, rx_status;
314 1.33 mycroft u_int16_t tx_status, recvcount = 0, tempint;
315 1.1 gmcgarry
316 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_intr()\n"));
317 1.1 gmcgarry
318 1.39 mycroft if (sc->sc_enabled == 0 ||
319 1.55 thorpej !device_is_active(&sc->sc_dev))
320 1.1 gmcgarry return (0);
321 1.1 gmcgarry
322 1.1 gmcgarry ifp->if_timer = 0; /* turn watchdog timer off */
323 1.1 gmcgarry
324 1.45 mycroft PAGE(sc, 0);
325 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_MOHAWK) {
326 1.1 gmcgarry /* Disable interrupt (Linux does it). */
327 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, CR, 0);
328 1.1 gmcgarry }
329 1.1 gmcgarry
330 1.48 mycroft esr = bus_space_read_1(sc->sc_bst, sc->sc_bsh, ESR);
331 1.48 mycroft isr = bus_space_read_1(sc->sc_bst, sc->sc_bsh, ISR0);
332 1.48 mycroft rsr = bus_space_read_1(sc->sc_bst, sc->sc_bsh, RSR);
333 1.52 perry
334 1.1 gmcgarry /* Check to see if card has been ejected. */
335 1.1 gmcgarry if (isr == 0xff) {
336 1.1 gmcgarry #ifdef DIAGNOSTIC
337 1.1 gmcgarry printf("%s: interrupt for dead card\n", sc->sc_dev.dv_xname);
338 1.1 gmcgarry #endif
339 1.1 gmcgarry goto end;
340 1.1 gmcgarry }
341 1.39 mycroft DPRINTF(XID_INTR, ("xi: isr=%02x\n", isr));
342 1.1 gmcgarry
343 1.39 mycroft PAGE(sc, 0x40);
344 1.1 gmcgarry rx_status =
345 1.48 mycroft bus_space_read_1(sc->sc_bst, sc->sc_bsh, RXST0);
346 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, RXST0, ~rx_status & 0xff);
347 1.1 gmcgarry tx_status =
348 1.48 mycroft bus_space_read_1(sc->sc_bst, sc->sc_bsh, TXST0);
349 1.23 martin tx_status |=
350 1.48 mycroft bus_space_read_1(sc->sc_bst, sc->sc_bsh, TXST1) << 8;
351 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, TXST0, 0);
352 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, TXST1, 0);
353 1.39 mycroft DPRINTF(XID_INTR, ("xi: rx_status=%02x tx_status=%04x\n", rx_status,
354 1.39 mycroft tx_status));
355 1.1 gmcgarry
356 1.1 gmcgarry PAGE(sc, 0);
357 1.1 gmcgarry while (esr & FULL_PKT_RCV) {
358 1.1 gmcgarry if (!(rsr & RSR_RX_OK))
359 1.1 gmcgarry break;
360 1.1 gmcgarry
361 1.1 gmcgarry /* Compare bytes read this interrupt to hard maximum. */
362 1.1 gmcgarry if (recvcount > MAX_BYTES_INTR) {
363 1.1 gmcgarry DPRINTF(XID_INTR,
364 1.2 gmcgarry ("xi: too many bytes this interrupt\n"));
365 1.1 gmcgarry ifp->if_iqdrops++;
366 1.1 gmcgarry /* Drop packet. */
367 1.48 mycroft bus_space_write_2(sc->sc_bst, sc->sc_bsh, DO0,
368 1.48 mycroft DO_SKIP_RX_PKT);
369 1.1 gmcgarry }
370 1.1 gmcgarry tempint = xi_get(sc); /* XXX doesn't check the error! */
371 1.1 gmcgarry recvcount += tempint;
372 1.1 gmcgarry ifp->if_ibytes += tempint;
373 1.48 mycroft esr = bus_space_read_1(sc->sc_bst, sc->sc_bsh, ESR);
374 1.48 mycroft rsr = bus_space_read_1(sc->sc_bst, sc->sc_bsh, RSR);
375 1.1 gmcgarry }
376 1.52 perry
377 1.1 gmcgarry /* Packet too long? */
378 1.1 gmcgarry if (rsr & RSR_TOO_LONG) {
379 1.1 gmcgarry ifp->if_ierrors++;
380 1.2 gmcgarry DPRINTF(XID_INTR, ("xi: packet too long\n"));
381 1.1 gmcgarry }
382 1.1 gmcgarry
383 1.1 gmcgarry /* CRC error? */
384 1.1 gmcgarry if (rsr & RSR_CRCERR) {
385 1.1 gmcgarry ifp->if_ierrors++;
386 1.2 gmcgarry DPRINTF(XID_INTR, ("xi: CRC error detected\n"));
387 1.1 gmcgarry }
388 1.1 gmcgarry
389 1.1 gmcgarry /* Alignment error? */
390 1.1 gmcgarry if (rsr & RSR_ALIGNERR) {
391 1.1 gmcgarry ifp->if_ierrors++;
392 1.2 gmcgarry DPRINTF(XID_INTR, ("xi: alignment error detected\n"));
393 1.1 gmcgarry }
394 1.1 gmcgarry
395 1.1 gmcgarry /* Check for rx overrun. */
396 1.1 gmcgarry if (rx_status & RX_OVERRUN) {
397 1.23 martin ifp->if_ierrors++;
398 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, CR, CLR_RX_OVERRUN);
399 1.2 gmcgarry DPRINTF(XID_INTR, ("xi: overrun cleared\n"));
400 1.1 gmcgarry }
401 1.52 perry
402 1.1 gmcgarry /* Try to start more packets transmitting. */
403 1.7 thorpej if (IFQ_IS_EMPTY(&ifp->if_snd) == 0)
404 1.1 gmcgarry xi_start(ifp);
405 1.1 gmcgarry
406 1.1 gmcgarry /* Detected excessive collisions? */
407 1.1 gmcgarry if ((tx_status & EXCESSIVE_COLL) && ifp->if_opackets > 0) {
408 1.2 gmcgarry DPRINTF(XID_INTR, ("xi: excessive collisions\n"));
409 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, CR, RESTART_TX);
410 1.1 gmcgarry ifp->if_oerrors++;
411 1.1 gmcgarry }
412 1.52 perry
413 1.1 gmcgarry if ((tx_status & TX_ABORT) && ifp->if_opackets > 0)
414 1.1 gmcgarry ifp->if_oerrors++;
415 1.1 gmcgarry
416 1.33 mycroft /* have handled the interrupt */
417 1.52 perry #if NRND > 0
418 1.52 perry rnd_add_uint32(&sc->sc_rnd_source, tx_status);
419 1.33 mycroft #endif
420 1.33 mycroft
421 1.1 gmcgarry end:
422 1.1 gmcgarry /* Reenable interrupts. */
423 1.45 mycroft PAGE(sc, 0);
424 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, CR, ENABLE_INT);
425 1.11 gmcgarry
426 1.1 gmcgarry return (1);
427 1.1 gmcgarry }
428 1.1 gmcgarry
429 1.1 gmcgarry /*
430 1.1 gmcgarry * Pull a packet from the card into an mbuf chain.
431 1.1 gmcgarry */
432 1.39 mycroft STATIC u_int16_t
433 1.1 gmcgarry xi_get(sc)
434 1.1 gmcgarry struct xi_softc *sc;
435 1.1 gmcgarry {
436 1.1 gmcgarry struct ifnet *ifp = &sc->sc_ethercom.ec_if;
437 1.1 gmcgarry struct mbuf *top, **mp, *m;
438 1.1 gmcgarry u_int16_t pktlen, len, recvcount = 0;
439 1.1 gmcgarry u_int8_t *data;
440 1.52 perry
441 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_get()\n"));
442 1.1 gmcgarry
443 1.1 gmcgarry PAGE(sc, 0);
444 1.1 gmcgarry pktlen =
445 1.48 mycroft bus_space_read_2(sc->sc_bst, sc->sc_bsh, RBC0) & RBC_COUNT_MASK;
446 1.1 gmcgarry
447 1.1 gmcgarry DPRINTF(XID_CONFIG, ("xi_get: pktlen=%d\n", pktlen));
448 1.1 gmcgarry
449 1.1 gmcgarry if (pktlen == 0) {
450 1.1 gmcgarry /*
451 1.1 gmcgarry * XXX At least one CE2 sets RBC0 == 0 occasionally, and only
452 1.1 gmcgarry * when MPE is set. It is not known why.
453 1.1 gmcgarry */
454 1.1 gmcgarry return (0);
455 1.1 gmcgarry }
456 1.1 gmcgarry
457 1.1 gmcgarry /* XXX should this be incremented now ? */
458 1.1 gmcgarry recvcount += pktlen;
459 1.1 gmcgarry
460 1.1 gmcgarry MGETHDR(m, M_DONTWAIT, MT_DATA);
461 1.56 christos if (m == NULL)
462 1.1 gmcgarry return (recvcount);
463 1.1 gmcgarry m->m_pkthdr.rcvif = ifp;
464 1.1 gmcgarry m->m_pkthdr.len = pktlen;
465 1.1 gmcgarry len = MHLEN;
466 1.56 christos top = NULL;
467 1.1 gmcgarry mp = ⊤
468 1.52 perry
469 1.1 gmcgarry while (pktlen > 0) {
470 1.1 gmcgarry if (top) {
471 1.1 gmcgarry MGET(m, M_DONTWAIT, MT_DATA);
472 1.56 christos if (m == NULL) {
473 1.1 gmcgarry m_freem(top);
474 1.1 gmcgarry return (recvcount);
475 1.1 gmcgarry }
476 1.1 gmcgarry len = MLEN;
477 1.1 gmcgarry }
478 1.1 gmcgarry if (pktlen >= MINCLSIZE) {
479 1.1 gmcgarry MCLGET(m, M_DONTWAIT);
480 1.1 gmcgarry if (!(m->m_flags & M_EXT)) {
481 1.1 gmcgarry m_freem(m);
482 1.1 gmcgarry m_freem(top);
483 1.1 gmcgarry return (recvcount);
484 1.1 gmcgarry }
485 1.1 gmcgarry len = MCLBYTES;
486 1.1 gmcgarry }
487 1.56 christos if (top == NULL) {
488 1.60 christos char *newdata = (char *)ALIGN(m->m_data +
489 1.1 gmcgarry sizeof(struct ether_header)) -
490 1.1 gmcgarry sizeof(struct ether_header);
491 1.1 gmcgarry len -= newdata - m->m_data;
492 1.1 gmcgarry m->m_data = newdata;
493 1.1 gmcgarry }
494 1.1 gmcgarry len = min(pktlen, len);
495 1.1 gmcgarry data = mtod(m, u_int8_t *);
496 1.1 gmcgarry if (len > 1) {
497 1.1 gmcgarry len &= ~1;
498 1.48 mycroft bus_space_read_multi_2(sc->sc_bst, sc->sc_bsh, EDP,
499 1.48 mycroft (u_int16_t *)data, len>>1);
500 1.1 gmcgarry } else
501 1.48 mycroft *data = bus_space_read_1(sc->sc_bst, sc->sc_bsh, EDP);
502 1.1 gmcgarry m->m_len = len;
503 1.1 gmcgarry pktlen -= len;
504 1.1 gmcgarry *mp = m;
505 1.1 gmcgarry mp = &m->m_next;
506 1.1 gmcgarry }
507 1.1 gmcgarry
508 1.1 gmcgarry /* Skip Rx packet. */
509 1.48 mycroft bus_space_write_2(sc->sc_bst, sc->sc_bsh, DO0, DO_SKIP_RX_PKT);
510 1.50 thorpej
511 1.56 christos if (top == NULL)
512 1.56 christos return recvcount;
513 1.56 christos
514 1.50 thorpej /* Trim the CRC off the end of the packet. */
515 1.50 thorpej m_adj(top, -ETHER_CRC_LEN);
516 1.50 thorpej
517 1.1 gmcgarry ifp->if_ipackets++;
518 1.52 perry
519 1.1 gmcgarry #if NBPFILTER > 0
520 1.1 gmcgarry if (ifp->if_bpf)
521 1.1 gmcgarry bpf_mtap(ifp->if_bpf, top);
522 1.1 gmcgarry #endif
523 1.52 perry
524 1.1 gmcgarry (*ifp->if_input)(ifp, top);
525 1.1 gmcgarry return (recvcount);
526 1.1 gmcgarry }
527 1.1 gmcgarry
528 1.1 gmcgarry /*
529 1.1 gmcgarry * Serial management for the MII.
530 1.1 gmcgarry * The DELAY's below stem from the fact that the maximum frequency
531 1.1 gmcgarry * acceptable on the MDC pin is 2.5 MHz and fast processors can easily
532 1.1 gmcgarry * go much faster than that.
533 1.1 gmcgarry */
534 1.1 gmcgarry
535 1.1 gmcgarry /* Let the MII serial management be idle for one period. */
536 1.51 perry static INLINE void xi_mdi_idle(struct xi_softc *);
537 1.1 gmcgarry static INLINE void
538 1.1 gmcgarry xi_mdi_idle(sc)
539 1.1 gmcgarry struct xi_softc *sc;
540 1.1 gmcgarry {
541 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
542 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
543 1.1 gmcgarry
544 1.1 gmcgarry /* Drive MDC low... */
545 1.48 mycroft bus_space_write_1(bst, bsh, GP2, MDC_LOW);
546 1.1 gmcgarry DELAY(1);
547 1.1 gmcgarry
548 1.1 gmcgarry /* and high again. */
549 1.48 mycroft bus_space_write_1(bst, bsh, GP2, MDC_HIGH);
550 1.1 gmcgarry DELAY(1);
551 1.1 gmcgarry }
552 1.1 gmcgarry
553 1.1 gmcgarry /* Pulse out one bit of data. */
554 1.51 perry static INLINE void xi_mdi_pulse(struct xi_softc *, int);
555 1.1 gmcgarry static INLINE void
556 1.1 gmcgarry xi_mdi_pulse(sc, data)
557 1.1 gmcgarry struct xi_softc *sc;
558 1.1 gmcgarry int data;
559 1.1 gmcgarry {
560 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
561 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
562 1.1 gmcgarry u_int8_t bit = data ? MDIO_HIGH : MDIO_LOW;
563 1.1 gmcgarry
564 1.1 gmcgarry /* First latch the data bit MDIO with clock bit MDC low...*/
565 1.48 mycroft bus_space_write_1(bst, bsh, GP2, bit | MDC_LOW);
566 1.1 gmcgarry DELAY(1);
567 1.1 gmcgarry
568 1.1 gmcgarry /* then raise the clock again, preserving the data bit. */
569 1.48 mycroft bus_space_write_1(bst, bsh, GP2, bit | MDC_HIGH);
570 1.1 gmcgarry DELAY(1);
571 1.1 gmcgarry }
572 1.1 gmcgarry
573 1.1 gmcgarry /* Probe one bit of data. */
574 1.51 perry static INLINE int xi_mdi_probe(struct xi_softc *sc);
575 1.1 gmcgarry static INLINE int
576 1.1 gmcgarry xi_mdi_probe(sc)
577 1.1 gmcgarry struct xi_softc *sc;
578 1.1 gmcgarry {
579 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
580 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
581 1.1 gmcgarry u_int8_t x;
582 1.1 gmcgarry
583 1.1 gmcgarry /* Pull clock bit MDCK low... */
584 1.48 mycroft bus_space_write_1(bst, bsh, GP2, MDC_LOW);
585 1.1 gmcgarry DELAY(1);
586 1.1 gmcgarry
587 1.1 gmcgarry /* Read data and drive clock high again. */
588 1.48 mycroft x = bus_space_read_1(bst, bsh, GP2);
589 1.48 mycroft bus_space_write_1(bst, bsh, GP2, MDC_HIGH);
590 1.1 gmcgarry DELAY(1);
591 1.1 gmcgarry
592 1.39 mycroft return (x & MDIO);
593 1.1 gmcgarry }
594 1.1 gmcgarry
595 1.1 gmcgarry /* Pulse out a sequence of data bits. */
596 1.51 perry static INLINE void xi_mdi_pulse_bits(struct xi_softc *, u_int32_t, int);
597 1.1 gmcgarry static INLINE void
598 1.1 gmcgarry xi_mdi_pulse_bits(sc, data, len)
599 1.1 gmcgarry struct xi_softc *sc;
600 1.1 gmcgarry u_int32_t data;
601 1.1 gmcgarry int len;
602 1.1 gmcgarry {
603 1.1 gmcgarry u_int32_t mask;
604 1.1 gmcgarry
605 1.1 gmcgarry for (mask = 1 << (len - 1); mask; mask >>= 1)
606 1.1 gmcgarry xi_mdi_pulse(sc, data & mask);
607 1.1 gmcgarry }
608 1.1 gmcgarry
609 1.1 gmcgarry /* Read a PHY register. */
610 1.39 mycroft STATIC int
611 1.1 gmcgarry xi_mdi_read(self, phy, reg)
612 1.1 gmcgarry struct device *self;
613 1.1 gmcgarry int phy;
614 1.1 gmcgarry int reg;
615 1.1 gmcgarry {
616 1.1 gmcgarry struct xi_softc *sc = (struct xi_softc *)self;
617 1.1 gmcgarry int i;
618 1.1 gmcgarry u_int32_t mask;
619 1.1 gmcgarry u_int32_t data = 0;
620 1.1 gmcgarry
621 1.1 gmcgarry PAGE(sc, 2);
622 1.1 gmcgarry for (i = 0; i < 32; i++) /* Synchronize. */
623 1.1 gmcgarry xi_mdi_pulse(sc, 1);
624 1.1 gmcgarry xi_mdi_pulse_bits(sc, 0x06, 4); /* Start + Read opcode */
625 1.1 gmcgarry xi_mdi_pulse_bits(sc, phy, 5); /* PHY address */
626 1.1 gmcgarry xi_mdi_pulse_bits(sc, reg, 5); /* PHY register */
627 1.1 gmcgarry xi_mdi_idle(sc); /* Turn around. */
628 1.1 gmcgarry xi_mdi_probe(sc); /* Drop initial zero bit. */
629 1.1 gmcgarry
630 1.1 gmcgarry for (mask = 1 << 15; mask; mask >>= 1) {
631 1.1 gmcgarry if (xi_mdi_probe(sc))
632 1.1 gmcgarry data |= mask;
633 1.1 gmcgarry }
634 1.1 gmcgarry xi_mdi_idle(sc);
635 1.1 gmcgarry
636 1.1 gmcgarry DPRINTF(XID_MII,
637 1.1 gmcgarry ("xi_mdi_read: phy %d reg %d -> %x\n", phy, reg, data));
638 1.1 gmcgarry
639 1.1 gmcgarry return (data);
640 1.1 gmcgarry }
641 1.1 gmcgarry
642 1.1 gmcgarry /* Write a PHY register. */
643 1.39 mycroft STATIC void
644 1.1 gmcgarry xi_mdi_write(self, phy, reg, value)
645 1.1 gmcgarry struct device *self;
646 1.1 gmcgarry int phy;
647 1.1 gmcgarry int reg;
648 1.1 gmcgarry int value;
649 1.1 gmcgarry {
650 1.1 gmcgarry struct xi_softc *sc = (struct xi_softc *)self;
651 1.1 gmcgarry int i;
652 1.1 gmcgarry
653 1.1 gmcgarry PAGE(sc, 2);
654 1.1 gmcgarry for (i = 0; i < 32; i++) /* Synchronize. */
655 1.1 gmcgarry xi_mdi_pulse(sc, 1);
656 1.1 gmcgarry xi_mdi_pulse_bits(sc, 0x05, 4); /* Start + Write opcode */
657 1.1 gmcgarry xi_mdi_pulse_bits(sc, phy, 5); /* PHY address */
658 1.1 gmcgarry xi_mdi_pulse_bits(sc, reg, 5); /* PHY register */
659 1.1 gmcgarry xi_mdi_pulse_bits(sc, 0x02, 2); /* Turn around. */
660 1.1 gmcgarry xi_mdi_pulse_bits(sc, value, 16); /* Write the data */
661 1.1 gmcgarry xi_mdi_idle(sc); /* Idle away. */
662 1.1 gmcgarry
663 1.1 gmcgarry DPRINTF(XID_MII,
664 1.1 gmcgarry ("xi_mdi_write: phy %d reg %d val %x\n", phy, reg, value));
665 1.1 gmcgarry }
666 1.1 gmcgarry
667 1.39 mycroft STATIC void
668 1.59 christos xi_statchg(struct device *self)
669 1.1 gmcgarry {
670 1.1 gmcgarry /* XXX Update ifp->if_baudrate */
671 1.1 gmcgarry }
672 1.1 gmcgarry
673 1.1 gmcgarry /*
674 1.1 gmcgarry * Change media according to request.
675 1.1 gmcgarry */
676 1.39 mycroft STATIC int
677 1.1 gmcgarry xi_mediachange(ifp)
678 1.1 gmcgarry struct ifnet *ifp;
679 1.1 gmcgarry {
680 1.42 mycroft int s;
681 1.42 mycroft
682 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_mediachange()\n"));
683 1.1 gmcgarry
684 1.42 mycroft if (ifp->if_flags & IFF_UP) {
685 1.42 mycroft s = splnet();
686 1.1 gmcgarry xi_init(ifp->if_softc);
687 1.42 mycroft splx(s);
688 1.42 mycroft }
689 1.1 gmcgarry return (0);
690 1.1 gmcgarry }
691 1.1 gmcgarry
692 1.1 gmcgarry /*
693 1.1 gmcgarry * Notify the world which media we're using.
694 1.1 gmcgarry */
695 1.39 mycroft STATIC void
696 1.1 gmcgarry xi_mediastatus(ifp, ifmr)
697 1.1 gmcgarry struct ifnet *ifp;
698 1.1 gmcgarry struct ifmediareq *ifmr;
699 1.1 gmcgarry {
700 1.1 gmcgarry struct xi_softc *sc = ifp->if_softc;
701 1.1 gmcgarry
702 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_mediastatus()\n"));
703 1.1 gmcgarry
704 1.43 mycroft if (LIST_FIRST(&sc->sc_mii.mii_phys)) {
705 1.43 mycroft mii_pollstat(&sc->sc_mii);
706 1.43 mycroft ifmr->ifm_status = sc->sc_mii.mii_media_status;
707 1.43 mycroft ifmr->ifm_active = sc->sc_mii.mii_media_active;
708 1.43 mycroft }
709 1.1 gmcgarry }
710 1.1 gmcgarry
711 1.39 mycroft STATIC void
712 1.1 gmcgarry xi_reset(sc)
713 1.1 gmcgarry struct xi_softc *sc;
714 1.1 gmcgarry {
715 1.1 gmcgarry int s;
716 1.1 gmcgarry
717 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_reset()\n"));
718 1.1 gmcgarry
719 1.1 gmcgarry s = splnet();
720 1.1 gmcgarry xi_stop(sc);
721 1.1 gmcgarry xi_init(sc);
722 1.1 gmcgarry splx(s);
723 1.1 gmcgarry }
724 1.1 gmcgarry
725 1.39 mycroft STATIC void
726 1.1 gmcgarry xi_watchdog(ifp)
727 1.1 gmcgarry struct ifnet *ifp;
728 1.1 gmcgarry {
729 1.1 gmcgarry struct xi_softc *sc = ifp->if_softc;
730 1.1 gmcgarry
731 1.1 gmcgarry printf("%s: device timeout\n", sc->sc_dev.dv_xname);
732 1.1 gmcgarry ++ifp->if_oerrors;
733 1.1 gmcgarry
734 1.1 gmcgarry xi_reset(sc);
735 1.1 gmcgarry }
736 1.1 gmcgarry
737 1.39 mycroft STATIC void
738 1.1 gmcgarry xi_stop(sc)
739 1.1 gmcgarry register struct xi_softc *sc;
740 1.1 gmcgarry {
741 1.39 mycroft bus_space_tag_t bst = sc->sc_bst;
742 1.39 mycroft bus_space_handle_t bsh = sc->sc_bsh;
743 1.39 mycroft
744 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_stop()\n"));
745 1.1 gmcgarry
746 1.44 mycroft PAGE(sc, 0x40);
747 1.48 mycroft bus_space_write_1(bst, bsh, CMD0, DISABLE_RX);
748 1.44 mycroft
749 1.1 gmcgarry /* Disable interrupts. */
750 1.1 gmcgarry PAGE(sc, 0);
751 1.48 mycroft bus_space_write_1(bst, bsh, CR, 0);
752 1.1 gmcgarry
753 1.1 gmcgarry PAGE(sc, 1);
754 1.48 mycroft bus_space_write_1(bst, bsh, IMR0, 0);
755 1.52 perry
756 1.1 gmcgarry /* Cancel watchdog timer. */
757 1.1 gmcgarry sc->sc_ethercom.ec_if.if_timer = 0;
758 1.1 gmcgarry }
759 1.1 gmcgarry
760 1.42 mycroft STATIC int
761 1.42 mycroft xi_enable(sc)
762 1.42 mycroft struct xi_softc *sc;
763 1.42 mycroft {
764 1.42 mycroft int error;
765 1.42 mycroft
766 1.42 mycroft if (!sc->sc_enabled) {
767 1.42 mycroft error = (*sc->sc_enable)(sc);
768 1.42 mycroft if (error)
769 1.42 mycroft return (error);
770 1.42 mycroft sc->sc_enabled = 1;
771 1.42 mycroft xi_full_reset(sc);
772 1.42 mycroft }
773 1.42 mycroft return (0);
774 1.42 mycroft }
775 1.42 mycroft
776 1.42 mycroft STATIC void
777 1.42 mycroft xi_disable(sc)
778 1.42 mycroft struct xi_softc *sc;
779 1.42 mycroft {
780 1.42 mycroft
781 1.42 mycroft if (sc->sc_enabled) {
782 1.42 mycroft sc->sc_enabled = 0;
783 1.42 mycroft (*sc->sc_disable)(sc);
784 1.42 mycroft }
785 1.42 mycroft }
786 1.42 mycroft
787 1.39 mycroft STATIC void
788 1.1 gmcgarry xi_init(sc)
789 1.1 gmcgarry struct xi_softc *sc;
790 1.1 gmcgarry {
791 1.1 gmcgarry struct ifnet *ifp = &sc->sc_ethercom.ec_if;
792 1.39 mycroft bus_space_tag_t bst = sc->sc_bst;
793 1.39 mycroft bus_space_handle_t bsh = sc->sc_bsh;
794 1.1 gmcgarry
795 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_init()\n"));
796 1.1 gmcgarry
797 1.39 mycroft /* Setup the ethernet interrupt mask. */
798 1.39 mycroft PAGE(sc, 1);
799 1.48 mycroft bus_space_write_1(bst, bsh, IMR0,
800 1.39 mycroft ISR_TX_OFLOW | ISR_PKT_TX | ISR_MAC_INT | /* ISR_RX_EARLY | */
801 1.39 mycroft ISR_RX_FULL | ISR_RX_PKT_REJ | ISR_FORCED_INT);
802 1.39 mycroft if (sc->sc_chipset < XI_CHIPSET_DINGO) {
803 1.39 mycroft /* XXX What is this? Not for Dingo at least. */
804 1.39 mycroft /* Unmask TX underrun detection */
805 1.48 mycroft bus_space_write_1(bst, bsh, IMR1, 1);
806 1.39 mycroft }
807 1.39 mycroft
808 1.39 mycroft /* Enable interrupts. */
809 1.39 mycroft PAGE(sc, 0);
810 1.48 mycroft bus_space_write_1(bst, bsh, CR, ENABLE_INT);
811 1.39 mycroft
812 1.44 mycroft xi_set_address(sc);
813 1.44 mycroft
814 1.44 mycroft PAGE(sc, 0x40);
815 1.48 mycroft bus_space_write_1(bst, bsh, CMD0, ENABLE_RX | ONLINE);
816 1.44 mycroft
817 1.44 mycroft PAGE(sc, 0);
818 1.44 mycroft
819 1.1 gmcgarry /* Set current media. */
820 1.1 gmcgarry mii_mediachg(&sc->sc_mii);
821 1.1 gmcgarry
822 1.1 gmcgarry ifp->if_flags |= IFF_RUNNING;
823 1.1 gmcgarry ifp->if_flags &= ~IFF_OACTIVE;
824 1.39 mycroft
825 1.42 mycroft xi_start(ifp);
826 1.1 gmcgarry }
827 1.1 gmcgarry
828 1.1 gmcgarry /*
829 1.1 gmcgarry * Start outputting on the interface.
830 1.1 gmcgarry * Always called as splnet().
831 1.1 gmcgarry */
832 1.39 mycroft STATIC void
833 1.1 gmcgarry xi_start(ifp)
834 1.1 gmcgarry struct ifnet *ifp;
835 1.1 gmcgarry {
836 1.1 gmcgarry struct xi_softc *sc = ifp->if_softc;
837 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
838 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
839 1.1 gmcgarry unsigned int s, len, pad = 0;
840 1.1 gmcgarry struct mbuf *m0, *m;
841 1.1 gmcgarry u_int16_t space;
842 1.1 gmcgarry
843 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_start()\n"));
844 1.1 gmcgarry
845 1.1 gmcgarry /* Don't transmit if interface is busy or not running. */
846 1.1 gmcgarry if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING) {
847 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi: interface busy or not running\n"));
848 1.1 gmcgarry return;
849 1.1 gmcgarry }
850 1.1 gmcgarry
851 1.1 gmcgarry /* Peek at the next packet. */
852 1.7 thorpej IFQ_POLL(&ifp->if_snd, m0);
853 1.1 gmcgarry if (m0 == 0)
854 1.1 gmcgarry return;
855 1.1 gmcgarry
856 1.1 gmcgarry /* We need to use m->m_pkthdr.len, so require the header. */
857 1.1 gmcgarry if (!(m0->m_flags & M_PKTHDR))
858 1.1 gmcgarry panic("xi_start: no header mbuf");
859 1.1 gmcgarry
860 1.1 gmcgarry len = m0->m_pkthdr.len;
861 1.1 gmcgarry
862 1.39 mycroft #if 1
863 1.1 gmcgarry /* Pad to ETHER_MIN_LEN - ETHER_CRC_LEN. */
864 1.1 gmcgarry if (len < ETHER_MIN_LEN - ETHER_CRC_LEN)
865 1.1 gmcgarry pad = ETHER_MIN_LEN - ETHER_CRC_LEN - len;
866 1.39 mycroft #else
867 1.39 mycroft pad = 0;
868 1.39 mycroft #endif
869 1.1 gmcgarry
870 1.1 gmcgarry PAGE(sc, 0);
871 1.39 mycroft
872 1.48 mycroft bus_space_write_2(bst, bsh, TRS, (u_int16_t)len + pad + 2);
873 1.48 mycroft space = bus_space_read_2(bst, bsh, TSO) & 0x7fff;
874 1.1 gmcgarry if (len + pad + 2 > space) {
875 1.1 gmcgarry DPRINTF(XID_FIFO,
876 1.2 gmcgarry ("xi: not enough space in output FIFO (%d > %d)\n",
877 1.2 gmcgarry len + pad + 2, space));
878 1.1 gmcgarry return;
879 1.1 gmcgarry }
880 1.1 gmcgarry
881 1.7 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
882 1.1 gmcgarry
883 1.1 gmcgarry #if NBPFILTER > 0
884 1.1 gmcgarry if (ifp->if_bpf)
885 1.1 gmcgarry bpf_mtap(ifp->if_bpf, m0);
886 1.1 gmcgarry #endif
887 1.1 gmcgarry
888 1.1 gmcgarry /*
889 1.1 gmcgarry * Do the output at splhigh() so that an interrupt from another device
890 1.1 gmcgarry * won't cause a FIFO underrun.
891 1.1 gmcgarry */
892 1.1 gmcgarry s = splhigh();
893 1.1 gmcgarry
894 1.48 mycroft bus_space_write_2(bst, bsh, EDP, (u_int16_t)len + pad);
895 1.1 gmcgarry for (m = m0; m; ) {
896 1.1 gmcgarry if (m->m_len > 1)
897 1.48 mycroft bus_space_write_multi_2(bst, bsh, EDP,
898 1.21 takemura mtod(m, u_int16_t *), m->m_len>>1);
899 1.39 mycroft if (m->m_len & 1) {
900 1.39 mycroft DPRINTF(XID_CONFIG, ("xi: XXX odd!\n"));
901 1.48 mycroft bus_space_write_1(bst, bsh, EDP,
902 1.1 gmcgarry *(mtod(m, u_int8_t *) + m->m_len - 1));
903 1.39 mycroft }
904 1.1 gmcgarry MFREE(m, m0);
905 1.1 gmcgarry m = m0;
906 1.1 gmcgarry }
907 1.39 mycroft DPRINTF(XID_CONFIG, ("xi: len=%d pad=%d total=%d\n", len, pad, len+pad+4));
908 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_MOHAWK)
909 1.48 mycroft bus_space_write_1(bst, bsh, CR, TX_PKT | ENABLE_INT);
910 1.1 gmcgarry else {
911 1.1 gmcgarry for (; pad > 1; pad -= 2)
912 1.48 mycroft bus_space_write_2(bst, bsh, EDP, 0);
913 1.1 gmcgarry if (pad == 1)
914 1.48 mycroft bus_space_write_1(bst, bsh, EDP, 0);
915 1.1 gmcgarry }
916 1.1 gmcgarry
917 1.1 gmcgarry splx(s);
918 1.1 gmcgarry
919 1.1 gmcgarry ifp->if_timer = 5;
920 1.1 gmcgarry ++ifp->if_opackets;
921 1.1 gmcgarry }
922 1.1 gmcgarry
923 1.39 mycroft STATIC int
924 1.1 gmcgarry xi_ether_ioctl(ifp, cmd, data)
925 1.1 gmcgarry struct ifnet *ifp;
926 1.1 gmcgarry u_long cmd;
927 1.60 christos void *data;
928 1.1 gmcgarry {
929 1.1 gmcgarry struct ifaddr *ifa = (struct ifaddr *)data;
930 1.1 gmcgarry struct xi_softc *sc = ifp->if_softc;
931 1.42 mycroft int error;
932 1.1 gmcgarry
933 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_ether_ioctl()\n"));
934 1.1 gmcgarry
935 1.1 gmcgarry switch (cmd) {
936 1.1 gmcgarry case SIOCSIFADDR:
937 1.42 mycroft if ((error = xi_enable(sc)) != 0)
938 1.42 mycroft break;
939 1.42 mycroft
940 1.1 gmcgarry ifp->if_flags |= IFF_UP;
941 1.1 gmcgarry
942 1.1 gmcgarry switch (ifa->ifa_addr->sa_family) {
943 1.1 gmcgarry #ifdef INET
944 1.1 gmcgarry case AF_INET:
945 1.1 gmcgarry xi_init(sc);
946 1.1 gmcgarry arp_ifinit(ifp, ifa);
947 1.1 gmcgarry break;
948 1.1 gmcgarry #endif /* INET */
949 1.1 gmcgarry
950 1.1 gmcgarry
951 1.1 gmcgarry default:
952 1.1 gmcgarry xi_init(sc);
953 1.1 gmcgarry break;
954 1.1 gmcgarry }
955 1.1 gmcgarry break;
956 1.1 gmcgarry
957 1.1 gmcgarry default:
958 1.1 gmcgarry return (EINVAL);
959 1.1 gmcgarry }
960 1.1 gmcgarry
961 1.1 gmcgarry return (0);
962 1.1 gmcgarry }
963 1.1 gmcgarry
964 1.39 mycroft STATIC int
965 1.39 mycroft xi_ioctl(ifp, cmd, data)
966 1.1 gmcgarry struct ifnet *ifp;
967 1.39 mycroft u_long cmd;
968 1.60 christos void *data;
969 1.1 gmcgarry {
970 1.39 mycroft struct xi_softc *sc = ifp->if_softc;
971 1.1 gmcgarry struct ifreq *ifr = (struct ifreq *)data;
972 1.1 gmcgarry int s, error = 0;
973 1.1 gmcgarry
974 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_ioctl()\n"));
975 1.1 gmcgarry
976 1.8 thorpej s = splnet();
977 1.1 gmcgarry
978 1.39 mycroft switch (cmd) {
979 1.1 gmcgarry case SIOCSIFADDR:
980 1.39 mycroft error = xi_ether_ioctl(ifp, cmd, data);
981 1.1 gmcgarry break;
982 1.1 gmcgarry
983 1.1 gmcgarry case SIOCSIFFLAGS:
984 1.39 mycroft if ((ifp->if_flags & IFF_UP) == 0 &&
985 1.39 mycroft (ifp->if_flags & IFF_RUNNING) != 0) {
986 1.39 mycroft /*
987 1.39 mycroft * If interface is marked down and it is running,
988 1.39 mycroft * stop it.
989 1.39 mycroft */
990 1.39 mycroft xi_stop(sc);
991 1.39 mycroft ifp->if_flags &= ~IFF_RUNNING;
992 1.42 mycroft xi_disable(sc);
993 1.39 mycroft } else if ((ifp->if_flags & IFF_UP) != 0 &&
994 1.39 mycroft (ifp->if_flags & IFF_RUNNING) == 0) {
995 1.39 mycroft /*
996 1.39 mycroft * If interface is marked up and it is stopped,
997 1.39 mycroft * start it.
998 1.39 mycroft */
999 1.42 mycroft if ((error = xi_enable(sc)) != 0)
1000 1.42 mycroft break;
1001 1.1 gmcgarry xi_init(sc);
1002 1.39 mycroft } else if ((ifp->if_flags & IFF_UP) != 0) {
1003 1.39 mycroft /*
1004 1.39 mycroft * Reset the interface to pick up changes in any
1005 1.39 mycroft * other flags that affect hardware registers.
1006 1.39 mycroft */
1007 1.42 mycroft xi_set_address(sc);
1008 1.1 gmcgarry }
1009 1.1 gmcgarry break;
1010 1.1 gmcgarry
1011 1.1 gmcgarry case SIOCADDMULTI:
1012 1.1 gmcgarry case SIOCDELMULTI:
1013 1.39 mycroft if (sc->sc_enabled == 0) {
1014 1.39 mycroft error = EIO;
1015 1.39 mycroft break;
1016 1.39 mycroft }
1017 1.39 mycroft
1018 1.62 dyoung if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
1019 1.1 gmcgarry /*
1020 1.1 gmcgarry * Multicast list has changed; set the hardware
1021 1.1 gmcgarry * filter accordingly.
1022 1.1 gmcgarry */
1023 1.49 thorpej if (ifp->if_flags & IFF_RUNNING)
1024 1.49 thorpej xi_set_address(sc);
1025 1.1 gmcgarry error = 0;
1026 1.1 gmcgarry }
1027 1.1 gmcgarry break;
1028 1.1 gmcgarry
1029 1.1 gmcgarry case SIOCSIFMEDIA:
1030 1.1 gmcgarry case SIOCGIFMEDIA:
1031 1.39 mycroft error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
1032 1.1 gmcgarry break;
1033 1.1 gmcgarry
1034 1.1 gmcgarry default:
1035 1.1 gmcgarry error = EINVAL;
1036 1.39 mycroft break;
1037 1.1 gmcgarry }
1038 1.39 mycroft
1039 1.1 gmcgarry splx(s);
1040 1.1 gmcgarry return (error);
1041 1.1 gmcgarry }
1042 1.1 gmcgarry
1043 1.39 mycroft STATIC void
1044 1.1 gmcgarry xi_set_address(sc)
1045 1.1 gmcgarry struct xi_softc *sc;
1046 1.1 gmcgarry {
1047 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
1048 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
1049 1.1 gmcgarry struct ethercom *ether = &sc->sc_ethercom;
1050 1.11 gmcgarry struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1051 1.11 gmcgarry struct ether_multistep step;
1052 1.1 gmcgarry struct ether_multi *enm;
1053 1.39 mycroft int page, num;
1054 1.11 gmcgarry int i;
1055 1.39 mycroft u_int8_t x;
1056 1.61 dyoung const u_int8_t *enaddr;
1057 1.39 mycroft u_int8_t indaddr[64];
1058 1.1 gmcgarry
1059 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_set_address()\n"));
1060 1.1 gmcgarry
1061 1.61 dyoung enaddr = (const u_int8_t *)CLLADDR(ifp->if_sadl);
1062 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_MOHAWK)
1063 1.39 mycroft for (i = 0; i < 6; i++)
1064 1.39 mycroft indaddr[i] = enaddr[5 - i];
1065 1.39 mycroft else
1066 1.39 mycroft for (i = 0; i < 6; i++)
1067 1.39 mycroft indaddr[i] = enaddr[i];
1068 1.39 mycroft num = 1;
1069 1.39 mycroft
1070 1.39 mycroft if (ether->ec_multicnt > 9) {
1071 1.39 mycroft ifp->if_flags |= IFF_ALLMULTI;
1072 1.39 mycroft goto done;
1073 1.1 gmcgarry }
1074 1.11 gmcgarry
1075 1.39 mycroft ETHER_FIRST_MULTI(step, ether, enm);
1076 1.39 mycroft for (; enm; num++) {
1077 1.39 mycroft if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
1078 1.39 mycroft sizeof(enm->enm_addrlo)) != 0) {
1079 1.39 mycroft /*
1080 1.39 mycroft * The multicast address is really a range;
1081 1.39 mycroft * it's easier just to accept all multicasts.
1082 1.39 mycroft * XXX should we be setting IFF_ALLMULTI here?
1083 1.39 mycroft */
1084 1.39 mycroft ifp->if_flags |= IFF_ALLMULTI;
1085 1.39 mycroft goto done;
1086 1.1 gmcgarry }
1087 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_MOHAWK)
1088 1.39 mycroft for (i = 0; i < 6; i++)
1089 1.39 mycroft indaddr[num * 6 + i] = enm->enm_addrlo[5 - i];
1090 1.39 mycroft else
1091 1.39 mycroft for (i = 0; i < 6; i++)
1092 1.39 mycroft indaddr[num * 6 + i] = enm->enm_addrlo[i];
1093 1.39 mycroft ETHER_NEXT_MULTI(step, enm);
1094 1.39 mycroft }
1095 1.39 mycroft ifp->if_flags &= ~IFF_ALLMULTI;
1096 1.1 gmcgarry
1097 1.39 mycroft done:
1098 1.39 mycroft if (num < 10)
1099 1.39 mycroft memset(&indaddr[num * 6], 0xff, 6 * (10 - num));
1100 1.11 gmcgarry
1101 1.39 mycroft for (page = 0; page < 8; page++) {
1102 1.39 mycroft #ifdef XIDEBUG
1103 1.39 mycroft if (xidebug & XID_MCAST) {
1104 1.46 mycroft printf("page %d before:", page);
1105 1.39 mycroft for (i = 0; i < 8; i++)
1106 1.39 mycroft printf(" %02x", indaddr[page * 8 + i]);
1107 1.11 gmcgarry printf("\n");
1108 1.1 gmcgarry }
1109 1.11 gmcgarry #endif
1110 1.39 mycroft
1111 1.39 mycroft PAGE(sc, 0x50 + page);
1112 1.48 mycroft bus_space_write_region_1(bst, bsh, IA, &indaddr[page * 8],
1113 1.48 mycroft page == 7 ? 4 : 8);
1114 1.46 mycroft /*
1115 1.46 mycroft * XXX
1116 1.46 mycroft * Without this delay, the address registers on my CE2 get
1117 1.46 mycroft * trashed the first and I have to cycle it. I have no idea
1118 1.46 mycroft * why. - mycroft, 2004/08/09
1119 1.46 mycroft */
1120 1.46 mycroft DELAY(50);
1121 1.46 mycroft
1122 1.46 mycroft #ifdef XIDEBUG
1123 1.46 mycroft if (xidebug & XID_MCAST) {
1124 1.48 mycroft bus_space_read_region_1(bst, bsh, IA,
1125 1.46 mycroft &indaddr[page * 8], page == 7 ? 4 : 8);
1126 1.46 mycroft printf("page %d after: ", page);
1127 1.46 mycroft for (i = 0; i < 8; i++)
1128 1.46 mycroft printf(" %02x", indaddr[page * 8 + i]);
1129 1.46 mycroft printf("\n");
1130 1.46 mycroft }
1131 1.46 mycroft #endif
1132 1.1 gmcgarry }
1133 1.39 mycroft
1134 1.39 mycroft PAGE(sc, 0x42);
1135 1.39 mycroft x = SWC1_IND_ADDR;
1136 1.39 mycroft if (ifp->if_flags & IFF_PROMISC)
1137 1.39 mycroft x |= SWC1_PROMISC;
1138 1.44 mycroft if (ifp->if_flags & (IFF_ALLMULTI|IFF_PROMISC))
1139 1.39 mycroft x |= SWC1_MCAST_PROM;
1140 1.39 mycroft if (!LIST_FIRST(&sc->sc_mii.mii_phys))
1141 1.39 mycroft x |= SWC1_AUTO_MEDIA;
1142 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, SWC1, x);
1143 1.1 gmcgarry }
1144 1.1 gmcgarry
1145 1.39 mycroft STATIC void
1146 1.1 gmcgarry xi_cycle_power(sc)
1147 1.1 gmcgarry struct xi_softc *sc;
1148 1.1 gmcgarry {
1149 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
1150 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
1151 1.1 gmcgarry
1152 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_cycle_power()\n"));
1153 1.1 gmcgarry
1154 1.1 gmcgarry PAGE(sc, 4);
1155 1.1 gmcgarry DELAY(1);
1156 1.48 mycroft bus_space_write_1(bst, bsh, GP1, 0);
1157 1.47 mycroft tsleep(&xi_cycle_power, PWAIT, "xipwr1", hz * 40 / 1000);
1158 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_MOHAWK)
1159 1.48 mycroft bus_space_write_1(bst, bsh, GP1, POWER_UP);
1160 1.1 gmcgarry else
1161 1.1 gmcgarry /* XXX What is bit 2 (aka AIC)? */
1162 1.48 mycroft bus_space_write_1(bst, bsh, GP1, POWER_UP | 4);
1163 1.47 mycroft tsleep(&xi_cycle_power, PWAIT, "xipwr2", hz * 20 / 1000);
1164 1.1 gmcgarry }
1165 1.1 gmcgarry
1166 1.39 mycroft STATIC void
1167 1.1 gmcgarry xi_full_reset(sc)
1168 1.1 gmcgarry struct xi_softc *sc;
1169 1.1 gmcgarry {
1170 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
1171 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
1172 1.39 mycroft u_int8_t x;
1173 1.1 gmcgarry
1174 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_full_reset()\n"));
1175 1.1 gmcgarry
1176 1.1 gmcgarry /* Do an as extensive reset as possible on all functions. */
1177 1.1 gmcgarry xi_cycle_power(sc);
1178 1.48 mycroft bus_space_write_1(bst, bsh, CR, SOFT_RESET);
1179 1.47 mycroft tsleep(&xi_full_reset, PWAIT, "xirst1", hz * 20 / 1000);
1180 1.48 mycroft bus_space_write_1(bst, bsh, CR, 0);
1181 1.47 mycroft tsleep(&xi_full_reset, PWAIT, "xirst2", hz * 20 / 1000);
1182 1.39 mycroft PAGE(sc, 4);
1183 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_MOHAWK) {
1184 1.1 gmcgarry /*
1185 1.1 gmcgarry * Drive GP1 low to power up ML6692 and GP2 high to power up
1186 1.29 tsutsui * the 10MHz chip. XXX What chip is that? The phy?
1187 1.1 gmcgarry */
1188 1.48 mycroft bus_space_write_1(bst, bsh, GP0, GP1_OUT | GP2_OUT | GP2_WR);
1189 1.1 gmcgarry }
1190 1.47 mycroft tsleep(&xi_full_reset, PWAIT, "xirst3", hz * 500 / 1000);
1191 1.1 gmcgarry
1192 1.1 gmcgarry /* Get revision information. XXX Symbolic constants. */
1193 1.48 mycroft sc->sc_rev = bus_space_read_1(bst, bsh, BV) &
1194 1.39 mycroft ((sc->sc_chipset >= XI_CHIPSET_MOHAWK) ? 0x70 : 0x30) >> 4;
1195 1.39 mycroft DPRINTF(XID_CONFIG, ("xi: rev=%02x\n", sc->sc_rev));
1196 1.1 gmcgarry
1197 1.1 gmcgarry /* Media selection. XXX Maybe manual overriding too? */
1198 1.39 mycroft if (sc->sc_chipset < XI_CHIPSET_MOHAWK) {
1199 1.1 gmcgarry /*
1200 1.1 gmcgarry * XXX I have no idea what this really does, it is from the
1201 1.1 gmcgarry * Linux driver.
1202 1.1 gmcgarry */
1203 1.48 mycroft bus_space_write_1(bst, bsh, GP0, GP1_OUT);
1204 1.1 gmcgarry }
1205 1.47 mycroft tsleep(&xi_full_reset, PWAIT, "xirst4", hz * 40 / 1000);
1206 1.1 gmcgarry
1207 1.1 gmcgarry /*
1208 1.1 gmcgarry * Disable source insertion.
1209 1.1 gmcgarry * XXX Dingo does not have this bit, but Linux does it unconditionally.
1210 1.1 gmcgarry */
1211 1.39 mycroft if (sc->sc_chipset < XI_CHIPSET_DINGO) {
1212 1.1 gmcgarry PAGE(sc, 0x42);
1213 1.48 mycroft bus_space_write_1(bst, bsh, SWC0, 0x20);
1214 1.1 gmcgarry }
1215 1.1 gmcgarry
1216 1.1 gmcgarry /* Set the local memory dividing line. */
1217 1.1 gmcgarry if (sc->sc_rev != 1) {
1218 1.1 gmcgarry PAGE(sc, 2);
1219 1.1 gmcgarry /* XXX Symbolic constant preferrable. */
1220 1.48 mycroft bus_space_write_2(bst, bsh, RBS0, 0x2000);
1221 1.1 gmcgarry }
1222 1.1 gmcgarry
1223 1.1 gmcgarry /*
1224 1.1 gmcgarry * Apparently the receive byte pointer can be bad after a reset, so
1225 1.1 gmcgarry * we hardwire it correctly.
1226 1.1 gmcgarry */
1227 1.1 gmcgarry PAGE(sc, 0);
1228 1.48 mycroft bus_space_write_2(bst, bsh, DO0, DO_CHG_OFFSET);
1229 1.1 gmcgarry
1230 1.1 gmcgarry /* Setup ethernet MAC registers. XXX Symbolic constants. */
1231 1.1 gmcgarry PAGE(sc, 0x40);
1232 1.48 mycroft bus_space_write_1(bst, bsh, RX0MSK,
1233 1.1 gmcgarry PKT_TOO_LONG | CRC_ERR | RX_OVERRUN | RX_ABORT | RX_OK);
1234 1.48 mycroft bus_space_write_1(bst, bsh, TX0MSK,
1235 1.1 gmcgarry CARRIER_LOST | EXCESSIVE_COLL | TX_UNDERRUN | LATE_COLLISION |
1236 1.1 gmcgarry SQE | TX_ABORT | TX_OK);
1237 1.39 mycroft if (sc->sc_chipset < XI_CHIPSET_DINGO)
1238 1.1 gmcgarry /* XXX From Linux, dunno what 0xb0 means. */
1239 1.48 mycroft bus_space_write_1(bst, bsh, TX1MSK, 0xb0);
1240 1.48 mycroft bus_space_write_1(bst, bsh, RXST0, 0);
1241 1.48 mycroft bus_space_write_1(bst, bsh, TXST0, 0);
1242 1.48 mycroft bus_space_write_1(bst, bsh, TXST1, 0);
1243 1.1 gmcgarry
1244 1.39 mycroft PAGE(sc, 2);
1245 1.39 mycroft
1246 1.1 gmcgarry /* Enable MII function if available. */
1247 1.39 mycroft x = 0;
1248 1.39 mycroft if (LIST_FIRST(&sc->sc_mii.mii_phys))
1249 1.39 mycroft x |= SELECT_MII;
1250 1.48 mycroft bus_space_write_1(bst, bsh, MSR, x);
1251 1.47 mycroft tsleep(&xi_full_reset, PWAIT, "xirst5", hz * 20 / 1000);
1252 1.1 gmcgarry
1253 1.1 gmcgarry /* Configure the LED registers. */
1254 1.1 gmcgarry /* XXX This is not good for 10base2. */
1255 1.48 mycroft bus_space_write_1(bst, bsh, LED,
1256 1.41 mycroft (LED_TX_ACT << LED1_SHIFT) | (LED_10MB_LINK << LED0_SHIFT));
1257 1.41 mycroft if (sc->sc_chipset >= XI_CHIPSET_DINGO)
1258 1.48 mycroft bus_space_write_1(bst, bsh, LED3, LED_100MB_LINK << LED3_SHIFT);
1259 1.1 gmcgarry
1260 1.1 gmcgarry /*
1261 1.1 gmcgarry * The Linux driver says this:
1262 1.1 gmcgarry * We should switch back to page 0 to avoid a bug in revision 0
1263 1.1 gmcgarry * where regs with offset below 8 can't be read after an access
1264 1.1 gmcgarry * to the MAC registers.
1265 1.1 gmcgarry */
1266 1.1 gmcgarry PAGE(sc, 0);
1267 1.1 gmcgarry }
1268