if_xi.c revision 1.69 1 1.69 dyoung /* $NetBSD: if_xi.c,v 1.69 2009/12/06 23:05:39 dyoung Exp $ */
2 1.1 gmcgarry /* OpenBSD: if_xe.c,v 1.9 1999/09/16 11:28:42 niklas Exp */
3 1.5 thorpej
4 1.5 thorpej /*
5 1.39 mycroft * Copyright (c) 2004 Charles M. Hannum. All rights reserved.
6 1.39 mycroft *
7 1.39 mycroft * Redistribution and use in source and binary forms, with or without
8 1.39 mycroft * modification, are permitted provided that the following conditions
9 1.39 mycroft * are met:
10 1.39 mycroft * 1. Redistributions of source code must retain the above copyright
11 1.39 mycroft * notice, this list of conditions and the following disclaimer.
12 1.39 mycroft * 2. Redistributions in binary form must reproduce the above copyright
13 1.39 mycroft * notice, this list of conditions and the following disclaimer in the
14 1.39 mycroft * documentation and/or other materials provided with the distribution.
15 1.39 mycroft * 3. All advertising materials mentioning features or use of this software
16 1.39 mycroft * must display the following acknowledgement:
17 1.39 mycroft * This product includes software developed by Charles M. Hannum.
18 1.39 mycroft * 4. The name of the author may not be used to endorse or promote products
19 1.39 mycroft * derived from this software without specific prior written permission.
20 1.5 thorpej */
21 1.1 gmcgarry
22 1.1 gmcgarry /*
23 1.1 gmcgarry * Copyright (c) 1999 Niklas Hallqvist, Brandon Creighton, Job de Haas
24 1.1 gmcgarry * All rights reserved.
25 1.1 gmcgarry *
26 1.1 gmcgarry * Redistribution and use in source and binary forms, with or without
27 1.1 gmcgarry * modification, are permitted provided that the following conditions
28 1.1 gmcgarry * are met:
29 1.1 gmcgarry * 1. Redistributions of source code must retain the above copyright
30 1.1 gmcgarry * notice, this list of conditions and the following disclaimer.
31 1.1 gmcgarry * 2. Redistributions in binary form must reproduce the above copyright
32 1.1 gmcgarry * notice, this list of conditions and the following disclaimer in the
33 1.1 gmcgarry * documentation and/or other materials provided with the distribution.
34 1.1 gmcgarry * 3. All advertising materials mentioning features or use of this software
35 1.1 gmcgarry * must display the following acknowledgement:
36 1.1 gmcgarry * This product includes software developed by Niklas Hallqvist,
37 1.1 gmcgarry * Brandon Creighton and Job de Haas.
38 1.1 gmcgarry * 4. The name of the author may not be used to endorse or promote products
39 1.1 gmcgarry * derived from this software without specific prior written permission
40 1.1 gmcgarry *
41 1.1 gmcgarry * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
42 1.1 gmcgarry * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
43 1.1 gmcgarry * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
44 1.1 gmcgarry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
45 1.1 gmcgarry * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
46 1.1 gmcgarry * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
47 1.1 gmcgarry * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
48 1.1 gmcgarry * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
49 1.1 gmcgarry * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
50 1.1 gmcgarry * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
51 1.1 gmcgarry */
52 1.1 gmcgarry
53 1.1 gmcgarry /*
54 1.1 gmcgarry * A driver for Xircom CreditCard PCMCIA Ethernet adapters.
55 1.1 gmcgarry */
56 1.1 gmcgarry
57 1.18 lukem #include <sys/cdefs.h>
58 1.69 dyoung __KERNEL_RCSID(0, "$NetBSD: if_xi.c,v 1.69 2009/12/06 23:05:39 dyoung Exp $");
59 1.1 gmcgarry
60 1.1 gmcgarry #include "opt_inet.h"
61 1.31 martin #include "opt_ipx.h"
62 1.1 gmcgarry #include "bpfilter.h"
63 1.1 gmcgarry
64 1.1 gmcgarry #include <sys/param.h>
65 1.1 gmcgarry #include <sys/systm.h>
66 1.1 gmcgarry #include <sys/device.h>
67 1.1 gmcgarry #include <sys/ioctl.h>
68 1.1 gmcgarry #include <sys/mbuf.h>
69 1.1 gmcgarry #include <sys/malloc.h>
70 1.1 gmcgarry #include <sys/socket.h>
71 1.47 mycroft #include <sys/kernel.h>
72 1.47 mycroft #include <sys/proc.h>
73 1.1 gmcgarry
74 1.1 gmcgarry #include <net/if.h>
75 1.1 gmcgarry #include <net/if_dl.h>
76 1.1 gmcgarry #include <net/if_media.h>
77 1.1 gmcgarry #include <net/if_types.h>
78 1.1 gmcgarry #include <net/if_ether.h>
79 1.1 gmcgarry
80 1.1 gmcgarry #ifdef INET
81 1.1 gmcgarry #include <netinet/in.h>
82 1.1 gmcgarry #include <netinet/in_systm.h>
83 1.1 gmcgarry #include <netinet/in_var.h>
84 1.1 gmcgarry #include <netinet/ip.h>
85 1.1 gmcgarry #include <netinet/if_inarp.h>
86 1.1 gmcgarry #endif
87 1.1 gmcgarry
88 1.1 gmcgarry #ifdef IPX
89 1.1 gmcgarry #include <netipx/ipx.h>
90 1.1 gmcgarry #include <netipx/ipx_if.h>
91 1.1 gmcgarry #endif
92 1.1 gmcgarry
93 1.1 gmcgarry
94 1.1 gmcgarry #if NBPFILTER > 0
95 1.1 gmcgarry #include <net/bpf.h>
96 1.1 gmcgarry #include <net/bpfdesc.h>
97 1.1 gmcgarry #endif
98 1.1 gmcgarry
99 1.1 gmcgarry /*
100 1.1 gmcgarry * Maximum number of bytes to read per interrupt. Linux recommends
101 1.1 gmcgarry * somewhere between 2000-22000.
102 1.1 gmcgarry * XXX This is currently a hard maximum.
103 1.1 gmcgarry */
104 1.1 gmcgarry #define MAX_BYTES_INTR 12000
105 1.1 gmcgarry
106 1.1 gmcgarry #include <dev/mii/mii.h>
107 1.1 gmcgarry #include <dev/mii/miivar.h>
108 1.1 gmcgarry
109 1.1 gmcgarry #include <dev/pcmcia/pcmciareg.h>
110 1.1 gmcgarry #include <dev/pcmcia/pcmciavar.h>
111 1.1 gmcgarry #include <dev/pcmcia/pcmciadevs.h>
112 1.1 gmcgarry
113 1.1 gmcgarry #include <dev/pcmcia/if_xireg.h>
114 1.39 mycroft #include <dev/pcmcia/if_xivar.h>
115 1.1 gmcgarry
116 1.1 gmcgarry #ifdef __GNUC__
117 1.54 perry #define INLINE inline
118 1.1 gmcgarry #else
119 1.1 gmcgarry #define INLINE
120 1.1 gmcgarry #endif /* __GNUC__ */
121 1.1 gmcgarry
122 1.39 mycroft #define XIDEBUG
123 1.40 mycroft #define XIDEBUG_VALUE 0
124 1.35 mycroft
125 1.1 gmcgarry #ifdef XIDEBUG
126 1.1 gmcgarry #define DPRINTF(cat, x) if (xidebug & (cat)) printf x
127 1.1 gmcgarry
128 1.39 mycroft #define XID_CONFIG 0x01
129 1.39 mycroft #define XID_MII 0x02
130 1.39 mycroft #define XID_INTR 0x04
131 1.39 mycroft #define XID_FIFO 0x08
132 1.39 mycroft #define XID_MCAST 0x10
133 1.1 gmcgarry
134 1.1 gmcgarry #ifdef XIDEBUG_VALUE
135 1.1 gmcgarry int xidebug = XIDEBUG_VALUE;
136 1.1 gmcgarry #else
137 1.1 gmcgarry int xidebug = 0;
138 1.1 gmcgarry #endif
139 1.1 gmcgarry #else
140 1.1 gmcgarry #define DPRINTF(cat, x) (void)0
141 1.1 gmcgarry #endif
142 1.1 gmcgarry
143 1.39 mycroft #define STATIC
144 1.1 gmcgarry
145 1.51 perry STATIC int xi_enable(struct xi_softc *);
146 1.51 perry STATIC void xi_disable(struct xi_softc *);
147 1.51 perry STATIC void xi_cycle_power(struct xi_softc *);
148 1.60 christos STATIC int xi_ether_ioctl(struct ifnet *, u_long cmd, void *);
149 1.51 perry STATIC void xi_full_reset(struct xi_softc *);
150 1.51 perry STATIC void xi_init(struct xi_softc *);
151 1.60 christos STATIC int xi_ioctl(struct ifnet *, u_long, void *);
152 1.67 cegger STATIC int xi_mdi_read(device_t, int, int);
153 1.67 cegger STATIC void xi_mdi_write(device_t, int, int, int);
154 1.51 perry STATIC int xi_mediachange(struct ifnet *);
155 1.51 perry STATIC u_int16_t xi_get(struct xi_softc *);
156 1.51 perry STATIC void xi_reset(struct xi_softc *);
157 1.51 perry STATIC void xi_set_address(struct xi_softc *);
158 1.51 perry STATIC void xi_start(struct ifnet *);
159 1.67 cegger STATIC void xi_statchg(device_t);
160 1.51 perry STATIC void xi_stop(struct xi_softc *);
161 1.51 perry STATIC void xi_watchdog(struct ifnet *);
162 1.3 gmcgarry
163 1.39 mycroft void
164 1.66 dsl xi_attach(struct xi_softc *sc, u_int8_t *myea)
165 1.1 gmcgarry {
166 1.1 gmcgarry struct ifnet *ifp = &sc->sc_ethercom.ec_if;
167 1.1 gmcgarry
168 1.39 mycroft #if 0
169 1.1 gmcgarry /*
170 1.11 gmcgarry * Configuration as advised by DINGO documentation.
171 1.1 gmcgarry * Dingo has some extra configuration registers in the CCR space.
172 1.1 gmcgarry */
173 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_DINGO) {
174 1.1 gmcgarry struct pcmcia_mem_handle pcmh;
175 1.1 gmcgarry int ccr_window;
176 1.30 martin bus_size_t ccr_offset;
177 1.1 gmcgarry
178 1.11 gmcgarry /* get access to the DINGO CCR space */
179 1.1 gmcgarry if (pcmcia_mem_alloc(psc->sc_pf, PCMCIA_CCR_SIZE_DINGO,
180 1.1 gmcgarry &pcmh)) {
181 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi: bad mem alloc\n"));
182 1.1 gmcgarry goto fail;
183 1.1 gmcgarry }
184 1.1 gmcgarry if (pcmcia_mem_map(psc->sc_pf, PCMCIA_MEM_ATTR,
185 1.1 gmcgarry psc->sc_pf->ccr_base, PCMCIA_CCR_SIZE_DINGO,
186 1.1 gmcgarry &pcmh, &ccr_offset, &ccr_window)) {
187 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi: bad mem map\n"));
188 1.1 gmcgarry pcmcia_mem_free(psc->sc_pf, &pcmh);
189 1.1 gmcgarry goto fail;
190 1.1 gmcgarry }
191 1.1 gmcgarry
192 1.11 gmcgarry /* enable the second function - usually modem */
193 1.1 gmcgarry bus_space_write_1(pcmh.memt, pcmh.memh,
194 1.1 gmcgarry ccr_offset + PCMCIA_CCR_DCOR0, PCMCIA_CCR_DCOR0_SFINT);
195 1.1 gmcgarry bus_space_write_1(pcmh.memt, pcmh.memh,
196 1.1 gmcgarry ccr_offset + PCMCIA_CCR_DCOR1,
197 1.1 gmcgarry PCMCIA_CCR_DCOR1_FORCE_LEVIREQ | PCMCIA_CCR_DCOR1_D6);
198 1.1 gmcgarry bus_space_write_1(pcmh.memt, pcmh.memh,
199 1.1 gmcgarry ccr_offset + PCMCIA_CCR_DCOR2, 0);
200 1.1 gmcgarry bus_space_write_1(pcmh.memt, pcmh.memh,
201 1.1 gmcgarry ccr_offset + PCMCIA_CCR_DCOR3, 0);
202 1.1 gmcgarry bus_space_write_1(pcmh.memt, pcmh.memh,
203 1.1 gmcgarry ccr_offset + PCMCIA_CCR_DCOR4, 0);
204 1.1 gmcgarry
205 1.1 gmcgarry /* We don't need them anymore and can free them (I think). */
206 1.1 gmcgarry pcmcia_mem_unmap(psc->sc_pf, ccr_window);
207 1.1 gmcgarry pcmcia_mem_free(psc->sc_pf, &pcmh);
208 1.1 gmcgarry }
209 1.39 mycroft #endif
210 1.11 gmcgarry
211 1.39 mycroft /* Reset and initialize the card. */
212 1.39 mycroft xi_full_reset(sc);
213 1.1 gmcgarry
214 1.69 dyoung printf("%s: MAC address %s\n", device_xname(sc->sc_dev), ether_sprintf(myea));
215 1.1 gmcgarry
216 1.1 gmcgarry ifp = &sc->sc_ethercom.ec_if;
217 1.39 mycroft /* Initialize the ifnet structure. */
218 1.69 dyoung strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
219 1.1 gmcgarry ifp->if_softc = sc;
220 1.1 gmcgarry ifp->if_start = xi_start;
221 1.1 gmcgarry ifp->if_ioctl = xi_ioctl;
222 1.1 gmcgarry ifp->if_watchdog = xi_watchdog;
223 1.1 gmcgarry ifp->if_flags =
224 1.1 gmcgarry IFF_BROADCAST | IFF_NOTRAILERS | IFF_SIMPLEX | IFF_MULTICAST;
225 1.7 thorpej IFQ_SET_READY(&ifp->if_snd);
226 1.1 gmcgarry
227 1.39 mycroft /* 802.1q capability */
228 1.39 mycroft sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
229 1.39 mycroft
230 1.39 mycroft /* Attach the interface. */
231 1.39 mycroft if_attach(ifp);
232 1.39 mycroft ether_ifattach(ifp, myea);
233 1.1 gmcgarry
234 1.1 gmcgarry /*
235 1.1 gmcgarry * Initialize our media structures and probe the MII.
236 1.1 gmcgarry */
237 1.1 gmcgarry sc->sc_mii.mii_ifp = ifp;
238 1.1 gmcgarry sc->sc_mii.mii_readreg = xi_mdi_read;
239 1.1 gmcgarry sc->sc_mii.mii_writereg = xi_mdi_write;
240 1.1 gmcgarry sc->sc_mii.mii_statchg = xi_statchg;
241 1.63 dyoung sc->sc_ethercom.ec_mii = &sc->sc_mii;
242 1.1 gmcgarry ifmedia_init(&sc->sc_mii.mii_media, 0, xi_mediachange,
243 1.63 dyoung ether_mediastatus);
244 1.1 gmcgarry DPRINTF(XID_MII | XID_CONFIG,
245 1.69 dyoung ("xi: bmsr %x\n", xi_mdi_read(sc->sc_dev, 0, 1)));
246 1.39 mycroft
247 1.69 dyoung mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
248 1.1 gmcgarry MII_OFFSET_ANY, 0);
249 1.1 gmcgarry if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL)
250 1.1 gmcgarry ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO, 0,
251 1.1 gmcgarry NULL);
252 1.1 gmcgarry ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
253 1.1 gmcgarry
254 1.11 gmcgarry #if NRND > 0
255 1.69 dyoung rnd_attach_source(&sc->sc_rnd_source, device_xname(sc->sc_dev), RND_TYPE_NET, 0);
256 1.11 gmcgarry #endif
257 1.1 gmcgarry }
258 1.1 gmcgarry
259 1.1 gmcgarry int
260 1.67 cegger xi_detach(device_t self, int flags)
261 1.1 gmcgarry {
262 1.68 dyoung struct xi_softc *sc = device_private(self);
263 1.1 gmcgarry struct ifnet *ifp = &sc->sc_ethercom.ec_if;
264 1.1 gmcgarry
265 1.39 mycroft DPRINTF(XID_CONFIG, ("xi_detach()\n"));
266 1.1 gmcgarry
267 1.42 mycroft xi_disable(sc);
268 1.1 gmcgarry
269 1.11 gmcgarry #if NRND > 0
270 1.39 mycroft rnd_detach_source(&sc->sc_rnd_source);
271 1.11 gmcgarry #endif
272 1.1 gmcgarry
273 1.39 mycroft mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
274 1.39 mycroft ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
275 1.39 mycroft ether_ifdetach(ifp);
276 1.39 mycroft if_detach(ifp);
277 1.1 gmcgarry
278 1.1 gmcgarry return 0;
279 1.1 gmcgarry }
280 1.1 gmcgarry
281 1.1 gmcgarry int
282 1.66 dsl xi_intr(void *arg)
283 1.1 gmcgarry {
284 1.1 gmcgarry struct xi_softc *sc = arg;
285 1.1 gmcgarry struct ifnet *ifp = &sc->sc_ethercom.ec_if;
286 1.45 mycroft u_int8_t esr, rsr, isr, rx_status;
287 1.33 mycroft u_int16_t tx_status, recvcount = 0, tempint;
288 1.1 gmcgarry
289 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_intr()\n"));
290 1.1 gmcgarry
291 1.69 dyoung if (sc->sc_enabled == 0 || !device_is_active(sc->sc_dev))
292 1.1 gmcgarry return (0);
293 1.1 gmcgarry
294 1.1 gmcgarry ifp->if_timer = 0; /* turn watchdog timer off */
295 1.1 gmcgarry
296 1.45 mycroft PAGE(sc, 0);
297 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_MOHAWK) {
298 1.1 gmcgarry /* Disable interrupt (Linux does it). */
299 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, CR, 0);
300 1.1 gmcgarry }
301 1.1 gmcgarry
302 1.48 mycroft esr = bus_space_read_1(sc->sc_bst, sc->sc_bsh, ESR);
303 1.48 mycroft isr = bus_space_read_1(sc->sc_bst, sc->sc_bsh, ISR0);
304 1.48 mycroft rsr = bus_space_read_1(sc->sc_bst, sc->sc_bsh, RSR);
305 1.52 perry
306 1.1 gmcgarry /* Check to see if card has been ejected. */
307 1.1 gmcgarry if (isr == 0xff) {
308 1.1 gmcgarry #ifdef DIAGNOSTIC
309 1.69 dyoung printf("%s: interrupt for dead card\n",
310 1.69 dyoung device_xname(sc->sc_dev));
311 1.1 gmcgarry #endif
312 1.1 gmcgarry goto end;
313 1.1 gmcgarry }
314 1.39 mycroft DPRINTF(XID_INTR, ("xi: isr=%02x\n", isr));
315 1.1 gmcgarry
316 1.39 mycroft PAGE(sc, 0x40);
317 1.1 gmcgarry rx_status =
318 1.48 mycroft bus_space_read_1(sc->sc_bst, sc->sc_bsh, RXST0);
319 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, RXST0, ~rx_status & 0xff);
320 1.1 gmcgarry tx_status =
321 1.48 mycroft bus_space_read_1(sc->sc_bst, sc->sc_bsh, TXST0);
322 1.23 martin tx_status |=
323 1.48 mycroft bus_space_read_1(sc->sc_bst, sc->sc_bsh, TXST1) << 8;
324 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, TXST0, 0);
325 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, TXST1, 0);
326 1.39 mycroft DPRINTF(XID_INTR, ("xi: rx_status=%02x tx_status=%04x\n", rx_status,
327 1.39 mycroft tx_status));
328 1.1 gmcgarry
329 1.1 gmcgarry PAGE(sc, 0);
330 1.1 gmcgarry while (esr & FULL_PKT_RCV) {
331 1.1 gmcgarry if (!(rsr & RSR_RX_OK))
332 1.1 gmcgarry break;
333 1.1 gmcgarry
334 1.1 gmcgarry /* Compare bytes read this interrupt to hard maximum. */
335 1.1 gmcgarry if (recvcount > MAX_BYTES_INTR) {
336 1.1 gmcgarry DPRINTF(XID_INTR,
337 1.2 gmcgarry ("xi: too many bytes this interrupt\n"));
338 1.1 gmcgarry ifp->if_iqdrops++;
339 1.1 gmcgarry /* Drop packet. */
340 1.48 mycroft bus_space_write_2(sc->sc_bst, sc->sc_bsh, DO0,
341 1.48 mycroft DO_SKIP_RX_PKT);
342 1.1 gmcgarry }
343 1.1 gmcgarry tempint = xi_get(sc); /* XXX doesn't check the error! */
344 1.1 gmcgarry recvcount += tempint;
345 1.1 gmcgarry ifp->if_ibytes += tempint;
346 1.48 mycroft esr = bus_space_read_1(sc->sc_bst, sc->sc_bsh, ESR);
347 1.48 mycroft rsr = bus_space_read_1(sc->sc_bst, sc->sc_bsh, RSR);
348 1.1 gmcgarry }
349 1.52 perry
350 1.1 gmcgarry /* Packet too long? */
351 1.1 gmcgarry if (rsr & RSR_TOO_LONG) {
352 1.1 gmcgarry ifp->if_ierrors++;
353 1.2 gmcgarry DPRINTF(XID_INTR, ("xi: packet too long\n"));
354 1.1 gmcgarry }
355 1.1 gmcgarry
356 1.1 gmcgarry /* CRC error? */
357 1.1 gmcgarry if (rsr & RSR_CRCERR) {
358 1.1 gmcgarry ifp->if_ierrors++;
359 1.2 gmcgarry DPRINTF(XID_INTR, ("xi: CRC error detected\n"));
360 1.1 gmcgarry }
361 1.1 gmcgarry
362 1.1 gmcgarry /* Alignment error? */
363 1.1 gmcgarry if (rsr & RSR_ALIGNERR) {
364 1.1 gmcgarry ifp->if_ierrors++;
365 1.2 gmcgarry DPRINTF(XID_INTR, ("xi: alignment error detected\n"));
366 1.1 gmcgarry }
367 1.1 gmcgarry
368 1.1 gmcgarry /* Check for rx overrun. */
369 1.1 gmcgarry if (rx_status & RX_OVERRUN) {
370 1.23 martin ifp->if_ierrors++;
371 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, CR, CLR_RX_OVERRUN);
372 1.2 gmcgarry DPRINTF(XID_INTR, ("xi: overrun cleared\n"));
373 1.1 gmcgarry }
374 1.52 perry
375 1.1 gmcgarry /* Try to start more packets transmitting. */
376 1.7 thorpej if (IFQ_IS_EMPTY(&ifp->if_snd) == 0)
377 1.1 gmcgarry xi_start(ifp);
378 1.1 gmcgarry
379 1.1 gmcgarry /* Detected excessive collisions? */
380 1.1 gmcgarry if ((tx_status & EXCESSIVE_COLL) && ifp->if_opackets > 0) {
381 1.2 gmcgarry DPRINTF(XID_INTR, ("xi: excessive collisions\n"));
382 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, CR, RESTART_TX);
383 1.1 gmcgarry ifp->if_oerrors++;
384 1.1 gmcgarry }
385 1.52 perry
386 1.1 gmcgarry if ((tx_status & TX_ABORT) && ifp->if_opackets > 0)
387 1.1 gmcgarry ifp->if_oerrors++;
388 1.1 gmcgarry
389 1.33 mycroft /* have handled the interrupt */
390 1.52 perry #if NRND > 0
391 1.52 perry rnd_add_uint32(&sc->sc_rnd_source, tx_status);
392 1.33 mycroft #endif
393 1.33 mycroft
394 1.1 gmcgarry end:
395 1.1 gmcgarry /* Reenable interrupts. */
396 1.45 mycroft PAGE(sc, 0);
397 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, CR, ENABLE_INT);
398 1.11 gmcgarry
399 1.1 gmcgarry return (1);
400 1.1 gmcgarry }
401 1.1 gmcgarry
402 1.1 gmcgarry /*
403 1.1 gmcgarry * Pull a packet from the card into an mbuf chain.
404 1.1 gmcgarry */
405 1.39 mycroft STATIC u_int16_t
406 1.66 dsl xi_get(struct xi_softc *sc)
407 1.1 gmcgarry {
408 1.1 gmcgarry struct ifnet *ifp = &sc->sc_ethercom.ec_if;
409 1.1 gmcgarry struct mbuf *top, **mp, *m;
410 1.1 gmcgarry u_int16_t pktlen, len, recvcount = 0;
411 1.1 gmcgarry u_int8_t *data;
412 1.52 perry
413 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_get()\n"));
414 1.1 gmcgarry
415 1.1 gmcgarry PAGE(sc, 0);
416 1.1 gmcgarry pktlen =
417 1.48 mycroft bus_space_read_2(sc->sc_bst, sc->sc_bsh, RBC0) & RBC_COUNT_MASK;
418 1.1 gmcgarry
419 1.1 gmcgarry DPRINTF(XID_CONFIG, ("xi_get: pktlen=%d\n", pktlen));
420 1.1 gmcgarry
421 1.1 gmcgarry if (pktlen == 0) {
422 1.1 gmcgarry /*
423 1.1 gmcgarry * XXX At least one CE2 sets RBC0 == 0 occasionally, and only
424 1.1 gmcgarry * when MPE is set. It is not known why.
425 1.1 gmcgarry */
426 1.1 gmcgarry return (0);
427 1.1 gmcgarry }
428 1.1 gmcgarry
429 1.1 gmcgarry /* XXX should this be incremented now ? */
430 1.1 gmcgarry recvcount += pktlen;
431 1.1 gmcgarry
432 1.1 gmcgarry MGETHDR(m, M_DONTWAIT, MT_DATA);
433 1.56 christos if (m == NULL)
434 1.1 gmcgarry return (recvcount);
435 1.1 gmcgarry m->m_pkthdr.rcvif = ifp;
436 1.1 gmcgarry m->m_pkthdr.len = pktlen;
437 1.1 gmcgarry len = MHLEN;
438 1.56 christos top = NULL;
439 1.1 gmcgarry mp = ⊤
440 1.52 perry
441 1.1 gmcgarry while (pktlen > 0) {
442 1.1 gmcgarry if (top) {
443 1.1 gmcgarry MGET(m, M_DONTWAIT, MT_DATA);
444 1.56 christos if (m == NULL) {
445 1.1 gmcgarry m_freem(top);
446 1.1 gmcgarry return (recvcount);
447 1.1 gmcgarry }
448 1.1 gmcgarry len = MLEN;
449 1.1 gmcgarry }
450 1.1 gmcgarry if (pktlen >= MINCLSIZE) {
451 1.1 gmcgarry MCLGET(m, M_DONTWAIT);
452 1.1 gmcgarry if (!(m->m_flags & M_EXT)) {
453 1.1 gmcgarry m_freem(m);
454 1.1 gmcgarry m_freem(top);
455 1.1 gmcgarry return (recvcount);
456 1.1 gmcgarry }
457 1.1 gmcgarry len = MCLBYTES;
458 1.1 gmcgarry }
459 1.56 christos if (top == NULL) {
460 1.60 christos char *newdata = (char *)ALIGN(m->m_data +
461 1.1 gmcgarry sizeof(struct ether_header)) -
462 1.1 gmcgarry sizeof(struct ether_header);
463 1.1 gmcgarry len -= newdata - m->m_data;
464 1.1 gmcgarry m->m_data = newdata;
465 1.1 gmcgarry }
466 1.1 gmcgarry len = min(pktlen, len);
467 1.1 gmcgarry data = mtod(m, u_int8_t *);
468 1.1 gmcgarry if (len > 1) {
469 1.1 gmcgarry len &= ~1;
470 1.48 mycroft bus_space_read_multi_2(sc->sc_bst, sc->sc_bsh, EDP,
471 1.48 mycroft (u_int16_t *)data, len>>1);
472 1.1 gmcgarry } else
473 1.48 mycroft *data = bus_space_read_1(sc->sc_bst, sc->sc_bsh, EDP);
474 1.1 gmcgarry m->m_len = len;
475 1.1 gmcgarry pktlen -= len;
476 1.1 gmcgarry *mp = m;
477 1.1 gmcgarry mp = &m->m_next;
478 1.1 gmcgarry }
479 1.1 gmcgarry
480 1.1 gmcgarry /* Skip Rx packet. */
481 1.48 mycroft bus_space_write_2(sc->sc_bst, sc->sc_bsh, DO0, DO_SKIP_RX_PKT);
482 1.50 thorpej
483 1.56 christos if (top == NULL)
484 1.56 christos return recvcount;
485 1.56 christos
486 1.50 thorpej /* Trim the CRC off the end of the packet. */
487 1.50 thorpej m_adj(top, -ETHER_CRC_LEN);
488 1.50 thorpej
489 1.1 gmcgarry ifp->if_ipackets++;
490 1.52 perry
491 1.1 gmcgarry #if NBPFILTER > 0
492 1.1 gmcgarry if (ifp->if_bpf)
493 1.1 gmcgarry bpf_mtap(ifp->if_bpf, top);
494 1.1 gmcgarry #endif
495 1.52 perry
496 1.1 gmcgarry (*ifp->if_input)(ifp, top);
497 1.1 gmcgarry return (recvcount);
498 1.1 gmcgarry }
499 1.1 gmcgarry
500 1.1 gmcgarry /*
501 1.1 gmcgarry * Serial management for the MII.
502 1.1 gmcgarry * The DELAY's below stem from the fact that the maximum frequency
503 1.1 gmcgarry * acceptable on the MDC pin is 2.5 MHz and fast processors can easily
504 1.1 gmcgarry * go much faster than that.
505 1.1 gmcgarry */
506 1.1 gmcgarry
507 1.1 gmcgarry /* Let the MII serial management be idle for one period. */
508 1.51 perry static INLINE void xi_mdi_idle(struct xi_softc *);
509 1.1 gmcgarry static INLINE void
510 1.66 dsl xi_mdi_idle(struct xi_softc *sc)
511 1.1 gmcgarry {
512 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
513 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
514 1.1 gmcgarry
515 1.1 gmcgarry /* Drive MDC low... */
516 1.48 mycroft bus_space_write_1(bst, bsh, GP2, MDC_LOW);
517 1.1 gmcgarry DELAY(1);
518 1.1 gmcgarry
519 1.1 gmcgarry /* and high again. */
520 1.48 mycroft bus_space_write_1(bst, bsh, GP2, MDC_HIGH);
521 1.1 gmcgarry DELAY(1);
522 1.1 gmcgarry }
523 1.1 gmcgarry
524 1.1 gmcgarry /* Pulse out one bit of data. */
525 1.51 perry static INLINE void xi_mdi_pulse(struct xi_softc *, int);
526 1.1 gmcgarry static INLINE void
527 1.66 dsl xi_mdi_pulse(struct xi_softc *sc, int data)
528 1.1 gmcgarry {
529 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
530 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
531 1.1 gmcgarry u_int8_t bit = data ? MDIO_HIGH : MDIO_LOW;
532 1.1 gmcgarry
533 1.1 gmcgarry /* First latch the data bit MDIO with clock bit MDC low...*/
534 1.48 mycroft bus_space_write_1(bst, bsh, GP2, bit | MDC_LOW);
535 1.1 gmcgarry DELAY(1);
536 1.1 gmcgarry
537 1.1 gmcgarry /* then raise the clock again, preserving the data bit. */
538 1.48 mycroft bus_space_write_1(bst, bsh, GP2, bit | MDC_HIGH);
539 1.1 gmcgarry DELAY(1);
540 1.1 gmcgarry }
541 1.1 gmcgarry
542 1.1 gmcgarry /* Probe one bit of data. */
543 1.51 perry static INLINE int xi_mdi_probe(struct xi_softc *sc);
544 1.1 gmcgarry static INLINE int
545 1.66 dsl xi_mdi_probe(struct xi_softc *sc)
546 1.1 gmcgarry {
547 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
548 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
549 1.1 gmcgarry u_int8_t x;
550 1.1 gmcgarry
551 1.1 gmcgarry /* Pull clock bit MDCK low... */
552 1.48 mycroft bus_space_write_1(bst, bsh, GP2, MDC_LOW);
553 1.1 gmcgarry DELAY(1);
554 1.1 gmcgarry
555 1.1 gmcgarry /* Read data and drive clock high again. */
556 1.48 mycroft x = bus_space_read_1(bst, bsh, GP2);
557 1.48 mycroft bus_space_write_1(bst, bsh, GP2, MDC_HIGH);
558 1.1 gmcgarry DELAY(1);
559 1.1 gmcgarry
560 1.39 mycroft return (x & MDIO);
561 1.1 gmcgarry }
562 1.1 gmcgarry
563 1.1 gmcgarry /* Pulse out a sequence of data bits. */
564 1.51 perry static INLINE void xi_mdi_pulse_bits(struct xi_softc *, u_int32_t, int);
565 1.1 gmcgarry static INLINE void
566 1.66 dsl xi_mdi_pulse_bits(struct xi_softc *sc, u_int32_t data, int len)
567 1.1 gmcgarry {
568 1.1 gmcgarry u_int32_t mask;
569 1.1 gmcgarry
570 1.1 gmcgarry for (mask = 1 << (len - 1); mask; mask >>= 1)
571 1.1 gmcgarry xi_mdi_pulse(sc, data & mask);
572 1.1 gmcgarry }
573 1.1 gmcgarry
574 1.1 gmcgarry /* Read a PHY register. */
575 1.39 mycroft STATIC int
576 1.67 cegger xi_mdi_read(device_t self, int phy, int reg)
577 1.1 gmcgarry {
578 1.68 dyoung struct xi_softc *sc = device_private(self);
579 1.1 gmcgarry int i;
580 1.1 gmcgarry u_int32_t mask;
581 1.1 gmcgarry u_int32_t data = 0;
582 1.1 gmcgarry
583 1.1 gmcgarry PAGE(sc, 2);
584 1.1 gmcgarry for (i = 0; i < 32; i++) /* Synchronize. */
585 1.1 gmcgarry xi_mdi_pulse(sc, 1);
586 1.1 gmcgarry xi_mdi_pulse_bits(sc, 0x06, 4); /* Start + Read opcode */
587 1.1 gmcgarry xi_mdi_pulse_bits(sc, phy, 5); /* PHY address */
588 1.1 gmcgarry xi_mdi_pulse_bits(sc, reg, 5); /* PHY register */
589 1.1 gmcgarry xi_mdi_idle(sc); /* Turn around. */
590 1.1 gmcgarry xi_mdi_probe(sc); /* Drop initial zero bit. */
591 1.1 gmcgarry
592 1.1 gmcgarry for (mask = 1 << 15; mask; mask >>= 1) {
593 1.1 gmcgarry if (xi_mdi_probe(sc))
594 1.1 gmcgarry data |= mask;
595 1.1 gmcgarry }
596 1.1 gmcgarry xi_mdi_idle(sc);
597 1.1 gmcgarry
598 1.1 gmcgarry DPRINTF(XID_MII,
599 1.1 gmcgarry ("xi_mdi_read: phy %d reg %d -> %x\n", phy, reg, data));
600 1.1 gmcgarry
601 1.1 gmcgarry return (data);
602 1.1 gmcgarry }
603 1.1 gmcgarry
604 1.1 gmcgarry /* Write a PHY register. */
605 1.39 mycroft STATIC void
606 1.67 cegger xi_mdi_write(device_t self, int phy, int reg, int value)
607 1.1 gmcgarry {
608 1.68 dyoung struct xi_softc *sc = device_private(self);
609 1.1 gmcgarry int i;
610 1.1 gmcgarry
611 1.1 gmcgarry PAGE(sc, 2);
612 1.1 gmcgarry for (i = 0; i < 32; i++) /* Synchronize. */
613 1.1 gmcgarry xi_mdi_pulse(sc, 1);
614 1.1 gmcgarry xi_mdi_pulse_bits(sc, 0x05, 4); /* Start + Write opcode */
615 1.1 gmcgarry xi_mdi_pulse_bits(sc, phy, 5); /* PHY address */
616 1.1 gmcgarry xi_mdi_pulse_bits(sc, reg, 5); /* PHY register */
617 1.1 gmcgarry xi_mdi_pulse_bits(sc, 0x02, 2); /* Turn around. */
618 1.1 gmcgarry xi_mdi_pulse_bits(sc, value, 16); /* Write the data */
619 1.1 gmcgarry xi_mdi_idle(sc); /* Idle away. */
620 1.1 gmcgarry
621 1.1 gmcgarry DPRINTF(XID_MII,
622 1.1 gmcgarry ("xi_mdi_write: phy %d reg %d val %x\n", phy, reg, value));
623 1.1 gmcgarry }
624 1.1 gmcgarry
625 1.39 mycroft STATIC void
626 1.67 cegger xi_statchg(device_t self)
627 1.1 gmcgarry {
628 1.1 gmcgarry /* XXX Update ifp->if_baudrate */
629 1.1 gmcgarry }
630 1.1 gmcgarry
631 1.1 gmcgarry /*
632 1.1 gmcgarry * Change media according to request.
633 1.1 gmcgarry */
634 1.39 mycroft STATIC int
635 1.66 dsl xi_mediachange(struct ifnet *ifp)
636 1.1 gmcgarry {
637 1.42 mycroft int s;
638 1.42 mycroft
639 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_mediachange()\n"));
640 1.1 gmcgarry
641 1.42 mycroft if (ifp->if_flags & IFF_UP) {
642 1.42 mycroft s = splnet();
643 1.1 gmcgarry xi_init(ifp->if_softc);
644 1.42 mycroft splx(s);
645 1.42 mycroft }
646 1.1 gmcgarry return (0);
647 1.1 gmcgarry }
648 1.1 gmcgarry
649 1.39 mycroft STATIC void
650 1.66 dsl xi_reset(struct xi_softc *sc)
651 1.1 gmcgarry {
652 1.1 gmcgarry int s;
653 1.1 gmcgarry
654 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_reset()\n"));
655 1.1 gmcgarry
656 1.1 gmcgarry s = splnet();
657 1.1 gmcgarry xi_stop(sc);
658 1.1 gmcgarry xi_init(sc);
659 1.1 gmcgarry splx(s);
660 1.1 gmcgarry }
661 1.1 gmcgarry
662 1.39 mycroft STATIC void
663 1.66 dsl xi_watchdog(struct ifnet *ifp)
664 1.1 gmcgarry {
665 1.1 gmcgarry struct xi_softc *sc = ifp->if_softc;
666 1.1 gmcgarry
667 1.69 dyoung printf("%s: device timeout\n", device_xname(sc->sc_dev));
668 1.1 gmcgarry ++ifp->if_oerrors;
669 1.1 gmcgarry
670 1.1 gmcgarry xi_reset(sc);
671 1.1 gmcgarry }
672 1.1 gmcgarry
673 1.39 mycroft STATIC void
674 1.66 dsl xi_stop(register struct xi_softc *sc)
675 1.1 gmcgarry {
676 1.39 mycroft bus_space_tag_t bst = sc->sc_bst;
677 1.39 mycroft bus_space_handle_t bsh = sc->sc_bsh;
678 1.39 mycroft
679 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_stop()\n"));
680 1.1 gmcgarry
681 1.44 mycroft PAGE(sc, 0x40);
682 1.48 mycroft bus_space_write_1(bst, bsh, CMD0, DISABLE_RX);
683 1.44 mycroft
684 1.1 gmcgarry /* Disable interrupts. */
685 1.1 gmcgarry PAGE(sc, 0);
686 1.48 mycroft bus_space_write_1(bst, bsh, CR, 0);
687 1.1 gmcgarry
688 1.1 gmcgarry PAGE(sc, 1);
689 1.48 mycroft bus_space_write_1(bst, bsh, IMR0, 0);
690 1.52 perry
691 1.1 gmcgarry /* Cancel watchdog timer. */
692 1.1 gmcgarry sc->sc_ethercom.ec_if.if_timer = 0;
693 1.1 gmcgarry }
694 1.1 gmcgarry
695 1.42 mycroft STATIC int
696 1.66 dsl xi_enable(struct xi_softc *sc)
697 1.42 mycroft {
698 1.42 mycroft int error;
699 1.42 mycroft
700 1.42 mycroft if (!sc->sc_enabled) {
701 1.42 mycroft error = (*sc->sc_enable)(sc);
702 1.42 mycroft if (error)
703 1.42 mycroft return (error);
704 1.42 mycroft sc->sc_enabled = 1;
705 1.42 mycroft xi_full_reset(sc);
706 1.42 mycroft }
707 1.42 mycroft return (0);
708 1.42 mycroft }
709 1.42 mycroft
710 1.42 mycroft STATIC void
711 1.66 dsl xi_disable(struct xi_softc *sc)
712 1.42 mycroft {
713 1.42 mycroft
714 1.42 mycroft if (sc->sc_enabled) {
715 1.42 mycroft sc->sc_enabled = 0;
716 1.42 mycroft (*sc->sc_disable)(sc);
717 1.42 mycroft }
718 1.42 mycroft }
719 1.42 mycroft
720 1.39 mycroft STATIC void
721 1.66 dsl xi_init(struct xi_softc *sc)
722 1.1 gmcgarry {
723 1.1 gmcgarry struct ifnet *ifp = &sc->sc_ethercom.ec_if;
724 1.39 mycroft bus_space_tag_t bst = sc->sc_bst;
725 1.39 mycroft bus_space_handle_t bsh = sc->sc_bsh;
726 1.1 gmcgarry
727 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_init()\n"));
728 1.1 gmcgarry
729 1.39 mycroft /* Setup the ethernet interrupt mask. */
730 1.39 mycroft PAGE(sc, 1);
731 1.48 mycroft bus_space_write_1(bst, bsh, IMR0,
732 1.39 mycroft ISR_TX_OFLOW | ISR_PKT_TX | ISR_MAC_INT | /* ISR_RX_EARLY | */
733 1.39 mycroft ISR_RX_FULL | ISR_RX_PKT_REJ | ISR_FORCED_INT);
734 1.39 mycroft if (sc->sc_chipset < XI_CHIPSET_DINGO) {
735 1.39 mycroft /* XXX What is this? Not for Dingo at least. */
736 1.39 mycroft /* Unmask TX underrun detection */
737 1.48 mycroft bus_space_write_1(bst, bsh, IMR1, 1);
738 1.39 mycroft }
739 1.39 mycroft
740 1.39 mycroft /* Enable interrupts. */
741 1.39 mycroft PAGE(sc, 0);
742 1.48 mycroft bus_space_write_1(bst, bsh, CR, ENABLE_INT);
743 1.39 mycroft
744 1.44 mycroft xi_set_address(sc);
745 1.44 mycroft
746 1.44 mycroft PAGE(sc, 0x40);
747 1.48 mycroft bus_space_write_1(bst, bsh, CMD0, ENABLE_RX | ONLINE);
748 1.44 mycroft
749 1.44 mycroft PAGE(sc, 0);
750 1.44 mycroft
751 1.1 gmcgarry /* Set current media. */
752 1.1 gmcgarry mii_mediachg(&sc->sc_mii);
753 1.1 gmcgarry
754 1.1 gmcgarry ifp->if_flags |= IFF_RUNNING;
755 1.1 gmcgarry ifp->if_flags &= ~IFF_OACTIVE;
756 1.39 mycroft
757 1.42 mycroft xi_start(ifp);
758 1.1 gmcgarry }
759 1.1 gmcgarry
760 1.1 gmcgarry /*
761 1.1 gmcgarry * Start outputting on the interface.
762 1.1 gmcgarry * Always called as splnet().
763 1.1 gmcgarry */
764 1.39 mycroft STATIC void
765 1.66 dsl xi_start(struct ifnet *ifp)
766 1.1 gmcgarry {
767 1.1 gmcgarry struct xi_softc *sc = ifp->if_softc;
768 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
769 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
770 1.1 gmcgarry unsigned int s, len, pad = 0;
771 1.1 gmcgarry struct mbuf *m0, *m;
772 1.1 gmcgarry u_int16_t space;
773 1.1 gmcgarry
774 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_start()\n"));
775 1.1 gmcgarry
776 1.1 gmcgarry /* Don't transmit if interface is busy or not running. */
777 1.1 gmcgarry if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING) {
778 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi: interface busy or not running\n"));
779 1.1 gmcgarry return;
780 1.1 gmcgarry }
781 1.1 gmcgarry
782 1.1 gmcgarry /* Peek at the next packet. */
783 1.7 thorpej IFQ_POLL(&ifp->if_snd, m0);
784 1.1 gmcgarry if (m0 == 0)
785 1.1 gmcgarry return;
786 1.1 gmcgarry
787 1.1 gmcgarry /* We need to use m->m_pkthdr.len, so require the header. */
788 1.1 gmcgarry if (!(m0->m_flags & M_PKTHDR))
789 1.1 gmcgarry panic("xi_start: no header mbuf");
790 1.1 gmcgarry
791 1.1 gmcgarry len = m0->m_pkthdr.len;
792 1.1 gmcgarry
793 1.39 mycroft #if 1
794 1.1 gmcgarry /* Pad to ETHER_MIN_LEN - ETHER_CRC_LEN. */
795 1.1 gmcgarry if (len < ETHER_MIN_LEN - ETHER_CRC_LEN)
796 1.1 gmcgarry pad = ETHER_MIN_LEN - ETHER_CRC_LEN - len;
797 1.39 mycroft #else
798 1.39 mycroft pad = 0;
799 1.39 mycroft #endif
800 1.1 gmcgarry
801 1.1 gmcgarry PAGE(sc, 0);
802 1.39 mycroft
803 1.48 mycroft bus_space_write_2(bst, bsh, TRS, (u_int16_t)len + pad + 2);
804 1.48 mycroft space = bus_space_read_2(bst, bsh, TSO) & 0x7fff;
805 1.1 gmcgarry if (len + pad + 2 > space) {
806 1.1 gmcgarry DPRINTF(XID_FIFO,
807 1.2 gmcgarry ("xi: not enough space in output FIFO (%d > %d)\n",
808 1.2 gmcgarry len + pad + 2, space));
809 1.1 gmcgarry return;
810 1.1 gmcgarry }
811 1.1 gmcgarry
812 1.7 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
813 1.1 gmcgarry
814 1.1 gmcgarry #if NBPFILTER > 0
815 1.1 gmcgarry if (ifp->if_bpf)
816 1.1 gmcgarry bpf_mtap(ifp->if_bpf, m0);
817 1.1 gmcgarry #endif
818 1.1 gmcgarry
819 1.1 gmcgarry /*
820 1.1 gmcgarry * Do the output at splhigh() so that an interrupt from another device
821 1.1 gmcgarry * won't cause a FIFO underrun.
822 1.1 gmcgarry */
823 1.1 gmcgarry s = splhigh();
824 1.1 gmcgarry
825 1.48 mycroft bus_space_write_2(bst, bsh, EDP, (u_int16_t)len + pad);
826 1.1 gmcgarry for (m = m0; m; ) {
827 1.1 gmcgarry if (m->m_len > 1)
828 1.48 mycroft bus_space_write_multi_2(bst, bsh, EDP,
829 1.21 takemura mtod(m, u_int16_t *), m->m_len>>1);
830 1.39 mycroft if (m->m_len & 1) {
831 1.39 mycroft DPRINTF(XID_CONFIG, ("xi: XXX odd!\n"));
832 1.48 mycroft bus_space_write_1(bst, bsh, EDP,
833 1.1 gmcgarry *(mtod(m, u_int8_t *) + m->m_len - 1));
834 1.39 mycroft }
835 1.1 gmcgarry MFREE(m, m0);
836 1.1 gmcgarry m = m0;
837 1.1 gmcgarry }
838 1.39 mycroft DPRINTF(XID_CONFIG, ("xi: len=%d pad=%d total=%d\n", len, pad, len+pad+4));
839 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_MOHAWK)
840 1.48 mycroft bus_space_write_1(bst, bsh, CR, TX_PKT | ENABLE_INT);
841 1.1 gmcgarry else {
842 1.1 gmcgarry for (; pad > 1; pad -= 2)
843 1.48 mycroft bus_space_write_2(bst, bsh, EDP, 0);
844 1.1 gmcgarry if (pad == 1)
845 1.48 mycroft bus_space_write_1(bst, bsh, EDP, 0);
846 1.1 gmcgarry }
847 1.1 gmcgarry
848 1.1 gmcgarry splx(s);
849 1.1 gmcgarry
850 1.1 gmcgarry ifp->if_timer = 5;
851 1.1 gmcgarry ++ifp->if_opackets;
852 1.1 gmcgarry }
853 1.1 gmcgarry
854 1.39 mycroft STATIC int
855 1.66 dsl xi_ether_ioctl(struct ifnet *ifp, u_long cmd, void *data)
856 1.1 gmcgarry {
857 1.1 gmcgarry struct ifaddr *ifa = (struct ifaddr *)data;
858 1.1 gmcgarry struct xi_softc *sc = ifp->if_softc;
859 1.42 mycroft int error;
860 1.1 gmcgarry
861 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_ether_ioctl()\n"));
862 1.1 gmcgarry
863 1.1 gmcgarry switch (cmd) {
864 1.65 dyoung case SIOCINITIFADDR:
865 1.42 mycroft if ((error = xi_enable(sc)) != 0)
866 1.42 mycroft break;
867 1.42 mycroft
868 1.1 gmcgarry ifp->if_flags |= IFF_UP;
869 1.1 gmcgarry
870 1.65 dyoung xi_init(sc);
871 1.1 gmcgarry switch (ifa->ifa_addr->sa_family) {
872 1.1 gmcgarry #ifdef INET
873 1.1 gmcgarry case AF_INET:
874 1.1 gmcgarry arp_ifinit(ifp, ifa);
875 1.1 gmcgarry break;
876 1.1 gmcgarry #endif /* INET */
877 1.1 gmcgarry
878 1.1 gmcgarry
879 1.1 gmcgarry default:
880 1.1 gmcgarry break;
881 1.1 gmcgarry }
882 1.1 gmcgarry break;
883 1.1 gmcgarry
884 1.1 gmcgarry default:
885 1.1 gmcgarry return (EINVAL);
886 1.1 gmcgarry }
887 1.1 gmcgarry
888 1.1 gmcgarry return (0);
889 1.1 gmcgarry }
890 1.1 gmcgarry
891 1.39 mycroft STATIC int
892 1.65 dyoung xi_ioctl(struct ifnet *ifp, u_long cmd, void *data)
893 1.1 gmcgarry {
894 1.39 mycroft struct xi_softc *sc = ifp->if_softc;
895 1.1 gmcgarry int s, error = 0;
896 1.1 gmcgarry
897 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_ioctl()\n"));
898 1.1 gmcgarry
899 1.8 thorpej s = splnet();
900 1.1 gmcgarry
901 1.39 mycroft switch (cmd) {
902 1.65 dyoung case SIOCINITIFADDR:
903 1.39 mycroft error = xi_ether_ioctl(ifp, cmd, data);
904 1.1 gmcgarry break;
905 1.1 gmcgarry
906 1.1 gmcgarry case SIOCSIFFLAGS:
907 1.65 dyoung if ((error = ifioctl_common(ifp, cmd, data)) != 0)
908 1.65 dyoung break;
909 1.65 dyoung /* XXX re-use ether_ioctl() */
910 1.65 dyoung switch (ifp->if_flags & (IFF_UP|IFF_RUNNING)) {
911 1.65 dyoung case IFF_RUNNING:
912 1.39 mycroft /*
913 1.39 mycroft * If interface is marked down and it is running,
914 1.39 mycroft * stop it.
915 1.39 mycroft */
916 1.39 mycroft xi_stop(sc);
917 1.39 mycroft ifp->if_flags &= ~IFF_RUNNING;
918 1.42 mycroft xi_disable(sc);
919 1.65 dyoung break;
920 1.65 dyoung case IFF_UP:
921 1.39 mycroft /*
922 1.39 mycroft * If interface is marked up and it is stopped,
923 1.39 mycroft * start it.
924 1.39 mycroft */
925 1.42 mycroft if ((error = xi_enable(sc)) != 0)
926 1.42 mycroft break;
927 1.1 gmcgarry xi_init(sc);
928 1.65 dyoung break;
929 1.65 dyoung case IFF_UP|IFF_RUNNING:
930 1.39 mycroft /*
931 1.39 mycroft * Reset the interface to pick up changes in any
932 1.39 mycroft * other flags that affect hardware registers.
933 1.39 mycroft */
934 1.42 mycroft xi_set_address(sc);
935 1.65 dyoung break;
936 1.65 dyoung case 0:
937 1.65 dyoung break;
938 1.1 gmcgarry }
939 1.1 gmcgarry break;
940 1.1 gmcgarry
941 1.1 gmcgarry case SIOCADDMULTI:
942 1.1 gmcgarry case SIOCDELMULTI:
943 1.39 mycroft if (sc->sc_enabled == 0) {
944 1.39 mycroft error = EIO;
945 1.39 mycroft break;
946 1.39 mycroft }
947 1.63 dyoung /*FALLTHROUGH*/
948 1.63 dyoung case SIOCSIFMEDIA:
949 1.63 dyoung case SIOCGIFMEDIA:
950 1.62 dyoung if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
951 1.1 gmcgarry /*
952 1.1 gmcgarry * Multicast list has changed; set the hardware
953 1.1 gmcgarry * filter accordingly.
954 1.1 gmcgarry */
955 1.49 thorpej if (ifp->if_flags & IFF_RUNNING)
956 1.49 thorpej xi_set_address(sc);
957 1.1 gmcgarry error = 0;
958 1.1 gmcgarry }
959 1.1 gmcgarry break;
960 1.1 gmcgarry
961 1.1 gmcgarry default:
962 1.65 dyoung error = ether_ioctl(ifp, cmd, data);
963 1.39 mycroft break;
964 1.1 gmcgarry }
965 1.39 mycroft
966 1.1 gmcgarry splx(s);
967 1.1 gmcgarry return (error);
968 1.1 gmcgarry }
969 1.1 gmcgarry
970 1.39 mycroft STATIC void
971 1.66 dsl xi_set_address(struct xi_softc *sc)
972 1.1 gmcgarry {
973 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
974 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
975 1.1 gmcgarry struct ethercom *ether = &sc->sc_ethercom;
976 1.11 gmcgarry struct ifnet *ifp = &sc->sc_ethercom.ec_if;
977 1.11 gmcgarry struct ether_multistep step;
978 1.1 gmcgarry struct ether_multi *enm;
979 1.39 mycroft int page, num;
980 1.11 gmcgarry int i;
981 1.39 mycroft u_int8_t x;
982 1.61 dyoung const u_int8_t *enaddr;
983 1.39 mycroft u_int8_t indaddr[64];
984 1.1 gmcgarry
985 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_set_address()\n"));
986 1.1 gmcgarry
987 1.61 dyoung enaddr = (const u_int8_t *)CLLADDR(ifp->if_sadl);
988 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_MOHAWK)
989 1.39 mycroft for (i = 0; i < 6; i++)
990 1.39 mycroft indaddr[i] = enaddr[5 - i];
991 1.39 mycroft else
992 1.39 mycroft for (i = 0; i < 6; i++)
993 1.39 mycroft indaddr[i] = enaddr[i];
994 1.39 mycroft num = 1;
995 1.39 mycroft
996 1.39 mycroft if (ether->ec_multicnt > 9) {
997 1.39 mycroft ifp->if_flags |= IFF_ALLMULTI;
998 1.39 mycroft goto done;
999 1.1 gmcgarry }
1000 1.11 gmcgarry
1001 1.39 mycroft ETHER_FIRST_MULTI(step, ether, enm);
1002 1.39 mycroft for (; enm; num++) {
1003 1.39 mycroft if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
1004 1.39 mycroft sizeof(enm->enm_addrlo)) != 0) {
1005 1.39 mycroft /*
1006 1.39 mycroft * The multicast address is really a range;
1007 1.39 mycroft * it's easier just to accept all multicasts.
1008 1.39 mycroft * XXX should we be setting IFF_ALLMULTI here?
1009 1.39 mycroft */
1010 1.39 mycroft ifp->if_flags |= IFF_ALLMULTI;
1011 1.39 mycroft goto done;
1012 1.1 gmcgarry }
1013 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_MOHAWK)
1014 1.39 mycroft for (i = 0; i < 6; i++)
1015 1.39 mycroft indaddr[num * 6 + i] = enm->enm_addrlo[5 - i];
1016 1.39 mycroft else
1017 1.39 mycroft for (i = 0; i < 6; i++)
1018 1.39 mycroft indaddr[num * 6 + i] = enm->enm_addrlo[i];
1019 1.39 mycroft ETHER_NEXT_MULTI(step, enm);
1020 1.39 mycroft }
1021 1.39 mycroft ifp->if_flags &= ~IFF_ALLMULTI;
1022 1.1 gmcgarry
1023 1.39 mycroft done:
1024 1.39 mycroft if (num < 10)
1025 1.39 mycroft memset(&indaddr[num * 6], 0xff, 6 * (10 - num));
1026 1.11 gmcgarry
1027 1.39 mycroft for (page = 0; page < 8; page++) {
1028 1.39 mycroft #ifdef XIDEBUG
1029 1.39 mycroft if (xidebug & XID_MCAST) {
1030 1.46 mycroft printf("page %d before:", page);
1031 1.39 mycroft for (i = 0; i < 8; i++)
1032 1.39 mycroft printf(" %02x", indaddr[page * 8 + i]);
1033 1.11 gmcgarry printf("\n");
1034 1.1 gmcgarry }
1035 1.11 gmcgarry #endif
1036 1.39 mycroft
1037 1.39 mycroft PAGE(sc, 0x50 + page);
1038 1.48 mycroft bus_space_write_region_1(bst, bsh, IA, &indaddr[page * 8],
1039 1.48 mycroft page == 7 ? 4 : 8);
1040 1.46 mycroft /*
1041 1.46 mycroft * XXX
1042 1.46 mycroft * Without this delay, the address registers on my CE2 get
1043 1.46 mycroft * trashed the first and I have to cycle it. I have no idea
1044 1.46 mycroft * why. - mycroft, 2004/08/09
1045 1.46 mycroft */
1046 1.46 mycroft DELAY(50);
1047 1.46 mycroft
1048 1.46 mycroft #ifdef XIDEBUG
1049 1.46 mycroft if (xidebug & XID_MCAST) {
1050 1.48 mycroft bus_space_read_region_1(bst, bsh, IA,
1051 1.46 mycroft &indaddr[page * 8], page == 7 ? 4 : 8);
1052 1.46 mycroft printf("page %d after: ", page);
1053 1.46 mycroft for (i = 0; i < 8; i++)
1054 1.46 mycroft printf(" %02x", indaddr[page * 8 + i]);
1055 1.46 mycroft printf("\n");
1056 1.46 mycroft }
1057 1.46 mycroft #endif
1058 1.1 gmcgarry }
1059 1.39 mycroft
1060 1.39 mycroft PAGE(sc, 0x42);
1061 1.39 mycroft x = SWC1_IND_ADDR;
1062 1.39 mycroft if (ifp->if_flags & IFF_PROMISC)
1063 1.39 mycroft x |= SWC1_PROMISC;
1064 1.44 mycroft if (ifp->if_flags & (IFF_ALLMULTI|IFF_PROMISC))
1065 1.39 mycroft x |= SWC1_MCAST_PROM;
1066 1.39 mycroft if (!LIST_FIRST(&sc->sc_mii.mii_phys))
1067 1.39 mycroft x |= SWC1_AUTO_MEDIA;
1068 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, SWC1, x);
1069 1.1 gmcgarry }
1070 1.1 gmcgarry
1071 1.39 mycroft STATIC void
1072 1.66 dsl xi_cycle_power(struct xi_softc *sc)
1073 1.1 gmcgarry {
1074 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
1075 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
1076 1.1 gmcgarry
1077 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_cycle_power()\n"));
1078 1.1 gmcgarry
1079 1.1 gmcgarry PAGE(sc, 4);
1080 1.1 gmcgarry DELAY(1);
1081 1.48 mycroft bus_space_write_1(bst, bsh, GP1, 0);
1082 1.47 mycroft tsleep(&xi_cycle_power, PWAIT, "xipwr1", hz * 40 / 1000);
1083 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_MOHAWK)
1084 1.48 mycroft bus_space_write_1(bst, bsh, GP1, POWER_UP);
1085 1.1 gmcgarry else
1086 1.1 gmcgarry /* XXX What is bit 2 (aka AIC)? */
1087 1.48 mycroft bus_space_write_1(bst, bsh, GP1, POWER_UP | 4);
1088 1.47 mycroft tsleep(&xi_cycle_power, PWAIT, "xipwr2", hz * 20 / 1000);
1089 1.1 gmcgarry }
1090 1.1 gmcgarry
1091 1.39 mycroft STATIC void
1092 1.66 dsl xi_full_reset(struct xi_softc *sc)
1093 1.1 gmcgarry {
1094 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
1095 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
1096 1.39 mycroft u_int8_t x;
1097 1.1 gmcgarry
1098 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_full_reset()\n"));
1099 1.1 gmcgarry
1100 1.1 gmcgarry /* Do an as extensive reset as possible on all functions. */
1101 1.1 gmcgarry xi_cycle_power(sc);
1102 1.48 mycroft bus_space_write_1(bst, bsh, CR, SOFT_RESET);
1103 1.47 mycroft tsleep(&xi_full_reset, PWAIT, "xirst1", hz * 20 / 1000);
1104 1.48 mycroft bus_space_write_1(bst, bsh, CR, 0);
1105 1.47 mycroft tsleep(&xi_full_reset, PWAIT, "xirst2", hz * 20 / 1000);
1106 1.39 mycroft PAGE(sc, 4);
1107 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_MOHAWK) {
1108 1.1 gmcgarry /*
1109 1.1 gmcgarry * Drive GP1 low to power up ML6692 and GP2 high to power up
1110 1.29 tsutsui * the 10MHz chip. XXX What chip is that? The phy?
1111 1.1 gmcgarry */
1112 1.48 mycroft bus_space_write_1(bst, bsh, GP0, GP1_OUT | GP2_OUT | GP2_WR);
1113 1.1 gmcgarry }
1114 1.47 mycroft tsleep(&xi_full_reset, PWAIT, "xirst3", hz * 500 / 1000);
1115 1.1 gmcgarry
1116 1.1 gmcgarry /* Get revision information. XXX Symbolic constants. */
1117 1.48 mycroft sc->sc_rev = bus_space_read_1(bst, bsh, BV) &
1118 1.39 mycroft ((sc->sc_chipset >= XI_CHIPSET_MOHAWK) ? 0x70 : 0x30) >> 4;
1119 1.39 mycroft DPRINTF(XID_CONFIG, ("xi: rev=%02x\n", sc->sc_rev));
1120 1.1 gmcgarry
1121 1.1 gmcgarry /* Media selection. XXX Maybe manual overriding too? */
1122 1.39 mycroft if (sc->sc_chipset < XI_CHIPSET_MOHAWK) {
1123 1.1 gmcgarry /*
1124 1.1 gmcgarry * XXX I have no idea what this really does, it is from the
1125 1.1 gmcgarry * Linux driver.
1126 1.1 gmcgarry */
1127 1.48 mycroft bus_space_write_1(bst, bsh, GP0, GP1_OUT);
1128 1.1 gmcgarry }
1129 1.47 mycroft tsleep(&xi_full_reset, PWAIT, "xirst4", hz * 40 / 1000);
1130 1.1 gmcgarry
1131 1.1 gmcgarry /*
1132 1.1 gmcgarry * Disable source insertion.
1133 1.1 gmcgarry * XXX Dingo does not have this bit, but Linux does it unconditionally.
1134 1.1 gmcgarry */
1135 1.39 mycroft if (sc->sc_chipset < XI_CHIPSET_DINGO) {
1136 1.1 gmcgarry PAGE(sc, 0x42);
1137 1.48 mycroft bus_space_write_1(bst, bsh, SWC0, 0x20);
1138 1.1 gmcgarry }
1139 1.1 gmcgarry
1140 1.1 gmcgarry /* Set the local memory dividing line. */
1141 1.1 gmcgarry if (sc->sc_rev != 1) {
1142 1.1 gmcgarry PAGE(sc, 2);
1143 1.1 gmcgarry /* XXX Symbolic constant preferrable. */
1144 1.48 mycroft bus_space_write_2(bst, bsh, RBS0, 0x2000);
1145 1.1 gmcgarry }
1146 1.1 gmcgarry
1147 1.1 gmcgarry /*
1148 1.1 gmcgarry * Apparently the receive byte pointer can be bad after a reset, so
1149 1.1 gmcgarry * we hardwire it correctly.
1150 1.1 gmcgarry */
1151 1.1 gmcgarry PAGE(sc, 0);
1152 1.48 mycroft bus_space_write_2(bst, bsh, DO0, DO_CHG_OFFSET);
1153 1.1 gmcgarry
1154 1.1 gmcgarry /* Setup ethernet MAC registers. XXX Symbolic constants. */
1155 1.1 gmcgarry PAGE(sc, 0x40);
1156 1.48 mycroft bus_space_write_1(bst, bsh, RX0MSK,
1157 1.1 gmcgarry PKT_TOO_LONG | CRC_ERR | RX_OVERRUN | RX_ABORT | RX_OK);
1158 1.48 mycroft bus_space_write_1(bst, bsh, TX0MSK,
1159 1.1 gmcgarry CARRIER_LOST | EXCESSIVE_COLL | TX_UNDERRUN | LATE_COLLISION |
1160 1.1 gmcgarry SQE | TX_ABORT | TX_OK);
1161 1.39 mycroft if (sc->sc_chipset < XI_CHIPSET_DINGO)
1162 1.1 gmcgarry /* XXX From Linux, dunno what 0xb0 means. */
1163 1.48 mycroft bus_space_write_1(bst, bsh, TX1MSK, 0xb0);
1164 1.48 mycroft bus_space_write_1(bst, bsh, RXST0, 0);
1165 1.48 mycroft bus_space_write_1(bst, bsh, TXST0, 0);
1166 1.48 mycroft bus_space_write_1(bst, bsh, TXST1, 0);
1167 1.1 gmcgarry
1168 1.39 mycroft PAGE(sc, 2);
1169 1.39 mycroft
1170 1.1 gmcgarry /* Enable MII function if available. */
1171 1.39 mycroft x = 0;
1172 1.39 mycroft if (LIST_FIRST(&sc->sc_mii.mii_phys))
1173 1.39 mycroft x |= SELECT_MII;
1174 1.48 mycroft bus_space_write_1(bst, bsh, MSR, x);
1175 1.47 mycroft tsleep(&xi_full_reset, PWAIT, "xirst5", hz * 20 / 1000);
1176 1.1 gmcgarry
1177 1.1 gmcgarry /* Configure the LED registers. */
1178 1.1 gmcgarry /* XXX This is not good for 10base2. */
1179 1.48 mycroft bus_space_write_1(bst, bsh, LED,
1180 1.41 mycroft (LED_TX_ACT << LED1_SHIFT) | (LED_10MB_LINK << LED0_SHIFT));
1181 1.41 mycroft if (sc->sc_chipset >= XI_CHIPSET_DINGO)
1182 1.48 mycroft bus_space_write_1(bst, bsh, LED3, LED_100MB_LINK << LED3_SHIFT);
1183 1.1 gmcgarry
1184 1.1 gmcgarry /*
1185 1.1 gmcgarry * The Linux driver says this:
1186 1.1 gmcgarry * We should switch back to page 0 to avoid a bug in revision 0
1187 1.1 gmcgarry * where regs with offset below 8 can't be read after an access
1188 1.1 gmcgarry * to the MAC registers.
1189 1.1 gmcgarry */
1190 1.1 gmcgarry PAGE(sc, 0);
1191 1.1 gmcgarry }
1192