if_xi.c revision 1.94 1 1.94 thorpej /* $NetBSD: if_xi.c,v 1.94 2020/02/02 05:56:42 thorpej Exp $ */
2 1.1 gmcgarry /* OpenBSD: if_xe.c,v 1.9 1999/09/16 11:28:42 niklas Exp */
3 1.5 thorpej
4 1.5 thorpej /*
5 1.39 mycroft * Copyright (c) 2004 Charles M. Hannum. All rights reserved.
6 1.39 mycroft *
7 1.39 mycroft * Redistribution and use in source and binary forms, with or without
8 1.39 mycroft * modification, are permitted provided that the following conditions
9 1.39 mycroft * are met:
10 1.39 mycroft * 1. Redistributions of source code must retain the above copyright
11 1.39 mycroft * notice, this list of conditions and the following disclaimer.
12 1.39 mycroft * 2. Redistributions in binary form must reproduce the above copyright
13 1.39 mycroft * notice, this list of conditions and the following disclaimer in the
14 1.39 mycroft * documentation and/or other materials provided with the distribution.
15 1.39 mycroft * 3. All advertising materials mentioning features or use of this software
16 1.39 mycroft * must display the following acknowledgement:
17 1.39 mycroft * This product includes software developed by Charles M. Hannum.
18 1.39 mycroft * 4. The name of the author may not be used to endorse or promote products
19 1.39 mycroft * derived from this software without specific prior written permission.
20 1.5 thorpej */
21 1.1 gmcgarry
22 1.1 gmcgarry /*
23 1.1 gmcgarry * Copyright (c) 1999 Niklas Hallqvist, Brandon Creighton, Job de Haas
24 1.1 gmcgarry * All rights reserved.
25 1.1 gmcgarry *
26 1.1 gmcgarry * Redistribution and use in source and binary forms, with or without
27 1.1 gmcgarry * modification, are permitted provided that the following conditions
28 1.1 gmcgarry * are met:
29 1.1 gmcgarry * 1. Redistributions of source code must retain the above copyright
30 1.1 gmcgarry * notice, this list of conditions and the following disclaimer.
31 1.1 gmcgarry * 2. Redistributions in binary form must reproduce the above copyright
32 1.1 gmcgarry * notice, this list of conditions and the following disclaimer in the
33 1.1 gmcgarry * documentation and/or other materials provided with the distribution.
34 1.1 gmcgarry * 3. All advertising materials mentioning features or use of this software
35 1.1 gmcgarry * must display the following acknowledgement:
36 1.1 gmcgarry * This product includes software developed by Niklas Hallqvist,
37 1.1 gmcgarry * Brandon Creighton and Job de Haas.
38 1.1 gmcgarry * 4. The name of the author may not be used to endorse or promote products
39 1.1 gmcgarry * derived from this software without specific prior written permission
40 1.1 gmcgarry *
41 1.1 gmcgarry * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
42 1.1 gmcgarry * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
43 1.1 gmcgarry * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
44 1.1 gmcgarry * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
45 1.1 gmcgarry * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
46 1.1 gmcgarry * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
47 1.1 gmcgarry * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
48 1.1 gmcgarry * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
49 1.1 gmcgarry * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
50 1.1 gmcgarry * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
51 1.1 gmcgarry */
52 1.1 gmcgarry
53 1.1 gmcgarry /*
54 1.1 gmcgarry * A driver for Xircom CreditCard PCMCIA Ethernet adapters.
55 1.1 gmcgarry */
56 1.1 gmcgarry
57 1.18 lukem #include <sys/cdefs.h>
58 1.94 thorpej __KERNEL_RCSID(0, "$NetBSD: if_xi.c,v 1.94 2020/02/02 05:56:42 thorpej Exp $");
59 1.1 gmcgarry
60 1.1 gmcgarry #include "opt_inet.h"
61 1.1 gmcgarry
62 1.1 gmcgarry #include <sys/param.h>
63 1.1 gmcgarry #include <sys/systm.h>
64 1.1 gmcgarry #include <sys/device.h>
65 1.1 gmcgarry #include <sys/ioctl.h>
66 1.1 gmcgarry #include <sys/mbuf.h>
67 1.1 gmcgarry #include <sys/malloc.h>
68 1.1 gmcgarry #include <sys/socket.h>
69 1.47 mycroft #include <sys/kernel.h>
70 1.47 mycroft #include <sys/proc.h>
71 1.1 gmcgarry
72 1.1 gmcgarry #include <net/if.h>
73 1.1 gmcgarry #include <net/if_dl.h>
74 1.1 gmcgarry #include <net/if_media.h>
75 1.1 gmcgarry #include <net/if_types.h>
76 1.1 gmcgarry #include <net/if_ether.h>
77 1.81 msaitoh #include <net/bpf.h>
78 1.1 gmcgarry
79 1.1 gmcgarry #ifdef INET
80 1.1 gmcgarry #include <netinet/in.h>
81 1.1 gmcgarry #include <netinet/in_systm.h>
82 1.1 gmcgarry #include <netinet/in_var.h>
83 1.1 gmcgarry #include <netinet/ip.h>
84 1.1 gmcgarry #include <netinet/if_inarp.h>
85 1.1 gmcgarry #endif
86 1.1 gmcgarry
87 1.1 gmcgarry /*
88 1.1 gmcgarry * Maximum number of bytes to read per interrupt. Linux recommends
89 1.1 gmcgarry * somewhere between 2000-22000.
90 1.1 gmcgarry * XXX This is currently a hard maximum.
91 1.1 gmcgarry */
92 1.1 gmcgarry #define MAX_BYTES_INTR 12000
93 1.1 gmcgarry
94 1.1 gmcgarry #include <dev/mii/mii.h>
95 1.1 gmcgarry #include <dev/mii/miivar.h>
96 1.1 gmcgarry
97 1.1 gmcgarry #include <dev/pcmcia/pcmciareg.h>
98 1.1 gmcgarry #include <dev/pcmcia/pcmciavar.h>
99 1.1 gmcgarry #include <dev/pcmcia/pcmciadevs.h>
100 1.1 gmcgarry
101 1.1 gmcgarry #include <dev/pcmcia/if_xireg.h>
102 1.39 mycroft #include <dev/pcmcia/if_xivar.h>
103 1.1 gmcgarry
104 1.1 gmcgarry #ifdef __GNUC__
105 1.54 perry #define INLINE inline
106 1.1 gmcgarry #else
107 1.1 gmcgarry #define INLINE
108 1.1 gmcgarry #endif /* __GNUC__ */
109 1.1 gmcgarry
110 1.39 mycroft #define XIDEBUG
111 1.40 mycroft #define XIDEBUG_VALUE 0
112 1.35 mycroft
113 1.1 gmcgarry #ifdef XIDEBUG
114 1.1 gmcgarry #define DPRINTF(cat, x) if (xidebug & (cat)) printf x
115 1.1 gmcgarry
116 1.39 mycroft #define XID_CONFIG 0x01
117 1.39 mycroft #define XID_MII 0x02
118 1.39 mycroft #define XID_INTR 0x04
119 1.39 mycroft #define XID_FIFO 0x08
120 1.39 mycroft #define XID_MCAST 0x10
121 1.1 gmcgarry
122 1.1 gmcgarry #ifdef XIDEBUG_VALUE
123 1.1 gmcgarry int xidebug = XIDEBUG_VALUE;
124 1.1 gmcgarry #else
125 1.1 gmcgarry int xidebug = 0;
126 1.1 gmcgarry #endif
127 1.1 gmcgarry #else
128 1.1 gmcgarry #define DPRINTF(cat, x) (void)0
129 1.1 gmcgarry #endif
130 1.1 gmcgarry
131 1.92 maxv #define STATIC static
132 1.1 gmcgarry
133 1.51 perry STATIC int xi_enable(struct xi_softc *);
134 1.51 perry STATIC void xi_disable(struct xi_softc *);
135 1.51 perry STATIC void xi_cycle_power(struct xi_softc *);
136 1.88 msaitoh STATIC int xi_ether_ioctl(struct ifnet *, u_long, void *);
137 1.51 perry STATIC void xi_full_reset(struct xi_softc *);
138 1.51 perry STATIC void xi_init(struct xi_softc *);
139 1.60 christos STATIC int xi_ioctl(struct ifnet *, u_long, void *);
140 1.85 msaitoh STATIC int xi_mdi_read(device_t, int, int, uint16_t *);
141 1.85 msaitoh STATIC int xi_mdi_write(device_t, int, int, uint16_t);
142 1.51 perry STATIC int xi_mediachange(struct ifnet *);
143 1.84 msaitoh STATIC uint16_t xi_get(struct xi_softc *);
144 1.51 perry STATIC void xi_reset(struct xi_softc *);
145 1.51 perry STATIC void xi_set_address(struct xi_softc *);
146 1.51 perry STATIC void xi_start(struct ifnet *);
147 1.73 matt STATIC void xi_statchg(struct ifnet *);
148 1.51 perry STATIC void xi_stop(struct xi_softc *);
149 1.51 perry STATIC void xi_watchdog(struct ifnet *);
150 1.3 gmcgarry
151 1.39 mycroft void
152 1.84 msaitoh xi_attach(struct xi_softc *sc, uint8_t *myea)
153 1.1 gmcgarry {
154 1.1 gmcgarry struct ifnet *ifp = &sc->sc_ethercom.ec_if;
155 1.88 msaitoh struct mii_data * const mii = &sc->sc_mii;
156 1.85 msaitoh #ifdef XIDEBUG
157 1.85 msaitoh uint16_t bmsr;
158 1.85 msaitoh #endif
159 1.39 mycroft #if 0
160 1.1 gmcgarry /*
161 1.11 gmcgarry * Configuration as advised by DINGO documentation.
162 1.1 gmcgarry * Dingo has some extra configuration registers in the CCR space.
163 1.1 gmcgarry */
164 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_DINGO) {
165 1.1 gmcgarry struct pcmcia_mem_handle pcmh;
166 1.1 gmcgarry int ccr_window;
167 1.30 martin bus_size_t ccr_offset;
168 1.1 gmcgarry
169 1.11 gmcgarry /* get access to the DINGO CCR space */
170 1.1 gmcgarry if (pcmcia_mem_alloc(psc->sc_pf, PCMCIA_CCR_SIZE_DINGO,
171 1.1 gmcgarry &pcmh)) {
172 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi: bad mem alloc\n"));
173 1.1 gmcgarry goto fail;
174 1.1 gmcgarry }
175 1.1 gmcgarry if (pcmcia_mem_map(psc->sc_pf, PCMCIA_MEM_ATTR,
176 1.1 gmcgarry psc->sc_pf->ccr_base, PCMCIA_CCR_SIZE_DINGO,
177 1.1 gmcgarry &pcmh, &ccr_offset, &ccr_window)) {
178 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi: bad mem map\n"));
179 1.1 gmcgarry pcmcia_mem_free(psc->sc_pf, &pcmh);
180 1.1 gmcgarry goto fail;
181 1.1 gmcgarry }
182 1.1 gmcgarry
183 1.11 gmcgarry /* enable the second function - usually modem */
184 1.1 gmcgarry bus_space_write_1(pcmh.memt, pcmh.memh,
185 1.1 gmcgarry ccr_offset + PCMCIA_CCR_DCOR0, PCMCIA_CCR_DCOR0_SFINT);
186 1.1 gmcgarry bus_space_write_1(pcmh.memt, pcmh.memh,
187 1.1 gmcgarry ccr_offset + PCMCIA_CCR_DCOR1,
188 1.1 gmcgarry PCMCIA_CCR_DCOR1_FORCE_LEVIREQ | PCMCIA_CCR_DCOR1_D6);
189 1.1 gmcgarry bus_space_write_1(pcmh.memt, pcmh.memh,
190 1.1 gmcgarry ccr_offset + PCMCIA_CCR_DCOR2, 0);
191 1.1 gmcgarry bus_space_write_1(pcmh.memt, pcmh.memh,
192 1.1 gmcgarry ccr_offset + PCMCIA_CCR_DCOR3, 0);
193 1.1 gmcgarry bus_space_write_1(pcmh.memt, pcmh.memh,
194 1.1 gmcgarry ccr_offset + PCMCIA_CCR_DCOR4, 0);
195 1.1 gmcgarry
196 1.1 gmcgarry /* We don't need them anymore and can free them (I think). */
197 1.1 gmcgarry pcmcia_mem_unmap(psc->sc_pf, ccr_window);
198 1.1 gmcgarry pcmcia_mem_free(psc->sc_pf, &pcmh);
199 1.1 gmcgarry }
200 1.39 mycroft #endif
201 1.11 gmcgarry
202 1.39 mycroft /* Reset and initialize the card. */
203 1.39 mycroft xi_full_reset(sc);
204 1.1 gmcgarry
205 1.88 msaitoh device_printf(sc->sc_dev, "MAC address %s\n", ether_sprintf(myea));
206 1.1 gmcgarry
207 1.1 gmcgarry ifp = &sc->sc_ethercom.ec_if;
208 1.39 mycroft /* Initialize the ifnet structure. */
209 1.69 dyoung strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
210 1.1 gmcgarry ifp->if_softc = sc;
211 1.1 gmcgarry ifp->if_start = xi_start;
212 1.1 gmcgarry ifp->if_ioctl = xi_ioctl;
213 1.1 gmcgarry ifp->if_watchdog = xi_watchdog;
214 1.86 msaitoh ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
215 1.7 thorpej IFQ_SET_READY(&ifp->if_snd);
216 1.1 gmcgarry
217 1.39 mycroft /* 802.1q capability */
218 1.39 mycroft sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
219 1.39 mycroft
220 1.39 mycroft /* Attach the interface. */
221 1.39 mycroft if_attach(ifp);
222 1.79 ozaki if_deferred_start_init(ifp, NULL);
223 1.39 mycroft ether_ifattach(ifp, myea);
224 1.1 gmcgarry
225 1.1 gmcgarry /*
226 1.1 gmcgarry * Initialize our media structures and probe the MII.
227 1.1 gmcgarry */
228 1.88 msaitoh mii->mii_ifp = ifp;
229 1.88 msaitoh mii->mii_readreg = xi_mdi_read;
230 1.88 msaitoh mii->mii_writereg = xi_mdi_write;
231 1.88 msaitoh mii->mii_statchg = xi_statchg;
232 1.88 msaitoh sc->sc_ethercom.ec_mii = mii;
233 1.88 msaitoh ifmedia_init(&mii->mii_media, 0, xi_mediachange, ether_mediastatus);
234 1.85 msaitoh #ifdef XIDEBUG
235 1.85 msaitoh xi_mdi_read(sc->sc_dev, 0, 1, &bmsr);
236 1.85 msaitoh DPRINTF(XID_MII | XID_CONFIG, ("xi: bmsr %x\n", bmsr));
237 1.85 msaitoh #endif
238 1.39 mycroft
239 1.88 msaitoh mii_attach(sc->sc_dev, mii, 0xffffffff, MII_PHY_ANY,
240 1.1 gmcgarry MII_OFFSET_ANY, 0);
241 1.88 msaitoh if (LIST_FIRST(&mii->mii_phys) == NULL)
242 1.88 msaitoh ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_AUTO, 0, NULL);
243 1.88 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
244 1.1 gmcgarry
245 1.72 tls rnd_attach_source(&sc->sc_rnd_source, device_xname(sc->sc_dev),
246 1.74 tls RND_TYPE_NET, RND_FLAG_DEFAULT);
247 1.1 gmcgarry }
248 1.1 gmcgarry
249 1.1 gmcgarry int
250 1.67 cegger xi_detach(device_t self, int flags)
251 1.1 gmcgarry {
252 1.68 dyoung struct xi_softc *sc = device_private(self);
253 1.1 gmcgarry struct ifnet *ifp = &sc->sc_ethercom.ec_if;
254 1.1 gmcgarry
255 1.39 mycroft DPRINTF(XID_CONFIG, ("xi_detach()\n"));
256 1.1 gmcgarry
257 1.42 mycroft xi_disable(sc);
258 1.1 gmcgarry
259 1.39 mycroft rnd_detach_source(&sc->sc_rnd_source);
260 1.1 gmcgarry
261 1.39 mycroft mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
262 1.39 mycroft ether_ifdetach(ifp);
263 1.39 mycroft if_detach(ifp);
264 1.94 thorpej ifmedia_fini(&sc->sc_mii.mii_media);
265 1.1 gmcgarry
266 1.1 gmcgarry return 0;
267 1.1 gmcgarry }
268 1.1 gmcgarry
269 1.1 gmcgarry int
270 1.66 dsl xi_intr(void *arg)
271 1.1 gmcgarry {
272 1.1 gmcgarry struct xi_softc *sc = arg;
273 1.1 gmcgarry struct ifnet *ifp = &sc->sc_ethercom.ec_if;
274 1.84 msaitoh uint8_t esr, rsr, isr, rx_status;
275 1.84 msaitoh uint16_t tx_status, recvcount = 0, tempint;
276 1.1 gmcgarry
277 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_intr()\n"));
278 1.1 gmcgarry
279 1.69 dyoung if (sc->sc_enabled == 0 || !device_is_active(sc->sc_dev))
280 1.1 gmcgarry return (0);
281 1.1 gmcgarry
282 1.1 gmcgarry ifp->if_timer = 0; /* turn watchdog timer off */
283 1.1 gmcgarry
284 1.45 mycroft PAGE(sc, 0);
285 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_MOHAWK) {
286 1.1 gmcgarry /* Disable interrupt (Linux does it). */
287 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, CR, 0);
288 1.1 gmcgarry }
289 1.1 gmcgarry
290 1.48 mycroft esr = bus_space_read_1(sc->sc_bst, sc->sc_bsh, ESR);
291 1.48 mycroft isr = bus_space_read_1(sc->sc_bst, sc->sc_bsh, ISR0);
292 1.48 mycroft rsr = bus_space_read_1(sc->sc_bst, sc->sc_bsh, RSR);
293 1.52 perry
294 1.1 gmcgarry /* Check to see if card has been ejected. */
295 1.1 gmcgarry if (isr == 0xff) {
296 1.1 gmcgarry #ifdef DIAGNOSTIC
297 1.69 dyoung printf("%s: interrupt for dead card\n",
298 1.69 dyoung device_xname(sc->sc_dev));
299 1.1 gmcgarry #endif
300 1.1 gmcgarry goto end;
301 1.1 gmcgarry }
302 1.39 mycroft DPRINTF(XID_INTR, ("xi: isr=%02x\n", isr));
303 1.1 gmcgarry
304 1.39 mycroft PAGE(sc, 0x40);
305 1.1 gmcgarry rx_status =
306 1.48 mycroft bus_space_read_1(sc->sc_bst, sc->sc_bsh, RXST0);
307 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, RXST0, ~rx_status & 0xff);
308 1.1 gmcgarry tx_status =
309 1.48 mycroft bus_space_read_1(sc->sc_bst, sc->sc_bsh, TXST0);
310 1.23 martin tx_status |=
311 1.48 mycroft bus_space_read_1(sc->sc_bst, sc->sc_bsh, TXST1) << 8;
312 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, TXST0, 0);
313 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, TXST1, 0);
314 1.39 mycroft DPRINTF(XID_INTR, ("xi: rx_status=%02x tx_status=%04x\n", rx_status,
315 1.39 mycroft tx_status));
316 1.1 gmcgarry
317 1.1 gmcgarry PAGE(sc, 0);
318 1.1 gmcgarry while (esr & FULL_PKT_RCV) {
319 1.1 gmcgarry if (!(rsr & RSR_RX_OK))
320 1.1 gmcgarry break;
321 1.1 gmcgarry
322 1.1 gmcgarry /* Compare bytes read this interrupt to hard maximum. */
323 1.1 gmcgarry if (recvcount > MAX_BYTES_INTR) {
324 1.1 gmcgarry DPRINTF(XID_INTR,
325 1.2 gmcgarry ("xi: too many bytes this interrupt\n"));
326 1.94 thorpej if_statinc(ifp, if_iqdrops);
327 1.1 gmcgarry /* Drop packet. */
328 1.48 mycroft bus_space_write_2(sc->sc_bst, sc->sc_bsh, DO0,
329 1.48 mycroft DO_SKIP_RX_PKT);
330 1.1 gmcgarry }
331 1.1 gmcgarry tempint = xi_get(sc); /* XXX doesn't check the error! */
332 1.1 gmcgarry recvcount += tempint;
333 1.48 mycroft esr = bus_space_read_1(sc->sc_bst, sc->sc_bsh, ESR);
334 1.48 mycroft rsr = bus_space_read_1(sc->sc_bst, sc->sc_bsh, RSR);
335 1.1 gmcgarry }
336 1.52 perry
337 1.1 gmcgarry /* Packet too long? */
338 1.1 gmcgarry if (rsr & RSR_TOO_LONG) {
339 1.94 thorpej if_statinc(ifp, if_ierrors);
340 1.2 gmcgarry DPRINTF(XID_INTR, ("xi: packet too long\n"));
341 1.1 gmcgarry }
342 1.1 gmcgarry
343 1.1 gmcgarry /* CRC error? */
344 1.1 gmcgarry if (rsr & RSR_CRCERR) {
345 1.94 thorpej if_statinc(ifp, if_ierrors);
346 1.2 gmcgarry DPRINTF(XID_INTR, ("xi: CRC error detected\n"));
347 1.1 gmcgarry }
348 1.1 gmcgarry
349 1.1 gmcgarry /* Alignment error? */
350 1.1 gmcgarry if (rsr & RSR_ALIGNERR) {
351 1.94 thorpej if_statinc(ifp, if_ierrors);
352 1.2 gmcgarry DPRINTF(XID_INTR, ("xi: alignment error detected\n"));
353 1.1 gmcgarry }
354 1.1 gmcgarry
355 1.1 gmcgarry /* Check for rx overrun. */
356 1.1 gmcgarry if (rx_status & RX_OVERRUN) {
357 1.94 thorpej if_statinc(ifp, if_ierrors);
358 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, CR, CLR_RX_OVERRUN);
359 1.2 gmcgarry DPRINTF(XID_INTR, ("xi: overrun cleared\n"));
360 1.1 gmcgarry }
361 1.52 perry
362 1.1 gmcgarry /* Try to start more packets transmitting. */
363 1.79 ozaki if_schedule_deferred_start(ifp);
364 1.1 gmcgarry
365 1.1 gmcgarry /* Detected excessive collisions? */
366 1.94 thorpej if ((tx_status & EXCESSIVE_COLL) /* XXX && ifp->if_opackets > 0 */) {
367 1.2 gmcgarry DPRINTF(XID_INTR, ("xi: excessive collisions\n"));
368 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, CR, RESTART_TX);
369 1.94 thorpej if_statinc(ifp, if_oerrors);
370 1.1 gmcgarry }
371 1.52 perry
372 1.94 thorpej if ((tx_status & TX_ABORT) /* && XXX ifp->if_opackets > 0 */)
373 1.94 thorpej if_statinc(ifp, if_oerrors);
374 1.1 gmcgarry
375 1.33 mycroft /* have handled the interrupt */
376 1.52 perry rnd_add_uint32(&sc->sc_rnd_source, tx_status);
377 1.33 mycroft
378 1.1 gmcgarry end:
379 1.1 gmcgarry /* Reenable interrupts. */
380 1.45 mycroft PAGE(sc, 0);
381 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, CR, ENABLE_INT);
382 1.11 gmcgarry
383 1.1 gmcgarry return (1);
384 1.1 gmcgarry }
385 1.1 gmcgarry
386 1.1 gmcgarry /*
387 1.1 gmcgarry * Pull a packet from the card into an mbuf chain.
388 1.1 gmcgarry */
389 1.84 msaitoh STATIC uint16_t
390 1.66 dsl xi_get(struct xi_softc *sc)
391 1.1 gmcgarry {
392 1.1 gmcgarry struct ifnet *ifp = &sc->sc_ethercom.ec_if;
393 1.1 gmcgarry struct mbuf *top, **mp, *m;
394 1.84 msaitoh uint16_t pktlen, len, recvcount = 0;
395 1.84 msaitoh uint8_t *data;
396 1.52 perry
397 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_get()\n"));
398 1.1 gmcgarry
399 1.1 gmcgarry PAGE(sc, 0);
400 1.1 gmcgarry pktlen =
401 1.48 mycroft bus_space_read_2(sc->sc_bst, sc->sc_bsh, RBC0) & RBC_COUNT_MASK;
402 1.1 gmcgarry
403 1.1 gmcgarry DPRINTF(XID_CONFIG, ("xi_get: pktlen=%d\n", pktlen));
404 1.1 gmcgarry
405 1.1 gmcgarry if (pktlen == 0) {
406 1.1 gmcgarry /*
407 1.1 gmcgarry * XXX At least one CE2 sets RBC0 == 0 occasionally, and only
408 1.1 gmcgarry * when MPE is set. It is not known why.
409 1.1 gmcgarry */
410 1.1 gmcgarry return (0);
411 1.1 gmcgarry }
412 1.1 gmcgarry
413 1.1 gmcgarry /* XXX should this be incremented now ? */
414 1.1 gmcgarry recvcount += pktlen;
415 1.1 gmcgarry
416 1.1 gmcgarry MGETHDR(m, M_DONTWAIT, MT_DATA);
417 1.56 christos if (m == NULL)
418 1.1 gmcgarry return (recvcount);
419 1.77 ozaki m_set_rcvif(m, ifp);
420 1.1 gmcgarry m->m_pkthdr.len = pktlen;
421 1.1 gmcgarry len = MHLEN;
422 1.56 christos top = NULL;
423 1.1 gmcgarry mp = ⊤
424 1.52 perry
425 1.1 gmcgarry while (pktlen > 0) {
426 1.1 gmcgarry if (top) {
427 1.1 gmcgarry MGET(m, M_DONTWAIT, MT_DATA);
428 1.56 christos if (m == NULL) {
429 1.1 gmcgarry m_freem(top);
430 1.1 gmcgarry return (recvcount);
431 1.1 gmcgarry }
432 1.1 gmcgarry len = MLEN;
433 1.1 gmcgarry }
434 1.1 gmcgarry if (pktlen >= MINCLSIZE) {
435 1.1 gmcgarry MCLGET(m, M_DONTWAIT);
436 1.1 gmcgarry if (!(m->m_flags & M_EXT)) {
437 1.1 gmcgarry m_freem(m);
438 1.1 gmcgarry m_freem(top);
439 1.1 gmcgarry return (recvcount);
440 1.1 gmcgarry }
441 1.1 gmcgarry len = MCLBYTES;
442 1.1 gmcgarry }
443 1.56 christos if (top == NULL) {
444 1.60 christos char *newdata = (char *)ALIGN(m->m_data +
445 1.1 gmcgarry sizeof(struct ether_header)) -
446 1.1 gmcgarry sizeof(struct ether_header);
447 1.1 gmcgarry len -= newdata - m->m_data;
448 1.1 gmcgarry m->m_data = newdata;
449 1.1 gmcgarry }
450 1.83 riastrad len = uimin(pktlen, len);
451 1.84 msaitoh data = mtod(m, uint8_t *);
452 1.1 gmcgarry if (len > 1) {
453 1.89 msaitoh len &= ~1;
454 1.48 mycroft bus_space_read_multi_2(sc->sc_bst, sc->sc_bsh, EDP,
455 1.84 msaitoh (uint16_t *)data, len>>1);
456 1.1 gmcgarry } else
457 1.48 mycroft *data = bus_space_read_1(sc->sc_bst, sc->sc_bsh, EDP);
458 1.1 gmcgarry m->m_len = len;
459 1.1 gmcgarry pktlen -= len;
460 1.1 gmcgarry *mp = m;
461 1.1 gmcgarry mp = &m->m_next;
462 1.1 gmcgarry }
463 1.1 gmcgarry
464 1.1 gmcgarry /* Skip Rx packet. */
465 1.48 mycroft bus_space_write_2(sc->sc_bst, sc->sc_bsh, DO0, DO_SKIP_RX_PKT);
466 1.50 thorpej
467 1.56 christos if (top == NULL)
468 1.56 christos return recvcount;
469 1.56 christos
470 1.50 thorpej /* Trim the CRC off the end of the packet. */
471 1.50 thorpej m_adj(top, -ETHER_CRC_LEN);
472 1.50 thorpej
473 1.76 ozaki if_percpuq_enqueue(ifp->if_percpuq, top);
474 1.1 gmcgarry return (recvcount);
475 1.1 gmcgarry }
476 1.1 gmcgarry
477 1.1 gmcgarry /*
478 1.1 gmcgarry * Serial management for the MII.
479 1.1 gmcgarry * The DELAY's below stem from the fact that the maximum frequency
480 1.1 gmcgarry * acceptable on the MDC pin is 2.5 MHz and fast processors can easily
481 1.1 gmcgarry * go much faster than that.
482 1.1 gmcgarry */
483 1.1 gmcgarry
484 1.1 gmcgarry /* Let the MII serial management be idle for one period. */
485 1.51 perry static INLINE void xi_mdi_idle(struct xi_softc *);
486 1.1 gmcgarry static INLINE void
487 1.66 dsl xi_mdi_idle(struct xi_softc *sc)
488 1.1 gmcgarry {
489 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
490 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
491 1.1 gmcgarry
492 1.1 gmcgarry /* Drive MDC low... */
493 1.48 mycroft bus_space_write_1(bst, bsh, GP2, MDC_LOW);
494 1.1 gmcgarry DELAY(1);
495 1.1 gmcgarry
496 1.1 gmcgarry /* and high again. */
497 1.48 mycroft bus_space_write_1(bst, bsh, GP2, MDC_HIGH);
498 1.1 gmcgarry DELAY(1);
499 1.1 gmcgarry }
500 1.1 gmcgarry
501 1.1 gmcgarry /* Pulse out one bit of data. */
502 1.51 perry static INLINE void xi_mdi_pulse(struct xi_softc *, int);
503 1.1 gmcgarry static INLINE void
504 1.66 dsl xi_mdi_pulse(struct xi_softc *sc, int data)
505 1.1 gmcgarry {
506 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
507 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
508 1.84 msaitoh uint8_t bit = data ? MDIO_HIGH : MDIO_LOW;
509 1.1 gmcgarry
510 1.1 gmcgarry /* First latch the data bit MDIO with clock bit MDC low...*/
511 1.48 mycroft bus_space_write_1(bst, bsh, GP2, bit | MDC_LOW);
512 1.1 gmcgarry DELAY(1);
513 1.1 gmcgarry
514 1.1 gmcgarry /* then raise the clock again, preserving the data bit. */
515 1.48 mycroft bus_space_write_1(bst, bsh, GP2, bit | MDC_HIGH);
516 1.1 gmcgarry DELAY(1);
517 1.1 gmcgarry }
518 1.1 gmcgarry
519 1.1 gmcgarry /* Probe one bit of data. */
520 1.51 perry static INLINE int xi_mdi_probe(struct xi_softc *sc);
521 1.1 gmcgarry static INLINE int
522 1.66 dsl xi_mdi_probe(struct xi_softc *sc)
523 1.1 gmcgarry {
524 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
525 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
526 1.84 msaitoh uint8_t x;
527 1.1 gmcgarry
528 1.1 gmcgarry /* Pull clock bit MDCK low... */
529 1.48 mycroft bus_space_write_1(bst, bsh, GP2, MDC_LOW);
530 1.1 gmcgarry DELAY(1);
531 1.1 gmcgarry
532 1.1 gmcgarry /* Read data and drive clock high again. */
533 1.48 mycroft x = bus_space_read_1(bst, bsh, GP2);
534 1.48 mycroft bus_space_write_1(bst, bsh, GP2, MDC_HIGH);
535 1.1 gmcgarry DELAY(1);
536 1.1 gmcgarry
537 1.39 mycroft return (x & MDIO);
538 1.1 gmcgarry }
539 1.1 gmcgarry
540 1.1 gmcgarry /* Pulse out a sequence of data bits. */
541 1.84 msaitoh static INLINE void xi_mdi_pulse_bits(struct xi_softc *, uint32_t, int);
542 1.1 gmcgarry static INLINE void
543 1.84 msaitoh xi_mdi_pulse_bits(struct xi_softc *sc, uint32_t data, int len)
544 1.1 gmcgarry {
545 1.84 msaitoh uint32_t mask;
546 1.1 gmcgarry
547 1.1 gmcgarry for (mask = 1 << (len - 1); mask; mask >>= 1)
548 1.1 gmcgarry xi_mdi_pulse(sc, data & mask);
549 1.1 gmcgarry }
550 1.1 gmcgarry
551 1.1 gmcgarry /* Read a PHY register. */
552 1.39 mycroft STATIC int
553 1.85 msaitoh xi_mdi_read(device_t self, int phy, int reg, uint16_t *val)
554 1.1 gmcgarry {
555 1.68 dyoung struct xi_softc *sc = device_private(self);
556 1.1 gmcgarry int i;
557 1.84 msaitoh uint32_t mask;
558 1.85 msaitoh uint16_t data = 0;
559 1.1 gmcgarry
560 1.1 gmcgarry PAGE(sc, 2);
561 1.1 gmcgarry for (i = 0; i < 32; i++) /* Synchronize. */
562 1.1 gmcgarry xi_mdi_pulse(sc, 1);
563 1.1 gmcgarry xi_mdi_pulse_bits(sc, 0x06, 4); /* Start + Read opcode */
564 1.1 gmcgarry xi_mdi_pulse_bits(sc, phy, 5); /* PHY address */
565 1.1 gmcgarry xi_mdi_pulse_bits(sc, reg, 5); /* PHY register */
566 1.1 gmcgarry xi_mdi_idle(sc); /* Turn around. */
567 1.1 gmcgarry xi_mdi_probe(sc); /* Drop initial zero bit. */
568 1.1 gmcgarry
569 1.1 gmcgarry for (mask = 1 << 15; mask; mask >>= 1) {
570 1.1 gmcgarry if (xi_mdi_probe(sc))
571 1.1 gmcgarry data |= mask;
572 1.1 gmcgarry }
573 1.1 gmcgarry xi_mdi_idle(sc);
574 1.1 gmcgarry
575 1.1 gmcgarry DPRINTF(XID_MII,
576 1.85 msaitoh ("xi_mdi_read: phy %d reg %d -> %04hx\n", phy, reg, data));
577 1.1 gmcgarry
578 1.85 msaitoh *val = data;
579 1.85 msaitoh return 0;
580 1.1 gmcgarry }
581 1.1 gmcgarry
582 1.1 gmcgarry /* Write a PHY register. */
583 1.85 msaitoh STATIC int
584 1.85 msaitoh xi_mdi_write(device_t self, int phy, int reg, uint16_t val)
585 1.1 gmcgarry {
586 1.68 dyoung struct xi_softc *sc = device_private(self);
587 1.1 gmcgarry int i;
588 1.1 gmcgarry
589 1.1 gmcgarry PAGE(sc, 2);
590 1.1 gmcgarry for (i = 0; i < 32; i++) /* Synchronize. */
591 1.1 gmcgarry xi_mdi_pulse(sc, 1);
592 1.1 gmcgarry xi_mdi_pulse_bits(sc, 0x05, 4); /* Start + Write opcode */
593 1.1 gmcgarry xi_mdi_pulse_bits(sc, phy, 5); /* PHY address */
594 1.1 gmcgarry xi_mdi_pulse_bits(sc, reg, 5); /* PHY register */
595 1.1 gmcgarry xi_mdi_pulse_bits(sc, 0x02, 2); /* Turn around. */
596 1.85 msaitoh xi_mdi_pulse_bits(sc, val, 16); /* Write the data */
597 1.1 gmcgarry xi_mdi_idle(sc); /* Idle away. */
598 1.1 gmcgarry
599 1.1 gmcgarry DPRINTF(XID_MII,
600 1.85 msaitoh ("xi_mdi_write: phy %d reg %d val %04hx\n", phy, reg, val));
601 1.85 msaitoh
602 1.85 msaitoh return 0;
603 1.1 gmcgarry }
604 1.1 gmcgarry
605 1.39 mycroft STATIC void
606 1.73 matt xi_statchg(struct ifnet *ifp)
607 1.1 gmcgarry {
608 1.1 gmcgarry /* XXX Update ifp->if_baudrate */
609 1.1 gmcgarry }
610 1.1 gmcgarry
611 1.1 gmcgarry /*
612 1.1 gmcgarry * Change media according to request.
613 1.1 gmcgarry */
614 1.39 mycroft STATIC int
615 1.66 dsl xi_mediachange(struct ifnet *ifp)
616 1.1 gmcgarry {
617 1.42 mycroft int s;
618 1.42 mycroft
619 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_mediachange()\n"));
620 1.1 gmcgarry
621 1.42 mycroft if (ifp->if_flags & IFF_UP) {
622 1.42 mycroft s = splnet();
623 1.1 gmcgarry xi_init(ifp->if_softc);
624 1.42 mycroft splx(s);
625 1.42 mycroft }
626 1.1 gmcgarry return (0);
627 1.1 gmcgarry }
628 1.1 gmcgarry
629 1.39 mycroft STATIC void
630 1.66 dsl xi_reset(struct xi_softc *sc)
631 1.1 gmcgarry {
632 1.1 gmcgarry int s;
633 1.1 gmcgarry
634 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_reset()\n"));
635 1.1 gmcgarry
636 1.1 gmcgarry s = splnet();
637 1.1 gmcgarry xi_stop(sc);
638 1.1 gmcgarry xi_init(sc);
639 1.1 gmcgarry splx(s);
640 1.1 gmcgarry }
641 1.1 gmcgarry
642 1.39 mycroft STATIC void
643 1.66 dsl xi_watchdog(struct ifnet *ifp)
644 1.1 gmcgarry {
645 1.1 gmcgarry struct xi_softc *sc = ifp->if_softc;
646 1.1 gmcgarry
647 1.69 dyoung printf("%s: device timeout\n", device_xname(sc->sc_dev));
648 1.94 thorpej if_statinc(ifp, if_oerrors);
649 1.1 gmcgarry
650 1.1 gmcgarry xi_reset(sc);
651 1.1 gmcgarry }
652 1.1 gmcgarry
653 1.39 mycroft STATIC void
654 1.66 dsl xi_stop(register struct xi_softc *sc)
655 1.1 gmcgarry {
656 1.39 mycroft bus_space_tag_t bst = sc->sc_bst;
657 1.39 mycroft bus_space_handle_t bsh = sc->sc_bsh;
658 1.39 mycroft
659 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_stop()\n"));
660 1.1 gmcgarry
661 1.44 mycroft PAGE(sc, 0x40);
662 1.48 mycroft bus_space_write_1(bst, bsh, CMD0, DISABLE_RX);
663 1.44 mycroft
664 1.1 gmcgarry /* Disable interrupts. */
665 1.1 gmcgarry PAGE(sc, 0);
666 1.48 mycroft bus_space_write_1(bst, bsh, CR, 0);
667 1.1 gmcgarry
668 1.1 gmcgarry PAGE(sc, 1);
669 1.48 mycroft bus_space_write_1(bst, bsh, IMR0, 0);
670 1.52 perry
671 1.1 gmcgarry /* Cancel watchdog timer. */
672 1.1 gmcgarry sc->sc_ethercom.ec_if.if_timer = 0;
673 1.1 gmcgarry }
674 1.1 gmcgarry
675 1.42 mycroft STATIC int
676 1.66 dsl xi_enable(struct xi_softc *sc)
677 1.42 mycroft {
678 1.42 mycroft int error;
679 1.42 mycroft
680 1.42 mycroft if (!sc->sc_enabled) {
681 1.42 mycroft error = (*sc->sc_enable)(sc);
682 1.42 mycroft if (error)
683 1.42 mycroft return (error);
684 1.42 mycroft sc->sc_enabled = 1;
685 1.42 mycroft xi_full_reset(sc);
686 1.42 mycroft }
687 1.42 mycroft return (0);
688 1.42 mycroft }
689 1.42 mycroft
690 1.42 mycroft STATIC void
691 1.66 dsl xi_disable(struct xi_softc *sc)
692 1.42 mycroft {
693 1.42 mycroft
694 1.42 mycroft if (sc->sc_enabled) {
695 1.42 mycroft sc->sc_enabled = 0;
696 1.42 mycroft (*sc->sc_disable)(sc);
697 1.42 mycroft }
698 1.42 mycroft }
699 1.42 mycroft
700 1.39 mycroft STATIC void
701 1.66 dsl xi_init(struct xi_softc *sc)
702 1.1 gmcgarry {
703 1.1 gmcgarry struct ifnet *ifp = &sc->sc_ethercom.ec_if;
704 1.39 mycroft bus_space_tag_t bst = sc->sc_bst;
705 1.39 mycroft bus_space_handle_t bsh = sc->sc_bsh;
706 1.1 gmcgarry
707 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_init()\n"));
708 1.1 gmcgarry
709 1.39 mycroft /* Setup the ethernet interrupt mask. */
710 1.39 mycroft PAGE(sc, 1);
711 1.48 mycroft bus_space_write_1(bst, bsh, IMR0,
712 1.39 mycroft ISR_TX_OFLOW | ISR_PKT_TX | ISR_MAC_INT | /* ISR_RX_EARLY | */
713 1.39 mycroft ISR_RX_FULL | ISR_RX_PKT_REJ | ISR_FORCED_INT);
714 1.39 mycroft if (sc->sc_chipset < XI_CHIPSET_DINGO) {
715 1.39 mycroft /* XXX What is this? Not for Dingo at least. */
716 1.39 mycroft /* Unmask TX underrun detection */
717 1.48 mycroft bus_space_write_1(bst, bsh, IMR1, 1);
718 1.39 mycroft }
719 1.39 mycroft
720 1.39 mycroft /* Enable interrupts. */
721 1.39 mycroft PAGE(sc, 0);
722 1.48 mycroft bus_space_write_1(bst, bsh, CR, ENABLE_INT);
723 1.39 mycroft
724 1.44 mycroft xi_set_address(sc);
725 1.44 mycroft
726 1.44 mycroft PAGE(sc, 0x40);
727 1.48 mycroft bus_space_write_1(bst, bsh, CMD0, ENABLE_RX | ONLINE);
728 1.44 mycroft
729 1.44 mycroft PAGE(sc, 0);
730 1.44 mycroft
731 1.1 gmcgarry /* Set current media. */
732 1.1 gmcgarry mii_mediachg(&sc->sc_mii);
733 1.1 gmcgarry
734 1.1 gmcgarry ifp->if_flags |= IFF_RUNNING;
735 1.1 gmcgarry ifp->if_flags &= ~IFF_OACTIVE;
736 1.39 mycroft
737 1.42 mycroft xi_start(ifp);
738 1.1 gmcgarry }
739 1.1 gmcgarry
740 1.1 gmcgarry /*
741 1.1 gmcgarry * Start outputting on the interface.
742 1.1 gmcgarry * Always called as splnet().
743 1.1 gmcgarry */
744 1.39 mycroft STATIC void
745 1.66 dsl xi_start(struct ifnet *ifp)
746 1.1 gmcgarry {
747 1.1 gmcgarry struct xi_softc *sc = ifp->if_softc;
748 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
749 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
750 1.1 gmcgarry unsigned int s, len, pad = 0;
751 1.1 gmcgarry struct mbuf *m0, *m;
752 1.84 msaitoh uint16_t space;
753 1.1 gmcgarry
754 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_start()\n"));
755 1.1 gmcgarry
756 1.1 gmcgarry /* Don't transmit if interface is busy or not running. */
757 1.1 gmcgarry if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING) {
758 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi: interface busy or not running\n"));
759 1.1 gmcgarry return;
760 1.1 gmcgarry }
761 1.1 gmcgarry
762 1.1 gmcgarry /* Peek at the next packet. */
763 1.7 thorpej IFQ_POLL(&ifp->if_snd, m0);
764 1.1 gmcgarry if (m0 == 0)
765 1.1 gmcgarry return;
766 1.1 gmcgarry
767 1.1 gmcgarry /* We need to use m->m_pkthdr.len, so require the header. */
768 1.1 gmcgarry if (!(m0->m_flags & M_PKTHDR))
769 1.1 gmcgarry panic("xi_start: no header mbuf");
770 1.1 gmcgarry
771 1.1 gmcgarry len = m0->m_pkthdr.len;
772 1.1 gmcgarry
773 1.39 mycroft #if 1
774 1.1 gmcgarry /* Pad to ETHER_MIN_LEN - ETHER_CRC_LEN. */
775 1.1 gmcgarry if (len < ETHER_MIN_LEN - ETHER_CRC_LEN)
776 1.1 gmcgarry pad = ETHER_MIN_LEN - ETHER_CRC_LEN - len;
777 1.39 mycroft #else
778 1.39 mycroft pad = 0;
779 1.39 mycroft #endif
780 1.1 gmcgarry
781 1.1 gmcgarry PAGE(sc, 0);
782 1.39 mycroft
783 1.84 msaitoh bus_space_write_2(bst, bsh, TRS, (uint16_t)len + pad + 2);
784 1.48 mycroft space = bus_space_read_2(bst, bsh, TSO) & 0x7fff;
785 1.1 gmcgarry if (len + pad + 2 > space) {
786 1.1 gmcgarry DPRINTF(XID_FIFO,
787 1.2 gmcgarry ("xi: not enough space in output FIFO (%d > %d)\n",
788 1.2 gmcgarry len + pad + 2, space));
789 1.1 gmcgarry return;
790 1.1 gmcgarry }
791 1.1 gmcgarry
792 1.7 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
793 1.1 gmcgarry
794 1.82 msaitoh bpf_mtap(ifp, m0, BPF_D_OUT);
795 1.1 gmcgarry
796 1.1 gmcgarry /*
797 1.1 gmcgarry * Do the output at splhigh() so that an interrupt from another device
798 1.1 gmcgarry * won't cause a FIFO underrun.
799 1.1 gmcgarry */
800 1.1 gmcgarry s = splhigh();
801 1.1 gmcgarry
802 1.84 msaitoh bus_space_write_2(bst, bsh, EDP, (uint16_t)len + pad);
803 1.1 gmcgarry for (m = m0; m; ) {
804 1.1 gmcgarry if (m->m_len > 1)
805 1.48 mycroft bus_space_write_multi_2(bst, bsh, EDP,
806 1.84 msaitoh mtod(m, uint16_t *), m->m_len>>1);
807 1.39 mycroft if (m->m_len & 1) {
808 1.39 mycroft DPRINTF(XID_CONFIG, ("xi: XXX odd!\n"));
809 1.48 mycroft bus_space_write_1(bst, bsh, EDP,
810 1.84 msaitoh *(mtod(m, uint8_t *) + m->m_len - 1));
811 1.39 mycroft }
812 1.78 christos m = m0 = m_free(m);
813 1.1 gmcgarry }
814 1.39 mycroft DPRINTF(XID_CONFIG, ("xi: len=%d pad=%d total=%d\n", len, pad, len+pad+4));
815 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_MOHAWK)
816 1.48 mycroft bus_space_write_1(bst, bsh, CR, TX_PKT | ENABLE_INT);
817 1.1 gmcgarry else {
818 1.1 gmcgarry for (; pad > 1; pad -= 2)
819 1.48 mycroft bus_space_write_2(bst, bsh, EDP, 0);
820 1.1 gmcgarry if (pad == 1)
821 1.48 mycroft bus_space_write_1(bst, bsh, EDP, 0);
822 1.1 gmcgarry }
823 1.1 gmcgarry
824 1.1 gmcgarry splx(s);
825 1.1 gmcgarry
826 1.1 gmcgarry ifp->if_timer = 5;
827 1.94 thorpej if_statinc(ifp, if_opackets);
828 1.1 gmcgarry }
829 1.1 gmcgarry
830 1.39 mycroft STATIC int
831 1.66 dsl xi_ether_ioctl(struct ifnet *ifp, u_long cmd, void *data)
832 1.1 gmcgarry {
833 1.1 gmcgarry struct ifaddr *ifa = (struct ifaddr *)data;
834 1.1 gmcgarry struct xi_softc *sc = ifp->if_softc;
835 1.42 mycroft int error;
836 1.1 gmcgarry
837 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_ether_ioctl()\n"));
838 1.1 gmcgarry
839 1.1 gmcgarry switch (cmd) {
840 1.65 dyoung case SIOCINITIFADDR:
841 1.42 mycroft if ((error = xi_enable(sc)) != 0)
842 1.42 mycroft break;
843 1.42 mycroft
844 1.1 gmcgarry ifp->if_flags |= IFF_UP;
845 1.1 gmcgarry
846 1.65 dyoung xi_init(sc);
847 1.1 gmcgarry switch (ifa->ifa_addr->sa_family) {
848 1.1 gmcgarry #ifdef INET
849 1.1 gmcgarry case AF_INET:
850 1.1 gmcgarry arp_ifinit(ifp, ifa);
851 1.1 gmcgarry break;
852 1.1 gmcgarry #endif /* INET */
853 1.1 gmcgarry
854 1.1 gmcgarry
855 1.1 gmcgarry default:
856 1.1 gmcgarry break;
857 1.1 gmcgarry }
858 1.1 gmcgarry break;
859 1.1 gmcgarry
860 1.1 gmcgarry default:
861 1.1 gmcgarry return (EINVAL);
862 1.1 gmcgarry }
863 1.1 gmcgarry
864 1.1 gmcgarry return (0);
865 1.1 gmcgarry }
866 1.1 gmcgarry
867 1.39 mycroft STATIC int
868 1.65 dyoung xi_ioctl(struct ifnet *ifp, u_long cmd, void *data)
869 1.1 gmcgarry {
870 1.39 mycroft struct xi_softc *sc = ifp->if_softc;
871 1.1 gmcgarry int s, error = 0;
872 1.1 gmcgarry
873 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_ioctl()\n"));
874 1.1 gmcgarry
875 1.8 thorpej s = splnet();
876 1.1 gmcgarry
877 1.39 mycroft switch (cmd) {
878 1.65 dyoung case SIOCINITIFADDR:
879 1.39 mycroft error = xi_ether_ioctl(ifp, cmd, data);
880 1.1 gmcgarry break;
881 1.1 gmcgarry
882 1.1 gmcgarry case SIOCSIFFLAGS:
883 1.65 dyoung if ((error = ifioctl_common(ifp, cmd, data)) != 0)
884 1.65 dyoung break;
885 1.65 dyoung /* XXX re-use ether_ioctl() */
886 1.88 msaitoh switch (ifp->if_flags & (IFF_UP | IFF_RUNNING)) {
887 1.65 dyoung case IFF_RUNNING:
888 1.39 mycroft /*
889 1.39 mycroft * If interface is marked down and it is running,
890 1.39 mycroft * stop it.
891 1.39 mycroft */
892 1.39 mycroft xi_stop(sc);
893 1.39 mycroft ifp->if_flags &= ~IFF_RUNNING;
894 1.42 mycroft xi_disable(sc);
895 1.65 dyoung break;
896 1.65 dyoung case IFF_UP:
897 1.39 mycroft /*
898 1.39 mycroft * If interface is marked up and it is stopped,
899 1.39 mycroft * start it.
900 1.39 mycroft */
901 1.42 mycroft if ((error = xi_enable(sc)) != 0)
902 1.42 mycroft break;
903 1.1 gmcgarry xi_init(sc);
904 1.65 dyoung break;
905 1.88 msaitoh case IFF_UP | IFF_RUNNING:
906 1.39 mycroft /*
907 1.39 mycroft * Reset the interface to pick up changes in any
908 1.39 mycroft * other flags that affect hardware registers.
909 1.39 mycroft */
910 1.42 mycroft xi_set_address(sc);
911 1.65 dyoung break;
912 1.65 dyoung case 0:
913 1.65 dyoung break;
914 1.1 gmcgarry }
915 1.1 gmcgarry break;
916 1.1 gmcgarry
917 1.1 gmcgarry case SIOCADDMULTI:
918 1.1 gmcgarry case SIOCDELMULTI:
919 1.39 mycroft if (sc->sc_enabled == 0) {
920 1.39 mycroft error = EIO;
921 1.39 mycroft break;
922 1.39 mycroft }
923 1.63 dyoung /*FALLTHROUGH*/
924 1.87 msaitoh default:
925 1.62 dyoung if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
926 1.1 gmcgarry /*
927 1.1 gmcgarry * Multicast list has changed; set the hardware
928 1.1 gmcgarry * filter accordingly.
929 1.1 gmcgarry */
930 1.49 thorpej if (ifp->if_flags & IFF_RUNNING)
931 1.49 thorpej xi_set_address(sc);
932 1.1 gmcgarry error = 0;
933 1.1 gmcgarry }
934 1.1 gmcgarry break;
935 1.1 gmcgarry }
936 1.39 mycroft
937 1.1 gmcgarry splx(s);
938 1.1 gmcgarry return (error);
939 1.1 gmcgarry }
940 1.1 gmcgarry
941 1.39 mycroft STATIC void
942 1.66 dsl xi_set_address(struct xi_softc *sc)
943 1.1 gmcgarry {
944 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
945 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
946 1.90 msaitoh struct ethercom *ec = &sc->sc_ethercom;
947 1.11 gmcgarry struct ifnet *ifp = &sc->sc_ethercom.ec_if;
948 1.11 gmcgarry struct ether_multistep step;
949 1.1 gmcgarry struct ether_multi *enm;
950 1.39 mycroft int page, num;
951 1.11 gmcgarry int i;
952 1.84 msaitoh uint8_t x;
953 1.84 msaitoh const uint8_t *enaddr;
954 1.84 msaitoh uint8_t indaddr[64];
955 1.1 gmcgarry
956 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_set_address()\n"));
957 1.1 gmcgarry
958 1.84 msaitoh enaddr = (const uint8_t *)CLLADDR(ifp->if_sadl);
959 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_MOHAWK)
960 1.39 mycroft for (i = 0; i < 6; i++)
961 1.39 mycroft indaddr[i] = enaddr[5 - i];
962 1.39 mycroft else
963 1.39 mycroft for (i = 0; i < 6; i++)
964 1.39 mycroft indaddr[i] = enaddr[i];
965 1.39 mycroft num = 1;
966 1.39 mycroft
967 1.93 msaitoh ETHER_LOCK(ec);
968 1.90 msaitoh if (ec->ec_multicnt > 9) {
969 1.39 mycroft ifp->if_flags |= IFF_ALLMULTI;
970 1.39 mycroft goto done;
971 1.1 gmcgarry }
972 1.11 gmcgarry
973 1.90 msaitoh ETHER_FIRST_MULTI(step, ec, enm);
974 1.39 mycroft for (; enm; num++) {
975 1.39 mycroft if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
976 1.39 mycroft sizeof(enm->enm_addrlo)) != 0) {
977 1.39 mycroft /*
978 1.39 mycroft * The multicast address is really a range;
979 1.39 mycroft * it's easier just to accept all multicasts.
980 1.39 mycroft * XXX should we be setting IFF_ALLMULTI here?
981 1.39 mycroft */
982 1.39 mycroft ifp->if_flags |= IFF_ALLMULTI;
983 1.39 mycroft goto done;
984 1.1 gmcgarry }
985 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_MOHAWK)
986 1.39 mycroft for (i = 0; i < 6; i++)
987 1.39 mycroft indaddr[num * 6 + i] = enm->enm_addrlo[5 - i];
988 1.39 mycroft else
989 1.39 mycroft for (i = 0; i < 6; i++)
990 1.39 mycroft indaddr[num * 6 + i] = enm->enm_addrlo[i];
991 1.39 mycroft ETHER_NEXT_MULTI(step, enm);
992 1.39 mycroft }
993 1.39 mycroft ifp->if_flags &= ~IFF_ALLMULTI;
994 1.1 gmcgarry
995 1.39 mycroft done:
996 1.93 msaitoh ETHER_UNLOCK(ec);
997 1.39 mycroft if (num < 10)
998 1.39 mycroft memset(&indaddr[num * 6], 0xff, 6 * (10 - num));
999 1.11 gmcgarry
1000 1.39 mycroft for (page = 0; page < 8; page++) {
1001 1.39 mycroft #ifdef XIDEBUG
1002 1.39 mycroft if (xidebug & XID_MCAST) {
1003 1.46 mycroft printf("page %d before:", page);
1004 1.39 mycroft for (i = 0; i < 8; i++)
1005 1.39 mycroft printf(" %02x", indaddr[page * 8 + i]);
1006 1.11 gmcgarry printf("\n");
1007 1.1 gmcgarry }
1008 1.11 gmcgarry #endif
1009 1.39 mycroft
1010 1.39 mycroft PAGE(sc, 0x50 + page);
1011 1.48 mycroft bus_space_write_region_1(bst, bsh, IA, &indaddr[page * 8],
1012 1.48 mycroft page == 7 ? 4 : 8);
1013 1.46 mycroft /*
1014 1.46 mycroft * XXX
1015 1.46 mycroft * Without this delay, the address registers on my CE2 get
1016 1.46 mycroft * trashed the first and I have to cycle it. I have no idea
1017 1.46 mycroft * why. - mycroft, 2004/08/09
1018 1.46 mycroft */
1019 1.46 mycroft DELAY(50);
1020 1.46 mycroft
1021 1.46 mycroft #ifdef XIDEBUG
1022 1.46 mycroft if (xidebug & XID_MCAST) {
1023 1.48 mycroft bus_space_read_region_1(bst, bsh, IA,
1024 1.46 mycroft &indaddr[page * 8], page == 7 ? 4 : 8);
1025 1.46 mycroft printf("page %d after: ", page);
1026 1.46 mycroft for (i = 0; i < 8; i++)
1027 1.46 mycroft printf(" %02x", indaddr[page * 8 + i]);
1028 1.46 mycroft printf("\n");
1029 1.46 mycroft }
1030 1.46 mycroft #endif
1031 1.1 gmcgarry }
1032 1.39 mycroft
1033 1.39 mycroft PAGE(sc, 0x42);
1034 1.39 mycroft x = SWC1_IND_ADDR;
1035 1.39 mycroft if (ifp->if_flags & IFF_PROMISC)
1036 1.39 mycroft x |= SWC1_PROMISC;
1037 1.88 msaitoh if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC))
1038 1.39 mycroft x |= SWC1_MCAST_PROM;
1039 1.39 mycroft if (!LIST_FIRST(&sc->sc_mii.mii_phys))
1040 1.39 mycroft x |= SWC1_AUTO_MEDIA;
1041 1.48 mycroft bus_space_write_1(sc->sc_bst, sc->sc_bsh, SWC1, x);
1042 1.1 gmcgarry }
1043 1.1 gmcgarry
1044 1.39 mycroft STATIC void
1045 1.66 dsl xi_cycle_power(struct xi_softc *sc)
1046 1.1 gmcgarry {
1047 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
1048 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
1049 1.1 gmcgarry
1050 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_cycle_power()\n"));
1051 1.1 gmcgarry
1052 1.1 gmcgarry PAGE(sc, 4);
1053 1.1 gmcgarry DELAY(1);
1054 1.48 mycroft bus_space_write_1(bst, bsh, GP1, 0);
1055 1.47 mycroft tsleep(&xi_cycle_power, PWAIT, "xipwr1", hz * 40 / 1000);
1056 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_MOHAWK)
1057 1.48 mycroft bus_space_write_1(bst, bsh, GP1, POWER_UP);
1058 1.1 gmcgarry else
1059 1.1 gmcgarry /* XXX What is bit 2 (aka AIC)? */
1060 1.48 mycroft bus_space_write_1(bst, bsh, GP1, POWER_UP | 4);
1061 1.47 mycroft tsleep(&xi_cycle_power, PWAIT, "xipwr2", hz * 20 / 1000);
1062 1.1 gmcgarry }
1063 1.1 gmcgarry
1064 1.39 mycroft STATIC void
1065 1.66 dsl xi_full_reset(struct xi_softc *sc)
1066 1.1 gmcgarry {
1067 1.1 gmcgarry bus_space_tag_t bst = sc->sc_bst;
1068 1.1 gmcgarry bus_space_handle_t bsh = sc->sc_bsh;
1069 1.84 msaitoh uint8_t x;
1070 1.1 gmcgarry
1071 1.2 gmcgarry DPRINTF(XID_CONFIG, ("xi_full_reset()\n"));
1072 1.1 gmcgarry
1073 1.1 gmcgarry /* Do an as extensive reset as possible on all functions. */
1074 1.1 gmcgarry xi_cycle_power(sc);
1075 1.48 mycroft bus_space_write_1(bst, bsh, CR, SOFT_RESET);
1076 1.47 mycroft tsleep(&xi_full_reset, PWAIT, "xirst1", hz * 20 / 1000);
1077 1.48 mycroft bus_space_write_1(bst, bsh, CR, 0);
1078 1.47 mycroft tsleep(&xi_full_reset, PWAIT, "xirst2", hz * 20 / 1000);
1079 1.39 mycroft PAGE(sc, 4);
1080 1.39 mycroft if (sc->sc_chipset >= XI_CHIPSET_MOHAWK) {
1081 1.1 gmcgarry /*
1082 1.1 gmcgarry * Drive GP1 low to power up ML6692 and GP2 high to power up
1083 1.29 tsutsui * the 10MHz chip. XXX What chip is that? The phy?
1084 1.1 gmcgarry */
1085 1.48 mycroft bus_space_write_1(bst, bsh, GP0, GP1_OUT | GP2_OUT | GP2_WR);
1086 1.1 gmcgarry }
1087 1.47 mycroft tsleep(&xi_full_reset, PWAIT, "xirst3", hz * 500 / 1000);
1088 1.1 gmcgarry
1089 1.1 gmcgarry /* Get revision information. XXX Symbolic constants. */
1090 1.48 mycroft sc->sc_rev = bus_space_read_1(bst, bsh, BV) &
1091 1.39 mycroft ((sc->sc_chipset >= XI_CHIPSET_MOHAWK) ? 0x70 : 0x30) >> 4;
1092 1.39 mycroft DPRINTF(XID_CONFIG, ("xi: rev=%02x\n", sc->sc_rev));
1093 1.1 gmcgarry
1094 1.1 gmcgarry /* Media selection. XXX Maybe manual overriding too? */
1095 1.39 mycroft if (sc->sc_chipset < XI_CHIPSET_MOHAWK) {
1096 1.1 gmcgarry /*
1097 1.1 gmcgarry * XXX I have no idea what this really does, it is from the
1098 1.1 gmcgarry * Linux driver.
1099 1.1 gmcgarry */
1100 1.48 mycroft bus_space_write_1(bst, bsh, GP0, GP1_OUT);
1101 1.1 gmcgarry }
1102 1.47 mycroft tsleep(&xi_full_reset, PWAIT, "xirst4", hz * 40 / 1000);
1103 1.1 gmcgarry
1104 1.1 gmcgarry /*
1105 1.1 gmcgarry * Disable source insertion.
1106 1.1 gmcgarry * XXX Dingo does not have this bit, but Linux does it unconditionally.
1107 1.1 gmcgarry */
1108 1.39 mycroft if (sc->sc_chipset < XI_CHIPSET_DINGO) {
1109 1.1 gmcgarry PAGE(sc, 0x42);
1110 1.48 mycroft bus_space_write_1(bst, bsh, SWC0, 0x20);
1111 1.1 gmcgarry }
1112 1.1 gmcgarry
1113 1.1 gmcgarry /* Set the local memory dividing line. */
1114 1.1 gmcgarry if (sc->sc_rev != 1) {
1115 1.1 gmcgarry PAGE(sc, 2);
1116 1.1 gmcgarry /* XXX Symbolic constant preferrable. */
1117 1.48 mycroft bus_space_write_2(bst, bsh, RBS0, 0x2000);
1118 1.1 gmcgarry }
1119 1.1 gmcgarry
1120 1.1 gmcgarry /*
1121 1.1 gmcgarry * Apparently the receive byte pointer can be bad after a reset, so
1122 1.1 gmcgarry * we hardwire it correctly.
1123 1.1 gmcgarry */
1124 1.1 gmcgarry PAGE(sc, 0);
1125 1.48 mycroft bus_space_write_2(bst, bsh, DO0, DO_CHG_OFFSET);
1126 1.1 gmcgarry
1127 1.1 gmcgarry /* Setup ethernet MAC registers. XXX Symbolic constants. */
1128 1.1 gmcgarry PAGE(sc, 0x40);
1129 1.48 mycroft bus_space_write_1(bst, bsh, RX0MSK,
1130 1.1 gmcgarry PKT_TOO_LONG | CRC_ERR | RX_OVERRUN | RX_ABORT | RX_OK);
1131 1.48 mycroft bus_space_write_1(bst, bsh, TX0MSK,
1132 1.1 gmcgarry CARRIER_LOST | EXCESSIVE_COLL | TX_UNDERRUN | LATE_COLLISION |
1133 1.1 gmcgarry SQE | TX_ABORT | TX_OK);
1134 1.39 mycroft if (sc->sc_chipset < XI_CHIPSET_DINGO)
1135 1.1 gmcgarry /* XXX From Linux, dunno what 0xb0 means. */
1136 1.48 mycroft bus_space_write_1(bst, bsh, TX1MSK, 0xb0);
1137 1.48 mycroft bus_space_write_1(bst, bsh, RXST0, 0);
1138 1.48 mycroft bus_space_write_1(bst, bsh, TXST0, 0);
1139 1.48 mycroft bus_space_write_1(bst, bsh, TXST1, 0);
1140 1.1 gmcgarry
1141 1.39 mycroft PAGE(sc, 2);
1142 1.39 mycroft
1143 1.1 gmcgarry /* Enable MII function if available. */
1144 1.39 mycroft x = 0;
1145 1.39 mycroft if (LIST_FIRST(&sc->sc_mii.mii_phys))
1146 1.39 mycroft x |= SELECT_MII;
1147 1.48 mycroft bus_space_write_1(bst, bsh, MSR, x);
1148 1.47 mycroft tsleep(&xi_full_reset, PWAIT, "xirst5", hz * 20 / 1000);
1149 1.1 gmcgarry
1150 1.1 gmcgarry /* Configure the LED registers. */
1151 1.1 gmcgarry /* XXX This is not good for 10base2. */
1152 1.48 mycroft bus_space_write_1(bst, bsh, LED,
1153 1.41 mycroft (LED_TX_ACT << LED1_SHIFT) | (LED_10MB_LINK << LED0_SHIFT));
1154 1.41 mycroft if (sc->sc_chipset >= XI_CHIPSET_DINGO)
1155 1.48 mycroft bus_space_write_1(bst, bsh, LED3, LED_100MB_LINK << LED3_SHIFT);
1156 1.1 gmcgarry
1157 1.1 gmcgarry /*
1158 1.1 gmcgarry * The Linux driver says this:
1159 1.1 gmcgarry * We should switch back to page 0 to avoid a bug in revision 0
1160 1.1 gmcgarry * where regs with offset below 8 can't be read after an access
1161 1.1 gmcgarry * to the MAC registers.
1162 1.1 gmcgarry */
1163 1.1 gmcgarry PAGE(sc, 0);
1164 1.1 gmcgarry }
1165