Home | History | Annotate | Line # | Download | only in podulebus
oak.c revision 1.18
      1  1.18  tsutsui /*	$NetBSD: oak.c,v 1.18 2008/04/04 16:00:58 tsutsui Exp $	*/
      2   1.1    bjh21 
      3   1.1    bjh21 /*
      4   1.1    bjh21  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5   1.1    bjh21  * All rights reserved.
      6   1.1    bjh21  *
      7   1.1    bjh21  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1    bjh21  * by Mark Brinicombe of Causality Limited.
      9   1.1    bjh21  *
     10   1.1    bjh21  * Redistribution and use in source and binary forms, with or without
     11   1.1    bjh21  * modification, are permitted provided that the following conditions
     12   1.1    bjh21  * are met:
     13   1.1    bjh21  * 1. Redistributions of source code must retain the above copyright
     14   1.1    bjh21  *    notice, this list of conditions and the following disclaimer.
     15   1.1    bjh21  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1    bjh21  *    notice, this list of conditions and the following disclaimer in the
     17   1.1    bjh21  *    documentation and/or other materials provided with the distribution.
     18   1.1    bjh21  * 3. All advertising materials mentioning features or use of this software
     19   1.1    bjh21  *    must display the following acknowledgement:
     20   1.1    bjh21  *	This product includes software developed by the NetBSD
     21   1.1    bjh21  *	Foundation, Inc. and its contributors.
     22   1.1    bjh21  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23   1.1    bjh21  *    contributors may be used to endorse or promote products derived
     24   1.1    bjh21  *    from this software without specific prior written permission.
     25   1.1    bjh21  *
     26   1.1    bjh21  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27   1.1    bjh21  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28   1.1    bjh21  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29   1.1    bjh21  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30   1.1    bjh21  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31   1.1    bjh21  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32   1.1    bjh21  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33   1.1    bjh21  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34   1.1    bjh21  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35   1.1    bjh21  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36   1.1    bjh21  * POSSIBILITY OF SUCH DAMAGE.
     37   1.1    bjh21  */
     38   1.1    bjh21 
     39   1.1    bjh21 /*
     40   1.7    bjh21  * Oak Solutions SCSI 1 driver using the generic NCR5380 driver.
     41   1.2    bjh21  *
     42   1.7    bjh21  * From <URL:http://foldoc.doc.ic.ac.uk/acorn/doc/scsi>:
     43   1.7    bjh21  * --------8<--------
     44   1.7    bjh21  * From: Hugo Fiennes
     45   1.7    bjh21  * [...]
     46   1.7    bjh21  * The oak scsi plays some other tricks to get max around 2.2Mb/sec:
     47   1.7    bjh21  * it is a 16- bit interface (using their own hardware and an 8-bit
     48   1.7    bjh21  * scsi controller to 'double-up' the data). What it does is: every
     49   1.7    bjh21  * 128 bytes it uses a polling loop (see above) to check data is
     50   1.7    bjh21  * present and the drive has reported no errors, etc.  Inside each 128
     51   1.7    bjh21  * byte block it just reads data as fast as it can: on a normal card
     52   1.7    bjh21  * this would result in disaster if the drive wasn't fast enough to
     53   1.7    bjh21  * feed the machine: on the oak card however, the hardware will not
     54   1.7    bjh21  * assert IOGT (IO grant), so hanging the machine in a wait state
     55   1.7    bjh21  * until data is ready. This can have problems: if the drive is to
     56   1.7    bjh21  * slow (unlikely) the machine will completely stiff as the ARM3 can't
     57   1.7    bjh21  * be kept in such a state for more than 10(?) us.
     58   1.7    bjh21  * -------->8--------
     59   1.7    bjh21  *
     60   1.7    bjh21  * So far, my attempts at doing this have failed, though.
     61   1.2    bjh21  *
     62   1.2    bjh21  * This card has to be polled: it doesn't have anything connected to
     63   1.2    bjh21  * PIRQ*.  This seems to be a common failing of Archimedes disc
     64   1.2    bjh21  * controllers.
     65   1.1    bjh21  */
     66   1.1    bjh21 
     67   1.6    lukem #include <sys/cdefs.h>
     68  1.18  tsutsui __KERNEL_RCSID(0, "$NetBSD: oak.c,v 1.18 2008/04/04 16:00:58 tsutsui Exp $");
     69   1.6    lukem 
     70   1.1    bjh21 #include <sys/param.h>
     71   1.2    bjh21 
     72   1.1    bjh21 #include <sys/systm.h>
     73   1.1    bjh21 #include <sys/kernel.h>
     74   1.1    bjh21 #include <sys/device.h>
     75   1.1    bjh21 #include <sys/buf.h>
     76   1.1    bjh21 #include <dev/scsipi/scsi_all.h>
     77   1.1    bjh21 #include <dev/scsipi/scsipi_all.h>
     78   1.1    bjh21 #include <dev/scsipi/scsiconf.h>
     79   1.1    bjh21 
     80   1.1    bjh21 #include <dev/ic/ncr5380reg.h>
     81   1.1    bjh21 #include <dev/ic/ncr5380var.h>
     82   1.1    bjh21 
     83   1.1    bjh21 #include <machine/bootconfig.h>
     84   1.1    bjh21 
     85   1.1    bjh21 #include <dev/podulebus/podulebus.h>
     86   1.1    bjh21 #include <dev/podulebus/podules.h>
     87   1.4    bjh21 #include <dev/podulebus/powerromreg.h>
     88   1.1    bjh21 
     89   1.7    bjh21 #include <dev/podulebus/oakreg.h>
     90   1.7    bjh21 
     91  1.18  tsutsui int  oak_match(device_t, cfdata_t, void *);
     92  1.18  tsutsui void oak_attach(device_t, device_t, void *);
     93   1.1    bjh21 
     94   1.7    bjh21 #if 0
     95  1.18  tsutsui static int oak_pdma_in(struct ncr5380_softc *, int, int, uint8_t *);
     96  1.18  tsutsui static int oak_pdma_out(struct ncr5380_softc *, int, int, uint8_t *);
     97   1.7    bjh21 #endif
     98   1.7    bjh21 
     99   1.1    bjh21 /*
    100   1.1    bjh21  * Oak SCSI 1 softc structure.
    101   1.1    bjh21  *
    102   1.1    bjh21  * Contains the generic ncr5380 device node, podule information and
    103   1.1    bjh21  * global information required by the driver.
    104   1.1    bjh21  */
    105   1.1    bjh21 
    106   1.1    bjh21 struct oak_softc {
    107   1.1    bjh21 	struct ncr5380_softc	sc_ncr5380;
    108   1.7    bjh21 	bus_space_tag_t		sc_pdmat;
    109   1.7    bjh21 	bus_space_handle_t	sc_pdmah;
    110   1.1    bjh21 };
    111   1.1    bjh21 
    112  1.18  tsutsui CFATTACH_DECL_NEW(oak, sizeof(struct oak_softc),
    113  1.12  thorpej     oak_match, oak_attach, NULL, NULL);
    114   1.1    bjh21 
    115   1.1    bjh21 /*
    116   1.1    bjh21  * Card probe function
    117   1.1    bjh21  *
    118   1.1    bjh21  * Just match the manufacturer and podule ID's
    119   1.1    bjh21  */
    120   1.1    bjh21 
    121   1.1    bjh21 int
    122  1.18  tsutsui oak_match(device_t parent, cfdata_t cf, void *aux)
    123   1.1    bjh21 {
    124   1.1    bjh21 	struct podulebus_attach_args *pa = aux;
    125   1.1    bjh21 
    126   1.9    bjh21 	if (pa->pa_product == PODULE_OAK_SCSI)
    127   1.3    bjh21 		return 1;
    128   1.3    bjh21 
    129   1.3    bjh21 	/* PowerROM */
    130   1.3    bjh21 	if (pa->pa_product == PODULE_ALSYSTEMS_SCSI &&
    131   1.3    bjh21 	    podulebus_initloader(pa) == 0 &&
    132   1.3    bjh21 	    podloader_callloader(pa, 0, 0) == PRID_OAK_SCSI1)
    133   1.3    bjh21 		return 1;
    134   1.1    bjh21 
    135   1.5    bjh21 	return 0;
    136   1.1    bjh21 }
    137   1.1    bjh21 
    138   1.1    bjh21 /*
    139   1.1    bjh21  * Card attach function
    140   1.1    bjh21  *
    141   1.1    bjh21  */
    142   1.1    bjh21 
    143   1.1    bjh21 void
    144  1.18  tsutsui oak_attach(device_t parent, device_t self, void *aux)
    145   1.1    bjh21 {
    146  1.17  thorpej 	struct oak_softc *sc = device_private(self);
    147  1.18  tsutsui 	struct ncr5380_softc *ncr_sc = &sc->sc_ncr5380;
    148   1.1    bjh21 	struct podulebus_attach_args *pa = aux;
    149   1.8    bjh21 #ifndef NCR5380_USE_BUS_SPACE
    150  1.18  tsutsui 	uint8_t *iobase;
    151   1.8    bjh21 #endif
    152  1.18  tsutsui 	char hi_option[sizeof(self->dv_xname) + 8];
    153   1.1    bjh21 
    154  1.18  tsutsui 	ncr_sc->sc_dev = self;
    155  1.18  tsutsui 	ncr_sc->sc_flags |= NCR5380_FORCE_POLLING;
    156  1.18  tsutsui 	ncr_sc->sc_min_dma_len = 0;
    157  1.18  tsutsui 	ncr_sc->sc_no_disconnect = 0xff;
    158  1.18  tsutsui 	ncr_sc->sc_parity_disable = 0;
    159  1.18  tsutsui 
    160  1.18  tsutsui 	ncr_sc->sc_dma_alloc = NULL;
    161  1.18  tsutsui 	ncr_sc->sc_dma_free = NULL;
    162  1.18  tsutsui 	ncr_sc->sc_dma_poll = NULL;
    163  1.18  tsutsui 	ncr_sc->sc_dma_setup = NULL;
    164  1.18  tsutsui 	ncr_sc->sc_dma_start = NULL;
    165  1.18  tsutsui 	ncr_sc->sc_dma_eop = NULL;
    166  1.18  tsutsui 	ncr_sc->sc_dma_stop = NULL;
    167  1.18  tsutsui 	ncr_sc->sc_intr_on = NULL;
    168  1.18  tsutsui 	ncr_sc->sc_intr_off = NULL;
    169   1.1    bjh21 
    170   1.2    bjh21 #ifdef NCR5380_USE_BUS_SPACE
    171  1.18  tsutsui 	ncr_sc->sc_regt = pa->pa_mod_t;
    172  1.18  tsutsui 	bus_space_map(ncr_sc->sc_regt, pa->pa_mod_base, 8, 0,
    173  1.18  tsutsui 	    &ncr_sc->sc_regh);
    174  1.18  tsutsui 	ncr_sc->sci_r0 = 0;
    175  1.18  tsutsui 	ncr_sc->sci_r1 = 1;
    176  1.18  tsutsui 	ncr_sc->sci_r2 = 2;
    177  1.18  tsutsui 	ncr_sc->sci_r3 = 3;
    178  1.18  tsutsui 	ncr_sc->sci_r4 = 4;
    179  1.18  tsutsui 	ncr_sc->sci_r5 = 5;
    180  1.18  tsutsui 	ncr_sc->sci_r6 = 6;
    181  1.18  tsutsui 	ncr_sc->sci_r7 = 7;
    182   1.2    bjh21 #else
    183  1.18  tsutsui 	iobase = (uint8_t *)pa->pa_mod_base;
    184  1.18  tsutsui 	ncr_sc->sci_r0 = iobase + 0;
    185  1.18  tsutsui 	ncr_sc->sci_r1 = iobase + 4;
    186  1.18  tsutsui 	ncr_sc->sci_r2 = iobase + 8;
    187  1.18  tsutsui 	ncr_sc->sci_r3 = iobase + 12;
    188  1.18  tsutsui 	ncr_sc->sci_r4 = iobase + 16;
    189  1.18  tsutsui 	ncr_sc->sci_r5 = iobase + 20;
    190  1.18  tsutsui 	ncr_sc->sci_r6 = iobase + 24;
    191  1.18  tsutsui 	ncr_sc->sci_r7 = iobase + 28;
    192   1.2    bjh21 #endif
    193   1.7    bjh21 	sc->sc_pdmat = pa->pa_mod_t;
    194   1.7    bjh21 	bus_space_map(sc->sc_pdmat, pa->pa_mod_base + OAK_PDMA_OFFSET, 0x20, 0,
    195   1.7    bjh21 	    &sc->sc_pdmah);
    196   1.1    bjh21 
    197  1.18  tsutsui 	ncr_sc->sc_rev = NCR_VARIANT_NCR5380;
    198   1.1    bjh21 
    199  1.18  tsutsui 	ncr_sc->sc_pio_in = ncr5380_pio_in;
    200  1.18  tsutsui 	ncr_sc->sc_pio_out = ncr5380_pio_out;
    201   1.1    bjh21 
    202   1.1    bjh21 	/* Provide an override for the host id */
    203  1.18  tsutsui 	ncr_sc->sc_channel.chan_id = 7;
    204  1.13   itojun 	snprintf(hi_option, sizeof(hi_option), "%s.hostid",
    205  1.18  tsutsui 	    device_xname(self));
    206   1.1    bjh21 	(void)get_bootconf_option(boot_args, hi_option,
    207  1.18  tsutsui 	    BOOTOPT_TYPE_INT, &ncr_sc->sc_channel.chan_id);
    208  1.18  tsutsui 	ncr_sc->sc_adapter.adapt_minphys = minphys;
    209   1.1    bjh21 
    210  1.18  tsutsui 	aprint_normal(": host=%d, using 8 bit PIO\n",
    211  1.18  tsutsui 	    ncr_sc->sc_channel.chan_id);
    212   1.1    bjh21 
    213  1.18  tsutsui 	ncr5380_attach(ncr_sc);
    214   1.1    bjh21 }
    215   1.7    bjh21 
    216   1.7    bjh21 /*
    217   1.7    bjh21  * XXX The code below doesn't work correctly.  I probably need more
    218   1.7    bjh21  * details on how the card works.  [bjh21 20011202]
    219   1.7    bjh21  */
    220   1.7    bjh21 #if 0
    221   1.7    bjh21 
    222   1.7    bjh21 #ifndef OAK_TSIZE_OUT
    223   1.7    bjh21 #define OAK_TSIZE_OUT	128
    224   1.7    bjh21 #endif
    225   1.7    bjh21 
    226   1.7    bjh21 #ifndef OAK_TSIZE_IN
    227   1.7    bjh21 #define OAK_TSIZE_IN	128
    228   1.7    bjh21 #endif
    229   1.7    bjh21 
    230   1.7    bjh21 #define TIMEOUT 1000000
    231   1.7    bjh21 
    232  1.16    perry static inline int
    233   1.7    bjh21 oak_ready(struct ncr5380_softc *sc)
    234   1.7    bjh21 {
    235   1.7    bjh21 	int i;
    236   1.7    bjh21 	int status;
    237   1.7    bjh21 
    238   1.7    bjh21 	for (i = TIMEOUT; i > 0; i--) {
    239   1.7    bjh21 		status = NCR5380_READ(sc, sci_csr);
    240   1.7    bjh21 		    if ((status & (SCI_CSR_DREQ | SCI_CSR_PHASE_MATCH)) ==
    241   1.7    bjh21 			(SCI_CSR_DREQ | SCI_CSR_PHASE_MATCH))
    242  1.18  tsutsui 		    	return 1;
    243   1.7    bjh21 
    244   1.7    bjh21 		if ((status & SCI_CSR_PHASE_MATCH) == 0 ||
    245   1.7    bjh21 		    SCI_BUSY(sc) == 0)
    246  1.18  tsutsui 			return 0;
    247   1.7    bjh21 	}
    248  1.18  tsutsui 	printf("%s: ready timeout\n", device_xname(sc->sc_dev));
    249  1.18  tsutsui 	return 0;
    250   1.7    bjh21 
    251   1.7    bjh21 #if 0 /* The Linux driver does this: */
    252   1.7    bjh21 	struct oak_softc *sc = (void *)ncr_sc;
    253   1.7    bjh21 	bus_space_tag_t pdmat = sc->sc_pdmat;
    254   1.7    bjh21 	bus_space_handle_t pdmah = sc->sc_pdmah;
    255   1.7    bjh21 	int i, status;
    256   1.7    bjh21 
    257   1.7    bjh21 	for (i = TIMEOUT; i > 0; i--) {
    258   1.7    bjh21 		status = bus_space_read_2(pdmat, pdmah, OAK_PDMA_STATUS);
    259   1.7    bjh21 		if (status & 0x200)
    260  1.18  tsutsui 			return 0;
    261   1.7    bjh21 		if (status & 0x100)
    262  1.18  tsutsui 			return 1;
    263   1.7    bjh21 	}
    264  1.18  tsutsui 	printf("%s: ready timeout, status = 0x%x\n",
    265  1.18  tsutsui 	    device_xname(ncr_sc->sc_dev), status);
    266  1.18  tsutsui 	return 0;
    267   1.7    bjh21 #endif
    268   1.7    bjh21 }
    269   1.7    bjh21 
    270   1.7    bjh21 
    271   1.7    bjh21 
    272   1.7    bjh21 /* Return zero on success. */
    273  1.16    perry static inline void oak_wait_not_req(struct ncr5380_softc *sc)
    274   1.7    bjh21 {
    275   1.7    bjh21 	int timo;
    276   1.7    bjh21 	for (timo = TIMEOUT; timo; timo--) {
    277   1.7    bjh21 		if ((NCR5380_READ(sc, sci_bus_csr) & SCI_BUS_REQ) == 0 ||
    278   1.7    bjh21 		    (NCR5380_READ(sc, sci_csr) & SCI_CSR_PHASE_MATCH) == 0 ||
    279   1.7    bjh21 		    SCI_BUSY(sc) == 0) {
    280   1.7    bjh21 			return;
    281   1.7    bjh21 		}
    282   1.7    bjh21 	}
    283  1.18  tsutsui 	printf("%s: pdma not_req timeout\n", device_xname(sc->sc_dev));
    284   1.7    bjh21 }
    285   1.7    bjh21 
    286   1.7    bjh21 static int
    287   1.7    bjh21 oak_pdma_in(struct ncr5380_softc *ncr_sc, int phase, int datalen,
    288  1.18  tsutsui     uint8_t *data)
    289   1.7    bjh21 {
    290   1.7    bjh21 	struct oak_softc *sc = (void *)ncr_sc;
    291   1.7    bjh21 	bus_space_tag_t pdmat = sc->sc_pdmat;
    292   1.7    bjh21 	bus_space_handle_t pdmah = sc->sc_pdmah;
    293   1.7    bjh21 	int s, resid, len;
    294   1.7    bjh21 
    295   1.7    bjh21 	s = splbio();
    296   1.7    bjh21 
    297   1.7    bjh21 	NCR5380_WRITE(ncr_sc, sci_mode,
    298   1.7    bjh21 	    NCR5380_READ(ncr_sc, sci_mode) | SCI_MODE_DMA);
    299   1.7    bjh21 	NCR5380_WRITE(ncr_sc, sci_irecv, 0);
    300   1.7    bjh21 
    301   1.7    bjh21 	resid = datalen;
    302   1.7    bjh21 	while (resid > 0) {
    303   1.7    bjh21 		len = min(resid, OAK_TSIZE_IN);
    304   1.7    bjh21 		if (oak_ready(ncr_sc) == 0)
    305   1.7    bjh21 			goto interrupt;
    306  1.18  tsutsui 		KASSERT(BUS_SPACE_ALIGNED_POINTER(data, uint16_t));
    307   1.7    bjh21 		bus_space_read_multi_2(pdmat, pdmah, OAK_PDMA_READ,
    308  1.18  tsutsui 		    (uint16_t *)data, len / 2);
    309   1.7    bjh21 		data += len;
    310   1.7    bjh21 		resid -= len;
    311   1.7    bjh21 	}
    312   1.7    bjh21 
    313   1.7    bjh21 	oak_wait_not_req(ncr_sc);
    314   1.7    bjh21 
    315   1.7    bjh21 interrupt:
    316   1.7    bjh21 	SCI_CLR_INTR(ncr_sc);
    317   1.7    bjh21 	NCR5380_WRITE(ncr_sc, sci_mode,
    318   1.7    bjh21 	    NCR5380_READ(ncr_sc, sci_mode) & ~SCI_MODE_DMA);
    319   1.7    bjh21 	splx(s);
    320   1.7    bjh21 	return datalen - resid;
    321   1.7    bjh21 }
    322   1.7    bjh21 
    323   1.7    bjh21 static int
    324   1.7    bjh21 oak_pdma_out(struct ncr5380_softc *ncr_sc, int phase, int datalen,
    325  1.18  tsutsui     uint8_t *data)
    326   1.7    bjh21 {
    327  1.18  tsutsui 	struct oak_softc *sc = (struct oak_softc *)ncr_sc;
    328   1.7    bjh21 	bus_space_tag_t pdmat = sc->sc_pdmat;
    329   1.7    bjh21 	bus_space_handle_t pdmah = sc->sc_pdmah;
    330   1.7    bjh21 	int i, s, icmd, resid;
    331   1.7    bjh21 
    332   1.7    bjh21 	s = splbio();
    333   1.7    bjh21 	icmd = NCR5380_READ(ncr_sc, sci_icmd) & SCI_ICMD_RMASK;
    334   1.7    bjh21 	NCR5380_WRITE(ncr_sc, sci_icmd, icmd | SCI_ICMD_DATA);
    335   1.7    bjh21 	NCR5380_WRITE(ncr_sc, sci_mode,
    336   1.7    bjh21 	    NCR5380_READ(ncr_sc, sci_mode) | SCI_MODE_DMA);
    337   1.7    bjh21 	NCR5380_WRITE(ncr_sc, sci_dma_send, 0);
    338   1.7    bjh21 
    339   1.7    bjh21 	resid = datalen;
    340   1.7    bjh21 	if (oak_ready(ncr_sc) == 0)
    341   1.7    bjh21 		goto interrupt;
    342   1.7    bjh21 
    343   1.7    bjh21 	if (resid > OAK_TSIZE_OUT) {
    344   1.7    bjh21 		/*
    345   1.7    bjh21 		 * Because of the chips DMA prefetch, phase changes
    346   1.7    bjh21 		 * etc, won't be detected until we have written at
    347   1.7    bjh21 		 * least one byte more. We pre-write 4 bytes so
    348   1.7    bjh21 		 * subsequent transfers will be aligned to a 4 byte
    349   1.7    bjh21 		 * boundary. Assuming disconects will only occur on
    350   1.7    bjh21 		 * block boundaries, we then correct for the pre-write
    351   1.7    bjh21 		 * when and if we get a phase change. If the chip had
    352   1.7    bjh21 		 * DMA byte counting hardware, the assumption would not
    353   1.7    bjh21 		 * be necessary.
    354   1.7    bjh21 		 */
    355  1.18  tsutsui 		KASSERT(BUS_SPACE_ALIGNED_POINTER(data, uint16_t));
    356   1.7    bjh21 		bus_space_write_multi_2(pdmat, pdmah, OAK_PDMA_WRITE,
    357  1.18  tsutsui 		    (uint16_t *)data, 4 / 2);
    358   1.7    bjh21 		data += 4;
    359   1.7    bjh21 		resid -= 4;
    360  1.14    perry 
    361   1.7    bjh21 		for (; resid >= OAK_TSIZE_OUT; resid -= OAK_TSIZE_OUT) {
    362   1.7    bjh21 			if (oak_ready(ncr_sc) == 0) {
    363   1.7    bjh21 				resid += 4; /* Overshot */
    364   1.7    bjh21 				goto interrupt;
    365   1.7    bjh21 			}
    366   1.7    bjh21 			bus_space_write_multi_2(pdmat, pdmah, OAK_PDMA_WRITE,
    367  1.18  tsutsui 			    (uint16_t *)data, OAK_TSIZE_OUT / 2);
    368   1.7    bjh21 			data += OAK_TSIZE_OUT;
    369   1.7    bjh21 		}
    370   1.7    bjh21 		if (oak_ready(ncr_sc) == 0) {
    371   1.7    bjh21 			resid += 4; /* Overshot */
    372   1.7    bjh21 			goto interrupt;
    373   1.7    bjh21 		}
    374   1.7    bjh21 	}
    375   1.7    bjh21 
    376   1.7    bjh21 	if (resid) {
    377   1.7    bjh21 		bus_space_write_multi_2(pdmat, pdmah, OAK_PDMA_WRITE,
    378  1.18  tsutsui 		    (uint16_t *)data, resid / 2);
    379   1.7    bjh21 		resid = 0;
    380   1.7    bjh21 	}
    381   1.7    bjh21 	for (i = TIMEOUT; i > 0; i--) {
    382   1.7    bjh21 		if ((NCR5380_READ(ncr_sc, sci_csr)
    383   1.7    bjh21 		    & (SCI_CSR_DREQ|SCI_CSR_PHASE_MATCH))
    384   1.7    bjh21 		    != SCI_CSR_DREQ)
    385   1.7    bjh21 			break;
    386   1.7    bjh21 	}
    387   1.7    bjh21 	if (i != 0)
    388   1.7    bjh21 		bus_space_write_2(pdmat, pdmah, OAK_PDMA_WRITE, 0);
    389   1.7    bjh21 	else
    390   1.7    bjh21 		printf("%s: timeout waiting for final SCI_DSR_DREQ.\n",
    391  1.18  tsutsui 		    device_xname(ncr_sc->sc_dev));
    392   1.7    bjh21 
    393   1.7    bjh21 	oak_wait_not_req(ncr_sc);
    394   1.7    bjh21 interrupt:
    395   1.7    bjh21 	SCI_CLR_INTR(ncr_sc);
    396   1.7    bjh21 	NCR5380_WRITE(ncr_sc, sci_mode,
    397   1.7    bjh21 	    NCR5380_READ(ncr_sc, sci_mode) & ~SCI_MODE_DMA);
    398   1.7    bjh21 	NCR5380_WRITE(ncr_sc, sci_icmd, icmd);
    399   1.7    bjh21 	splx(s);
    400  1.18  tsutsui 	return datalen - resid;
    401   1.7    bjh21 }
    402   1.7    bjh21 #endif
    403