dhu.c revision 1.32 1 1.32 jdolecek /* $NetBSD: dhu.c,v 1.32 2002/10/23 09:13:35 jdolecek Exp $ */
2 1.1 ragge /*
3 1.1 ragge * Copyright (c) 1996 Ken C. Wellsch. All rights reserved.
4 1.1 ragge * Copyright (c) 1992, 1993
5 1.1 ragge * The Regents of the University of California. All rights reserved.
6 1.1 ragge *
7 1.1 ragge * This code is derived from software contributed to Berkeley by
8 1.1 ragge * Ralph Campbell and Rick Macklem.
9 1.1 ragge *
10 1.1 ragge * Redistribution and use in source and binary forms, with or without
11 1.1 ragge * modification, are permitted provided that the following conditions
12 1.1 ragge * are met:
13 1.1 ragge * 1. Redistributions of source code must retain the above copyright
14 1.1 ragge * notice, this list of conditions and the following disclaimer.
15 1.1 ragge * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 ragge * notice, this list of conditions and the following disclaimer in the
17 1.1 ragge * documentation and/or other materials provided with the distribution.
18 1.1 ragge * 3. All advertising materials mentioning features or use of this software
19 1.1 ragge * must display the following acknowledgement:
20 1.1 ragge * This product includes software developed by the University of
21 1.1 ragge * California, Berkeley and its contributors.
22 1.1 ragge * 4. Neither the name of the University nor the names of its contributors
23 1.1 ragge * may be used to endorse or promote products derived from this software
24 1.1 ragge * without specific prior written permission.
25 1.1 ragge *
26 1.1 ragge * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
27 1.1 ragge * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
28 1.1 ragge * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
29 1.1 ragge * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
30 1.1 ragge * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
31 1.1 ragge * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
32 1.1 ragge * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
33 1.1 ragge * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
34 1.1 ragge * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
35 1.1 ragge * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
36 1.1 ragge * SUCH DAMAGE.
37 1.1 ragge */
38 1.25 lukem
39 1.25 lukem #include <sys/cdefs.h>
40 1.32 jdolecek __KERNEL_RCSID(0, "$NetBSD: dhu.c,v 1.32 2002/10/23 09:13:35 jdolecek Exp $");
41 1.1 ragge
42 1.1 ragge #include <sys/param.h>
43 1.1 ragge #include <sys/systm.h>
44 1.1 ragge #include <sys/ioctl.h>
45 1.1 ragge #include <sys/tty.h>
46 1.1 ragge #include <sys/proc.h>
47 1.1 ragge #include <sys/buf.h>
48 1.1 ragge #include <sys/conf.h>
49 1.1 ragge #include <sys/file.h>
50 1.1 ragge #include <sys/uio.h>
51 1.1 ragge #include <sys/kernel.h>
52 1.1 ragge #include <sys/syslog.h>
53 1.1 ragge #include <sys/device.h>
54 1.1 ragge
55 1.15 ragge #include <machine/bus.h>
56 1.13 ragge #include <machine/scb.h>
57 1.1 ragge
58 1.15 ragge #include <dev/qbus/ubavar.h>
59 1.15 ragge
60 1.15 ragge #include <dev/qbus/dhureg.h>
61 1.15 ragge
62 1.15 ragge #include "ioconf.h"
63 1.1 ragge
64 1.5 ragge /* A DHU-11 has 16 ports while a DHV-11 has only 8. We use 16 by default */
65 1.1 ragge
66 1.5 ragge #define NDHULINE 16
67 1.2 ragge
68 1.5 ragge #define DHU_M2U(c) ((c)>>4) /* convert minor(dev) to unit # */
69 1.5 ragge #define DHU_LINE(u) ((u)&0xF) /* extract line # from minor(dev) */
70 1.2 ragge
71 1.5 ragge struct dhu_softc {
72 1.5 ragge struct device sc_dev; /* Device struct used by config */
73 1.19 matt struct evcnt sc_rintrcnt; /* Interrupt statistics */
74 1.19 matt struct evcnt sc_tintrcnt; /* Interrupt statistics */
75 1.5 ragge int sc_type; /* controller type, DHU or DHV */
76 1.15 ragge bus_space_tag_t sc_iot;
77 1.15 ragge bus_space_handle_t sc_ioh;
78 1.16 ragge bus_dma_tag_t sc_dmat;
79 1.5 ragge struct {
80 1.5 ragge struct tty *dhu_tty; /* what we work on */
81 1.16 ragge bus_dmamap_t dhu_dmah;
82 1.5 ragge int dhu_state; /* to manage TX output status */
83 1.5 ragge short dhu_cc; /* character count on TX */
84 1.5 ragge short dhu_modem; /* modem bits state */
85 1.5 ragge } sc_dhu[NDHULINE];
86 1.1 ragge };
87 1.1 ragge
88 1.5 ragge #define IS_DHU 16 /* Unibus DHU-11 board linecount */
89 1.5 ragge #define IS_DHV 8 /* Q-bus DHV-11 or DHQ-11 */
90 1.2 ragge
91 1.2 ragge #define STATE_IDLE 000 /* no current output in progress */
92 1.2 ragge #define STATE_DMA_RUNNING 001 /* DMA TX in progress */
93 1.2 ragge #define STATE_DMA_STOPPED 002 /* DMA TX was aborted */
94 1.2 ragge #define STATE_TX_ONE_CHAR 004 /* did a single char directly */
95 1.2 ragge
96 1.2 ragge /* Flags used to monitor modem bits, make them understood outside driver */
97 1.2 ragge
98 1.2 ragge #define DML_DTR TIOCM_DTR
99 1.2 ragge #define DML_RTS TIOCM_RTS
100 1.2 ragge #define DML_CTS TIOCM_CTS
101 1.2 ragge #define DML_DCD TIOCM_CD
102 1.2 ragge #define DML_RI TIOCM_RI
103 1.2 ragge #define DML_DSR TIOCM_DSR
104 1.2 ragge #define DML_BRK 0100000 /* no equivalent, we will mask */
105 1.2 ragge
106 1.15 ragge #define DHU_READ_WORD(reg) \
107 1.15 ragge bus_space_read_2(sc->sc_iot, sc->sc_ioh, reg)
108 1.15 ragge #define DHU_WRITE_WORD(reg, val) \
109 1.15 ragge bus_space_write_2(sc->sc_iot, sc->sc_ioh, reg, val)
110 1.15 ragge #define DHU_READ_BYTE(reg) \
111 1.15 ragge bus_space_read_1(sc->sc_iot, sc->sc_ioh, reg)
112 1.15 ragge #define DHU_WRITE_BYTE(reg, val) \
113 1.15 ragge bus_space_write_1(sc->sc_iot, sc->sc_ioh, reg, val)
114 1.15 ragge
115 1.15 ragge
116 1.1 ragge /* On a stock DHV, channel pairs (0/1, 2/3, etc.) must use */
117 1.1 ragge /* a baud rate from the same group. So limiting to B is likely */
118 1.1 ragge /* best, although clone boards like the ABLE QHV allow all settings. */
119 1.1 ragge
120 1.5 ragge static struct speedtab dhuspeedtab[] = {
121 1.1 ragge { 0, 0 }, /* Groups */
122 1.1 ragge { 50, DHU_LPR_B50 }, /* A */
123 1.1 ragge { 75, DHU_LPR_B75 }, /* B */
124 1.1 ragge { 110, DHU_LPR_B110 }, /* A and B */
125 1.1 ragge { 134, DHU_LPR_B134 }, /* A and B */
126 1.1 ragge { 150, DHU_LPR_B150 }, /* B */
127 1.1 ragge { 300, DHU_LPR_B300 }, /* A and B */
128 1.1 ragge { 600, DHU_LPR_B600 }, /* A and B */
129 1.1 ragge { 1200, DHU_LPR_B1200 }, /* A and B */
130 1.1 ragge { 1800, DHU_LPR_B1800 }, /* B */
131 1.1 ragge { 2000, DHU_LPR_B2000 }, /* B */
132 1.1 ragge { 2400, DHU_LPR_B2400 }, /* A and B */
133 1.1 ragge { 4800, DHU_LPR_B4800 }, /* A and B */
134 1.1 ragge { 7200, DHU_LPR_B7200 }, /* A */
135 1.1 ragge { 9600, DHU_LPR_B9600 }, /* A and B */
136 1.1 ragge { 19200, DHU_LPR_B19200 }, /* B */
137 1.1 ragge { 38400, DHU_LPR_B38400 }, /* A */
138 1.1 ragge { -1, -1 }
139 1.1 ragge };
140 1.1 ragge
141 1.11 ragge static int dhu_match __P((struct device *, struct cfdata *, void *));
142 1.1 ragge static void dhu_attach __P((struct device *, struct device *, void *));
143 1.17 matt static void dhurint __P((void *));
144 1.17 matt static void dhuxint __P((void *));
145 1.2 ragge static void dhustart __P((struct tty *));
146 1.2 ragge static int dhuparam __P((struct tty *, struct termios *));
147 1.2 ragge static int dhuiflow __P((struct tty *, int));
148 1.5 ragge static unsigned dhumctl __P((struct dhu_softc *,int, int, int));
149 1.24 ragge
150 1.30 thorpej CFATTACH_DECL(dhu, sizeof(struct dhu_softc),
151 1.31 thorpej dhu_match, dhu_attach, NULL, NULL);
152 1.10 thorpej
153 1.27 gehenna dev_type_open(dhuopen);
154 1.27 gehenna dev_type_close(dhuclose);
155 1.27 gehenna dev_type_read(dhuread);
156 1.27 gehenna dev_type_write(dhuwrite);
157 1.27 gehenna dev_type_ioctl(dhuioctl);
158 1.27 gehenna dev_type_stop(dhustop);
159 1.27 gehenna dev_type_tty(dhutty);
160 1.27 gehenna dev_type_poll(dhupoll);
161 1.27 gehenna
162 1.27 gehenna const struct cdevsw dhu_cdevsw = {
163 1.27 gehenna dhuopen, dhuclose, dhuread, dhuwrite, dhuioctl,
164 1.32 jdolecek dhustop, dhutty, dhupoll, nommap, ttykqfilter, D_TTY
165 1.27 gehenna };
166 1.27 gehenna
167 1.1 ragge /* Autoconfig handles: setup the controller to interrupt, */
168 1.1 ragge /* then complete the housecleaning for full operation */
169 1.1 ragge
170 1.1 ragge static int
171 1.11 ragge dhu_match(parent, cf, aux)
172 1.1 ragge struct device *parent;
173 1.11 ragge struct cfdata *cf;
174 1.11 ragge void *aux;
175 1.1 ragge {
176 1.1 ragge struct uba_attach_args *ua = aux;
177 1.18 augustss int n;
178 1.1 ragge
179 1.2 ragge /* Reset controller to initialize, enable TX/RX interrupts */
180 1.1 ragge /* to catch floating vector info elsewhere when completed */
181 1.1 ragge
182 1.15 ragge bus_space_write_2(ua->ua_iot, ua->ua_ioh, DHU_UBA_CSR,
183 1.15 ragge DHU_CSR_MASTER_RESET | DHU_CSR_RXIE | DHU_CSR_TXIE);
184 1.1 ragge
185 1.1 ragge /* Now wait up to 3 seconds for self-test to complete. */
186 1.1 ragge
187 1.1 ragge for (n = 0; n < 300; n++) {
188 1.1 ragge DELAY(10000);
189 1.15 ragge if ((bus_space_read_2(ua->ua_iot, ua->ua_ioh, DHU_UBA_CSR) &
190 1.15 ragge DHU_CSR_MASTER_RESET) == 0)
191 1.1 ragge break;
192 1.1 ragge }
193 1.1 ragge
194 1.1 ragge /* If the RESET did not clear after 3 seconds, */
195 1.1 ragge /* the controller must be broken. */
196 1.1 ragge
197 1.2 ragge if (n >= 300)
198 1.1 ragge return 0;
199 1.1 ragge
200 1.1 ragge /* Check whether diagnostic run has signalled a failure. */
201 1.1 ragge
202 1.15 ragge if ((bus_space_read_2(ua->ua_iot, ua->ua_ioh, DHU_UBA_CSR) &
203 1.15 ragge DHU_CSR_DIAG_FAIL) != 0)
204 1.1 ragge return 0;
205 1.1 ragge
206 1.1 ragge return 1;
207 1.1 ragge }
208 1.1 ragge
209 1.1 ragge static void
210 1.5 ragge dhu_attach(parent, self, aux)
211 1.1 ragge struct device *parent, *self;
212 1.1 ragge void *aux;
213 1.1 ragge {
214 1.18 augustss struct dhu_softc *sc = (void *)self;
215 1.18 augustss struct uba_attach_args *ua = aux;
216 1.18 augustss unsigned c;
217 1.18 augustss int n, i;
218 1.1 ragge
219 1.15 ragge sc->sc_iot = ua->ua_iot;
220 1.15 ragge sc->sc_ioh = ua->ua_ioh;
221 1.16 ragge sc->sc_dmat = ua->ua_dmat;
222 1.1 ragge /* Process the 8 bytes of diagnostic info put into */
223 1.1 ragge /* the FIFO following the master reset operation. */
224 1.1 ragge
225 1.8 christos printf("\n%s:", self->dv_xname);
226 1.1 ragge for (n = 0; n < 8; n++) {
227 1.15 ragge c = DHU_READ_WORD(DHU_UBA_RBUF);
228 1.1 ragge
229 1.2 ragge if ((c&DHU_DIAG_CODE) == DHU_DIAG_CODE) {
230 1.2 ragge if ((c&0200) == 0000)
231 1.8 christos printf(" rom(%d) version %d",
232 1.1 ragge ((c>>1)&01), ((c>>2)&037));
233 1.2 ragge else if (((c>>2)&07) != 0)
234 1.8 christos printf(" diag-error(proc%d)=%x",
235 1.1 ragge ((c>>1)&01), ((c>>2)&07));
236 1.1 ragge }
237 1.1 ragge }
238 1.1 ragge
239 1.15 ragge c = DHU_READ_WORD(DHU_UBA_STAT);
240 1.2 ragge
241 1.5 ragge sc->sc_type = (c & DHU_STAT_DHU)? IS_DHU: IS_DHV;
242 1.15 ragge printf("\n%s: DH%s-11\n", self->dv_xname, (c & DHU_STAT_DHU)?"U":"V");
243 1.1 ragge
244 1.16 ragge for (i = 0; i < sc->sc_type; i++) {
245 1.16 ragge struct tty *tp;
246 1.16 ragge tp = sc->sc_dhu[i].dhu_tty = ttymalloc();
247 1.16 ragge sc->sc_dhu[i].dhu_state = STATE_IDLE;
248 1.16 ragge bus_dmamap_create(sc->sc_dmat, tp->t_outq.c_cn, 1,
249 1.16 ragge tp->t_outq.c_cn, 0, BUS_DMA_ALLOCNOW|BUS_DMA_NOWAIT,
250 1.16 ragge &sc->sc_dhu[i].dhu_dmah);
251 1.16 ragge bus_dmamap_load(sc->sc_dmat, sc->sc_dhu[i].dhu_dmah,
252 1.16 ragge tp->t_outq.c_cs, tp->t_outq.c_cn, 0, BUS_DMA_NOWAIT);
253 1.16 ragge
254 1.16 ragge }
255 1.16 ragge
256 1.17 matt /* Now establish RX & TX interrupt handlers */
257 1.17 matt
258 1.19 matt uba_intr_establish(ua->ua_icookie, ua->ua_cvec,
259 1.19 matt dhurint, sc, &sc->sc_rintrcnt);
260 1.19 matt uba_intr_establish(ua->ua_icookie, ua->ua_cvec + 4,
261 1.19 matt dhuxint, sc, &sc->sc_tintrcnt);
262 1.20 matt evcnt_attach_dynamic(&sc->sc_rintrcnt, EVCNT_TYPE_INTR, ua->ua_evcnt,
263 1.20 matt sc->sc_dev.dv_xname, "rintr");
264 1.20 matt evcnt_attach_dynamic(&sc->sc_tintrcnt, EVCNT_TYPE_INTR, ua->ua_evcnt,
265 1.20 matt sc->sc_dev.dv_xname, "tintr");
266 1.1 ragge }
267 1.1 ragge
268 1.2 ragge /* Receiver Interrupt */
269 1.2 ragge
270 1.1 ragge static void
271 1.17 matt dhurint(arg)
272 1.17 matt void *arg;
273 1.1 ragge {
274 1.17 matt struct dhu_softc *sc = arg;
275 1.18 augustss struct tty *tp;
276 1.18 augustss int cc, line;
277 1.18 augustss unsigned c, delta;
278 1.1 ragge int overrun = 0;
279 1.2 ragge
280 1.15 ragge while ((c = DHU_READ_WORD(DHU_UBA_RBUF)) & DHU_RBUF_DATA_VALID) {
281 1.1 ragge
282 1.1 ragge /* Ignore diagnostic FIFO entries. */
283 1.1 ragge
284 1.5 ragge if ((c & DHU_DIAG_CODE) == DHU_DIAG_CODE)
285 1.1 ragge continue;
286 1.1 ragge
287 1.5 ragge cc = c & 0xFF;
288 1.5 ragge line = DHU_LINE(c>>8);
289 1.5 ragge tp = sc->sc_dhu[line].dhu_tty;
290 1.1 ragge
291 1.1 ragge /* LINK.TYPE is set so we get modem control FIFO entries */
292 1.1 ragge
293 1.1 ragge if ((c & DHU_DIAG_CODE) == DHU_MODEM_CODE) {
294 1.2 ragge c = (c << 8);
295 1.1 ragge /* Do MDMBUF flow control, wakeup sleeping opens */
296 1.1 ragge if (c & DHU_STAT_DCD) {
297 1.1 ragge if (!(tp->t_state & TS_CARR_ON))
298 1.21 eeh (void)(*tp->t_linesw->l_modem)(tp, 1);
299 1.1 ragge }
300 1.1 ragge else if ((tp->t_state & TS_CARR_ON) &&
301 1.21 eeh (*tp->t_linesw->l_modem)(tp, 0) == 0)
302 1.5 ragge (void) dhumctl(sc, line, 0, DMSET);
303 1.2 ragge
304 1.2 ragge /* Do CRTSCTS flow control */
305 1.5 ragge delta = c ^ sc->sc_dhu[line].dhu_modem;
306 1.5 ragge sc->sc_dhu[line].dhu_modem = c;
307 1.2 ragge if ((delta & DHU_STAT_CTS) &&
308 1.2 ragge (tp->t_state & TS_ISOPEN) &&
309 1.2 ragge (tp->t_cflag & CRTSCTS)) {
310 1.2 ragge if (c & DHU_STAT_CTS) {
311 1.2 ragge tp->t_state &= ~TS_TTSTOP;
312 1.5 ragge ttstart(tp);
313 1.2 ragge } else {
314 1.2 ragge tp->t_state |= TS_TTSTOP;
315 1.5 ragge dhustop(tp, 0);
316 1.2 ragge }
317 1.2 ragge }
318 1.2 ragge continue;
319 1.1 ragge }
320 1.1 ragge
321 1.5 ragge if (!(tp->t_state & TS_ISOPEN)) {
322 1.5 ragge wakeup((caddr_t)&tp->t_rawq);
323 1.5 ragge continue;
324 1.5 ragge }
325 1.5 ragge
326 1.1 ragge if ((c & DHU_RBUF_OVERRUN_ERR) && overrun == 0) {
327 1.5 ragge log(LOG_WARNING, "%s: silo overflow, line %d\n",
328 1.5 ragge sc->sc_dev.dv_xname, line);
329 1.1 ragge overrun = 1;
330 1.1 ragge }
331 1.1 ragge /* A BREAK key will appear as a NULL with a framing error */
332 1.1 ragge if (c & DHU_RBUF_FRAMING_ERR)
333 1.1 ragge cc |= TTY_FE;
334 1.1 ragge if (c & DHU_RBUF_PARITY_ERR)
335 1.1 ragge cc |= TTY_PE;
336 1.1 ragge
337 1.21 eeh (*tp->t_linesw->l_rint)(cc, tp);
338 1.1 ragge }
339 1.1 ragge }
340 1.1 ragge
341 1.1 ragge /* Transmitter Interrupt */
342 1.1 ragge
343 1.1 ragge static void
344 1.17 matt dhuxint(arg)
345 1.17 matt void *arg;
346 1.1 ragge {
347 1.18 augustss struct dhu_softc *sc = arg;
348 1.18 augustss struct tty *tp;
349 1.18 augustss int line;
350 1.2 ragge
351 1.15 ragge line = DHU_LINE(DHU_READ_BYTE(DHU_UBA_CSR_HI));
352 1.1 ragge
353 1.5 ragge tp = sc->sc_dhu[line].dhu_tty;
354 1.2 ragge
355 1.1 ragge tp->t_state &= ~TS_BUSY;
356 1.1 ragge if (tp->t_state & TS_FLUSH)
357 1.1 ragge tp->t_state &= ~TS_FLUSH;
358 1.1 ragge else {
359 1.5 ragge if (sc->sc_dhu[line].dhu_state == STATE_DMA_STOPPED)
360 1.15 ragge sc->sc_dhu[line].dhu_cc -=
361 1.15 ragge DHU_READ_WORD(DHU_UBA_TBUFCNT);
362 1.5 ragge ndflush(&tp->t_outq, sc->sc_dhu[line].dhu_cc);
363 1.5 ragge sc->sc_dhu[line].dhu_cc = 0;
364 1.1 ragge }
365 1.1 ragge
366 1.5 ragge sc->sc_dhu[line].dhu_state = STATE_IDLE;
367 1.2 ragge
368 1.22 enami (*tp->t_linesw->l_start)(tp);
369 1.1 ragge }
370 1.1 ragge
371 1.1 ragge int
372 1.5 ragge dhuopen(dev, flag, mode, p)
373 1.1 ragge dev_t dev;
374 1.1 ragge int flag, mode;
375 1.1 ragge struct proc *p;
376 1.1 ragge {
377 1.18 augustss struct tty *tp;
378 1.18 augustss int unit, line;
379 1.5 ragge struct dhu_softc *sc;
380 1.1 ragge int s, error = 0;
381 1.1 ragge
382 1.5 ragge unit = DHU_M2U(minor(dev));
383 1.5 ragge line = DHU_LINE(minor(dev));
384 1.5 ragge
385 1.5 ragge if (unit >= dhu_cd.cd_ndevs || dhu_cd.cd_devs[unit] == NULL)
386 1.1 ragge return (ENXIO);
387 1.5 ragge
388 1.5 ragge sc = dhu_cd.cd_devs[unit];
389 1.5 ragge
390 1.5 ragge if (line >= sc->sc_type)
391 1.5 ragge return ENXIO;
392 1.5 ragge
393 1.16 ragge s = spltty();
394 1.16 ragge DHU_WRITE_BYTE(DHU_UBA_CSR, DHU_CSR_RXIE | line);
395 1.16 ragge sc->sc_dhu[line].dhu_modem = DHU_READ_WORD(DHU_UBA_STAT);
396 1.16 ragge (void) splx(s);
397 1.16 ragge
398 1.5 ragge tp = sc->sc_dhu[line].dhu_tty;
399 1.5 ragge
400 1.2 ragge tp->t_oproc = dhustart;
401 1.2 ragge tp->t_param = dhuparam;
402 1.2 ragge tp->t_hwiflow = dhuiflow;
403 1.1 ragge tp->t_dev = dev;
404 1.1 ragge if ((tp->t_state & TS_ISOPEN) == 0) {
405 1.1 ragge ttychars(tp);
406 1.2 ragge if (tp->t_ispeed == 0) {
407 1.2 ragge tp->t_iflag = TTYDEF_IFLAG;
408 1.2 ragge tp->t_oflag = TTYDEF_OFLAG;
409 1.2 ragge tp->t_cflag = TTYDEF_CFLAG;
410 1.2 ragge tp->t_lflag = TTYDEF_LFLAG;
411 1.2 ragge tp->t_ispeed = tp->t_ospeed = TTYDEF_SPEED;
412 1.2 ragge }
413 1.1 ragge (void) dhuparam(tp, &tp->t_termios);
414 1.1 ragge ttsetwater(tp);
415 1.1 ragge } else if ((tp->t_state & TS_XCLUDE) && curproc->p_ucred->cr_uid != 0)
416 1.1 ragge return (EBUSY);
417 1.1 ragge /* Use DMBIS and *not* DMSET or else we clobber incoming bits */
418 1.5 ragge if (dhumctl(sc, line, DML_DTR|DML_RTS, DMBIS) & DML_DCD)
419 1.1 ragge tp->t_state |= TS_CARR_ON;
420 1.1 ragge s = spltty();
421 1.1 ragge while (!(flag & O_NONBLOCK) && !(tp->t_cflag & CLOCAL) &&
422 1.1 ragge !(tp->t_state & TS_CARR_ON)) {
423 1.12 ragge tp->t_wopen++;
424 1.1 ragge error = ttysleep(tp, (caddr_t)&tp->t_rawq,
425 1.1 ragge TTIPRI | PCATCH, ttopen, 0);
426 1.12 ragge tp->t_wopen--;
427 1.1 ragge if (error)
428 1.1 ragge break;
429 1.1 ragge }
430 1.1 ragge (void) splx(s);
431 1.1 ragge if (error)
432 1.1 ragge return (error);
433 1.21 eeh return ((*tp->t_linesw->l_open)(dev, tp));
434 1.1 ragge }
435 1.1 ragge
436 1.1 ragge /*ARGSUSED*/
437 1.1 ragge int
438 1.5 ragge dhuclose(dev, flag, mode, p)
439 1.1 ragge dev_t dev;
440 1.1 ragge int flag, mode;
441 1.1 ragge struct proc *p;
442 1.1 ragge {
443 1.18 augustss struct tty *tp;
444 1.18 augustss int unit, line;
445 1.5 ragge struct dhu_softc *sc;
446 1.5 ragge
447 1.5 ragge unit = DHU_M2U(minor(dev));
448 1.5 ragge line = DHU_LINE(minor(dev));
449 1.1 ragge
450 1.5 ragge sc = dhu_cd.cd_devs[unit];
451 1.5 ragge
452 1.5 ragge tp = sc->sc_dhu[line].dhu_tty;
453 1.1 ragge
454 1.21 eeh (*tp->t_linesw->l_close)(tp, flag);
455 1.1 ragge
456 1.1 ragge /* Make sure a BREAK state is not left enabled. */
457 1.1 ragge
458 1.5 ragge (void) dhumctl(sc, line, DML_BRK, DMBIC);
459 1.1 ragge
460 1.1 ragge /* Do a hangup if so required. */
461 1.1 ragge
462 1.12 ragge if ((tp->t_cflag & HUPCL) || tp->t_wopen ||
463 1.1 ragge !(tp->t_state & TS_ISOPEN))
464 1.5 ragge (void) dhumctl(sc, line, 0, DMSET);
465 1.1 ragge
466 1.1 ragge return (ttyclose(tp));
467 1.1 ragge }
468 1.1 ragge
469 1.1 ragge int
470 1.5 ragge dhuread(dev, uio, flag)
471 1.1 ragge dev_t dev;
472 1.1 ragge struct uio *uio;
473 1.27 gehenna int flag;
474 1.1 ragge {
475 1.18 augustss struct dhu_softc *sc;
476 1.18 augustss struct tty *tp;
477 1.1 ragge
478 1.5 ragge sc = dhu_cd.cd_devs[DHU_M2U(minor(dev))];
479 1.5 ragge
480 1.5 ragge tp = sc->sc_dhu[DHU_LINE(minor(dev))].dhu_tty;
481 1.21 eeh return ((*tp->t_linesw->l_read)(tp, uio, flag));
482 1.1 ragge }
483 1.1 ragge
484 1.1 ragge int
485 1.5 ragge dhuwrite(dev, uio, flag)
486 1.1 ragge dev_t dev;
487 1.1 ragge struct uio *uio;
488 1.27 gehenna int flag;
489 1.1 ragge {
490 1.18 augustss struct dhu_softc *sc;
491 1.18 augustss struct tty *tp;
492 1.1 ragge
493 1.5 ragge sc = dhu_cd.cd_devs[DHU_M2U(minor(dev))];
494 1.5 ragge
495 1.5 ragge tp = sc->sc_dhu[DHU_LINE(minor(dev))].dhu_tty;
496 1.21 eeh return ((*tp->t_linesw->l_write)(tp, uio, flag));
497 1.23 scw }
498 1.23 scw
499 1.23 scw int
500 1.23 scw dhupoll(dev, events, p)
501 1.23 scw dev_t dev;
502 1.23 scw int events;
503 1.23 scw struct proc *p;
504 1.23 scw {
505 1.23 scw struct dhu_softc *sc;
506 1.23 scw struct tty *tp;
507 1.23 scw
508 1.23 scw sc = dhu_cd.cd_devs[DHU_M2U(minor(dev))];
509 1.23 scw
510 1.23 scw tp = sc->sc_dhu[DHU_LINE(minor(dev))].dhu_tty;
511 1.23 scw return ((*tp->t_linesw->l_poll)(tp, events, p));
512 1.1 ragge }
513 1.1 ragge
514 1.1 ragge /*ARGSUSED*/
515 1.1 ragge int
516 1.5 ragge dhuioctl(dev, cmd, data, flag, p)
517 1.1 ragge dev_t dev;
518 1.4 ragge u_long cmd;
519 1.1 ragge caddr_t data;
520 1.1 ragge int flag;
521 1.1 ragge struct proc *p;
522 1.1 ragge {
523 1.18 augustss struct dhu_softc *sc;
524 1.18 augustss struct tty *tp;
525 1.18 augustss int unit, line;
526 1.1 ragge int error;
527 1.1 ragge
528 1.5 ragge unit = DHU_M2U(minor(dev));
529 1.5 ragge line = DHU_LINE(minor(dev));
530 1.5 ragge sc = dhu_cd.cd_devs[unit];
531 1.5 ragge tp = sc->sc_dhu[line].dhu_tty;
532 1.5 ragge
533 1.21 eeh error = (*tp->t_linesw->l_ioctl)(tp, cmd, data, flag, p);
534 1.26 atatat if (error != EPASSTHROUGH)
535 1.1 ragge return (error);
536 1.26 atatat
537 1.1 ragge error = ttioctl(tp, cmd, data, flag, p);
538 1.26 atatat if (error != EPASSTHROUGH)
539 1.1 ragge return (error);
540 1.1 ragge
541 1.1 ragge switch (cmd) {
542 1.1 ragge
543 1.1 ragge case TIOCSBRK:
544 1.5 ragge (void) dhumctl(sc, line, DML_BRK, DMBIS);
545 1.1 ragge break;
546 1.1 ragge
547 1.1 ragge case TIOCCBRK:
548 1.5 ragge (void) dhumctl(sc, line, DML_BRK, DMBIC);
549 1.1 ragge break;
550 1.1 ragge
551 1.1 ragge case TIOCSDTR:
552 1.5 ragge (void) dhumctl(sc, line, DML_DTR|DML_RTS, DMBIS);
553 1.1 ragge break;
554 1.1 ragge
555 1.1 ragge case TIOCCDTR:
556 1.5 ragge (void) dhumctl(sc, line, DML_DTR|DML_RTS, DMBIC);
557 1.1 ragge break;
558 1.1 ragge
559 1.1 ragge case TIOCMSET:
560 1.5 ragge (void) dhumctl(sc, line, *(int *)data, DMSET);
561 1.1 ragge break;
562 1.1 ragge
563 1.1 ragge case TIOCMBIS:
564 1.5 ragge (void) dhumctl(sc, line, *(int *)data, DMBIS);
565 1.1 ragge break;
566 1.1 ragge
567 1.1 ragge case TIOCMBIC:
568 1.5 ragge (void) dhumctl(sc, line, *(int *)data, DMBIC);
569 1.1 ragge break;
570 1.1 ragge
571 1.1 ragge case TIOCMGET:
572 1.5 ragge *(int *)data = (dhumctl(sc, line, 0, DMGET) & ~DML_BRK);
573 1.1 ragge break;
574 1.1 ragge
575 1.1 ragge default:
576 1.26 atatat return (EPASSTHROUGH);
577 1.1 ragge }
578 1.1 ragge return (0);
579 1.1 ragge }
580 1.1 ragge
581 1.2 ragge struct tty *
582 1.5 ragge dhutty(dev)
583 1.2 ragge dev_t dev;
584 1.2 ragge {
585 1.5 ragge struct dhu_softc *sc = dhu_cd.cd_devs[DHU_M2U(minor(dev))];
586 1.5 ragge struct tty *tp = sc->sc_dhu[DHU_LINE(minor(dev))].dhu_tty;
587 1.2 ragge return (tp);
588 1.2 ragge }
589 1.2 ragge
590 1.1 ragge /*ARGSUSED*/
591 1.6 mycroft void
592 1.5 ragge dhustop(tp, flag)
593 1.18 augustss struct tty *tp;
594 1.27 gehenna int flag;
595 1.1 ragge {
596 1.18 augustss struct dhu_softc *sc;
597 1.18 augustss int line;
598 1.1 ragge int s;
599 1.1 ragge
600 1.1 ragge s = spltty();
601 1.1 ragge
602 1.5 ragge if (tp->t_state & TS_BUSY) {
603 1.5 ragge
604 1.5 ragge sc = dhu_cd.cd_devs[DHU_M2U(minor(tp->t_dev))];
605 1.5 ragge line = DHU_LINE(minor(tp->t_dev));
606 1.5 ragge
607 1.5 ragge if (sc->sc_dhu[line].dhu_state == STATE_DMA_RUNNING) {
608 1.5 ragge
609 1.5 ragge sc->sc_dhu[line].dhu_state = STATE_DMA_STOPPED;
610 1.2 ragge
611 1.15 ragge DHU_WRITE_BYTE(DHU_UBA_CSR, DHU_CSR_RXIE | line);
612 1.15 ragge DHU_WRITE_WORD(DHU_UBA_LNCTRL,
613 1.15 ragge DHU_READ_WORD(DHU_UBA_LNCTRL) |
614 1.15 ragge DHU_LNCTRL_DMA_ABORT);
615 1.2 ragge }
616 1.1 ragge
617 1.1 ragge if (!(tp->t_state & TS_TTSTOP))
618 1.1 ragge tp->t_state |= TS_FLUSH;
619 1.1 ragge }
620 1.1 ragge (void) splx(s);
621 1.1 ragge }
622 1.1 ragge
623 1.1 ragge static void
624 1.5 ragge dhustart(tp)
625 1.18 augustss struct tty *tp;
626 1.1 ragge {
627 1.18 augustss struct dhu_softc *sc;
628 1.18 augustss int line, cc;
629 1.18 augustss int addr;
630 1.1 ragge int s;
631 1.1 ragge
632 1.1 ragge s = spltty();
633 1.1 ragge if (tp->t_state & (TS_TIMEOUT|TS_BUSY|TS_TTSTOP))
634 1.1 ragge goto out;
635 1.1 ragge if (tp->t_outq.c_cc <= tp->t_lowat) {
636 1.1 ragge if (tp->t_state & TS_ASLEEP) {
637 1.1 ragge tp->t_state &= ~TS_ASLEEP;
638 1.1 ragge wakeup((caddr_t)&tp->t_outq);
639 1.1 ragge }
640 1.1 ragge selwakeup(&tp->t_wsel);
641 1.1 ragge }
642 1.1 ragge if (tp->t_outq.c_cc == 0)
643 1.1 ragge goto out;
644 1.1 ragge cc = ndqb(&tp->t_outq, 0);
645 1.1 ragge if (cc == 0)
646 1.1 ragge goto out;
647 1.1 ragge
648 1.1 ragge tp->t_state |= TS_BUSY;
649 1.1 ragge
650 1.5 ragge sc = dhu_cd.cd_devs[DHU_M2U(minor(tp->t_dev))];
651 1.5 ragge
652 1.5 ragge line = DHU_LINE(minor(tp->t_dev));
653 1.1 ragge
654 1.15 ragge DHU_WRITE_BYTE(DHU_UBA_CSR, DHU_CSR_RXIE | line);
655 1.5 ragge
656 1.5 ragge sc->sc_dhu[line].dhu_cc = cc;
657 1.2 ragge
658 1.5 ragge if (cc == 1) {
659 1.2 ragge
660 1.5 ragge sc->sc_dhu[line].dhu_state = STATE_TX_ONE_CHAR;
661 1.15 ragge
662 1.15 ragge DHU_WRITE_WORD(DHU_UBA_TXCHAR,
663 1.15 ragge DHU_TXCHAR_DATA_VALID | *tp->t_outq.c_cf);
664 1.2 ragge
665 1.5 ragge } else {
666 1.5 ragge
667 1.5 ragge sc->sc_dhu[line].dhu_state = STATE_DMA_RUNNING;
668 1.5 ragge
669 1.16 ragge addr = sc->sc_dhu[line].dhu_dmah->dm_segs[0].ds_addr +
670 1.2 ragge (tp->t_outq.c_cf - tp->t_outq.c_cs);
671 1.2 ragge
672 1.15 ragge DHU_WRITE_WORD(DHU_UBA_TBUFCNT, cc);
673 1.15 ragge DHU_WRITE_WORD(DHU_UBA_TBUFAD1, addr & 0xFFFF);
674 1.15 ragge DHU_WRITE_WORD(DHU_UBA_TBUFAD2, ((addr>>16) & 0x3F) |
675 1.15 ragge DHU_TBUFAD2_TX_ENABLE);
676 1.15 ragge DHU_WRITE_WORD(DHU_UBA_LNCTRL,
677 1.15 ragge DHU_READ_WORD(DHU_UBA_LNCTRL) & ~DHU_LNCTRL_DMA_ABORT);
678 1.15 ragge DHU_WRITE_WORD(DHU_UBA_TBUFAD2,
679 1.15 ragge DHU_READ_WORD(DHU_UBA_TBUFAD2) | DHU_TBUFAD2_DMA_START);
680 1.2 ragge }
681 1.1 ragge out:
682 1.1 ragge (void) splx(s);
683 1.1 ragge return;
684 1.1 ragge }
685 1.1 ragge
686 1.1 ragge static int
687 1.5 ragge dhuparam(tp, t)
688 1.18 augustss struct tty *tp;
689 1.18 augustss struct termios *t;
690 1.1 ragge {
691 1.5 ragge struct dhu_softc *sc;
692 1.18 augustss int cflag = t->c_cflag;
693 1.1 ragge int ispeed = ttspeedtab(t->c_ispeed, dhuspeedtab);
694 1.1 ragge int ospeed = ttspeedtab(t->c_ospeed, dhuspeedtab);
695 1.18 augustss unsigned lpr, lnctrl;
696 1.5 ragge int unit, line;
697 1.1 ragge int s;
698 1.1 ragge
699 1.5 ragge unit = DHU_M2U(minor(tp->t_dev));
700 1.5 ragge line = DHU_LINE(minor(tp->t_dev));
701 1.5 ragge
702 1.5 ragge sc = dhu_cd.cd_devs[unit];
703 1.5 ragge
704 1.1 ragge /* check requested parameters */
705 1.1 ragge if (ospeed < 0 || ispeed < 0)
706 1.1 ragge return (EINVAL);
707 1.1 ragge
708 1.1 ragge tp->t_ispeed = t->c_ispeed;
709 1.1 ragge tp->t_ospeed = t->c_ospeed;
710 1.1 ragge tp->t_cflag = cflag;
711 1.1 ragge
712 1.1 ragge if (ospeed == 0) {
713 1.5 ragge (void) dhumctl(sc, line, 0, DMSET); /* hang up line */
714 1.1 ragge return (0);
715 1.1 ragge }
716 1.1 ragge
717 1.1 ragge s = spltty();
718 1.15 ragge DHU_WRITE_BYTE(DHU_UBA_CSR, DHU_CSR_RXIE | line);
719 1.1 ragge
720 1.1 ragge lpr = ((ispeed&017)<<8) | ((ospeed&017)<<12) ;
721 1.1 ragge
722 1.5 ragge switch (cflag & CSIZE) {
723 1.5 ragge
724 1.5 ragge case CS5:
725 1.1 ragge lpr |= DHU_LPR_5_BIT_CHAR;
726 1.1 ragge break;
727 1.5 ragge
728 1.5 ragge case CS6:
729 1.1 ragge lpr |= DHU_LPR_6_BIT_CHAR;
730 1.1 ragge break;
731 1.5 ragge
732 1.5 ragge case CS7:
733 1.1 ragge lpr |= DHU_LPR_7_BIT_CHAR;
734 1.1 ragge break;
735 1.5 ragge
736 1.5 ragge default:
737 1.1 ragge lpr |= DHU_LPR_8_BIT_CHAR;
738 1.1 ragge break;
739 1.1 ragge }
740 1.5 ragge
741 1.1 ragge if (cflag & PARENB)
742 1.1 ragge lpr |= DHU_LPR_PARENB;
743 1.1 ragge if (!(cflag & PARODD))
744 1.1 ragge lpr |= DHU_LPR_EPAR;
745 1.1 ragge if (cflag & CSTOPB)
746 1.1 ragge lpr |= DHU_LPR_2_STOP;
747 1.1 ragge
748 1.15 ragge DHU_WRITE_WORD(DHU_UBA_LPR, lpr);
749 1.1 ragge
750 1.15 ragge DHU_WRITE_WORD(DHU_UBA_TBUFAD2,
751 1.15 ragge DHU_READ_WORD(DHU_UBA_TBUFAD2) | DHU_TBUFAD2_TX_ENABLE);
752 1.2 ragge
753 1.15 ragge lnctrl = DHU_READ_WORD(DHU_UBA_LNCTRL);
754 1.2 ragge
755 1.1 ragge /* Setting LINK.TYPE enables modem signal change interrupts. */
756 1.1 ragge
757 1.2 ragge lnctrl |= (DHU_LNCTRL_RX_ENABLE | DHU_LNCTRL_LINK_TYPE);
758 1.2 ragge
759 1.5 ragge /* Enable the auto XON/XOFF feature on the controller */
760 1.5 ragge
761 1.2 ragge if (t->c_iflag & IXON)
762 1.2 ragge lnctrl |= DHU_LNCTRL_OAUTO;
763 1.2 ragge else
764 1.2 ragge lnctrl &= ~DHU_LNCTRL_OAUTO;
765 1.2 ragge
766 1.2 ragge if (t->c_iflag & IXOFF)
767 1.2 ragge lnctrl |= DHU_LNCTRL_IAUTO;
768 1.2 ragge else
769 1.2 ragge lnctrl &= ~DHU_LNCTRL_IAUTO;
770 1.2 ragge
771 1.15 ragge DHU_WRITE_WORD(DHU_UBA_LNCTRL, lnctrl);
772 1.2 ragge
773 1.1 ragge (void) splx(s);
774 1.1 ragge return (0);
775 1.1 ragge }
776 1.1 ragge
777 1.1 ragge static int
778 1.5 ragge dhuiflow(tp, flag)
779 1.2 ragge struct tty *tp;
780 1.2 ragge int flag;
781 1.2 ragge {
782 1.18 augustss struct dhu_softc *sc;
783 1.18 augustss int line = DHU_LINE(minor(tp->t_dev));
784 1.2 ragge
785 1.2 ragge if (tp->t_cflag & CRTSCTS) {
786 1.5 ragge sc = dhu_cd.cd_devs[DHU_M2U(minor(tp->t_dev))];
787 1.5 ragge (void) dhumctl(sc, line, DML_RTS, ((flag)? DMBIC: DMBIS));
788 1.2 ragge return (1);
789 1.2 ragge }
790 1.2 ragge return (0);
791 1.2 ragge }
792 1.2 ragge
793 1.2 ragge static unsigned
794 1.5 ragge dhumctl(sc, line, bits, how)
795 1.5 ragge struct dhu_softc *sc;
796 1.5 ragge int line, bits, how;
797 1.1 ragge {
798 1.18 augustss unsigned status;
799 1.18 augustss unsigned lnctrl;
800 1.18 augustss unsigned mbits;
801 1.1 ragge int s;
802 1.1 ragge
803 1.1 ragge s = spltty();
804 1.1 ragge
805 1.15 ragge DHU_WRITE_BYTE(DHU_UBA_CSR, DHU_CSR_RXIE | line);
806 1.1 ragge
807 1.1 ragge mbits = 0;
808 1.1 ragge
809 1.1 ragge /* external signals as seen from the port */
810 1.1 ragge
811 1.15 ragge status = DHU_READ_WORD(DHU_UBA_STAT);
812 1.1 ragge
813 1.2 ragge if (status & DHU_STAT_CTS)
814 1.1 ragge mbits |= DML_CTS;
815 1.1 ragge
816 1.2 ragge if (status & DHU_STAT_DCD)
817 1.1 ragge mbits |= DML_DCD;
818 1.1 ragge
819 1.2 ragge if (status & DHU_STAT_DSR)
820 1.1 ragge mbits |= DML_DSR;
821 1.1 ragge
822 1.2 ragge if (status & DHU_STAT_RI)
823 1.1 ragge mbits |= DML_RI;
824 1.1 ragge
825 1.1 ragge /* internal signals/state delivered to port */
826 1.1 ragge
827 1.15 ragge lnctrl = DHU_READ_WORD(DHU_UBA_LNCTRL);
828 1.1 ragge
829 1.2 ragge if (lnctrl & DHU_LNCTRL_RTS)
830 1.1 ragge mbits |= DML_RTS;
831 1.1 ragge
832 1.2 ragge if (lnctrl & DHU_LNCTRL_DTR)
833 1.1 ragge mbits |= DML_DTR;
834 1.1 ragge
835 1.2 ragge if (lnctrl & DHU_LNCTRL_BREAK)
836 1.1 ragge mbits |= DML_BRK;
837 1.1 ragge
838 1.5 ragge switch (how) {
839 1.5 ragge
840 1.5 ragge case DMSET:
841 1.1 ragge mbits = bits;
842 1.1 ragge break;
843 1.1 ragge
844 1.5 ragge case DMBIS:
845 1.1 ragge mbits |= bits;
846 1.1 ragge break;
847 1.1 ragge
848 1.5 ragge case DMBIC:
849 1.1 ragge mbits &= ~bits;
850 1.1 ragge break;
851 1.1 ragge
852 1.5 ragge case DMGET:
853 1.1 ragge (void) splx(s);
854 1.1 ragge return (mbits);
855 1.1 ragge }
856 1.1 ragge
857 1.1 ragge if (mbits & DML_RTS)
858 1.2 ragge lnctrl |= DHU_LNCTRL_RTS;
859 1.1 ragge else
860 1.2 ragge lnctrl &= ~DHU_LNCTRL_RTS;
861 1.1 ragge
862 1.1 ragge if (mbits & DML_DTR)
863 1.2 ragge lnctrl |= DHU_LNCTRL_DTR;
864 1.1 ragge else
865 1.2 ragge lnctrl &= ~DHU_LNCTRL_DTR;
866 1.1 ragge
867 1.1 ragge if (mbits & DML_BRK)
868 1.2 ragge lnctrl |= DHU_LNCTRL_BREAK;
869 1.1 ragge else
870 1.2 ragge lnctrl &= ~DHU_LNCTRL_BREAK;
871 1.2 ragge
872 1.15 ragge DHU_WRITE_WORD(DHU_UBA_LNCTRL, lnctrl);
873 1.1 ragge
874 1.1 ragge (void) splx(s);
875 1.1 ragge return (mbits);
876 1.1 ragge }
877