Home | History | Annotate | Line # | Download | only in qbus
dhu.c revision 1.21.2.5
      1 /*	$NetBSD: dhu.c,v 1.21.2.5 2002/04/01 07:47:01 nathanw Exp $	*/
      2 /*
      3  * Copyright (c) 1996  Ken C. Wellsch.  All rights reserved.
      4  * Copyright (c) 1992, 1993
      5  *	The Regents of the University of California.  All rights reserved.
      6  *
      7  * This code is derived from software contributed to Berkeley by
      8  * Ralph Campbell and Rick Macklem.
      9  *
     10  * Redistribution and use in source and binary forms, with or without
     11  * modification, are permitted provided that the following conditions
     12  * are met:
     13  * 1. Redistributions of source code must retain the above copyright
     14  *    notice, this list of conditions and the following disclaimer.
     15  * 2. Redistributions in binary form must reproduce the above copyright
     16  *    notice, this list of conditions and the following disclaimer in the
     17  *    documentation and/or other materials provided with the distribution.
     18  * 3. All advertising materials mentioning features or use of this software
     19  *    must display the following acknowledgement:
     20  *	This product includes software developed by the University of
     21  *	California, Berkeley and its contributors.
     22  * 4. Neither the name of the University nor the names of its contributors
     23  *    may be used to endorse or promote products derived from this software
     24  *    without specific prior written permission.
     25  *
     26  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     27  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     28  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     29  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     30  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     31  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     32  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     33  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     34  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     35  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     36  * SUCH DAMAGE.
     37  */
     38 
     39 #include <sys/cdefs.h>
     40 __KERNEL_RCSID(0, "$NetBSD: dhu.c,v 1.21.2.5 2002/04/01 07:47:01 nathanw Exp $");
     41 
     42 #include <sys/param.h>
     43 #include <sys/systm.h>
     44 #include <sys/ioctl.h>
     45 #include <sys/tty.h>
     46 #include <sys/proc.h>
     47 #include <sys/lwp.h>
     48 #include <sys/map.h>
     49 #include <sys/buf.h>
     50 #include <sys/conf.h>
     51 #include <sys/file.h>
     52 #include <sys/uio.h>
     53 #include <sys/kernel.h>
     54 #include <sys/syslog.h>
     55 #include <sys/device.h>
     56 
     57 #include <machine/bus.h>
     58 #include <machine/scb.h>
     59 
     60 #include <dev/qbus/ubavar.h>
     61 
     62 #include <dev/qbus/dhureg.h>
     63 
     64 #include "ioconf.h"
     65 
     66 /* A DHU-11 has 16 ports while a DHV-11 has only 8. We use 16 by default */
     67 
     68 #define	NDHULINE 	16
     69 
     70 #define DHU_M2U(c)	((c)>>4)	/* convert minor(dev) to unit # */
     71 #define DHU_LINE(u)	((u)&0xF)	/* extract line # from minor(dev) */
     72 
     73 struct	dhu_softc {
     74 	struct	device	sc_dev;		/* Device struct used by config */
     75 	struct	evcnt	sc_rintrcnt;	/* Interrupt statistics */
     76 	struct	evcnt	sc_tintrcnt;	/* Interrupt statistics */
     77 	int		sc_type;	/* controller type, DHU or DHV */
     78 	bus_space_tag_t	sc_iot;
     79 	bus_space_handle_t sc_ioh;
     80 	bus_dma_tag_t	sc_dmat;
     81 	struct {
     82 		struct	tty *dhu_tty;	/* what we work on */
     83 		bus_dmamap_t dhu_dmah;
     84 		int	dhu_state;	/* to manage TX output status */
     85 		short	dhu_cc;		/* character count on TX */
     86 		short	dhu_modem;	/* modem bits state */
     87 	} sc_dhu[NDHULINE];
     88 };
     89 
     90 #define IS_DHU			16	/* Unibus DHU-11 board linecount */
     91 #define IS_DHV			 8	/* Q-bus DHV-11 or DHQ-11 */
     92 
     93 #define STATE_IDLE		000	/* no current output in progress */
     94 #define STATE_DMA_RUNNING	001	/* DMA TX in progress */
     95 #define STATE_DMA_STOPPED	002	/* DMA TX was aborted */
     96 #define STATE_TX_ONE_CHAR	004	/* did a single char directly */
     97 
     98 /* Flags used to monitor modem bits, make them understood outside driver */
     99 
    100 #define DML_DTR		TIOCM_DTR
    101 #define DML_RTS		TIOCM_RTS
    102 #define DML_CTS		TIOCM_CTS
    103 #define DML_DCD		TIOCM_CD
    104 #define DML_RI		TIOCM_RI
    105 #define DML_DSR		TIOCM_DSR
    106 #define DML_BRK		0100000		/* no equivalent, we will mask */
    107 
    108 #define DHU_READ_WORD(reg) \
    109 	bus_space_read_2(sc->sc_iot, sc->sc_ioh, reg)
    110 #define DHU_WRITE_WORD(reg, val) \
    111 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, reg, val)
    112 #define DHU_READ_BYTE(reg) \
    113 	bus_space_read_1(sc->sc_iot, sc->sc_ioh, reg)
    114 #define DHU_WRITE_BYTE(reg, val) \
    115 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, reg, val)
    116 
    117 
    118 /*  On a stock DHV, channel pairs (0/1, 2/3, etc.) must use */
    119 /* a baud rate from the same group.  So limiting to B is likely */
    120 /* best, although clone boards like the ABLE QHV allow all settings. */
    121 
    122 static struct speedtab dhuspeedtab[] = {
    123   {       0,	0		},	/* Groups  */
    124   {      50,	DHU_LPR_B50	},	/* A	   */
    125   {      75,	DHU_LPR_B75	},	/* 	 B */
    126   {     110,	DHU_LPR_B110	},	/* A and B */
    127   {     134,	DHU_LPR_B134	},	/* A and B */
    128   {     150,	DHU_LPR_B150	},	/* 	 B */
    129   {     300,	DHU_LPR_B300	},	/* A and B */
    130   {     600,	DHU_LPR_B600	},	/* A and B */
    131   {    1200,	DHU_LPR_B1200	},	/* A and B */
    132   {    1800,	DHU_LPR_B1800	},	/* 	 B */
    133   {    2000,	DHU_LPR_B2000	},	/* 	 B */
    134   {    2400,	DHU_LPR_B2400	},	/* A and B */
    135   {    4800,	DHU_LPR_B4800	},	/* A and B */
    136   {    7200,	DHU_LPR_B7200	},	/* A	   */
    137   {    9600,	DHU_LPR_B9600	},	/* A and B */
    138   {   19200,	DHU_LPR_B19200	},	/* 	 B */
    139   {   38400,	DHU_LPR_B38400	},	/* A	   */
    140   {      -1,	-1		}
    141 };
    142 
    143 static int	dhu_match __P((struct device *, struct cfdata *, void *));
    144 static void	dhu_attach __P((struct device *, struct device *, void *));
    145 static	void	dhurint __P((void *));
    146 static	void	dhuxint __P((void *));
    147 static	void	dhustart __P((struct tty *));
    148 static	int	dhuparam __P((struct tty *, struct termios *));
    149 static	int	dhuiflow __P((struct tty *, int));
    150 static unsigned	dhumctl __P((struct dhu_softc *,int, int, int));
    151 
    152 cdev_decl(dhu);
    153 
    154 struct	cfattach dhu_ca = {
    155 	sizeof(struct dhu_softc), dhu_match, dhu_attach
    156 };
    157 
    158 /* Autoconfig handles: setup the controller to interrupt, */
    159 /* then complete the housecleaning for full operation */
    160 
    161 static int
    162 dhu_match(parent, cf, aux)
    163         struct device *parent;
    164 	struct cfdata *cf;
    165         void *aux;
    166 {
    167 	struct uba_attach_args *ua = aux;
    168 	int n;
    169 
    170 	/* Reset controller to initialize, enable TX/RX interrupts */
    171 	/* to catch floating vector info elsewhere when completed */
    172 
    173 	bus_space_write_2(ua->ua_iot, ua->ua_ioh, DHU_UBA_CSR,
    174 	    DHU_CSR_MASTER_RESET | DHU_CSR_RXIE | DHU_CSR_TXIE);
    175 
    176 	/* Now wait up to 3 seconds for self-test to complete. */
    177 
    178 	for (n = 0; n < 300; n++) {
    179 		DELAY(10000);
    180 		if ((bus_space_read_2(ua->ua_iot, ua->ua_ioh, DHU_UBA_CSR) &
    181 		    DHU_CSR_MASTER_RESET) == 0)
    182 			break;
    183 	}
    184 
    185 	/* If the RESET did not clear after 3 seconds, */
    186 	/* the controller must be broken. */
    187 
    188 	if (n >= 300)
    189 		return 0;
    190 
    191 	/* Check whether diagnostic run has signalled a failure. */
    192 
    193 	if ((bus_space_read_2(ua->ua_iot, ua->ua_ioh, DHU_UBA_CSR) &
    194 	    DHU_CSR_DIAG_FAIL) != 0)
    195 		return 0;
    196 
    197        	return 1;
    198 }
    199 
    200 static void
    201 dhu_attach(parent, self, aux)
    202         struct device *parent, *self;
    203         void *aux;
    204 {
    205 	struct dhu_softc *sc = (void *)self;
    206 	struct uba_attach_args *ua = aux;
    207 	unsigned c;
    208 	int n, i;
    209 
    210 	sc->sc_iot = ua->ua_iot;
    211 	sc->sc_ioh = ua->ua_ioh;
    212 	sc->sc_dmat = ua->ua_dmat;
    213 	/* Process the 8 bytes of diagnostic info put into */
    214 	/* the FIFO following the master reset operation. */
    215 
    216 	printf("\n%s:", self->dv_xname);
    217 	for (n = 0; n < 8; n++) {
    218 		c = DHU_READ_WORD(DHU_UBA_RBUF);
    219 
    220 		if ((c&DHU_DIAG_CODE) == DHU_DIAG_CODE) {
    221 			if ((c&0200) == 0000)
    222 				printf(" rom(%d) version %d",
    223 					((c>>1)&01), ((c>>2)&037));
    224 			else if (((c>>2)&07) != 0)
    225 				printf(" diag-error(proc%d)=%x",
    226 					((c>>1)&01), ((c>>2)&07));
    227 		}
    228 	}
    229 
    230 	c = DHU_READ_WORD(DHU_UBA_STAT);
    231 
    232 	sc->sc_type = (c & DHU_STAT_DHU)? IS_DHU: IS_DHV;
    233 	printf("\n%s: DH%s-11\n", self->dv_xname, (c & DHU_STAT_DHU)?"U":"V");
    234 
    235 	for (i = 0; i < sc->sc_type; i++) {
    236 		struct tty *tp;
    237 		tp = sc->sc_dhu[i].dhu_tty = ttymalloc();
    238 		sc->sc_dhu[i].dhu_state = STATE_IDLE;
    239 		bus_dmamap_create(sc->sc_dmat, tp->t_outq.c_cn, 1,
    240 		    tp->t_outq.c_cn, 0, BUS_DMA_ALLOCNOW|BUS_DMA_NOWAIT,
    241 		    &sc->sc_dhu[i].dhu_dmah);
    242 		bus_dmamap_load(sc->sc_dmat, sc->sc_dhu[i].dhu_dmah,
    243 		    tp->t_outq.c_cs, tp->t_outq.c_cn, 0, BUS_DMA_NOWAIT);
    244 
    245 	}
    246 
    247 	/* Now establish RX & TX interrupt handlers */
    248 
    249 	uba_intr_establish(ua->ua_icookie, ua->ua_cvec,
    250 		dhurint, sc, &sc->sc_rintrcnt);
    251 	uba_intr_establish(ua->ua_icookie, ua->ua_cvec + 4,
    252 		dhuxint, sc, &sc->sc_tintrcnt);
    253 	evcnt_attach_dynamic(&sc->sc_rintrcnt, EVCNT_TYPE_INTR, ua->ua_evcnt,
    254 		sc->sc_dev.dv_xname, "rintr");
    255 	evcnt_attach_dynamic(&sc->sc_tintrcnt, EVCNT_TYPE_INTR, ua->ua_evcnt,
    256 		sc->sc_dev.dv_xname, "tintr");
    257 }
    258 
    259 /* Receiver Interrupt */
    260 
    261 static void
    262 dhurint(arg)
    263 	void *arg;
    264 {
    265 	struct	dhu_softc *sc = arg;
    266 	struct tty *tp;
    267 	int cc, line;
    268 	unsigned c, delta;
    269 	int overrun = 0;
    270 
    271 	while ((c = DHU_READ_WORD(DHU_UBA_RBUF)) & DHU_RBUF_DATA_VALID) {
    272 
    273 		/* Ignore diagnostic FIFO entries. */
    274 
    275 		if ((c & DHU_DIAG_CODE) == DHU_DIAG_CODE)
    276 			continue;
    277 
    278 		cc = c & 0xFF;
    279 		line = DHU_LINE(c>>8);
    280 		tp = sc->sc_dhu[line].dhu_tty;
    281 
    282 		/* LINK.TYPE is set so we get modem control FIFO entries */
    283 
    284 		if ((c & DHU_DIAG_CODE) == DHU_MODEM_CODE) {
    285 			c = (c << 8);
    286 			/* Do MDMBUF flow control, wakeup sleeping opens */
    287 			if (c & DHU_STAT_DCD) {
    288 				if (!(tp->t_state & TS_CARR_ON))
    289 				    (void)(*tp->t_linesw->l_modem)(tp, 1);
    290 			}
    291 			else if ((tp->t_state & TS_CARR_ON) &&
    292 				(*tp->t_linesw->l_modem)(tp, 0) == 0)
    293 					(void) dhumctl(sc, line, 0, DMSET);
    294 
    295 			/* Do CRTSCTS flow control */
    296 			delta = c ^ sc->sc_dhu[line].dhu_modem;
    297 			sc->sc_dhu[line].dhu_modem = c;
    298 			if ((delta & DHU_STAT_CTS) &&
    299 			    (tp->t_state & TS_ISOPEN) &&
    300 			    (tp->t_cflag & CRTSCTS)) {
    301 				if (c & DHU_STAT_CTS) {
    302 					tp->t_state &= ~TS_TTSTOP;
    303 					ttstart(tp);
    304 				} else {
    305 					tp->t_state |= TS_TTSTOP;
    306 					dhustop(tp, 0);
    307 				}
    308 			}
    309 			continue;
    310 		}
    311 
    312 		if (!(tp->t_state & TS_ISOPEN)) {
    313 			wakeup((caddr_t)&tp->t_rawq);
    314 			continue;
    315 		}
    316 
    317 		if ((c & DHU_RBUF_OVERRUN_ERR) && overrun == 0) {
    318 			log(LOG_WARNING, "%s: silo overflow, line %d\n",
    319 				sc->sc_dev.dv_xname, line);
    320 			overrun = 1;
    321 		}
    322 		/* A BREAK key will appear as a NULL with a framing error */
    323 		if (c & DHU_RBUF_FRAMING_ERR)
    324 			cc |= TTY_FE;
    325 		if (c & DHU_RBUF_PARITY_ERR)
    326 			cc |= TTY_PE;
    327 
    328 		(*tp->t_linesw->l_rint)(cc, tp);
    329 	}
    330 }
    331 
    332 /* Transmitter Interrupt */
    333 
    334 static void
    335 dhuxint(arg)
    336 	void *arg;
    337 {
    338 	struct	dhu_softc *sc = arg;
    339 	struct tty *tp;
    340 	int line;
    341 
    342 	line = DHU_LINE(DHU_READ_BYTE(DHU_UBA_CSR_HI));
    343 
    344 	tp = sc->sc_dhu[line].dhu_tty;
    345 
    346 	tp->t_state &= ~TS_BUSY;
    347 	if (tp->t_state & TS_FLUSH)
    348 		tp->t_state &= ~TS_FLUSH;
    349 	else {
    350 		if (sc->sc_dhu[line].dhu_state == STATE_DMA_STOPPED)
    351 			sc->sc_dhu[line].dhu_cc -=
    352 			DHU_READ_WORD(DHU_UBA_TBUFCNT);
    353 		ndflush(&tp->t_outq, sc->sc_dhu[line].dhu_cc);
    354 		sc->sc_dhu[line].dhu_cc = 0;
    355 	}
    356 
    357 	sc->sc_dhu[line].dhu_state = STATE_IDLE;
    358 
    359 	(*tp->t_linesw->l_start)(tp);
    360 }
    361 
    362 int
    363 dhuopen(dev, flag, mode, p)
    364 	dev_t dev;
    365 	int flag, mode;
    366 	struct proc *p;
    367 {
    368 	struct tty *tp;
    369 	int unit, line;
    370 	struct dhu_softc *sc;
    371 	int s, error = 0;
    372 
    373 	unit = DHU_M2U(minor(dev));
    374 	line = DHU_LINE(minor(dev));
    375 
    376 	if (unit >= dhu_cd.cd_ndevs || dhu_cd.cd_devs[unit] == NULL)
    377 		return (ENXIO);
    378 
    379 	sc = dhu_cd.cd_devs[unit];
    380 
    381 	if (line >= sc->sc_type)
    382 		return ENXIO;
    383 
    384 	s = spltty();
    385 	DHU_WRITE_BYTE(DHU_UBA_CSR, DHU_CSR_RXIE | line);
    386 	sc->sc_dhu[line].dhu_modem = DHU_READ_WORD(DHU_UBA_STAT);
    387 	(void) splx(s);
    388 
    389 	tp = sc->sc_dhu[line].dhu_tty;
    390 
    391 	tp->t_oproc   = dhustart;
    392 	tp->t_param   = dhuparam;
    393 	tp->t_hwiflow = dhuiflow;
    394 	tp->t_dev = dev;
    395 	if ((tp->t_state & TS_ISOPEN) == 0) {
    396 		ttychars(tp);
    397 		if (tp->t_ispeed == 0) {
    398 			tp->t_iflag = TTYDEF_IFLAG;
    399 			tp->t_oflag = TTYDEF_OFLAG;
    400 			tp->t_cflag = TTYDEF_CFLAG;
    401 			tp->t_lflag = TTYDEF_LFLAG;
    402 			tp->t_ispeed = tp->t_ospeed = TTYDEF_SPEED;
    403 		}
    404 		(void) dhuparam(tp, &tp->t_termios);
    405 		ttsetwater(tp);
    406 	} else if ((tp->t_state & TS_XCLUDE) &&
    407 	    curproc->l_proc->p_ucred->cr_uid != 0)
    408 		return (EBUSY);
    409 	/* Use DMBIS and *not* DMSET or else we clobber incoming bits */
    410 	if (dhumctl(sc, line, DML_DTR|DML_RTS, DMBIS) & DML_DCD)
    411 		tp->t_state |= TS_CARR_ON;
    412 	s = spltty();
    413 	while (!(flag & O_NONBLOCK) && !(tp->t_cflag & CLOCAL) &&
    414 	       !(tp->t_state & TS_CARR_ON)) {
    415 		tp->t_wopen++;
    416 		error = ttysleep(tp, (caddr_t)&tp->t_rawq,
    417 				TTIPRI | PCATCH, ttopen, 0);
    418 		tp->t_wopen--;
    419 		if (error)
    420 			break;
    421 	}
    422 	(void) splx(s);
    423 	if (error)
    424 		return (error);
    425 	return ((*tp->t_linesw->l_open)(dev, tp));
    426 }
    427 
    428 /*ARGSUSED*/
    429 int
    430 dhuclose(dev, flag, mode, p)
    431 	dev_t dev;
    432 	int flag, mode;
    433 	struct proc *p;
    434 {
    435 	struct tty *tp;
    436 	int unit, line;
    437 	struct dhu_softc *sc;
    438 
    439 	unit = DHU_M2U(minor(dev));
    440 	line = DHU_LINE(minor(dev));
    441 
    442 	sc = dhu_cd.cd_devs[unit];
    443 
    444 	tp = sc->sc_dhu[line].dhu_tty;
    445 
    446 	(*tp->t_linesw->l_close)(tp, flag);
    447 
    448 	/* Make sure a BREAK state is not left enabled. */
    449 
    450 	(void) dhumctl(sc, line, DML_BRK, DMBIC);
    451 
    452 	/* Do a hangup if so required. */
    453 
    454 	if ((tp->t_cflag & HUPCL) || tp->t_wopen ||
    455 	    !(tp->t_state & TS_ISOPEN))
    456 		(void) dhumctl(sc, line, 0, DMSET);
    457 
    458 	return (ttyclose(tp));
    459 }
    460 
    461 int
    462 dhuread(dev, uio, flag)
    463 	dev_t dev;
    464 	struct uio *uio;
    465 {
    466 	struct dhu_softc *sc;
    467 	struct tty *tp;
    468 
    469 	sc = dhu_cd.cd_devs[DHU_M2U(minor(dev))];
    470 
    471 	tp = sc->sc_dhu[DHU_LINE(minor(dev))].dhu_tty;
    472 	return ((*tp->t_linesw->l_read)(tp, uio, flag));
    473 }
    474 
    475 int
    476 dhuwrite(dev, uio, flag)
    477 	dev_t dev;
    478 	struct uio *uio;
    479 {
    480 	struct dhu_softc *sc;
    481 	struct tty *tp;
    482 
    483 	sc = dhu_cd.cd_devs[DHU_M2U(minor(dev))];
    484 
    485 	tp = sc->sc_dhu[DHU_LINE(minor(dev))].dhu_tty;
    486 	return ((*tp->t_linesw->l_write)(tp, uio, flag));
    487 }
    488 
    489 int
    490 dhupoll(dev, events, p)
    491 	dev_t dev;
    492 	int events;
    493 	struct proc *p;
    494 {
    495 	struct dhu_softc *sc;
    496 	struct tty *tp;
    497 
    498 	sc = dhu_cd.cd_devs[DHU_M2U(minor(dev))];
    499 
    500 	tp = sc->sc_dhu[DHU_LINE(minor(dev))].dhu_tty;
    501 	return ((*tp->t_linesw->l_poll)(tp, events, p));
    502 }
    503 
    504 /*ARGSUSED*/
    505 int
    506 dhuioctl(dev, cmd, data, flag, p)
    507 	dev_t dev;
    508 	u_long cmd;
    509 	caddr_t data;
    510 	int flag;
    511 	struct proc *p;
    512 {
    513 	struct dhu_softc *sc;
    514 	struct tty *tp;
    515 	int unit, line;
    516 	int error;
    517 
    518 	unit = DHU_M2U(minor(dev));
    519 	line = DHU_LINE(minor(dev));
    520 	sc = dhu_cd.cd_devs[unit];
    521 	tp = sc->sc_dhu[line].dhu_tty;
    522 
    523 	error = (*tp->t_linesw->l_ioctl)(tp, cmd, data, flag, p);
    524 	if (error != EPASSTHROUGH)
    525 		return (error);
    526 
    527 	error = ttioctl(tp, cmd, data, flag, p);
    528 	if (error != EPASSTHROUGH)
    529 		return (error);
    530 
    531 	switch (cmd) {
    532 
    533 	case TIOCSBRK:
    534 		(void) dhumctl(sc, line, DML_BRK, DMBIS);
    535 		break;
    536 
    537 	case TIOCCBRK:
    538 		(void) dhumctl(sc, line, DML_BRK, DMBIC);
    539 		break;
    540 
    541 	case TIOCSDTR:
    542 		(void) dhumctl(sc, line, DML_DTR|DML_RTS, DMBIS);
    543 		break;
    544 
    545 	case TIOCCDTR:
    546 		(void) dhumctl(sc, line, DML_DTR|DML_RTS, DMBIC);
    547 		break;
    548 
    549 	case TIOCMSET:
    550 		(void) dhumctl(sc, line, *(int *)data, DMSET);
    551 		break;
    552 
    553 	case TIOCMBIS:
    554 		(void) dhumctl(sc, line, *(int *)data, DMBIS);
    555 		break;
    556 
    557 	case TIOCMBIC:
    558 		(void) dhumctl(sc, line, *(int *)data, DMBIC);
    559 		break;
    560 
    561 	case TIOCMGET:
    562 		*(int *)data = (dhumctl(sc, line, 0, DMGET) & ~DML_BRK);
    563 		break;
    564 
    565 	default:
    566 		return (EPASSTHROUGH);
    567 	}
    568 	return (0);
    569 }
    570 
    571 struct tty *
    572 dhutty(dev)
    573         dev_t dev;
    574 {
    575 	struct dhu_softc *sc = dhu_cd.cd_devs[DHU_M2U(minor(dev))];
    576 	struct tty *tp = sc->sc_dhu[DHU_LINE(minor(dev))].dhu_tty;
    577         return (tp);
    578 }
    579 
    580 /*ARGSUSED*/
    581 void
    582 dhustop(tp, flag)
    583 	struct tty *tp;
    584 {
    585 	struct dhu_softc *sc;
    586 	int line;
    587 	int s;
    588 
    589 	s = spltty();
    590 
    591 	if (tp->t_state & TS_BUSY) {
    592 
    593 		sc = dhu_cd.cd_devs[DHU_M2U(minor(tp->t_dev))];
    594 		line = DHU_LINE(minor(tp->t_dev));
    595 
    596 		if (sc->sc_dhu[line].dhu_state == STATE_DMA_RUNNING) {
    597 
    598 			sc->sc_dhu[line].dhu_state = STATE_DMA_STOPPED;
    599 
    600 			DHU_WRITE_BYTE(DHU_UBA_CSR, DHU_CSR_RXIE | line);
    601 			DHU_WRITE_WORD(DHU_UBA_LNCTRL,
    602 			    DHU_READ_WORD(DHU_UBA_LNCTRL) |
    603 			    DHU_LNCTRL_DMA_ABORT);
    604 		}
    605 
    606 		if (!(tp->t_state & TS_TTSTOP))
    607 			tp->t_state |= TS_FLUSH;
    608 	}
    609 	(void) splx(s);
    610 }
    611 
    612 static void
    613 dhustart(tp)
    614 	struct tty *tp;
    615 {
    616 	struct dhu_softc *sc;
    617 	int line, cc;
    618 	int addr;
    619 	int s;
    620 
    621 	s = spltty();
    622 	if (tp->t_state & (TS_TIMEOUT|TS_BUSY|TS_TTSTOP))
    623 		goto out;
    624 	if (tp->t_outq.c_cc <= tp->t_lowat) {
    625 		if (tp->t_state & TS_ASLEEP) {
    626 			tp->t_state &= ~TS_ASLEEP;
    627 			wakeup((caddr_t)&tp->t_outq);
    628 		}
    629 		selwakeup(&tp->t_wsel);
    630 	}
    631 	if (tp->t_outq.c_cc == 0)
    632 		goto out;
    633 	cc = ndqb(&tp->t_outq, 0);
    634 	if (cc == 0)
    635 		goto out;
    636 
    637 	tp->t_state |= TS_BUSY;
    638 
    639 	sc = dhu_cd.cd_devs[DHU_M2U(minor(tp->t_dev))];
    640 
    641 	line = DHU_LINE(minor(tp->t_dev));
    642 
    643 	DHU_WRITE_BYTE(DHU_UBA_CSR, DHU_CSR_RXIE | line);
    644 
    645 	sc->sc_dhu[line].dhu_cc = cc;
    646 
    647 	if (cc == 1) {
    648 
    649 		sc->sc_dhu[line].dhu_state = STATE_TX_ONE_CHAR;
    650 
    651 		DHU_WRITE_WORD(DHU_UBA_TXCHAR,
    652 		    DHU_TXCHAR_DATA_VALID | *tp->t_outq.c_cf);
    653 
    654 	} else {
    655 
    656 		sc->sc_dhu[line].dhu_state = STATE_DMA_RUNNING;
    657 
    658 		addr = sc->sc_dhu[line].dhu_dmah->dm_segs[0].ds_addr +
    659 			(tp->t_outq.c_cf - tp->t_outq.c_cs);
    660 
    661 		DHU_WRITE_WORD(DHU_UBA_TBUFCNT, cc);
    662 		DHU_WRITE_WORD(DHU_UBA_TBUFAD1, addr & 0xFFFF);
    663 		DHU_WRITE_WORD(DHU_UBA_TBUFAD2, ((addr>>16) & 0x3F) |
    664 		    DHU_TBUFAD2_TX_ENABLE);
    665 		DHU_WRITE_WORD(DHU_UBA_LNCTRL,
    666 		    DHU_READ_WORD(DHU_UBA_LNCTRL) & ~DHU_LNCTRL_DMA_ABORT);
    667 		DHU_WRITE_WORD(DHU_UBA_TBUFAD2,
    668 		    DHU_READ_WORD(DHU_UBA_TBUFAD2) | DHU_TBUFAD2_DMA_START);
    669 	}
    670 out:
    671 	(void) splx(s);
    672 	return;
    673 }
    674 
    675 static int
    676 dhuparam(tp, t)
    677 	struct tty *tp;
    678 	struct termios *t;
    679 {
    680 	struct dhu_softc *sc;
    681 	int cflag = t->c_cflag;
    682 	int ispeed = ttspeedtab(t->c_ispeed, dhuspeedtab);
    683 	int ospeed = ttspeedtab(t->c_ospeed, dhuspeedtab);
    684 	unsigned lpr, lnctrl;
    685 	int unit, line;
    686 	int s;
    687 
    688 	unit = DHU_M2U(minor(tp->t_dev));
    689 	line = DHU_LINE(minor(tp->t_dev));
    690 
    691 	sc = dhu_cd.cd_devs[unit];
    692 
    693 	/* check requested parameters */
    694         if (ospeed < 0 || ispeed < 0)
    695                 return (EINVAL);
    696 
    697         tp->t_ispeed = t->c_ispeed;
    698         tp->t_ospeed = t->c_ospeed;
    699         tp->t_cflag = cflag;
    700 
    701 	if (ospeed == 0) {
    702 		(void) dhumctl(sc, line, 0, DMSET);	/* hang up line */
    703 		return (0);
    704 	}
    705 
    706 	s = spltty();
    707 	DHU_WRITE_BYTE(DHU_UBA_CSR, DHU_CSR_RXIE | line);
    708 
    709 	lpr = ((ispeed&017)<<8) | ((ospeed&017)<<12) ;
    710 
    711 	switch (cflag & CSIZE) {
    712 
    713 	case CS5:
    714 		lpr |= DHU_LPR_5_BIT_CHAR;
    715 		break;
    716 
    717 	case CS6:
    718 		lpr |= DHU_LPR_6_BIT_CHAR;
    719 		break;
    720 
    721 	case CS7:
    722 		lpr |= DHU_LPR_7_BIT_CHAR;
    723 		break;
    724 
    725 	default:
    726 		lpr |= DHU_LPR_8_BIT_CHAR;
    727 		break;
    728 	}
    729 
    730 	if (cflag & PARENB)
    731 		lpr |= DHU_LPR_PARENB;
    732 	if (!(cflag & PARODD))
    733 		lpr |= DHU_LPR_EPAR;
    734 	if (cflag & CSTOPB)
    735 		lpr |= DHU_LPR_2_STOP;
    736 
    737 	DHU_WRITE_WORD(DHU_UBA_LPR, lpr);
    738 
    739 	DHU_WRITE_WORD(DHU_UBA_TBUFAD2,
    740 	    DHU_READ_WORD(DHU_UBA_TBUFAD2) | DHU_TBUFAD2_TX_ENABLE);
    741 
    742 	lnctrl = DHU_READ_WORD(DHU_UBA_LNCTRL);
    743 
    744 	/* Setting LINK.TYPE enables modem signal change interrupts. */
    745 
    746 	lnctrl |= (DHU_LNCTRL_RX_ENABLE | DHU_LNCTRL_LINK_TYPE);
    747 
    748 	/* Enable the auto XON/XOFF feature on the controller */
    749 
    750 	if (t->c_iflag & IXON)
    751 		lnctrl |= DHU_LNCTRL_OAUTO;
    752 	else
    753 		lnctrl &= ~DHU_LNCTRL_OAUTO;
    754 
    755 	if (t->c_iflag & IXOFF)
    756 		lnctrl |= DHU_LNCTRL_IAUTO;
    757 	else
    758 		lnctrl &= ~DHU_LNCTRL_IAUTO;
    759 
    760 	DHU_WRITE_WORD(DHU_UBA_LNCTRL, lnctrl);
    761 
    762 	(void) splx(s);
    763 	return (0);
    764 }
    765 
    766 static int
    767 dhuiflow(tp, flag)
    768 	struct tty *tp;
    769 	int flag;
    770 {
    771 	struct dhu_softc *sc;
    772 	int line = DHU_LINE(minor(tp->t_dev));
    773 
    774 	if (tp->t_cflag & CRTSCTS) {
    775 		sc = dhu_cd.cd_devs[DHU_M2U(minor(tp->t_dev))];
    776 		(void) dhumctl(sc, line, DML_RTS, ((flag)? DMBIC: DMBIS));
    777 		return (1);
    778 	}
    779 	return (0);
    780 }
    781 
    782 static unsigned
    783 dhumctl(sc, line, bits, how)
    784 	struct dhu_softc *sc;
    785 	int line, bits, how;
    786 {
    787 	unsigned status;
    788 	unsigned lnctrl;
    789 	unsigned mbits;
    790 	int s;
    791 
    792 	s = spltty();
    793 
    794 	DHU_WRITE_BYTE(DHU_UBA_CSR, DHU_CSR_RXIE | line);
    795 
    796 	mbits = 0;
    797 
    798 	/* external signals as seen from the port */
    799 
    800 	status = DHU_READ_WORD(DHU_UBA_STAT);
    801 
    802 	if (status & DHU_STAT_CTS)
    803 		mbits |= DML_CTS;
    804 
    805 	if (status & DHU_STAT_DCD)
    806 		mbits |= DML_DCD;
    807 
    808 	if (status & DHU_STAT_DSR)
    809 		mbits |= DML_DSR;
    810 
    811 	if (status & DHU_STAT_RI)
    812 		mbits |= DML_RI;
    813 
    814 	/* internal signals/state delivered to port */
    815 
    816 	lnctrl = DHU_READ_WORD(DHU_UBA_LNCTRL);
    817 
    818 	if (lnctrl & DHU_LNCTRL_RTS)
    819 		mbits |= DML_RTS;
    820 
    821 	if (lnctrl & DHU_LNCTRL_DTR)
    822 		mbits |= DML_DTR;
    823 
    824 	if (lnctrl & DHU_LNCTRL_BREAK)
    825 		mbits |= DML_BRK;
    826 
    827 	switch (how) {
    828 
    829 	case DMSET:
    830 		mbits = bits;
    831 		break;
    832 
    833 	case DMBIS:
    834 		mbits |= bits;
    835 		break;
    836 
    837 	case DMBIC:
    838 		mbits &= ~bits;
    839 		break;
    840 
    841 	case DMGET:
    842 		(void) splx(s);
    843 		return (mbits);
    844 	}
    845 
    846 	if (mbits & DML_RTS)
    847 		lnctrl |= DHU_LNCTRL_RTS;
    848 	else
    849 		lnctrl &= ~DHU_LNCTRL_RTS;
    850 
    851 	if (mbits & DML_DTR)
    852 		lnctrl |= DHU_LNCTRL_DTR;
    853 	else
    854 		lnctrl &= ~DHU_LNCTRL_DTR;
    855 
    856 	if (mbits & DML_BRK)
    857 		lnctrl |= DHU_LNCTRL_BREAK;
    858 	else
    859 		lnctrl &= ~DHU_LNCTRL_BREAK;
    860 
    861 	DHU_WRITE_WORD(DHU_UBA_LNCTRL, lnctrl);
    862 
    863 	(void) splx(s);
    864 	return (mbits);
    865 }
    866