if_qe.c revision 1.48 1 1.48 ragge /* $NetBSD: if_qe.c,v 1.48 2001/04/26 20:05:46 ragge Exp $ */
2 1.1 ragge /*
3 1.37 ragge * Copyright (c) 1999 Ludd, University of Lule}, Sweden. All rights reserved.
4 1.1 ragge *
5 1.1 ragge * Redistribution and use in source and binary forms, with or without
6 1.1 ragge * modification, are permitted provided that the following conditions
7 1.1 ragge * are met:
8 1.1 ragge * 1. Redistributions of source code must retain the above copyright
9 1.1 ragge * notice, this list of conditions and the following disclaimer.
10 1.1 ragge * 2. Redistributions in binary form must reproduce the above copyright
11 1.1 ragge * notice, this list of conditions and the following disclaimer in the
12 1.1 ragge * documentation and/or other materials provided with the distribution.
13 1.1 ragge * 3. All advertising materials mentioning features or use of this software
14 1.1 ragge * must display the following acknowledgement:
15 1.37 ragge * This product includes software developed at Ludd, University of
16 1.37 ragge * Lule}, Sweden and its contributors.
17 1.37 ragge * 4. The name of the author may not be used to endorse or promote products
18 1.37 ragge * derived from this software without specific prior written permission
19 1.37 ragge *
20 1.37 ragge * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.37 ragge * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.37 ragge * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.37 ragge * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.37 ragge * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.37 ragge * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.37 ragge * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.37 ragge * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.37 ragge * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.37 ragge * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1 ragge */
31 1.1 ragge
32 1.1 ragge /*
33 1.37 ragge * Driver for DEQNA/DELQA ethernet cards.
34 1.37 ragge * Things that is still to do:
35 1.37 ragge * Handle ubaresets. Does not work at all right now.
36 1.37 ragge * Fix ALLMULTI reception. But someone must tell me how...
37 1.37 ragge * Collect statistics.
38 1.1 ragge */
39 1.22 ragge
40 1.27 jonathan #include "opt_inet.h"
41 1.22 ragge #include "bpfilter.h"
42 1.22 ragge
43 1.9 mycroft #include <sys/param.h>
44 1.9 mycroft #include <sys/mbuf.h>
45 1.9 mycroft #include <sys/socket.h>
46 1.9 mycroft #include <sys/device.h>
47 1.37 ragge #include <sys/systm.h>
48 1.37 ragge #include <sys/sockio.h>
49 1.9 mycroft
50 1.9 mycroft #include <net/if.h>
51 1.20 is #include <net/if_ether.h>
52 1.21 ragge #include <net/if_dl.h>
53 1.1 ragge
54 1.9 mycroft #include <netinet/in.h>
55 1.20 is #include <netinet/if_inarp.h>
56 1.22 ragge
57 1.22 ragge #if NBPFILTER > 0
58 1.22 ragge #include <net/bpf.h>
59 1.22 ragge #include <net/bpfdesc.h>
60 1.22 ragge #endif
61 1.22 ragge
62 1.37 ragge #include <machine/bus.h>
63 1.1 ragge
64 1.37 ragge #include <dev/qbus/ubavar.h>
65 1.37 ragge #include <dev/qbus/if_qereg.h>
66 1.1 ragge
67 1.37 ragge #include "ioconf.h"
68 1.37 ragge
69 1.37 ragge #define RXDESCS 30 /* # of receive descriptors */
70 1.37 ragge #define TXDESCS 60 /* # transmit descs */
71 1.6 jtc
72 1.1 ragge /*
73 1.37 ragge * Structure containing the elements that must be in DMA-safe memory.
74 1.1 ragge */
75 1.37 ragge struct qe_cdata {
76 1.37 ragge struct qe_ring qc_recv[RXDESCS+1]; /* Receive descriptors */
77 1.37 ragge struct qe_ring qc_xmit[TXDESCS+1]; /* Transmit descriptors */
78 1.37 ragge u_int8_t qc_setup[128]; /* Setup packet layout */
79 1.37 ragge };
80 1.37 ragge
81 1.1 ragge struct qe_softc {
82 1.37 ragge struct device sc_dev; /* Configuration common part */
83 1.41 matt struct evcnt sc_intrcnt; /* Interrupt counting */
84 1.37 ragge struct ethercom sc_ec; /* Ethernet common part */
85 1.37 ragge #define sc_if sc_ec.ec_if /* network-visible interface */
86 1.37 ragge bus_space_tag_t sc_iot;
87 1.37 ragge bus_addr_t sc_ioh;
88 1.37 ragge bus_dma_tag_t sc_dmat;
89 1.37 ragge struct qe_cdata *sc_qedata; /* Descriptor struct */
90 1.37 ragge struct qe_cdata *sc_pqedata; /* Unibus address of above */
91 1.37 ragge struct mbuf* sc_txmbuf[TXDESCS];
92 1.37 ragge struct mbuf* sc_rxmbuf[RXDESCS];
93 1.37 ragge bus_dmamap_t sc_xmtmap[TXDESCS];
94 1.37 ragge bus_dmamap_t sc_rcvmap[RXDESCS];
95 1.48 ragge struct ubinfo sc_ui;
96 1.37 ragge int sc_intvec; /* Interrupt vector */
97 1.37 ragge int sc_nexttx;
98 1.37 ragge int sc_inq;
99 1.37 ragge int sc_lastack;
100 1.37 ragge int sc_nextrx;
101 1.37 ragge int sc_setup; /* Setup packet in queue */
102 1.7 ragge };
103 1.1 ragge
104 1.46 ragge static int qematch(struct device *, struct cfdata *, void *);
105 1.46 ragge static void qeattach(struct device *, struct device *, void *);
106 1.46 ragge static void qeinit(struct qe_softc *);
107 1.46 ragge static void qestart(struct ifnet *);
108 1.46 ragge static void qeintr(void *);
109 1.46 ragge static int qeioctl(struct ifnet *, u_long, caddr_t);
110 1.46 ragge static int qe_add_rxbuf(struct qe_softc *, int);
111 1.46 ragge static void qe_setup(struct qe_softc *);
112 1.46 ragge static void qetimeout(struct ifnet *);
113 1.1 ragge
114 1.12 ragge struct cfattach qe_ca = {
115 1.12 ragge sizeof(struct qe_softc), qematch, qeattach
116 1.12 ragge };
117 1.23 thorpej
118 1.37 ragge #define QE_WCSR(csr, val) \
119 1.37 ragge bus_space_write_2(sc->sc_iot, sc->sc_ioh, csr, val)
120 1.37 ragge #define QE_RCSR(csr) \
121 1.37 ragge bus_space_read_2(sc->sc_iot, sc->sc_ioh, csr)
122 1.1 ragge
123 1.37 ragge #define LOWORD(x) ((int)(x) & 0xffff)
124 1.37 ragge #define HIWORD(x) (((int)(x) >> 16) & 0x3f)
125 1.7 ragge
126 1.1 ragge /*
127 1.37 ragge * Check for present DEQNA. Done by sending a fake setup packet
128 1.37 ragge * and wait for interrupt.
129 1.1 ragge */
130 1.7 ragge int
131 1.46 ragge qematch(struct device *parent, struct cfdata *cf, void *aux)
132 1.7 ragge {
133 1.37 ragge struct qe_softc ssc;
134 1.37 ragge struct qe_softc *sc = &ssc;
135 1.7 ragge struct uba_attach_args *ua = aux;
136 1.7 ragge struct uba_softc *ubasc = (struct uba_softc *)parent;
137 1.48 ragge struct ubinfo ui;
138 1.37 ragge
139 1.37 ragge #define PROBESIZE (sizeof(struct qe_ring) * 4 + 128)
140 1.37 ragge struct qe_ring ring[15]; /* For diag purposes only */
141 1.21 ragge struct qe_ring *rp;
142 1.37 ragge int error;
143 1.1 ragge
144 1.37 ragge bzero(sc, sizeof(struct qe_softc));
145 1.37 ragge bzero(ring, PROBESIZE);
146 1.37 ragge sc->sc_iot = ua->ua_iot;
147 1.37 ragge sc->sc_ioh = ua->ua_ioh;
148 1.37 ragge sc->sc_dmat = ua->ua_dmat;
149 1.7 ragge
150 1.37 ragge ubasc->uh_lastiv -= 4;
151 1.37 ragge QE_WCSR(QE_CSR_CSR, QE_RESET);
152 1.37 ragge QE_WCSR(QE_CSR_VECTOR, ubasc->uh_lastiv);
153 1.1 ragge
154 1.1 ragge /*
155 1.37 ragge * Map the ring area. Actually this is done only to be able to
156 1.37 ragge * send and receive a internal packet; some junk is loopbacked
157 1.37 ragge * so that the DEQNA has a reason to interrupt.
158 1.1 ragge */
159 1.48 ragge ui.ui_size = PROBESIZE;
160 1.48 ragge ui.ui_vaddr = (caddr_t)&ring[0];
161 1.48 ragge if ((error = uballoc((void *)parent, &ui, UBA_CANTWAIT)))
162 1.37 ragge return 0;
163 1.1 ragge
164 1.1 ragge /*
165 1.37 ragge * Init a simple "fake" receive and transmit descriptor that
166 1.37 ragge * points to some unused area. Send a fake setup packet.
167 1.1 ragge */
168 1.48 ragge rp = (void *)ui.ui_baddr;
169 1.37 ragge ring[0].qe_flag = ring[0].qe_status1 = QE_NOTYET;
170 1.37 ragge ring[0].qe_addr_lo = LOWORD(&rp[4]);
171 1.37 ragge ring[0].qe_addr_hi = HIWORD(&rp[4]) | QE_VALID | QE_EOMSG | QE_SETUP;
172 1.37 ragge ring[0].qe_buf_len = 128;
173 1.1 ragge
174 1.37 ragge ring[2].qe_flag = ring[2].qe_status1 = QE_NOTYET;
175 1.37 ragge ring[2].qe_addr_lo = LOWORD(&rp[4]);
176 1.37 ragge ring[2].qe_addr_hi = HIWORD(&rp[4]) | QE_VALID;
177 1.37 ragge ring[2].qe_buf_len = 128;
178 1.1 ragge
179 1.37 ragge QE_WCSR(QE_CSR_CSR, QE_RCSR(QE_CSR_CSR) & ~QE_RESET);
180 1.37 ragge DELAY(1000);
181 1.1 ragge
182 1.1 ragge /*
183 1.1 ragge * Start the interface and wait for the packet.
184 1.1 ragge */
185 1.37 ragge QE_WCSR(QE_CSR_CSR, QE_INT_ENABLE|QE_XMIT_INT|QE_RCV_INT);
186 1.37 ragge QE_WCSR(QE_CSR_RCLL, LOWORD(&rp[2]));
187 1.37 ragge QE_WCSR(QE_CSR_RCLH, HIWORD(&rp[2]));
188 1.37 ragge QE_WCSR(QE_CSR_XMTL, LOWORD(rp));
189 1.37 ragge QE_WCSR(QE_CSR_XMTH, HIWORD(rp));
190 1.1 ragge DELAY(10000);
191 1.37 ragge
192 1.1 ragge /*
193 1.1 ragge * All done with the bus resources.
194 1.1 ragge */
195 1.48 ragge ubfree((void *)parent, &ui);
196 1.7 ragge return 1;
197 1.1 ragge }
198 1.1 ragge
199 1.1 ragge /*
200 1.1 ragge * Interface exists: make available by filling in network interface
201 1.1 ragge * record. System will initialize the interface when it is ready
202 1.1 ragge * to accept packets.
203 1.1 ragge */
204 1.7 ragge void
205 1.46 ragge qeattach(struct device *parent, struct device *self, void *aux)
206 1.7 ragge {
207 1.7 ragge struct uba_attach_args *ua = aux;
208 1.37 ragge struct uba_softc *ubasc = (struct uba_softc *)parent;
209 1.7 ragge struct qe_softc *sc = (struct qe_softc *)self;
210 1.37 ragge struct ifnet *ifp = (struct ifnet *)&sc->sc_if;
211 1.37 ragge struct qe_ring *rp;
212 1.37 ragge u_int8_t enaddr[ETHER_ADDR_LEN];
213 1.48 ragge int i, error;
214 1.37 ragge
215 1.37 ragge sc->sc_iot = ua->ua_iot;
216 1.37 ragge sc->sc_ioh = ua->ua_ioh;
217 1.37 ragge sc->sc_dmat = ua->ua_dmat;
218 1.37 ragge
219 1.37 ragge /*
220 1.37 ragge * Allocate DMA safe memory for descriptors and setup memory.
221 1.37 ragge */
222 1.37 ragge
223 1.48 ragge sc->sc_ui.ui_size = sizeof(struct qe_cdata);
224 1.48 ragge if ((error = ubmemalloc((struct uba_softc *)parent, &sc->sc_ui, 0))) {
225 1.48 ragge printf(": unable to ubmemalloc(), error = %d\n", error);
226 1.48 ragge return;
227 1.37 ragge }
228 1.48 ragge sc->sc_pqedata = (struct qe_cdata *)sc->sc_ui.ui_baddr;
229 1.48 ragge sc->sc_qedata = (struct qe_cdata *)sc->sc_ui.ui_vaddr;
230 1.37 ragge
231 1.37 ragge /*
232 1.37 ragge * Zero the newly allocated memory.
233 1.37 ragge */
234 1.37 ragge bzero(sc->sc_qedata, sizeof(struct qe_cdata));
235 1.37 ragge /*
236 1.37 ragge * Create the transmit descriptor DMA maps. We take advantage
237 1.37 ragge * of the fact that the Qbus address space is big, and therefore
238 1.37 ragge * allocate map registers for all transmit descriptors also,
239 1.37 ragge * so that we can avoid this each time we send a packet.
240 1.37 ragge */
241 1.37 ragge for (i = 0; i < TXDESCS; i++) {
242 1.37 ragge if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
243 1.37 ragge 1, MCLBYTES, 0, BUS_DMA_NOWAIT|BUS_DMA_ALLOCNOW,
244 1.37 ragge &sc->sc_xmtmap[i]))) {
245 1.37 ragge printf(": unable to create tx DMA map %d, error = %d\n",
246 1.37 ragge i, error);
247 1.37 ragge goto fail_4;
248 1.37 ragge }
249 1.37 ragge }
250 1.37 ragge
251 1.37 ragge /*
252 1.37 ragge * Create receive buffer DMA maps.
253 1.37 ragge */
254 1.37 ragge for (i = 0; i < RXDESCS; i++) {
255 1.37 ragge if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
256 1.37 ragge MCLBYTES, 0, BUS_DMA_NOWAIT,
257 1.37 ragge &sc->sc_rcvmap[i]))) {
258 1.37 ragge printf(": unable to create rx DMA map %d, error = %d\n",
259 1.37 ragge i, error);
260 1.37 ragge goto fail_5;
261 1.37 ragge }
262 1.37 ragge }
263 1.37 ragge /*
264 1.37 ragge * Pre-allocate the receive buffers.
265 1.37 ragge */
266 1.37 ragge for (i = 0; i < RXDESCS; i++) {
267 1.37 ragge if ((error = qe_add_rxbuf(sc, i)) != 0) {
268 1.37 ragge printf(": unable to allocate or map rx buffer %d\n,"
269 1.37 ragge " error = %d\n", i, error);
270 1.37 ragge goto fail_6;
271 1.37 ragge }
272 1.37 ragge }
273 1.1 ragge
274 1.1 ragge /*
275 1.37 ragge * Create ring loops of the buffer chains.
276 1.37 ragge * This is only done once.
277 1.1 ragge */
278 1.37 ragge
279 1.37 ragge rp = sc->sc_qedata->qc_recv;
280 1.37 ragge rp[RXDESCS].qe_addr_lo = LOWORD(&sc->sc_pqedata->qc_recv[0]);
281 1.37 ragge rp[RXDESCS].qe_addr_hi = HIWORD(&sc->sc_pqedata->qc_recv[0]) |
282 1.37 ragge QE_VALID | QE_CHAIN;
283 1.37 ragge rp[RXDESCS].qe_flag = rp[RXDESCS].qe_status1 = QE_NOTYET;
284 1.37 ragge
285 1.37 ragge rp = sc->sc_qedata->qc_xmit;
286 1.37 ragge rp[TXDESCS].qe_addr_lo = LOWORD(&sc->sc_pqedata->qc_xmit[0]);
287 1.37 ragge rp[TXDESCS].qe_addr_hi = HIWORD(&sc->sc_pqedata->qc_xmit[0]) |
288 1.37 ragge QE_VALID | QE_CHAIN;
289 1.37 ragge rp[TXDESCS].qe_flag = rp[TXDESCS].qe_status1 = QE_NOTYET;
290 1.1 ragge
291 1.1 ragge /*
292 1.37 ragge * Get the vector that were set at match time, and remember it.
293 1.1 ragge */
294 1.37 ragge sc->sc_intvec = ubasc->uh_lastiv;
295 1.37 ragge QE_WCSR(QE_CSR_CSR, QE_RESET);
296 1.37 ragge DELAY(1000);
297 1.37 ragge QE_WCSR(QE_CSR_CSR, QE_RCSR(QE_CSR_CSR) & ~QE_RESET);
298 1.1 ragge
299 1.1 ragge /*
300 1.37 ragge * Read out ethernet address and tell which type this card is.
301 1.1 ragge */
302 1.37 ragge for (i = 0; i < 6; i++)
303 1.37 ragge enaddr[i] = QE_RCSR(i * 2) & 0xff;
304 1.1 ragge
305 1.37 ragge QE_WCSR(QE_CSR_VECTOR, sc->sc_intvec | 1);
306 1.37 ragge printf("\n%s: %s, hardware address %s\n", sc->sc_dev.dv_xname,
307 1.37 ragge QE_RCSR(QE_CSR_VECTOR) & 1 ? "delqa":"deqna",
308 1.37 ragge ether_sprintf(enaddr));
309 1.37 ragge
310 1.37 ragge QE_WCSR(QE_CSR_VECTOR, QE_RCSR(QE_CSR_VECTOR) & ~1); /* ??? */
311 1.37 ragge
312 1.41 matt uba_intr_establish(ua->ua_icookie, ua->ua_cvec, qeintr,
313 1.41 matt sc, &sc->sc_intrcnt);
314 1.42 matt evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, ua->ua_evcnt,
315 1.42 matt sc->sc_dev.dv_xname, "intr");
316 1.39 matt
317 1.37 ragge strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
318 1.37 ragge ifp->if_softc = sc;
319 1.37 ragge ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
320 1.1 ragge ifp->if_start = qestart;
321 1.1 ragge ifp->if_ioctl = qeioctl;
322 1.38 ragge ifp->if_watchdog = qetimeout;
323 1.45 thorpej IFQ_SET_READY(&ifp->if_snd);
324 1.37 ragge
325 1.37 ragge /*
326 1.37 ragge * Attach the interface.
327 1.37 ragge */
328 1.1 ragge if_attach(ifp);
329 1.37 ragge ether_ifattach(ifp, enaddr);
330 1.22 ragge
331 1.37 ragge return;
332 1.1 ragge
333 1.37 ragge /*
334 1.37 ragge * Free any resources we've allocated during the failed attach
335 1.37 ragge * attempt. Do this in reverse order and fall through.
336 1.37 ragge */
337 1.37 ragge fail_6:
338 1.37 ragge for (i = 0; i < RXDESCS; i++) {
339 1.37 ragge if (sc->sc_rxmbuf[i] != NULL) {
340 1.37 ragge bus_dmamap_unload(sc->sc_dmat, sc->sc_xmtmap[i]);
341 1.37 ragge m_freem(sc->sc_rxmbuf[i]);
342 1.37 ragge }
343 1.37 ragge }
344 1.37 ragge fail_5:
345 1.37 ragge for (i = 0; i < RXDESCS; i++) {
346 1.37 ragge if (sc->sc_xmtmap[i] != NULL)
347 1.37 ragge bus_dmamap_destroy(sc->sc_dmat, sc->sc_xmtmap[i]);
348 1.37 ragge }
349 1.37 ragge fail_4:
350 1.37 ragge for (i = 0; i < TXDESCS; i++) {
351 1.37 ragge if (sc->sc_rcvmap[i] != NULL)
352 1.37 ragge bus_dmamap_destroy(sc->sc_dmat, sc->sc_rcvmap[i]);
353 1.37 ragge }
354 1.1 ragge }
355 1.1 ragge
356 1.1 ragge /*
357 1.1 ragge * Initialization of interface.
358 1.1 ragge */
359 1.7 ragge void
360 1.46 ragge qeinit(struct qe_softc *sc)
361 1.1 ragge {
362 1.37 ragge struct ifnet *ifp = (struct ifnet *)&sc->sc_if;
363 1.37 ragge struct qe_cdata *qc = sc->sc_qedata;
364 1.4 ragge int i;
365 1.1 ragge
366 1.1 ragge
367 1.37 ragge /*
368 1.37 ragge * Reset the interface.
369 1.37 ragge */
370 1.37 ragge QE_WCSR(QE_CSR_CSR, QE_RESET);
371 1.37 ragge DELAY(1000);
372 1.37 ragge QE_WCSR(QE_CSR_CSR, QE_RCSR(QE_CSR_CSR) & ~QE_RESET);
373 1.37 ragge QE_WCSR(QE_CSR_VECTOR, sc->sc_intvec);
374 1.37 ragge
375 1.37 ragge sc->sc_nexttx = sc->sc_inq = sc->sc_lastack = 0;
376 1.37 ragge /*
377 1.37 ragge * Release and init transmit descriptors.
378 1.37 ragge */
379 1.37 ragge for (i = 0; i < TXDESCS; i++) {
380 1.37 ragge if (sc->sc_txmbuf[i]) {
381 1.37 ragge bus_dmamap_unload(sc->sc_dmat, sc->sc_xmtmap[i]);
382 1.37 ragge m_freem(sc->sc_txmbuf[i]);
383 1.37 ragge sc->sc_txmbuf[i] = 0;
384 1.1 ragge }
385 1.37 ragge qc->qc_xmit[i].qe_addr_hi = 0; /* Clear valid bit */
386 1.37 ragge qc->qc_xmit[i].qe_status1 = qc->qc_xmit[i].qe_flag = QE_NOTYET;
387 1.1 ragge }
388 1.37 ragge
389 1.37 ragge
390 1.37 ragge /*
391 1.37 ragge * Init receive descriptors.
392 1.37 ragge */
393 1.37 ragge for (i = 0; i < RXDESCS; i++)
394 1.37 ragge qc->qc_recv[i].qe_status1 = qc->qc_recv[i].qe_flag = QE_NOTYET;
395 1.37 ragge sc->sc_nextrx = 0;
396 1.37 ragge
397 1.37 ragge /*
398 1.37 ragge * Write the descriptor addresses to the device.
399 1.37 ragge * Receiving packets will be enabled in the interrupt routine.
400 1.37 ragge */
401 1.37 ragge QE_WCSR(QE_CSR_CSR, QE_INT_ENABLE|QE_XMIT_INT|QE_RCV_INT);
402 1.37 ragge QE_WCSR(QE_CSR_RCLL, LOWORD(sc->sc_pqedata->qc_recv));
403 1.37 ragge QE_WCSR(QE_CSR_RCLH, HIWORD(sc->sc_pqedata->qc_recv));
404 1.37 ragge
405 1.37 ragge ifp->if_flags |= IFF_RUNNING;
406 1.37 ragge ifp->if_flags &= ~IFF_OACTIVE;
407 1.37 ragge
408 1.1 ragge /*
409 1.37 ragge * Send a setup frame.
410 1.37 ragge * This will start the transmit machinery as well.
411 1.1 ragge */
412 1.37 ragge qe_setup(sc);
413 1.37 ragge
414 1.1 ragge }
415 1.1 ragge
416 1.1 ragge /*
417 1.1 ragge * Start output on interface.
418 1.1 ragge */
419 1.2 mycroft void
420 1.46 ragge qestart(struct ifnet *ifp)
421 1.1 ragge {
422 1.37 ragge struct qe_softc *sc = ifp->if_softc;
423 1.37 ragge struct qe_cdata *qc = sc->sc_qedata;
424 1.37 ragge paddr_t buffer;
425 1.37 ragge struct mbuf *m, *m0;
426 1.38 ragge int idx, len, s, i, totlen, error;
427 1.46 ragge short orword, csr;
428 1.37 ragge
429 1.37 ragge if ((QE_RCSR(QE_CSR_CSR) & QE_RCV_ENABLE) == 0)
430 1.37 ragge return;
431 1.1 ragge
432 1.47 thorpej s = splnet();
433 1.37 ragge while (sc->sc_inq < (TXDESCS - 1)) {
434 1.1 ragge
435 1.37 ragge if (sc->sc_setup) {
436 1.37 ragge qe_setup(sc);
437 1.37 ragge continue;
438 1.37 ragge }
439 1.37 ragge idx = sc->sc_nexttx;
440 1.45 thorpej IFQ_POLL(&ifp->if_snd, m);
441 1.37 ragge if (m == 0)
442 1.37 ragge goto out;
443 1.37 ragge /*
444 1.37 ragge * Count number of mbufs in chain.
445 1.37 ragge * Always do DMA directly from mbufs, therefore the transmit
446 1.37 ragge * ring is really big.
447 1.37 ragge */
448 1.37 ragge for (m0 = m, i = 0; m0; m0 = m0->m_next)
449 1.38 ragge if (m0->m_len)
450 1.38 ragge i++;
451 1.37 ragge if (i >= TXDESCS)
452 1.37 ragge panic("qestart");
453 1.37 ragge
454 1.37 ragge if ((i + sc->sc_inq) >= (TXDESCS - 1)) {
455 1.38 ragge ifp->if_flags |= IFF_OACTIVE;
456 1.37 ragge goto out;
457 1.37 ragge }
458 1.45 thorpej
459 1.45 thorpej IFQ_DEQUEUE(&ifp->if_snd, m);
460 1.45 thorpej
461 1.22 ragge #if NBPFILTER > 0
462 1.37 ragge if (ifp->if_bpf)
463 1.37 ragge bpf_mtap(ifp->if_bpf, m);
464 1.22 ragge #endif
465 1.1 ragge /*
466 1.37 ragge * m now points to a mbuf chain that can be loaded.
467 1.37 ragge * Loop around and set it.
468 1.1 ragge */
469 1.38 ragge totlen = 0;
470 1.37 ragge for (m0 = m; m0; m0 = m0->m_next) {
471 1.38 ragge error = bus_dmamap_load(sc->sc_dmat, sc->sc_xmtmap[idx],
472 1.37 ragge mtod(m0, void *), m0->m_len, 0, 0);
473 1.37 ragge buffer = sc->sc_xmtmap[idx]->dm_segs[0].ds_addr;
474 1.37 ragge len = m0->m_len;
475 1.38 ragge if (len == 0)
476 1.38 ragge continue;
477 1.37 ragge
478 1.38 ragge totlen += len;
479 1.37 ragge /* Word alignment calc */
480 1.37 ragge orword = 0;
481 1.38 ragge if (totlen == m->m_pkthdr.len) {
482 1.38 ragge if (totlen < ETHER_MIN_LEN)
483 1.38 ragge len += (ETHER_MIN_LEN - totlen);
484 1.37 ragge orword |= QE_EOMSG;
485 1.38 ragge sc->sc_txmbuf[idx] = m;
486 1.37 ragge }
487 1.37 ragge if ((buffer & 1) || (len & 1))
488 1.37 ragge len += 2;
489 1.37 ragge if (buffer & 1)
490 1.37 ragge orword |= QE_ODDBEGIN;
491 1.37 ragge if ((buffer + len) & 1)
492 1.37 ragge orword |= QE_ODDEND;
493 1.37 ragge qc->qc_xmit[idx].qe_buf_len = -(len/2);
494 1.37 ragge qc->qc_xmit[idx].qe_addr_lo = LOWORD(buffer);
495 1.37 ragge qc->qc_xmit[idx].qe_addr_hi = HIWORD(buffer);
496 1.37 ragge qc->qc_xmit[idx].qe_flag =
497 1.37 ragge qc->qc_xmit[idx].qe_status1 = QE_NOTYET;
498 1.37 ragge qc->qc_xmit[idx].qe_addr_hi |= (QE_VALID | orword);
499 1.37 ragge if (++idx == TXDESCS)
500 1.37 ragge idx = 0;
501 1.37 ragge sc->sc_inq++;
502 1.37 ragge }
503 1.38 ragge #ifdef DIAGNOSTIC
504 1.38 ragge if (totlen != m->m_pkthdr.len)
505 1.38 ragge panic("qestart: len fault");
506 1.38 ragge #endif
507 1.37 ragge
508 1.37 ragge /*
509 1.37 ragge * Kick off the transmit logic, if it is stopped.
510 1.37 ragge */
511 1.46 ragge csr = QE_RCSR(QE_CSR_CSR);
512 1.46 ragge if (csr & QE_XL_INVALID) {
513 1.37 ragge QE_WCSR(QE_CSR_XMTL,
514 1.37 ragge LOWORD(&sc->sc_pqedata->qc_xmit[sc->sc_nexttx]));
515 1.37 ragge QE_WCSR(QE_CSR_XMTH,
516 1.37 ragge HIWORD(&sc->sc_pqedata->qc_xmit[sc->sc_nexttx]));
517 1.37 ragge }
518 1.37 ragge sc->sc_nexttx = idx;
519 1.37 ragge }
520 1.37 ragge if (sc->sc_inq == (TXDESCS - 1))
521 1.37 ragge ifp->if_flags |= IFF_OACTIVE;
522 1.38 ragge
523 1.38 ragge out: if (sc->sc_inq)
524 1.38 ragge ifp->if_timer = 5; /* If transmit logic dies */
525 1.38 ragge splx(s);
526 1.1 ragge }
527 1.1 ragge
528 1.39 matt static void
529 1.46 ragge qeintr(void *arg)
530 1.1 ragge {
531 1.39 matt struct qe_softc *sc = arg;
532 1.37 ragge struct qe_cdata *qc = sc->sc_qedata;
533 1.37 ragge struct ifnet *ifp = &sc->sc_if;
534 1.37 ragge struct mbuf *m;
535 1.37 ragge int csr, status1, status2, len;
536 1.1 ragge
537 1.37 ragge csr = QE_RCSR(QE_CSR_CSR);
538 1.1 ragge
539 1.37 ragge QE_WCSR(QE_CSR_CSR, QE_RCV_ENABLE | QE_INT_ENABLE | QE_XMIT_INT |
540 1.37 ragge QE_RCV_INT | QE_ILOOP);
541 1.1 ragge
542 1.37 ragge if (csr & QE_RCV_INT)
543 1.37 ragge while (qc->qc_recv[sc->sc_nextrx].qe_status1 != QE_NOTYET) {
544 1.37 ragge status1 = qc->qc_recv[sc->sc_nextrx].qe_status1;
545 1.37 ragge status2 = qc->qc_recv[sc->sc_nextrx].qe_status2;
546 1.46 ragge
547 1.37 ragge m = sc->sc_rxmbuf[sc->sc_nextrx];
548 1.37 ragge len = ((status1 & QE_RBL_HI) |
549 1.37 ragge (status2 & QE_RBL_LO)) + 60;
550 1.37 ragge qe_add_rxbuf(sc, sc->sc_nextrx);
551 1.37 ragge m->m_pkthdr.rcvif = ifp;
552 1.37 ragge m->m_pkthdr.len = m->m_len = len;
553 1.37 ragge if (++sc->sc_nextrx == RXDESCS)
554 1.37 ragge sc->sc_nextrx = 0;
555 1.37 ragge #if NBPFILTER > 0
556 1.43 thorpej if (ifp->if_bpf)
557 1.37 ragge bpf_mtap(ifp->if_bpf, m);
558 1.37 ragge #endif
559 1.46 ragge if ((status1 & QE_ESETUP) == 0)
560 1.46 ragge (*ifp->if_input)(ifp, m);
561 1.46 ragge else
562 1.46 ragge m_freem(m);
563 1.1 ragge }
564 1.37 ragge
565 1.46 ragge if (csr & (QE_XMIT_INT|QE_XL_INVALID)) {
566 1.37 ragge while (qc->qc_xmit[sc->sc_lastack].qe_status1 != QE_NOTYET) {
567 1.37 ragge int idx = sc->sc_lastack;
568 1.37 ragge
569 1.37 ragge sc->sc_inq--;
570 1.37 ragge if (++sc->sc_lastack == TXDESCS)
571 1.37 ragge sc->sc_lastack = 0;
572 1.37 ragge
573 1.37 ragge /* XXX collect statistics */
574 1.37 ragge qc->qc_xmit[idx].qe_addr_hi &= ~QE_VALID;
575 1.37 ragge qc->qc_xmit[idx].qe_status1 =
576 1.37 ragge qc->qc_xmit[idx].qe_flag = QE_NOTYET;
577 1.37 ragge
578 1.37 ragge if (qc->qc_xmit[idx].qe_addr_hi & QE_SETUP)
579 1.37 ragge continue;
580 1.37 ragge bus_dmamap_unload(sc->sc_dmat, sc->sc_xmtmap[idx]);
581 1.37 ragge if (sc->sc_txmbuf[idx]) {
582 1.37 ragge m_freem(sc->sc_txmbuf[idx]);
583 1.37 ragge sc->sc_txmbuf[idx] = 0;
584 1.37 ragge }
585 1.37 ragge }
586 1.38 ragge ifp->if_timer = 0;
587 1.37 ragge ifp->if_flags &= ~IFF_OACTIVE;
588 1.37 ragge qestart(ifp); /* Put in more in queue */
589 1.1 ragge }
590 1.37 ragge /*
591 1.37 ragge * How can the receive list get invalid???
592 1.37 ragge * Verified that it happens anyway.
593 1.1 ragge */
594 1.37 ragge if ((qc->qc_recv[sc->sc_nextrx].qe_status1 == QE_NOTYET) &&
595 1.37 ragge (QE_RCSR(QE_CSR_CSR) & QE_RL_INVALID)) {
596 1.37 ragge QE_WCSR(QE_CSR_RCLL,
597 1.37 ragge LOWORD(&sc->sc_pqedata->qc_recv[sc->sc_nextrx]));
598 1.37 ragge QE_WCSR(QE_CSR_RCLH,
599 1.37 ragge HIWORD(&sc->sc_pqedata->qc_recv[sc->sc_nextrx]));
600 1.1 ragge }
601 1.1 ragge }
602 1.1 ragge
603 1.1 ragge /*
604 1.1 ragge * Process an ioctl request.
605 1.1 ragge */
606 1.7 ragge int
607 1.46 ragge qeioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
608 1.1 ragge {
609 1.14 thorpej struct qe_softc *sc = ifp->if_softc;
610 1.37 ragge struct ifreq *ifr = (struct ifreq *)data;
611 1.1 ragge struct ifaddr *ifa = (struct ifaddr *)data;
612 1.8 mycroft int s = splnet(), error = 0;
613 1.1 ragge
614 1.1 ragge switch (cmd) {
615 1.1 ragge
616 1.1 ragge case SIOCSIFADDR:
617 1.1 ragge ifp->if_flags |= IFF_UP;
618 1.1 ragge switch(ifa->ifa_addr->sa_family) {
619 1.1 ragge #ifdef INET
620 1.1 ragge case AF_INET:
621 1.37 ragge qeinit(sc);
622 1.20 is arp_ifinit(ifp, ifa);
623 1.1 ragge break;
624 1.1 ragge #endif
625 1.1 ragge }
626 1.1 ragge break;
627 1.1 ragge
628 1.1 ragge case SIOCSIFFLAGS:
629 1.1 ragge if ((ifp->if_flags & IFF_UP) == 0 &&
630 1.37 ragge (ifp->if_flags & IFF_RUNNING) != 0) {
631 1.37 ragge /*
632 1.37 ragge * If interface is marked down and it is running,
633 1.37 ragge * stop it. (by disabling receive mechanism).
634 1.37 ragge */
635 1.37 ragge QE_WCSR(QE_CSR_CSR,
636 1.37 ragge QE_RCSR(QE_CSR_CSR) & ~QE_RCV_ENABLE);
637 1.37 ragge ifp->if_flags &= ~IFF_RUNNING;
638 1.37 ragge } else if ((ifp->if_flags & IFF_UP) != 0 &&
639 1.37 ragge (ifp->if_flags & IFF_RUNNING) == 0) {
640 1.37 ragge /*
641 1.37 ragge * If interface it marked up and it is stopped, then
642 1.37 ragge * start it.
643 1.37 ragge */
644 1.19 ragge qeinit(sc);
645 1.37 ragge } else if ((ifp->if_flags & IFF_UP) != 0) {
646 1.37 ragge /*
647 1.37 ragge * Send a new setup packet to match any new changes.
648 1.37 ragge * (Like IFF_PROMISC etc)
649 1.37 ragge */
650 1.37 ragge qe_setup(sc);
651 1.37 ragge }
652 1.1 ragge break;
653 1.1 ragge
654 1.22 ragge case SIOCADDMULTI:
655 1.22 ragge case SIOCDELMULTI:
656 1.22 ragge /*
657 1.22 ragge * Update our multicast list.
658 1.22 ragge */
659 1.22 ragge error = (cmd == SIOCADDMULTI) ?
660 1.37 ragge ether_addmulti(ifr, &sc->sc_ec):
661 1.37 ragge ether_delmulti(ifr, &sc->sc_ec);
662 1.22 ragge
663 1.22 ragge if (error == ENETRESET) {
664 1.22 ragge /*
665 1.22 ragge * Multicast list has changed; set the hardware filter
666 1.22 ragge * accordingly.
667 1.22 ragge */
668 1.37 ragge qe_setup(sc);
669 1.22 ragge error = 0;
670 1.22 ragge }
671 1.22 ragge break;
672 1.22 ragge
673 1.1 ragge default:
674 1.1 ragge error = EINVAL;
675 1.1 ragge
676 1.1 ragge }
677 1.1 ragge splx(s);
678 1.1 ragge return (error);
679 1.1 ragge }
680 1.1 ragge
681 1.1 ragge /*
682 1.37 ragge * Add a receive buffer to the indicated descriptor.
683 1.1 ragge */
684 1.37 ragge int
685 1.46 ragge qe_add_rxbuf(struct qe_softc *sc, int i)
686 1.1 ragge {
687 1.37 ragge struct mbuf *m;
688 1.37 ragge struct qe_ring *rp;
689 1.37 ragge vaddr_t addr;
690 1.37 ragge int error;
691 1.37 ragge
692 1.37 ragge MGETHDR(m, M_DONTWAIT, MT_DATA);
693 1.37 ragge if (m == NULL)
694 1.37 ragge return (ENOBUFS);
695 1.37 ragge
696 1.37 ragge MCLGET(m, M_DONTWAIT);
697 1.37 ragge if ((m->m_flags & M_EXT) == 0) {
698 1.37 ragge m_freem(m);
699 1.37 ragge return (ENOBUFS);
700 1.37 ragge }
701 1.37 ragge
702 1.37 ragge if (sc->sc_rxmbuf[i] != NULL)
703 1.37 ragge bus_dmamap_unload(sc->sc_dmat, sc->sc_rcvmap[i]);
704 1.1 ragge
705 1.37 ragge error = bus_dmamap_load(sc->sc_dmat, sc->sc_rcvmap[i],
706 1.37 ragge m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
707 1.37 ragge if (error)
708 1.37 ragge panic("%s: can't load rx DMA map %d, error = %d\n",
709 1.37 ragge sc->sc_dev.dv_xname, i, error);
710 1.37 ragge sc->sc_rxmbuf[i] = m;
711 1.1 ragge
712 1.37 ragge bus_dmamap_sync(sc->sc_dmat, sc->sc_rcvmap[i], 0,
713 1.37 ragge sc->sc_rcvmap[i]->dm_mapsize, BUS_DMASYNC_PREREAD);
714 1.1 ragge
715 1.1 ragge /*
716 1.37 ragge * We know that the mbuf cluster is page aligned. Also, be sure
717 1.37 ragge * that the IP header will be longword aligned.
718 1.1 ragge */
719 1.37 ragge m->m_data += 2;
720 1.37 ragge addr = sc->sc_rcvmap[i]->dm_segs[0].ds_addr + 2;
721 1.37 ragge rp = &sc->sc_qedata->qc_recv[i];
722 1.37 ragge rp->qe_flag = rp->qe_status1 = QE_NOTYET;
723 1.37 ragge rp->qe_addr_lo = LOWORD(addr);
724 1.37 ragge rp->qe_addr_hi = HIWORD(addr) | QE_VALID;
725 1.37 ragge rp->qe_buf_len = -(m->m_ext.ext_size - 2)/2;
726 1.1 ragge
727 1.37 ragge return (0);
728 1.1 ragge }
729 1.37 ragge
730 1.1 ragge /*
731 1.37 ragge * Create a setup packet and put in queue for sending.
732 1.1 ragge */
733 1.7 ragge void
734 1.46 ragge qe_setup(struct qe_softc *sc)
735 1.1 ragge {
736 1.37 ragge struct ether_multi *enm;
737 1.37 ragge struct ether_multistep step;
738 1.37 ragge struct qe_cdata *qc = sc->sc_qedata;
739 1.37 ragge struct ifnet *ifp = &sc->sc_if;
740 1.37 ragge u_int8_t *enaddr = LLADDR(ifp->if_sadl);
741 1.37 ragge int i, j, k, idx, s;
742 1.37 ragge
743 1.47 thorpej s = splnet();
744 1.37 ragge if (sc->sc_inq == (TXDESCS - 1)) {
745 1.37 ragge sc->sc_setup = 1;
746 1.37 ragge splx(s);
747 1.37 ragge return;
748 1.37 ragge }
749 1.37 ragge sc->sc_setup = 0;
750 1.1 ragge /*
751 1.37 ragge * Init the setup packet with valid info.
752 1.1 ragge */
753 1.37 ragge memset(qc->qc_setup, 0xff, sizeof(qc->qc_setup)); /* Broadcast */
754 1.37 ragge for (i = 0; i < ETHER_ADDR_LEN; i++)
755 1.37 ragge qc->qc_setup[i * 8 + 1] = enaddr[i]; /* Own address */
756 1.37 ragge
757 1.1 ragge /*
758 1.37 ragge * Multicast handling. The DEQNA can handle up to 12 direct
759 1.37 ragge * ethernet addresses.
760 1.1 ragge */
761 1.37 ragge j = 3; k = 0;
762 1.37 ragge ifp->if_flags &= ~IFF_ALLMULTI;
763 1.37 ragge ETHER_FIRST_MULTI(step, &sc->sc_ec, enm);
764 1.37 ragge while (enm != NULL) {
765 1.37 ragge if (bcmp(enm->enm_addrlo, enm->enm_addrhi, 6)) {
766 1.37 ragge ifp->if_flags |= IFF_ALLMULTI;
767 1.37 ragge break;
768 1.37 ragge }
769 1.37 ragge for (i = 0; i < ETHER_ADDR_LEN; i++)
770 1.37 ragge qc->qc_setup[i * 8 + j + k] = enm->enm_addrlo[i];
771 1.37 ragge j++;
772 1.37 ragge if (j == 8) {
773 1.37 ragge j = 1; k += 64;
774 1.37 ragge }
775 1.37 ragge if (k > 64) {
776 1.37 ragge ifp->if_flags |= IFF_ALLMULTI;
777 1.37 ragge break;
778 1.22 ragge }
779 1.37 ragge ETHER_NEXT_MULTI(step, enm);
780 1.22 ragge }
781 1.37 ragge idx = sc->sc_nexttx;
782 1.37 ragge qc->qc_xmit[idx].qe_buf_len = -64;
783 1.1 ragge
784 1.1 ragge /*
785 1.37 ragge * How is the DEQNA turned in ALLMULTI mode???
786 1.37 ragge * Until someone tells me, fall back to PROMISC when more than
787 1.37 ragge * 12 ethernet addresses.
788 1.1 ragge */
789 1.43 thorpej if (ifp->if_flags & IFF_ALLMULTI)
790 1.43 thorpej ifp->if_flags |= IFF_PROMISC;
791 1.43 thorpej else if (ifp->if_pcount == 0)
792 1.43 thorpej ifp->if_flags &= ~IFF_PROMISC;
793 1.43 thorpej if (ifp->if_flags & IFF_PROMISC)
794 1.37 ragge qc->qc_xmit[idx].qe_buf_len = -65;
795 1.1 ragge
796 1.37 ragge qc->qc_xmit[idx].qe_addr_lo = LOWORD(sc->sc_pqedata->qc_setup);
797 1.37 ragge qc->qc_xmit[idx].qe_addr_hi =
798 1.37 ragge HIWORD(sc->sc_pqedata->qc_setup) | QE_SETUP | QE_EOMSG;
799 1.37 ragge qc->qc_xmit[idx].qe_status1 = qc->qc_xmit[idx].qe_flag = QE_NOTYET;
800 1.37 ragge qc->qc_xmit[idx].qe_addr_hi |= QE_VALID;
801 1.1 ragge
802 1.37 ragge if (QE_RCSR(QE_CSR_CSR) & QE_XL_INVALID) {
803 1.37 ragge QE_WCSR(QE_CSR_XMTL,
804 1.37 ragge LOWORD(&sc->sc_pqedata->qc_xmit[idx]));
805 1.37 ragge QE_WCSR(QE_CSR_XMTH,
806 1.37 ragge HIWORD(&sc->sc_pqedata->qc_xmit[idx]));
807 1.22 ragge }
808 1.1 ragge
809 1.37 ragge sc->sc_inq++;
810 1.37 ragge if (++sc->sc_nexttx == TXDESCS)
811 1.37 ragge sc->sc_nexttx = 0;
812 1.37 ragge splx(s);
813 1.38 ragge }
814 1.38 ragge
815 1.38 ragge /*
816 1.38 ragge * Check for dead transmit logic. Not uncommon.
817 1.38 ragge */
818 1.38 ragge void
819 1.46 ragge qetimeout(struct ifnet *ifp)
820 1.38 ragge {
821 1.38 ragge struct qe_softc *sc = ifp->if_softc;
822 1.38 ragge
823 1.38 ragge if (sc->sc_inq == 0)
824 1.38 ragge return;
825 1.38 ragge
826 1.38 ragge printf("%s: xmit logic died, resetting...\n", sc->sc_dev.dv_xname);
827 1.38 ragge /*
828 1.38 ragge * Do a reset of interface, to get it going again.
829 1.38 ragge * Will it work by just restart the transmit logic?
830 1.38 ragge */
831 1.38 ragge qeinit(sc);
832 1.1 ragge }
833