if_qe.c revision 1.54 1 1.54 thorpej /* $NetBSD: if_qe.c,v 1.54 2002/09/30 22:42:11 thorpej Exp $ */
2 1.1 ragge /*
3 1.37 ragge * Copyright (c) 1999 Ludd, University of Lule}, Sweden. All rights reserved.
4 1.1 ragge *
5 1.1 ragge * Redistribution and use in source and binary forms, with or without
6 1.1 ragge * modification, are permitted provided that the following conditions
7 1.1 ragge * are met:
8 1.1 ragge * 1. Redistributions of source code must retain the above copyright
9 1.1 ragge * notice, this list of conditions and the following disclaimer.
10 1.1 ragge * 2. Redistributions in binary form must reproduce the above copyright
11 1.1 ragge * notice, this list of conditions and the following disclaimer in the
12 1.1 ragge * documentation and/or other materials provided with the distribution.
13 1.1 ragge * 3. All advertising materials mentioning features or use of this software
14 1.1 ragge * must display the following acknowledgement:
15 1.37 ragge * This product includes software developed at Ludd, University of
16 1.37 ragge * Lule}, Sweden and its contributors.
17 1.37 ragge * 4. The name of the author may not be used to endorse or promote products
18 1.37 ragge * derived from this software without specific prior written permission
19 1.37 ragge *
20 1.37 ragge * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.37 ragge * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.37 ragge * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.37 ragge * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.37 ragge * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.37 ragge * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.37 ragge * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.37 ragge * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.37 ragge * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.37 ragge * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1 ragge */
31 1.1 ragge
32 1.1 ragge /*
33 1.37 ragge * Driver for DEQNA/DELQA ethernet cards.
34 1.37 ragge * Things that is still to do:
35 1.37 ragge * Handle ubaresets. Does not work at all right now.
36 1.37 ragge * Fix ALLMULTI reception. But someone must tell me how...
37 1.37 ragge * Collect statistics.
38 1.1 ragge */
39 1.49 lukem
40 1.49 lukem #include <sys/cdefs.h>
41 1.54 thorpej __KERNEL_RCSID(0, "$NetBSD: if_qe.c,v 1.54 2002/09/30 22:42:11 thorpej Exp $");
42 1.22 ragge
43 1.27 jonathan #include "opt_inet.h"
44 1.22 ragge #include "bpfilter.h"
45 1.22 ragge
46 1.9 mycroft #include <sys/param.h>
47 1.9 mycroft #include <sys/mbuf.h>
48 1.9 mycroft #include <sys/socket.h>
49 1.9 mycroft #include <sys/device.h>
50 1.37 ragge #include <sys/systm.h>
51 1.37 ragge #include <sys/sockio.h>
52 1.9 mycroft
53 1.9 mycroft #include <net/if.h>
54 1.20 is #include <net/if_ether.h>
55 1.21 ragge #include <net/if_dl.h>
56 1.1 ragge
57 1.9 mycroft #include <netinet/in.h>
58 1.20 is #include <netinet/if_inarp.h>
59 1.22 ragge
60 1.22 ragge #if NBPFILTER > 0
61 1.22 ragge #include <net/bpf.h>
62 1.22 ragge #include <net/bpfdesc.h>
63 1.22 ragge #endif
64 1.22 ragge
65 1.37 ragge #include <machine/bus.h>
66 1.1 ragge
67 1.37 ragge #include <dev/qbus/ubavar.h>
68 1.37 ragge #include <dev/qbus/if_qereg.h>
69 1.1 ragge
70 1.37 ragge #include "ioconf.h"
71 1.37 ragge
72 1.37 ragge #define RXDESCS 30 /* # of receive descriptors */
73 1.37 ragge #define TXDESCS 60 /* # transmit descs */
74 1.6 jtc
75 1.1 ragge /*
76 1.37 ragge * Structure containing the elements that must be in DMA-safe memory.
77 1.1 ragge */
78 1.37 ragge struct qe_cdata {
79 1.37 ragge struct qe_ring qc_recv[RXDESCS+1]; /* Receive descriptors */
80 1.37 ragge struct qe_ring qc_xmit[TXDESCS+1]; /* Transmit descriptors */
81 1.37 ragge u_int8_t qc_setup[128]; /* Setup packet layout */
82 1.37 ragge };
83 1.37 ragge
84 1.1 ragge struct qe_softc {
85 1.37 ragge struct device sc_dev; /* Configuration common part */
86 1.41 matt struct evcnt sc_intrcnt; /* Interrupt counting */
87 1.37 ragge struct ethercom sc_ec; /* Ethernet common part */
88 1.37 ragge #define sc_if sc_ec.ec_if /* network-visible interface */
89 1.37 ragge bus_space_tag_t sc_iot;
90 1.37 ragge bus_addr_t sc_ioh;
91 1.37 ragge bus_dma_tag_t sc_dmat;
92 1.37 ragge struct qe_cdata *sc_qedata; /* Descriptor struct */
93 1.37 ragge struct qe_cdata *sc_pqedata; /* Unibus address of above */
94 1.37 ragge struct mbuf* sc_txmbuf[TXDESCS];
95 1.37 ragge struct mbuf* sc_rxmbuf[RXDESCS];
96 1.37 ragge bus_dmamap_t sc_xmtmap[TXDESCS];
97 1.37 ragge bus_dmamap_t sc_rcvmap[RXDESCS];
98 1.48 ragge struct ubinfo sc_ui;
99 1.37 ragge int sc_intvec; /* Interrupt vector */
100 1.37 ragge int sc_nexttx;
101 1.37 ragge int sc_inq;
102 1.37 ragge int sc_lastack;
103 1.37 ragge int sc_nextrx;
104 1.37 ragge int sc_setup; /* Setup packet in queue */
105 1.7 ragge };
106 1.1 ragge
107 1.46 ragge static int qematch(struct device *, struct cfdata *, void *);
108 1.46 ragge static void qeattach(struct device *, struct device *, void *);
109 1.46 ragge static void qeinit(struct qe_softc *);
110 1.46 ragge static void qestart(struct ifnet *);
111 1.46 ragge static void qeintr(void *);
112 1.46 ragge static int qeioctl(struct ifnet *, u_long, caddr_t);
113 1.46 ragge static int qe_add_rxbuf(struct qe_softc *, int);
114 1.46 ragge static void qe_setup(struct qe_softc *);
115 1.46 ragge static void qetimeout(struct ifnet *);
116 1.1 ragge
117 1.54 thorpej CFATTACH_DECL(qe, sizeof(struct qe_softc),
118 1.54 thorpej qematch, qeattach, NULL, NULL)
119 1.23 thorpej
120 1.37 ragge #define QE_WCSR(csr, val) \
121 1.37 ragge bus_space_write_2(sc->sc_iot, sc->sc_ioh, csr, val)
122 1.37 ragge #define QE_RCSR(csr) \
123 1.37 ragge bus_space_read_2(sc->sc_iot, sc->sc_ioh, csr)
124 1.1 ragge
125 1.37 ragge #define LOWORD(x) ((int)(x) & 0xffff)
126 1.37 ragge #define HIWORD(x) (((int)(x) >> 16) & 0x3f)
127 1.7 ragge
128 1.1 ragge /*
129 1.37 ragge * Check for present DEQNA. Done by sending a fake setup packet
130 1.37 ragge * and wait for interrupt.
131 1.1 ragge */
132 1.7 ragge int
133 1.46 ragge qematch(struct device *parent, struct cfdata *cf, void *aux)
134 1.7 ragge {
135 1.37 ragge struct qe_softc ssc;
136 1.37 ragge struct qe_softc *sc = &ssc;
137 1.7 ragge struct uba_attach_args *ua = aux;
138 1.7 ragge struct uba_softc *ubasc = (struct uba_softc *)parent;
139 1.48 ragge struct ubinfo ui;
140 1.37 ragge
141 1.51 ragge #define PROBESIZE 4096
142 1.51 ragge struct qe_ring *ring;
143 1.21 ragge struct qe_ring *rp;
144 1.37 ragge int error;
145 1.1 ragge
146 1.51 ragge ring = malloc(PROBESIZE, M_TEMP, M_WAITOK);
147 1.37 ragge bzero(sc, sizeof(struct qe_softc));
148 1.37 ragge bzero(ring, PROBESIZE);
149 1.37 ragge sc->sc_iot = ua->ua_iot;
150 1.37 ragge sc->sc_ioh = ua->ua_ioh;
151 1.37 ragge sc->sc_dmat = ua->ua_dmat;
152 1.7 ragge
153 1.37 ragge ubasc->uh_lastiv -= 4;
154 1.37 ragge QE_WCSR(QE_CSR_CSR, QE_RESET);
155 1.37 ragge QE_WCSR(QE_CSR_VECTOR, ubasc->uh_lastiv);
156 1.1 ragge
157 1.1 ragge /*
158 1.37 ragge * Map the ring area. Actually this is done only to be able to
159 1.37 ragge * send and receive a internal packet; some junk is loopbacked
160 1.37 ragge * so that the DEQNA has a reason to interrupt.
161 1.1 ragge */
162 1.48 ragge ui.ui_size = PROBESIZE;
163 1.48 ragge ui.ui_vaddr = (caddr_t)&ring[0];
164 1.48 ragge if ((error = uballoc((void *)parent, &ui, UBA_CANTWAIT)))
165 1.37 ragge return 0;
166 1.1 ragge
167 1.1 ragge /*
168 1.37 ragge * Init a simple "fake" receive and transmit descriptor that
169 1.37 ragge * points to some unused area. Send a fake setup packet.
170 1.1 ragge */
171 1.48 ragge rp = (void *)ui.ui_baddr;
172 1.37 ragge ring[0].qe_flag = ring[0].qe_status1 = QE_NOTYET;
173 1.37 ragge ring[0].qe_addr_lo = LOWORD(&rp[4]);
174 1.37 ragge ring[0].qe_addr_hi = HIWORD(&rp[4]) | QE_VALID | QE_EOMSG | QE_SETUP;
175 1.51 ragge ring[0].qe_buf_len = -64;
176 1.1 ragge
177 1.37 ragge ring[2].qe_flag = ring[2].qe_status1 = QE_NOTYET;
178 1.37 ragge ring[2].qe_addr_lo = LOWORD(&rp[4]);
179 1.37 ragge ring[2].qe_addr_hi = HIWORD(&rp[4]) | QE_VALID;
180 1.51 ragge ring[2].qe_buf_len = -(1500/2);
181 1.1 ragge
182 1.37 ragge QE_WCSR(QE_CSR_CSR, QE_RCSR(QE_CSR_CSR) & ~QE_RESET);
183 1.37 ragge DELAY(1000);
184 1.1 ragge
185 1.1 ragge /*
186 1.1 ragge * Start the interface and wait for the packet.
187 1.1 ragge */
188 1.37 ragge QE_WCSR(QE_CSR_CSR, QE_INT_ENABLE|QE_XMIT_INT|QE_RCV_INT);
189 1.37 ragge QE_WCSR(QE_CSR_RCLL, LOWORD(&rp[2]));
190 1.37 ragge QE_WCSR(QE_CSR_RCLH, HIWORD(&rp[2]));
191 1.37 ragge QE_WCSR(QE_CSR_XMTL, LOWORD(rp));
192 1.37 ragge QE_WCSR(QE_CSR_XMTH, HIWORD(rp));
193 1.1 ragge DELAY(10000);
194 1.37 ragge
195 1.1 ragge /*
196 1.1 ragge * All done with the bus resources.
197 1.1 ragge */
198 1.48 ragge ubfree((void *)parent, &ui);
199 1.51 ragge free(ring, M_TEMP);
200 1.7 ragge return 1;
201 1.1 ragge }
202 1.1 ragge
203 1.1 ragge /*
204 1.1 ragge * Interface exists: make available by filling in network interface
205 1.1 ragge * record. System will initialize the interface when it is ready
206 1.1 ragge * to accept packets.
207 1.1 ragge */
208 1.7 ragge void
209 1.46 ragge qeattach(struct device *parent, struct device *self, void *aux)
210 1.7 ragge {
211 1.7 ragge struct uba_attach_args *ua = aux;
212 1.37 ragge struct uba_softc *ubasc = (struct uba_softc *)parent;
213 1.7 ragge struct qe_softc *sc = (struct qe_softc *)self;
214 1.37 ragge struct ifnet *ifp = (struct ifnet *)&sc->sc_if;
215 1.37 ragge struct qe_ring *rp;
216 1.37 ragge u_int8_t enaddr[ETHER_ADDR_LEN];
217 1.48 ragge int i, error;
218 1.37 ragge
219 1.37 ragge sc->sc_iot = ua->ua_iot;
220 1.37 ragge sc->sc_ioh = ua->ua_ioh;
221 1.37 ragge sc->sc_dmat = ua->ua_dmat;
222 1.37 ragge
223 1.37 ragge /*
224 1.37 ragge * Allocate DMA safe memory for descriptors and setup memory.
225 1.37 ragge */
226 1.37 ragge
227 1.48 ragge sc->sc_ui.ui_size = sizeof(struct qe_cdata);
228 1.48 ragge if ((error = ubmemalloc((struct uba_softc *)parent, &sc->sc_ui, 0))) {
229 1.48 ragge printf(": unable to ubmemalloc(), error = %d\n", error);
230 1.48 ragge return;
231 1.37 ragge }
232 1.48 ragge sc->sc_pqedata = (struct qe_cdata *)sc->sc_ui.ui_baddr;
233 1.48 ragge sc->sc_qedata = (struct qe_cdata *)sc->sc_ui.ui_vaddr;
234 1.37 ragge
235 1.37 ragge /*
236 1.37 ragge * Zero the newly allocated memory.
237 1.37 ragge */
238 1.37 ragge bzero(sc->sc_qedata, sizeof(struct qe_cdata));
239 1.37 ragge /*
240 1.37 ragge * Create the transmit descriptor DMA maps. We take advantage
241 1.37 ragge * of the fact that the Qbus address space is big, and therefore
242 1.37 ragge * allocate map registers for all transmit descriptors also,
243 1.37 ragge * so that we can avoid this each time we send a packet.
244 1.37 ragge */
245 1.37 ragge for (i = 0; i < TXDESCS; i++) {
246 1.37 ragge if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
247 1.37 ragge 1, MCLBYTES, 0, BUS_DMA_NOWAIT|BUS_DMA_ALLOCNOW,
248 1.37 ragge &sc->sc_xmtmap[i]))) {
249 1.37 ragge printf(": unable to create tx DMA map %d, error = %d\n",
250 1.37 ragge i, error);
251 1.37 ragge goto fail_4;
252 1.37 ragge }
253 1.37 ragge }
254 1.37 ragge
255 1.37 ragge /*
256 1.37 ragge * Create receive buffer DMA maps.
257 1.37 ragge */
258 1.37 ragge for (i = 0; i < RXDESCS; i++) {
259 1.37 ragge if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
260 1.37 ragge MCLBYTES, 0, BUS_DMA_NOWAIT,
261 1.37 ragge &sc->sc_rcvmap[i]))) {
262 1.37 ragge printf(": unable to create rx DMA map %d, error = %d\n",
263 1.37 ragge i, error);
264 1.37 ragge goto fail_5;
265 1.37 ragge }
266 1.37 ragge }
267 1.37 ragge /*
268 1.37 ragge * Pre-allocate the receive buffers.
269 1.37 ragge */
270 1.37 ragge for (i = 0; i < RXDESCS; i++) {
271 1.37 ragge if ((error = qe_add_rxbuf(sc, i)) != 0) {
272 1.37 ragge printf(": unable to allocate or map rx buffer %d\n,"
273 1.37 ragge " error = %d\n", i, error);
274 1.37 ragge goto fail_6;
275 1.37 ragge }
276 1.37 ragge }
277 1.1 ragge
278 1.1 ragge /*
279 1.37 ragge * Create ring loops of the buffer chains.
280 1.37 ragge * This is only done once.
281 1.1 ragge */
282 1.37 ragge
283 1.37 ragge rp = sc->sc_qedata->qc_recv;
284 1.37 ragge rp[RXDESCS].qe_addr_lo = LOWORD(&sc->sc_pqedata->qc_recv[0]);
285 1.37 ragge rp[RXDESCS].qe_addr_hi = HIWORD(&sc->sc_pqedata->qc_recv[0]) |
286 1.37 ragge QE_VALID | QE_CHAIN;
287 1.37 ragge rp[RXDESCS].qe_flag = rp[RXDESCS].qe_status1 = QE_NOTYET;
288 1.37 ragge
289 1.37 ragge rp = sc->sc_qedata->qc_xmit;
290 1.37 ragge rp[TXDESCS].qe_addr_lo = LOWORD(&sc->sc_pqedata->qc_xmit[0]);
291 1.37 ragge rp[TXDESCS].qe_addr_hi = HIWORD(&sc->sc_pqedata->qc_xmit[0]) |
292 1.37 ragge QE_VALID | QE_CHAIN;
293 1.37 ragge rp[TXDESCS].qe_flag = rp[TXDESCS].qe_status1 = QE_NOTYET;
294 1.1 ragge
295 1.1 ragge /*
296 1.37 ragge * Get the vector that were set at match time, and remember it.
297 1.1 ragge */
298 1.37 ragge sc->sc_intvec = ubasc->uh_lastiv;
299 1.37 ragge QE_WCSR(QE_CSR_CSR, QE_RESET);
300 1.37 ragge DELAY(1000);
301 1.37 ragge QE_WCSR(QE_CSR_CSR, QE_RCSR(QE_CSR_CSR) & ~QE_RESET);
302 1.1 ragge
303 1.1 ragge /*
304 1.37 ragge * Read out ethernet address and tell which type this card is.
305 1.1 ragge */
306 1.37 ragge for (i = 0; i < 6; i++)
307 1.37 ragge enaddr[i] = QE_RCSR(i * 2) & 0xff;
308 1.1 ragge
309 1.37 ragge QE_WCSR(QE_CSR_VECTOR, sc->sc_intvec | 1);
310 1.37 ragge printf("\n%s: %s, hardware address %s\n", sc->sc_dev.dv_xname,
311 1.37 ragge QE_RCSR(QE_CSR_VECTOR) & 1 ? "delqa":"deqna",
312 1.37 ragge ether_sprintf(enaddr));
313 1.37 ragge
314 1.37 ragge QE_WCSR(QE_CSR_VECTOR, QE_RCSR(QE_CSR_VECTOR) & ~1); /* ??? */
315 1.37 ragge
316 1.41 matt uba_intr_establish(ua->ua_icookie, ua->ua_cvec, qeintr,
317 1.41 matt sc, &sc->sc_intrcnt);
318 1.42 matt evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, ua->ua_evcnt,
319 1.42 matt sc->sc_dev.dv_xname, "intr");
320 1.39 matt
321 1.37 ragge strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
322 1.37 ragge ifp->if_softc = sc;
323 1.37 ragge ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
324 1.1 ragge ifp->if_start = qestart;
325 1.1 ragge ifp->if_ioctl = qeioctl;
326 1.38 ragge ifp->if_watchdog = qetimeout;
327 1.45 thorpej IFQ_SET_READY(&ifp->if_snd);
328 1.37 ragge
329 1.37 ragge /*
330 1.37 ragge * Attach the interface.
331 1.37 ragge */
332 1.1 ragge if_attach(ifp);
333 1.37 ragge ether_ifattach(ifp, enaddr);
334 1.22 ragge
335 1.37 ragge return;
336 1.1 ragge
337 1.37 ragge /*
338 1.37 ragge * Free any resources we've allocated during the failed attach
339 1.37 ragge * attempt. Do this in reverse order and fall through.
340 1.37 ragge */
341 1.37 ragge fail_6:
342 1.37 ragge for (i = 0; i < RXDESCS; i++) {
343 1.37 ragge if (sc->sc_rxmbuf[i] != NULL) {
344 1.37 ragge bus_dmamap_unload(sc->sc_dmat, sc->sc_xmtmap[i]);
345 1.37 ragge m_freem(sc->sc_rxmbuf[i]);
346 1.37 ragge }
347 1.37 ragge }
348 1.37 ragge fail_5:
349 1.37 ragge for (i = 0; i < RXDESCS; i++) {
350 1.37 ragge if (sc->sc_xmtmap[i] != NULL)
351 1.37 ragge bus_dmamap_destroy(sc->sc_dmat, sc->sc_xmtmap[i]);
352 1.37 ragge }
353 1.37 ragge fail_4:
354 1.37 ragge for (i = 0; i < TXDESCS; i++) {
355 1.37 ragge if (sc->sc_rcvmap[i] != NULL)
356 1.37 ragge bus_dmamap_destroy(sc->sc_dmat, sc->sc_rcvmap[i]);
357 1.37 ragge }
358 1.1 ragge }
359 1.1 ragge
360 1.1 ragge /*
361 1.1 ragge * Initialization of interface.
362 1.1 ragge */
363 1.7 ragge void
364 1.46 ragge qeinit(struct qe_softc *sc)
365 1.1 ragge {
366 1.37 ragge struct ifnet *ifp = (struct ifnet *)&sc->sc_if;
367 1.37 ragge struct qe_cdata *qc = sc->sc_qedata;
368 1.4 ragge int i;
369 1.1 ragge
370 1.1 ragge
371 1.37 ragge /*
372 1.37 ragge * Reset the interface.
373 1.37 ragge */
374 1.37 ragge QE_WCSR(QE_CSR_CSR, QE_RESET);
375 1.37 ragge DELAY(1000);
376 1.37 ragge QE_WCSR(QE_CSR_CSR, QE_RCSR(QE_CSR_CSR) & ~QE_RESET);
377 1.37 ragge QE_WCSR(QE_CSR_VECTOR, sc->sc_intvec);
378 1.37 ragge
379 1.37 ragge sc->sc_nexttx = sc->sc_inq = sc->sc_lastack = 0;
380 1.37 ragge /*
381 1.37 ragge * Release and init transmit descriptors.
382 1.37 ragge */
383 1.37 ragge for (i = 0; i < TXDESCS; i++) {
384 1.37 ragge if (sc->sc_txmbuf[i]) {
385 1.37 ragge bus_dmamap_unload(sc->sc_dmat, sc->sc_xmtmap[i]);
386 1.37 ragge m_freem(sc->sc_txmbuf[i]);
387 1.37 ragge sc->sc_txmbuf[i] = 0;
388 1.1 ragge }
389 1.37 ragge qc->qc_xmit[i].qe_addr_hi = 0; /* Clear valid bit */
390 1.37 ragge qc->qc_xmit[i].qe_status1 = qc->qc_xmit[i].qe_flag = QE_NOTYET;
391 1.1 ragge }
392 1.37 ragge
393 1.37 ragge
394 1.37 ragge /*
395 1.37 ragge * Init receive descriptors.
396 1.37 ragge */
397 1.37 ragge for (i = 0; i < RXDESCS; i++)
398 1.37 ragge qc->qc_recv[i].qe_status1 = qc->qc_recv[i].qe_flag = QE_NOTYET;
399 1.37 ragge sc->sc_nextrx = 0;
400 1.37 ragge
401 1.37 ragge /*
402 1.37 ragge * Write the descriptor addresses to the device.
403 1.37 ragge * Receiving packets will be enabled in the interrupt routine.
404 1.37 ragge */
405 1.37 ragge QE_WCSR(QE_CSR_CSR, QE_INT_ENABLE|QE_XMIT_INT|QE_RCV_INT);
406 1.37 ragge QE_WCSR(QE_CSR_RCLL, LOWORD(sc->sc_pqedata->qc_recv));
407 1.37 ragge QE_WCSR(QE_CSR_RCLH, HIWORD(sc->sc_pqedata->qc_recv));
408 1.37 ragge
409 1.37 ragge ifp->if_flags |= IFF_RUNNING;
410 1.37 ragge ifp->if_flags &= ~IFF_OACTIVE;
411 1.37 ragge
412 1.1 ragge /*
413 1.37 ragge * Send a setup frame.
414 1.37 ragge * This will start the transmit machinery as well.
415 1.1 ragge */
416 1.37 ragge qe_setup(sc);
417 1.37 ragge
418 1.1 ragge }
419 1.1 ragge
420 1.1 ragge /*
421 1.1 ragge * Start output on interface.
422 1.1 ragge */
423 1.2 mycroft void
424 1.46 ragge qestart(struct ifnet *ifp)
425 1.1 ragge {
426 1.37 ragge struct qe_softc *sc = ifp->if_softc;
427 1.37 ragge struct qe_cdata *qc = sc->sc_qedata;
428 1.37 ragge paddr_t buffer;
429 1.37 ragge struct mbuf *m, *m0;
430 1.38 ragge int idx, len, s, i, totlen, error;
431 1.46 ragge short orword, csr;
432 1.37 ragge
433 1.37 ragge if ((QE_RCSR(QE_CSR_CSR) & QE_RCV_ENABLE) == 0)
434 1.37 ragge return;
435 1.1 ragge
436 1.47 thorpej s = splnet();
437 1.37 ragge while (sc->sc_inq < (TXDESCS - 1)) {
438 1.1 ragge
439 1.37 ragge if (sc->sc_setup) {
440 1.37 ragge qe_setup(sc);
441 1.37 ragge continue;
442 1.37 ragge }
443 1.37 ragge idx = sc->sc_nexttx;
444 1.45 thorpej IFQ_POLL(&ifp->if_snd, m);
445 1.37 ragge if (m == 0)
446 1.37 ragge goto out;
447 1.37 ragge /*
448 1.37 ragge * Count number of mbufs in chain.
449 1.37 ragge * Always do DMA directly from mbufs, therefore the transmit
450 1.37 ragge * ring is really big.
451 1.37 ragge */
452 1.37 ragge for (m0 = m, i = 0; m0; m0 = m0->m_next)
453 1.38 ragge if (m0->m_len)
454 1.38 ragge i++;
455 1.37 ragge if (i >= TXDESCS)
456 1.37 ragge panic("qestart");
457 1.37 ragge
458 1.37 ragge if ((i + sc->sc_inq) >= (TXDESCS - 1)) {
459 1.38 ragge ifp->if_flags |= IFF_OACTIVE;
460 1.37 ragge goto out;
461 1.37 ragge }
462 1.45 thorpej
463 1.45 thorpej IFQ_DEQUEUE(&ifp->if_snd, m);
464 1.45 thorpej
465 1.22 ragge #if NBPFILTER > 0
466 1.37 ragge if (ifp->if_bpf)
467 1.37 ragge bpf_mtap(ifp->if_bpf, m);
468 1.22 ragge #endif
469 1.1 ragge /*
470 1.37 ragge * m now points to a mbuf chain that can be loaded.
471 1.37 ragge * Loop around and set it.
472 1.1 ragge */
473 1.38 ragge totlen = 0;
474 1.37 ragge for (m0 = m; m0; m0 = m0->m_next) {
475 1.38 ragge error = bus_dmamap_load(sc->sc_dmat, sc->sc_xmtmap[idx],
476 1.37 ragge mtod(m0, void *), m0->m_len, 0, 0);
477 1.37 ragge buffer = sc->sc_xmtmap[idx]->dm_segs[0].ds_addr;
478 1.37 ragge len = m0->m_len;
479 1.38 ragge if (len == 0)
480 1.38 ragge continue;
481 1.37 ragge
482 1.38 ragge totlen += len;
483 1.37 ragge /* Word alignment calc */
484 1.37 ragge orword = 0;
485 1.38 ragge if (totlen == m->m_pkthdr.len) {
486 1.38 ragge if (totlen < ETHER_MIN_LEN)
487 1.38 ragge len += (ETHER_MIN_LEN - totlen);
488 1.37 ragge orword |= QE_EOMSG;
489 1.38 ragge sc->sc_txmbuf[idx] = m;
490 1.37 ragge }
491 1.37 ragge if ((buffer & 1) || (len & 1))
492 1.37 ragge len += 2;
493 1.37 ragge if (buffer & 1)
494 1.37 ragge orword |= QE_ODDBEGIN;
495 1.37 ragge if ((buffer + len) & 1)
496 1.37 ragge orword |= QE_ODDEND;
497 1.37 ragge qc->qc_xmit[idx].qe_buf_len = -(len/2);
498 1.37 ragge qc->qc_xmit[idx].qe_addr_lo = LOWORD(buffer);
499 1.37 ragge qc->qc_xmit[idx].qe_addr_hi = HIWORD(buffer);
500 1.37 ragge qc->qc_xmit[idx].qe_flag =
501 1.37 ragge qc->qc_xmit[idx].qe_status1 = QE_NOTYET;
502 1.37 ragge qc->qc_xmit[idx].qe_addr_hi |= (QE_VALID | orword);
503 1.37 ragge if (++idx == TXDESCS)
504 1.37 ragge idx = 0;
505 1.37 ragge sc->sc_inq++;
506 1.37 ragge }
507 1.38 ragge #ifdef DIAGNOSTIC
508 1.38 ragge if (totlen != m->m_pkthdr.len)
509 1.38 ragge panic("qestart: len fault");
510 1.38 ragge #endif
511 1.37 ragge
512 1.37 ragge /*
513 1.37 ragge * Kick off the transmit logic, if it is stopped.
514 1.37 ragge */
515 1.46 ragge csr = QE_RCSR(QE_CSR_CSR);
516 1.46 ragge if (csr & QE_XL_INVALID) {
517 1.37 ragge QE_WCSR(QE_CSR_XMTL,
518 1.37 ragge LOWORD(&sc->sc_pqedata->qc_xmit[sc->sc_nexttx]));
519 1.37 ragge QE_WCSR(QE_CSR_XMTH,
520 1.37 ragge HIWORD(&sc->sc_pqedata->qc_xmit[sc->sc_nexttx]));
521 1.37 ragge }
522 1.37 ragge sc->sc_nexttx = idx;
523 1.37 ragge }
524 1.37 ragge if (sc->sc_inq == (TXDESCS - 1))
525 1.37 ragge ifp->if_flags |= IFF_OACTIVE;
526 1.38 ragge
527 1.38 ragge out: if (sc->sc_inq)
528 1.38 ragge ifp->if_timer = 5; /* If transmit logic dies */
529 1.38 ragge splx(s);
530 1.1 ragge }
531 1.1 ragge
532 1.39 matt static void
533 1.46 ragge qeintr(void *arg)
534 1.1 ragge {
535 1.39 matt struct qe_softc *sc = arg;
536 1.37 ragge struct qe_cdata *qc = sc->sc_qedata;
537 1.37 ragge struct ifnet *ifp = &sc->sc_if;
538 1.37 ragge struct mbuf *m;
539 1.37 ragge int csr, status1, status2, len;
540 1.1 ragge
541 1.37 ragge csr = QE_RCSR(QE_CSR_CSR);
542 1.1 ragge
543 1.37 ragge QE_WCSR(QE_CSR_CSR, QE_RCV_ENABLE | QE_INT_ENABLE | QE_XMIT_INT |
544 1.37 ragge QE_RCV_INT | QE_ILOOP);
545 1.1 ragge
546 1.37 ragge if (csr & QE_RCV_INT)
547 1.37 ragge while (qc->qc_recv[sc->sc_nextrx].qe_status1 != QE_NOTYET) {
548 1.37 ragge status1 = qc->qc_recv[sc->sc_nextrx].qe_status1;
549 1.37 ragge status2 = qc->qc_recv[sc->sc_nextrx].qe_status2;
550 1.46 ragge
551 1.37 ragge m = sc->sc_rxmbuf[sc->sc_nextrx];
552 1.37 ragge len = ((status1 & QE_RBL_HI) |
553 1.37 ragge (status2 & QE_RBL_LO)) + 60;
554 1.37 ragge qe_add_rxbuf(sc, sc->sc_nextrx);
555 1.37 ragge m->m_pkthdr.rcvif = ifp;
556 1.37 ragge m->m_pkthdr.len = m->m_len = len;
557 1.37 ragge if (++sc->sc_nextrx == RXDESCS)
558 1.37 ragge sc->sc_nextrx = 0;
559 1.37 ragge #if NBPFILTER > 0
560 1.43 thorpej if (ifp->if_bpf)
561 1.37 ragge bpf_mtap(ifp->if_bpf, m);
562 1.37 ragge #endif
563 1.46 ragge if ((status1 & QE_ESETUP) == 0)
564 1.46 ragge (*ifp->if_input)(ifp, m);
565 1.46 ragge else
566 1.46 ragge m_freem(m);
567 1.1 ragge }
568 1.37 ragge
569 1.46 ragge if (csr & (QE_XMIT_INT|QE_XL_INVALID)) {
570 1.37 ragge while (qc->qc_xmit[sc->sc_lastack].qe_status1 != QE_NOTYET) {
571 1.37 ragge int idx = sc->sc_lastack;
572 1.37 ragge
573 1.37 ragge sc->sc_inq--;
574 1.37 ragge if (++sc->sc_lastack == TXDESCS)
575 1.37 ragge sc->sc_lastack = 0;
576 1.37 ragge
577 1.37 ragge /* XXX collect statistics */
578 1.37 ragge qc->qc_xmit[idx].qe_addr_hi &= ~QE_VALID;
579 1.37 ragge qc->qc_xmit[idx].qe_status1 =
580 1.37 ragge qc->qc_xmit[idx].qe_flag = QE_NOTYET;
581 1.37 ragge
582 1.37 ragge if (qc->qc_xmit[idx].qe_addr_hi & QE_SETUP)
583 1.37 ragge continue;
584 1.37 ragge bus_dmamap_unload(sc->sc_dmat, sc->sc_xmtmap[idx]);
585 1.37 ragge if (sc->sc_txmbuf[idx]) {
586 1.37 ragge m_freem(sc->sc_txmbuf[idx]);
587 1.37 ragge sc->sc_txmbuf[idx] = 0;
588 1.37 ragge }
589 1.37 ragge }
590 1.38 ragge ifp->if_timer = 0;
591 1.37 ragge ifp->if_flags &= ~IFF_OACTIVE;
592 1.37 ragge qestart(ifp); /* Put in more in queue */
593 1.1 ragge }
594 1.37 ragge /*
595 1.37 ragge * How can the receive list get invalid???
596 1.37 ragge * Verified that it happens anyway.
597 1.1 ragge */
598 1.37 ragge if ((qc->qc_recv[sc->sc_nextrx].qe_status1 == QE_NOTYET) &&
599 1.37 ragge (QE_RCSR(QE_CSR_CSR) & QE_RL_INVALID)) {
600 1.37 ragge QE_WCSR(QE_CSR_RCLL,
601 1.37 ragge LOWORD(&sc->sc_pqedata->qc_recv[sc->sc_nextrx]));
602 1.37 ragge QE_WCSR(QE_CSR_RCLH,
603 1.37 ragge HIWORD(&sc->sc_pqedata->qc_recv[sc->sc_nextrx]));
604 1.1 ragge }
605 1.1 ragge }
606 1.1 ragge
607 1.1 ragge /*
608 1.1 ragge * Process an ioctl request.
609 1.1 ragge */
610 1.7 ragge int
611 1.46 ragge qeioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
612 1.1 ragge {
613 1.14 thorpej struct qe_softc *sc = ifp->if_softc;
614 1.37 ragge struct ifreq *ifr = (struct ifreq *)data;
615 1.1 ragge struct ifaddr *ifa = (struct ifaddr *)data;
616 1.8 mycroft int s = splnet(), error = 0;
617 1.1 ragge
618 1.1 ragge switch (cmd) {
619 1.1 ragge
620 1.1 ragge case SIOCSIFADDR:
621 1.1 ragge ifp->if_flags |= IFF_UP;
622 1.1 ragge switch(ifa->ifa_addr->sa_family) {
623 1.1 ragge #ifdef INET
624 1.1 ragge case AF_INET:
625 1.37 ragge qeinit(sc);
626 1.20 is arp_ifinit(ifp, ifa);
627 1.1 ragge break;
628 1.1 ragge #endif
629 1.1 ragge }
630 1.1 ragge break;
631 1.1 ragge
632 1.1 ragge case SIOCSIFFLAGS:
633 1.1 ragge if ((ifp->if_flags & IFF_UP) == 0 &&
634 1.37 ragge (ifp->if_flags & IFF_RUNNING) != 0) {
635 1.37 ragge /*
636 1.37 ragge * If interface is marked down and it is running,
637 1.37 ragge * stop it. (by disabling receive mechanism).
638 1.37 ragge */
639 1.37 ragge QE_WCSR(QE_CSR_CSR,
640 1.37 ragge QE_RCSR(QE_CSR_CSR) & ~QE_RCV_ENABLE);
641 1.37 ragge ifp->if_flags &= ~IFF_RUNNING;
642 1.37 ragge } else if ((ifp->if_flags & IFF_UP) != 0 &&
643 1.37 ragge (ifp->if_flags & IFF_RUNNING) == 0) {
644 1.37 ragge /*
645 1.37 ragge * If interface it marked up and it is stopped, then
646 1.37 ragge * start it.
647 1.37 ragge */
648 1.19 ragge qeinit(sc);
649 1.37 ragge } else if ((ifp->if_flags & IFF_UP) != 0) {
650 1.37 ragge /*
651 1.37 ragge * Send a new setup packet to match any new changes.
652 1.37 ragge * (Like IFF_PROMISC etc)
653 1.37 ragge */
654 1.37 ragge qe_setup(sc);
655 1.37 ragge }
656 1.1 ragge break;
657 1.1 ragge
658 1.22 ragge case SIOCADDMULTI:
659 1.22 ragge case SIOCDELMULTI:
660 1.22 ragge /*
661 1.22 ragge * Update our multicast list.
662 1.22 ragge */
663 1.22 ragge error = (cmd == SIOCADDMULTI) ?
664 1.37 ragge ether_addmulti(ifr, &sc->sc_ec):
665 1.37 ragge ether_delmulti(ifr, &sc->sc_ec);
666 1.22 ragge
667 1.22 ragge if (error == ENETRESET) {
668 1.22 ragge /*
669 1.22 ragge * Multicast list has changed; set the hardware filter
670 1.22 ragge * accordingly.
671 1.22 ragge */
672 1.37 ragge qe_setup(sc);
673 1.22 ragge error = 0;
674 1.22 ragge }
675 1.22 ragge break;
676 1.22 ragge
677 1.1 ragge default:
678 1.1 ragge error = EINVAL;
679 1.1 ragge
680 1.1 ragge }
681 1.1 ragge splx(s);
682 1.1 ragge return (error);
683 1.1 ragge }
684 1.1 ragge
685 1.1 ragge /*
686 1.37 ragge * Add a receive buffer to the indicated descriptor.
687 1.1 ragge */
688 1.37 ragge int
689 1.46 ragge qe_add_rxbuf(struct qe_softc *sc, int i)
690 1.1 ragge {
691 1.37 ragge struct mbuf *m;
692 1.37 ragge struct qe_ring *rp;
693 1.37 ragge vaddr_t addr;
694 1.37 ragge int error;
695 1.37 ragge
696 1.37 ragge MGETHDR(m, M_DONTWAIT, MT_DATA);
697 1.37 ragge if (m == NULL)
698 1.37 ragge return (ENOBUFS);
699 1.37 ragge
700 1.37 ragge MCLGET(m, M_DONTWAIT);
701 1.37 ragge if ((m->m_flags & M_EXT) == 0) {
702 1.37 ragge m_freem(m);
703 1.37 ragge return (ENOBUFS);
704 1.37 ragge }
705 1.37 ragge
706 1.37 ragge if (sc->sc_rxmbuf[i] != NULL)
707 1.37 ragge bus_dmamap_unload(sc->sc_dmat, sc->sc_rcvmap[i]);
708 1.1 ragge
709 1.37 ragge error = bus_dmamap_load(sc->sc_dmat, sc->sc_rcvmap[i],
710 1.37 ragge m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
711 1.37 ragge if (error)
712 1.52 provos panic("%s: can't load rx DMA map %d, error = %d",
713 1.37 ragge sc->sc_dev.dv_xname, i, error);
714 1.37 ragge sc->sc_rxmbuf[i] = m;
715 1.1 ragge
716 1.37 ragge bus_dmamap_sync(sc->sc_dmat, sc->sc_rcvmap[i], 0,
717 1.37 ragge sc->sc_rcvmap[i]->dm_mapsize, BUS_DMASYNC_PREREAD);
718 1.1 ragge
719 1.1 ragge /*
720 1.37 ragge * We know that the mbuf cluster is page aligned. Also, be sure
721 1.37 ragge * that the IP header will be longword aligned.
722 1.1 ragge */
723 1.37 ragge m->m_data += 2;
724 1.37 ragge addr = sc->sc_rcvmap[i]->dm_segs[0].ds_addr + 2;
725 1.37 ragge rp = &sc->sc_qedata->qc_recv[i];
726 1.37 ragge rp->qe_flag = rp->qe_status1 = QE_NOTYET;
727 1.37 ragge rp->qe_addr_lo = LOWORD(addr);
728 1.37 ragge rp->qe_addr_hi = HIWORD(addr) | QE_VALID;
729 1.37 ragge rp->qe_buf_len = -(m->m_ext.ext_size - 2)/2;
730 1.1 ragge
731 1.37 ragge return (0);
732 1.1 ragge }
733 1.37 ragge
734 1.1 ragge /*
735 1.37 ragge * Create a setup packet and put in queue for sending.
736 1.1 ragge */
737 1.7 ragge void
738 1.46 ragge qe_setup(struct qe_softc *sc)
739 1.1 ragge {
740 1.37 ragge struct ether_multi *enm;
741 1.37 ragge struct ether_multistep step;
742 1.37 ragge struct qe_cdata *qc = sc->sc_qedata;
743 1.37 ragge struct ifnet *ifp = &sc->sc_if;
744 1.37 ragge u_int8_t *enaddr = LLADDR(ifp->if_sadl);
745 1.37 ragge int i, j, k, idx, s;
746 1.37 ragge
747 1.47 thorpej s = splnet();
748 1.37 ragge if (sc->sc_inq == (TXDESCS - 1)) {
749 1.37 ragge sc->sc_setup = 1;
750 1.37 ragge splx(s);
751 1.37 ragge return;
752 1.37 ragge }
753 1.37 ragge sc->sc_setup = 0;
754 1.1 ragge /*
755 1.37 ragge * Init the setup packet with valid info.
756 1.1 ragge */
757 1.37 ragge memset(qc->qc_setup, 0xff, sizeof(qc->qc_setup)); /* Broadcast */
758 1.37 ragge for (i = 0; i < ETHER_ADDR_LEN; i++)
759 1.37 ragge qc->qc_setup[i * 8 + 1] = enaddr[i]; /* Own address */
760 1.37 ragge
761 1.1 ragge /*
762 1.37 ragge * Multicast handling. The DEQNA can handle up to 12 direct
763 1.37 ragge * ethernet addresses.
764 1.1 ragge */
765 1.37 ragge j = 3; k = 0;
766 1.37 ragge ifp->if_flags &= ~IFF_ALLMULTI;
767 1.37 ragge ETHER_FIRST_MULTI(step, &sc->sc_ec, enm);
768 1.37 ragge while (enm != NULL) {
769 1.50 wiz if (memcmp(enm->enm_addrlo, enm->enm_addrhi, 6)) {
770 1.37 ragge ifp->if_flags |= IFF_ALLMULTI;
771 1.37 ragge break;
772 1.37 ragge }
773 1.37 ragge for (i = 0; i < ETHER_ADDR_LEN; i++)
774 1.37 ragge qc->qc_setup[i * 8 + j + k] = enm->enm_addrlo[i];
775 1.37 ragge j++;
776 1.37 ragge if (j == 8) {
777 1.37 ragge j = 1; k += 64;
778 1.37 ragge }
779 1.37 ragge if (k > 64) {
780 1.37 ragge ifp->if_flags |= IFF_ALLMULTI;
781 1.37 ragge break;
782 1.22 ragge }
783 1.37 ragge ETHER_NEXT_MULTI(step, enm);
784 1.22 ragge }
785 1.37 ragge idx = sc->sc_nexttx;
786 1.37 ragge qc->qc_xmit[idx].qe_buf_len = -64;
787 1.1 ragge
788 1.1 ragge /*
789 1.37 ragge * How is the DEQNA turned in ALLMULTI mode???
790 1.37 ragge * Until someone tells me, fall back to PROMISC when more than
791 1.37 ragge * 12 ethernet addresses.
792 1.1 ragge */
793 1.43 thorpej if (ifp->if_flags & IFF_ALLMULTI)
794 1.43 thorpej ifp->if_flags |= IFF_PROMISC;
795 1.43 thorpej else if (ifp->if_pcount == 0)
796 1.43 thorpej ifp->if_flags &= ~IFF_PROMISC;
797 1.43 thorpej if (ifp->if_flags & IFF_PROMISC)
798 1.37 ragge qc->qc_xmit[idx].qe_buf_len = -65;
799 1.1 ragge
800 1.37 ragge qc->qc_xmit[idx].qe_addr_lo = LOWORD(sc->sc_pqedata->qc_setup);
801 1.37 ragge qc->qc_xmit[idx].qe_addr_hi =
802 1.37 ragge HIWORD(sc->sc_pqedata->qc_setup) | QE_SETUP | QE_EOMSG;
803 1.37 ragge qc->qc_xmit[idx].qe_status1 = qc->qc_xmit[idx].qe_flag = QE_NOTYET;
804 1.37 ragge qc->qc_xmit[idx].qe_addr_hi |= QE_VALID;
805 1.1 ragge
806 1.37 ragge if (QE_RCSR(QE_CSR_CSR) & QE_XL_INVALID) {
807 1.37 ragge QE_WCSR(QE_CSR_XMTL,
808 1.37 ragge LOWORD(&sc->sc_pqedata->qc_xmit[idx]));
809 1.37 ragge QE_WCSR(QE_CSR_XMTH,
810 1.37 ragge HIWORD(&sc->sc_pqedata->qc_xmit[idx]));
811 1.22 ragge }
812 1.1 ragge
813 1.37 ragge sc->sc_inq++;
814 1.37 ragge if (++sc->sc_nexttx == TXDESCS)
815 1.37 ragge sc->sc_nexttx = 0;
816 1.37 ragge splx(s);
817 1.38 ragge }
818 1.38 ragge
819 1.38 ragge /*
820 1.38 ragge * Check for dead transmit logic. Not uncommon.
821 1.38 ragge */
822 1.38 ragge void
823 1.46 ragge qetimeout(struct ifnet *ifp)
824 1.38 ragge {
825 1.38 ragge struct qe_softc *sc = ifp->if_softc;
826 1.38 ragge
827 1.38 ragge if (sc->sc_inq == 0)
828 1.38 ragge return;
829 1.38 ragge
830 1.38 ragge printf("%s: xmit logic died, resetting...\n", sc->sc_dev.dv_xname);
831 1.38 ragge /*
832 1.38 ragge * Do a reset of interface, to get it going again.
833 1.38 ragge * Will it work by just restart the transmit logic?
834 1.38 ragge */
835 1.38 ragge qeinit(sc);
836 1.1 ragge }
837