Home | History | Annotate | Line # | Download | only in qbus
qdreg.h revision 1.5.2.4
      1  1.5.2.4  skrll /*	$NetBSD: qdreg.h,v 1.5.2.4 2005/03/04 16:49:54 skrll Exp $	*/
      2      1.1  ragge /*-
      3      1.1  ragge  * Copyright (c) 1982, 1986 The Regents of the University of California.
      4      1.1  ragge  * All rights reserved.
      5      1.1  ragge  *
      6      1.1  ragge  * Redistribution and use in source and binary forms, with or without
      7      1.1  ragge  * modification, are permitted provided that the following conditions
      8      1.1  ragge  * are met:
      9      1.1  ragge  * 1. Redistributions of source code must retain the above copyright
     10      1.1  ragge  *    notice, this list of conditions and the following disclaimer.
     11      1.1  ragge  * 2. Redistributions in binary form must reproduce the above copyright
     12      1.1  ragge  *    notice, this list of conditions and the following disclaimer in the
     13      1.1  ragge  *    documentation and/or other materials provided with the distribution.
     14  1.5.2.1  skrll  * 3. Neither the name of the University nor the names of its contributors
     15      1.1  ragge  *    may be used to endorse or promote products derived from this software
     16      1.1  ragge  *    without specific prior written permission.
     17      1.1  ragge  *
     18      1.1  ragge  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     19      1.1  ragge  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     20      1.1  ragge  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     21      1.1  ragge  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     22      1.1  ragge  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     23      1.1  ragge  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     24      1.1  ragge  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     25      1.1  ragge  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     26      1.1  ragge  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     27      1.1  ragge  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     28      1.1  ragge  * SUCH DAMAGE.
     29      1.1  ragge  *
     30      1.1  ragge  *	@(#)qdreg.h	7.1 (Berkeley) 5/9/91
     31      1.1  ragge  */
     32      1.1  ragge 
     33      1.1  ragge /************************************************************************
     34      1.1  ragge  *									*
     35      1.1  ragge  *			Copyright (c) 1985, 1986 by			*
     36      1.1  ragge  *		Digital Equipment Corporation, Maynard, MA		*
     37      1.1  ragge  *			All rights reserved.				*
     38      1.1  ragge  *									*
     39      1.1  ragge  *   This software is furnished under a license and may be used and	*
     40      1.1  ragge  *   copied  only  in accordance with the terms of such license and	*
     41      1.1  ragge  *   with the  inclusion  of  the  above  copyright  notice.   This	*
     42      1.1  ragge  *   software  or  any	other copies thereof may not be provided or	*
     43      1.1  ragge  *   otherwise made available to any other person.  No title to and	*
     44      1.1  ragge  *   ownership of the software is hereby transferred.			*
     45      1.1  ragge  *									*
     46      1.1  ragge  *   The information in this software is subject to change  without	*
     47      1.1  ragge  *   notice  and should not be construed as a commitment by Digital	*
     48      1.1  ragge  *   Equipment Corporation.						*
     49      1.1  ragge  *									*
     50      1.1  ragge  *   Digital assumes no responsibility for the use  or	reliability	*
     51      1.1  ragge  *   of its software on equipment which is not supplied by Digital.	*
     52      1.1  ragge  *									*
     53      1.1  ragge  ************************************************************************/
     54      1.1  ragge 
     55      1.1  ragge /* Dragon ADDER reg map */
     56      1.1  ragge /* ADDER register bit definitions */
     57      1.1  ragge /* Y_SCROLL_CONSTANT */
     58      1.1  ragge 
     59      1.1  ragge #define SCROLL_ERASE		0x2000
     60      1.1  ragge #define ADDER_SCROLL_DOWN	0x1000
     61      1.1  ragge 
     62      1.1  ragge /* ADDER status and interrupt enable registers [1], [2], [3] */
     63      1.1  ragge 
     64  1.5.2.4  skrll #define DISABLE			0x0000
     65      1.1  ragge #define PAUSE_COMPLETE		0x0001
     66      1.1  ragge #define FRAME_SYNC		0x0002
     67      1.1  ragge #define INIT_COMPLETE		0x0004
     68      1.1  ragge #define RASTEROP_COMPLETE	0x0008
     69      1.1  ragge 
     70      1.1  ragge #define ADDRESS_COMPLETE	0x0010
     71      1.1  ragge #define RX_READY		0x0020
     72      1.1  ragge #define TX_READY		0x0040
     73  1.5.2.4  skrll #define ID_SCROLL_READY		0x0080
     74      1.1  ragge 
     75      1.1  ragge #define TOP_CLIP		0x0100
     76      1.1  ragge #define BOTTOM_CLIP		0x0200
     77      1.1  ragge #define LEFT_CLIP		0x0400
     78      1.1  ragge #define RIGHT_CLIP		0x0800
     79  1.5.2.4  skrll #define NO_CLIP			0x1000
     80      1.1  ragge #define VSYNC			0x2000
     81      1.1  ragge 
     82      1.1  ragge /* ADDER command register [8], [10] */
     83      1.1  ragge 
     84      1.1  ragge #define OCR_zero		0x0000
     85      1.1  ragge #define Z_BLOCK0		0x0000
     86      1.1  ragge #define OCRA			0x0000
     87      1.1  ragge #define OCRB			0x0004
     88      1.1  ragge #define RASTEROP		0x02c0
     89      1.1  ragge #define PBT			0x03c0
     90      1.1  ragge #define BTPZ			0x0bb0
     91      1.1  ragge #define PTBZ			0x07a0
     92      1.1  ragge #define DTE			0x0400
     93      1.1  ragge #define S1E			0x0800
     94      1.1  ragge #define S2E			0x1000
     95      1.1  ragge #define VIPER_Z_LOAD		0x01A0
     96  1.5.2.4  skrll #define ID_LOAD			0x0100
     97      1.1  ragge #define CANCEL			0x0000
     98      1.1  ragge #define LF_R1			0x0000
     99      1.1  ragge #define LF_R2			0x0010
    100      1.1  ragge #define LF_R3			0x0020
    101      1.1  ragge #define LF_R4			0x0030
    102      1.1  ragge 
    103      1.1  ragge /* ADDER rasterop mode register [9] */
    104      1.1  ragge 
    105      1.1  ragge #define NORMAL			0x0000
    106      1.1  ragge #define LINEAR_PATTERN		0x0002
    107      1.1  ragge #define X_FILL			0x0003
    108      1.1  ragge #define Y_FILL			0x0007
    109      1.1  ragge #define BASELINE		0x0008
    110      1.1  ragge #define HOLE_ENABLE		0x0010
    111      1.1  ragge #define SRC_1_INDEX_ENABLE	0x0020
    112      1.1  ragge #define DST_INDEX_ENABLE	0x0040
    113      1.1  ragge #define DST_WRITE_ENABLE	0x0080
    114      1.1  ragge 
    115      1.1  ragge /* ADDER source 2 size register */
    116      1.1  ragge 
    117  1.5.2.4  skrll #define NO_TILE			0x0080
    118      1.1  ragge 
    119      1.1  ragge /* External registers base addresses */
    120      1.1  ragge 
    121      1.1  ragge #define CS_UPDATE_MASK		0x0060
    122      1.1  ragge #define CS_SCROLL_MASK		0x0040
    123      1.1  ragge 
    124      1.1  ragge /* VIPER registers */
    125      1.1  ragge 
    126  1.5.2.4  skrll #define RESOLUTION_MODE		0x0080
    127      1.1  ragge #define MEMORY_BUS_WIDTH	0x0081
    128      1.1  ragge #define PLANE_ADDRESS		0x0083
    129      1.1  ragge #define LU_FUNCTION_R1		0x0084
    130      1.1  ragge #define LU_FUNCTION_R2		0x0085
    131      1.1  ragge #define LU_FUNCTION_R3		0x0086
    132      1.1  ragge #define LU_FUNCTION_R4		0x0087
    133      1.1  ragge #define MASK_1			0x0088
    134      1.1  ragge #define MASK_2			0x0089
    135      1.1  ragge #define SOURCE			0x008a
    136      1.1  ragge #define SOURCE_Z		0x0000
    137      1.1  ragge #define BACKGROUND_COLOR	0x008e
    138      1.1  ragge #define BACKGROUND_COLOR_Z	0x000C
    139      1.1  ragge #define FOREGROUND_COLOR	0x008f
    140      1.1  ragge #define FOREGROUND_COLOR_Z	0x0004
    141      1.1  ragge #define SRC1_OCR_A		0x0090
    142      1.1  ragge #define SRC2_OCR_A		0x0091
    143      1.1  ragge #define DST_OCR_A		0x0092
    144      1.1  ragge #define SRC1_OCR_B		0x0094
    145      1.1  ragge #define SRC2_OCR_B		0x0095
    146      1.1  ragge #define DST_OCR_B		0x0096
    147      1.1  ragge 
    148      1.1  ragge /* VIPER scroll registers */
    149      1.1  ragge 
    150  1.5.2.4  skrll #define SCROLL_CONSTANT		0x0082
    151      1.1  ragge #define SCROLL_FILL		0x008b
    152      1.1  ragge #define SCROLL_FILL_Z		0x0008
    153      1.1  ragge #define LEFT_SCROLL_MASK	0x008c
    154      1.1  ragge #define RIGHT_SCROLL_MASK	0x008d
    155      1.1  ragge 
    156      1.1  ragge /* VIPER register bit definitions */
    157      1.1  ragge 
    158      1.1  ragge #define EXT_NONE		0x0000
    159      1.1  ragge #define EXT_SOURCE		0x0001
    160      1.1  ragge #define EXT_M1_M2		0x0002
    161      1.1  ragge #define INT_NONE		0x0000
    162      1.1  ragge #define INT_SOURCE		0x0004
    163      1.1  ragge #define INT_M1_M2		0x0008
    164      1.1  ragge #define ID			0x0010
    165      1.1  ragge #define NO_ID			0x0000
    166      1.1  ragge #define WAIT			0x0020
    167  1.5.2.4  skrll #define NO_WAIT			0x0000
    168  1.5.2.4  skrll #define BAR_SHIFT_DELAY		WAIT
    169      1.1  ragge #define NO_BAR_SHIFT_DELAY	NO_WAIT
    170      1.1  ragge 
    171      1.1  ragge 
    172      1.1  ragge /* VIPER logical function unit codes */
    173      1.1  ragge 
    174      1.1  ragge #define LF_ZEROS		0x0000
    175      1.1  ragge #define LF_D_XOR_S		0x0006
    176      1.1  ragge #define LF_SOURCE		0x000A
    177      1.1  ragge #define LF_D_OR_S		0x000E
    178  1.5.2.4  skrll #define LF_ONES			0x000F
    179      1.1  ragge #define INV_M1_M2		0x0030
    180      1.1  ragge #define FULL_SRC_RESOLUTION	0X00C0 /* makes second pass like first pass */
    181      1.1  ragge 
    182      1.1  ragge /* VIPER scroll register [2] */
    183      1.1  ragge 
    184      1.1  ragge #define SCROLL_DISABLE		0x0040
    185      1.1  ragge #define SCROLL_ENABLE		0x0020
    186      1.1  ragge #define VIPER_LEFT		0x0000
    187      1.1  ragge #define VIPER_RIGHT		0x0010
    188      1.1  ragge #define VIPER_UP		0x0040
    189      1.1  ragge #define VIPER_DOWN		0x0000
    190      1.1  ragge 
    191      1.1  ragge /* Adder scroll register */
    192      1.1  ragge 
    193      1.1  ragge #define ADDER_UP		0x0000
    194      1.1  ragge #define ADDER_DOWN		0x1000
    195      1.1  ragge 
    196      1.1  ragge /* Misc scroll definitions */
    197      1.1  ragge 
    198      1.1  ragge #define UP		0
    199      1.1  ragge #define DOWN		1
    200      1.1  ragge #define LEFT		2
    201      1.1  ragge #define RIGHT		3
    202      1.1  ragge #define NODIR		4
    203      1.1  ragge #define SCROLL_VMAX	31
    204      1.1  ragge #define SCROLL_HMAX	15
    205      1.1  ragge #define NEW		2
    206      1.1  ragge #define OLD		1
    207      1.1  ragge #define BUSY		1
    208      1.1  ragge #define DRAG		1
    209      1.1  ragge #define SCROLL		0
    210      1.1  ragge 
    211      1.1  ragge /* miscellaneous defines */
    212      1.1  ragge 
    213      1.1  ragge #define ALL_PLANES	0xffffffff
    214      1.1  ragge #define UNITY		0x1fff		 /* Adder scale factor */
    215      1.1  ragge #define MAX_SCREEN_X	1024
    216      1.1  ragge #define MAX_SCREEN_Y	864
    217      1.1  ragge #define FONT_HEIGHT	32
    218      1.1  ragge 
    219      1.1  ragge 	struct adder {
    220      1.1  ragge 
    221      1.1  ragge 	    /* adder control registers */
    222      1.1  ragge 
    223      1.1  ragge 	    u_short register_address;	/* ADDER reg pntr for use by DGA */
    224      1.1  ragge 	    u_short request_enable;	/* DMA request enables */
    225      1.1  ragge 	    u_short interrupt_enable;	/* interrupt enables */
    226      1.1  ragge 	    u_short status;		/* ADDER status bits */
    227      1.1  ragge 	    u_short reserved1;		/* test function only */
    228      1.1  ragge 	    u_short spare1;		/* spare address (what else?) */
    229      1.1  ragge 
    230      1.1  ragge 	    u_short reserved2;		/* test function only */
    231      1.1  ragge 	    u_short id_data;		/* data path to I/D bus */
    232      1.1  ragge 	    u_short command;		/* ADDER chip command register */
    233      1.1  ragge 	    u_short rasterop_mode;	/* sets rasterop execution modes */
    234      1.1  ragge 	    u_short cmd;		/* duplicate path to above cmd reg */
    235      1.1  ragge 	    u_short reserved3;		/* test function only */
    236      1.1  ragge 
    237      1.1  ragge 	    /* scroll registers */
    238      1.1  ragge 
    239      1.1  ragge 	    u_short ID_scroll_data;	/* I/D bus scroll data */
    240      1.1  ragge 	    u_short ID_scroll_command;	/* I/D bus scroll command */
    241      1.1  ragge 	    u_short scroll_x_min;	/* X scroll min - left boundary */
    242      1.1  ragge 	    u_short scroll_x_max;	/* X scroll max - right boundary */
    243      1.1  ragge 	    u_short scroll_y_min;	/* Y scroll min - upper boundary */
    244      1.1  ragge 	    u_short scroll_y_max;	/* Y scroll max - lower boundary */
    245      1.1  ragge 	    u_short pause;		/* Y coord to set stat when scanned */
    246      1.1  ragge 	    u_short y_offset_pending;	/* vertical scroll control */
    247      1.1  ragge 	    u_short y_scroll_constant;
    248      1.1  ragge 
    249      1.1  ragge 	    /* update control registers */
    250      1.1  ragge 
    251      1.1  ragge 	    u_short x_index_pending;	/* x pending index */
    252      1.1  ragge 	    u_short y_index_pending;	/* y pending index */
    253      1.1  ragge 	    u_short x_index_new;	/* new x index */
    254      1.1  ragge 	    u_short y_index_new;		/* new y index */
    255      1.1  ragge 	    u_short x_index_old;		/* old x index */
    256      1.1  ragge 	    u_short y_index_old;		/* old y index */
    257  1.5.2.4  skrll 	    u_short x_clip_min;		/* left clipping boundary */
    258  1.5.2.4  skrll 	    u_short x_clip_max;		/* right clipping boundary */
    259  1.5.2.4  skrll 	    u_short y_clip_min;		/* upper clipping boundary */
    260  1.5.2.4  skrll 	    u_short y_clip_max;		/* lower clipping boundary */
    261      1.1  ragge 	    u_short spare2;		/* spare address (another!) */
    262      1.1  ragge 
    263      1.1  ragge 	    /* rasterop control registers */
    264      1.1  ragge 
    265      1.1  ragge 	    u_short source_1_dx;	/* source #1 x vector */
    266      1.1  ragge 	    u_short source_1_dy;	/* source #1 y vector*/
    267  1.5.2.4  skrll 	    u_short source_1_x;		/* source #1 x origin */
    268  1.5.2.4  skrll 	    u_short source_1_y;		/* source #1 y origin */
    269      1.1  ragge 	    u_short destination_x;	/* destination x origin */
    270      1.1  ragge 	    u_short destination_y;	/* destination y origin */
    271      1.1  ragge 	    u_short fast_dest_dx;	/* destination x fast vector */
    272      1.1  ragge 	    u_short fast_dest_dy;	/* destination y fast vector */
    273      1.1  ragge 	    u_short slow_dest_dx;	/* destination x slow vector */
    274      1.1  ragge 	    u_short slow_dest_dy;	/* destination y slow vector */
    275  1.5.2.4  skrll 	    u_short fast_scale;		/* scale factor for fast vector */
    276  1.5.2.4  skrll 	    u_short slow_scale;		/* scale factor for slow vector */
    277  1.5.2.4  skrll 	    u_short source_2_x;		/* source #2 x origin */
    278  1.5.2.4  skrll 	    u_short source_2_y;		/* source #2 y origin */
    279      1.1  ragge 	    u_short source_2_size;	/* source #2 height & width */
    280      1.1  ragge 	    u_short error_1;		/* error regs (?) */
    281      1.1  ragge 	    u_short error_2;
    282      1.1  ragge 
    283      1.1  ragge 	    /* screen format control registers */
    284      1.1  ragge 
    285      1.1  ragge 	    u_short y_scan_count_0;	/* y scan counts for vert timing */
    286      1.1  ragge 	    u_short y_scan_count_1;
    287      1.1  ragge 	    u_short y_scan_count_2;
    288      1.1  ragge 	    u_short y_scan_count_3;
    289      1.1  ragge 	    u_short x_scan_conf;	/* x scan configuration */
    290      1.1  ragge 	    u_short x_limit;
    291      1.1  ragge 	    u_short y_limit;
    292      1.1  ragge 	    u_short x_scan_count_0;	/* x scan count for horiz timing */
    293      1.1  ragge 	    u_short x_scan_count_1;
    294      1.1  ragge 	    u_short x_scan_count_2;
    295      1.1  ragge 	    u_short x_scan_count_3;
    296      1.1  ragge 	    u_short x_scan_count_4;
    297      1.1  ragge 	    u_short x_scan_count_5;
    298      1.1  ragge 	    u_short x_scan_count_6;
    299      1.1  ragge 	    u_short sync_phase_adj;	/* sync phase (horiz sync count) */
    300      1.1  ragge 	};
    301      1.1  ragge 
    302      1.1  ragge /*---------------------
    303      1.1  ragge * DUART definitions */
    304      1.1  ragge 
    305      1.1  ragge 	/* command definitions */
    306      1.1  ragge 
    307      1.1  ragge #define EN_RCV		0x01
    308  1.5.2.4  skrll #define DIS_RCV		0x02
    309      1.1  ragge #define EN_XMT		0x04
    310  1.5.2.4  skrll #define DIS_XMT		0x08
    311  1.5.2.4  skrll #define RESET_M		0x10
    312      1.1  ragge #define RESET_RCV	0x20
    313      1.1  ragge #define RESET_XMT	0x30
    314      1.1  ragge #define RESET_ERR	0x40
    315      1.1  ragge #define RESET_BD	0x50
    316      1.1  ragge #define START_BREAK	0x60
    317      1.1  ragge #define STOP_BREAK	0x70
    318      1.1  ragge 
    319      1.5    wiz 	/* interrupt bit definitions */
    320      1.1  ragge 
    321      1.1  ragge #define EI_XMT_A	0x01
    322      1.1  ragge #define EI_RCV_A	0x02
    323      1.1  ragge #define EI_XMT_B	0x10
    324      1.1  ragge #define EI_RCV_B	0x20
    325      1.1  ragge 
    326      1.1  ragge #define XMT_RDY_A	0x01
    327      1.1  ragge #define RCV_RDY_A	0x02
    328      1.1  ragge #define XMT_RDY_B	0x10
    329      1.1  ragge #define RCV_RDY_B	0x20
    330      1.1  ragge 
    331      1.4    wiz 	/* status register bit definitions */
    332      1.1  ragge 
    333  1.5.2.4  skrll #define RCV_RDY		0x01
    334      1.1  ragge #define FIFO_FULL	0x02
    335  1.5.2.4  skrll #define XMT_RDY		0x04
    336  1.5.2.4  skrll #define XMT_EMT		0x08
    337      1.1  ragge #define OVER_ERR	0x10
    338      1.1  ragge #define ERR_PARITY	0x20
    339      1.1  ragge #define FRAME_ERR	0x40
    340      1.1  ragge #define RCVD_BREAK	0x80
    341      1.1  ragge 
    342      1.1  ragge 
    343      1.1  ragge 	struct duart {
    344      1.1  ragge 
    345      1.1  ragge 	    /* channel A - LK201 */
    346      1.1  ragge 
    347      1.1  ragge 	    short modeA;		/* ch.A mode reg (read/write) */
    348      1.1  ragge 	    short statusA;		/* ch.A status reg (read) */
    349  1.5.2.4  skrll #define clkselA statusA			/* ch.A clock slect reg (write) */
    350  1.5.2.4  skrll 	    short cmdA;			/* ch.A command reg (write) */
    351      1.1  ragge 	    short dataA;		/* rcv/xmt data ch.A (read/write) */
    352      1.1  ragge 	    short inchng;		/* input change state reg (read) */
    353      1.1  ragge #define auxctl inchng			/* auxiliary control reg (write) */
    354      1.1  ragge 	    short istatus;		/* interrupt status reg (read) */
    355      1.1  ragge #define imask istatus			/* interrupt mask reg (write) */
    356  1.5.2.4  skrll 	    short CThi;			/* counter/timer hi byte (read) */
    357      1.1  ragge #define CTRhi CThi			/* counter/timer hi reg (write) */
    358  1.5.2.4  skrll 	    short CTlo;			/* counter/timer lo byte (read) */
    359      1.1  ragge #define CTRlo CTlo			/* counter/timer lo reg (write) */
    360      1.1  ragge 
    361      1.1  ragge 	    /* channel B - pointing device */
    362      1.1  ragge 
    363      1.1  ragge 	    short modeB;		/* ch.B mode reg (read/write) */
    364      1.1  ragge 	    short statusB;		/* ch.B status reg (read) */
    365  1.5.2.4  skrll #define clkselB statusB			/* ch.B clock select reg (write) */
    366  1.5.2.4  skrll 	    short cmdB;			/* ch.B command reg (write) */
    367      1.1  ragge 	    short dataB;		/* ch.B rcv/xmt data (read/write) */
    368      1.1  ragge 	    short rsrvd;
    369      1.1  ragge 	    short inport;		/* input port (read) */
    370      1.1  ragge #define outconf inport			/* output port config reg (write) */
    371      1.1  ragge 	    short strctr;		/* start counter command (read) */
    372      1.1  ragge #define setbits setctr			/* output bits set command (write) */
    373      1.1  ragge 	    short stpctr;		/* stop counter command (read) */
    374      1.1  ragge #define resetbits stpctr		/* output bits reset cmd (write) */
    375      1.1  ragge 
    376      1.1  ragge };
    377