uda.c revision 1.31 1 1.31 thorpej /* $NetBSD: uda.c,v 1.31 2000/01/21 23:39:59 thorpej Exp $ */
2 1.1 ragge /*
3 1.17 ragge * Copyright (c) 1996 Ludd, University of Lule}, Sweden.
4 1.1 ragge * Copyright (c) 1988 Regents of the University of California.
5 1.1 ragge * All rights reserved.
6 1.1 ragge *
7 1.1 ragge * This code is derived from software contributed to Berkeley by
8 1.1 ragge * Chris Torek.
9 1.1 ragge *
10 1.1 ragge * Redistribution and use in source and binary forms, with or without
11 1.1 ragge * modification, are permitted provided that the following conditions
12 1.1 ragge * are met:
13 1.1 ragge * 1. Redistributions of source code must retain the above copyright
14 1.1 ragge * notice, this list of conditions and the following disclaimer.
15 1.1 ragge * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 ragge * notice, this list of conditions and the following disclaimer in the
17 1.1 ragge * documentation and/or other materials provided with the distribution.
18 1.1 ragge * 3. All advertising materials mentioning features or use of this software
19 1.1 ragge * must display the following acknowledgement:
20 1.1 ragge * This product includes software developed by the University of
21 1.1 ragge * California, Berkeley and its contributors.
22 1.1 ragge * 4. Neither the name of the University nor the names of its contributors
23 1.1 ragge * may be used to endorse or promote products derived from this software
24 1.1 ragge * without specific prior written permission.
25 1.1 ragge *
26 1.1 ragge * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
27 1.1 ragge * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
28 1.1 ragge * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
29 1.1 ragge * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
30 1.1 ragge * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
31 1.1 ragge * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
32 1.1 ragge * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
33 1.1 ragge * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
34 1.1 ragge * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
35 1.1 ragge * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
36 1.1 ragge * SUCH DAMAGE.
37 1.1 ragge *
38 1.3 cgd * @(#)uda.c 7.32 (Berkeley) 2/13/91
39 1.1 ragge */
40 1.1 ragge
41 1.1 ragge /*
42 1.18 ragge * UDA50 disk device driver
43 1.1 ragge */
44 1.1 ragge
45 1.11 mycroft #include <sys/param.h>
46 1.17 ragge #include <sys/kernel.h>
47 1.20 ragge #include <sys/systm.h>
48 1.30 ragge #include <sys/device.h>
49 1.30 ragge #include <sys/buf.h>
50 1.30 ragge #include <sys/malloc.h>
51 1.11 mycroft
52 1.30 ragge #include <machine/bus.h>
53 1.18 ragge #include <machine/sid.h>
54 1.1 ragge
55 1.30 ragge #include <dev/qbus/ubavar.h>
56 1.30 ragge
57 1.30 ragge #include <dev/mscp/mscp.h>
58 1.30 ragge #include <dev/mscp/mscpreg.h>
59 1.30 ragge #include <dev/mscp/mscpvar.h>
60 1.30 ragge
61 1.30 ragge #include "ioconf.h"
62 1.1 ragge
63 1.1 ragge /*
64 1.1 ragge * Software status, per controller.
65 1.1 ragge */
66 1.1 ragge struct uda_softc {
67 1.17 ragge struct device sc_dev; /* Autoconfig info */
68 1.17 ragge struct uba_unit sc_unit; /* Struct common for UBA to communicate */
69 1.31 thorpej struct buf_queue sc_bufq; /* bufs awaiting for resources */
70 1.17 ragge struct mscp_pack *sc_uuda; /* Unibus address of uda struct */
71 1.17 ragge struct mscp_pack sc_uda; /* Struct for uda communication */
72 1.30 ragge bus_dma_tag_t sc_dmat;
73 1.30 ragge bus_space_tag_t sc_iot;
74 1.30 ragge bus_space_handle_t sc_iph;
75 1.30 ragge bus_space_handle_t sc_sah;
76 1.30 ragge bus_dmamap_t sc_cmap;/* Control structures */
77 1.17 ragge struct mscp *sc_mscp; /* Keep pointer to active mscp */
78 1.17 ragge struct mscp_softc *sc_softc; /* MSCP info (per mscpvar.h) */
79 1.1 ragge int sc_wticks; /* watchdog timer ticks */
80 1.30 ragge int sc_inq;
81 1.17 ragge };
82 1.1 ragge
83 1.28 ragge static int udamatch __P((struct device *, struct cfdata *, void *));
84 1.20 ragge static void udaattach __P((struct device *, struct device *, void *));
85 1.20 ragge static void udareset __P((int));
86 1.20 ragge static void mtcreset __P((int));
87 1.20 ragge static void reset __P((struct uda_softc *));
88 1.20 ragge static void udaintr __P((int));
89 1.20 ragge static void mtcintr __P((int));
90 1.20 ragge static void intr __P((struct uda_softc *));
91 1.20 ragge int udaready __P((struct uba_unit *));
92 1.30 ragge void udactlrdone __P((struct device *));
93 1.21 cgd int udaprint __P((void *, const char *));
94 1.17 ragge void udasaerror __P((struct device *, int));
95 1.30 ragge void udago __P((struct device *, struct mscp_xi *));
96 1.20 ragge
97 1.20 ragge struct cfattach mtc_ca = {
98 1.20 ragge sizeof(struct uda_softc), udamatch, udaattach
99 1.20 ragge };
100 1.10 ragge
101 1.15 ragge struct cfattach uda_ca = {
102 1.17 ragge sizeof(struct uda_softc), udamatch, udaattach
103 1.10 ragge };
104 1.10 ragge
105 1.1 ragge /*
106 1.1 ragge * More driver definitions, for generic MSCP code.
107 1.1 ragge */
108 1.17 ragge struct mscp_ctlr uda_mscp_ctlr = {
109 1.17 ragge udactlrdone,
110 1.17 ragge udago,
111 1.17 ragge udasaerror,
112 1.17 ragge };
113 1.1 ragge
114 1.1 ragge /*
115 1.1 ragge * Miscellaneous private variables.
116 1.1 ragge */
117 1.17 ragge static int ivec_no;
118 1.1 ragge
119 1.17 ragge int
120 1.17 ragge udaprint(aux, name)
121 1.17 ragge void *aux;
122 1.21 cgd const char *name;
123 1.17 ragge {
124 1.17 ragge if (name)
125 1.23 christos printf("%s: mscpbus", name);
126 1.17 ragge return UNCONF;
127 1.17 ragge }
128 1.1 ragge
129 1.1 ragge /*
130 1.1 ragge * Poke at a supposed UDA50 to see if it is there.
131 1.1 ragge */
132 1.10 ragge int
133 1.28 ragge udamatch(parent, cf, aux)
134 1.28 ragge struct device *parent;
135 1.28 ragge struct cfdata *cf;
136 1.28 ragge void *aux;
137 1.1 ragge {
138 1.17 ragge struct uba_attach_args *ua = aux;
139 1.18 ragge struct mscp_softc mi; /* Nice hack */
140 1.17 ragge struct uba_softc *ubasc;
141 1.20 ragge int tries;
142 1.1 ragge
143 1.17 ragge /* Get an interrupt vector. */
144 1.17 ragge ubasc = (void *)parent;
145 1.17 ragge ivec_no = ubasc->uh_lastiv - 4;
146 1.1 ragge
147 1.30 ragge mi.mi_iot = ua->ua_iot;
148 1.30 ragge mi.mi_iph = ua->ua_ioh;
149 1.30 ragge mi.mi_sah = ua->ua_ioh + 2;
150 1.30 ragge mi.mi_swh = ua->ua_ioh + 2;
151 1.1 ragge
152 1.1 ragge /*
153 1.1 ragge * Initialise the controller (partially). The UDA50 programmer's
154 1.1 ragge * manual states that if initialisation fails, it should be retried
155 1.1 ragge * at least once, but after a second failure the port should be
156 1.1 ragge * considered `down'; it also mentions that the controller should
157 1.1 ragge * initialise within ten seconds. Or so I hear; I have not seen
158 1.1 ragge * this manual myself.
159 1.1 ragge */
160 1.1 ragge tries = 0;
161 1.1 ragge again:
162 1.8 ragge
163 1.30 ragge bus_space_write_2(mi.mi_iot, mi.mi_iph, 0, 0); /* Start init */
164 1.18 ragge if (mscp_waitstep(&mi, MP_STEP1, MP_STEP1) == 0)
165 1.18 ragge return 0; /* Nothing here... */
166 1.8 ragge
167 1.30 ragge bus_space_write_2(mi.mi_iot, mi.mi_sah, 0,
168 1.30 ragge MP_ERR | (NCMDL2 << 11) | (NRSPL2 << 8) | MP_IE | (ivec_no >> 2));
169 1.8 ragge
170 1.18 ragge if (mscp_waitstep(&mi, MP_STEP2, MP_STEP2) == 0) {
171 1.30 ragge printf("udaprobe: init step2 no change. sa=%x\n",
172 1.30 ragge bus_space_read_2(mi.mi_iot, mi.mi_sah, 0));
173 1.8 ragge goto bad;
174 1.8 ragge }
175 1.8 ragge
176 1.1 ragge /* should have interrupted by now */
177 1.28 ragge if (strcmp(cf->cf_driver->cd_name, mtc_cd.cd_name)) {
178 1.20 ragge ua->ua_ivec = udaintr;
179 1.20 ragge ua->ua_reset = udareset;
180 1.20 ragge } else {
181 1.20 ragge ua->ua_ivec = mtcintr;
182 1.20 ragge ua->ua_reset = mtcreset;
183 1.20 ragge }
184 1.20 ragge
185 1.17 ragge return 1;
186 1.1 ragge bad:
187 1.1 ragge if (++tries < 2)
188 1.1 ragge goto again;
189 1.17 ragge return 0;
190 1.1 ragge }
191 1.1 ragge
192 1.17 ragge void
193 1.17 ragge udaattach(parent, self, aux)
194 1.17 ragge struct device *parent, *self;
195 1.17 ragge void *aux;
196 1.1 ragge {
197 1.17 ragge struct uda_softc *sc = (void *)self;
198 1.19 ragge struct uba_attach_args *ua = aux;
199 1.17 ragge struct uba_softc *uh = (void *)parent;
200 1.17 ragge struct mscp_attach_args ma;
201 1.30 ragge int ctlr, error, rseg;
202 1.30 ragge bus_dma_segment_t seg;
203 1.6 ragge
204 1.23 christos printf("\n");
205 1.1 ragge
206 1.17 ragge uh->uh_lastiv -= 4; /* remove dynamic interrupt vector */
207 1.1 ragge
208 1.30 ragge sc->sc_iot = ua->ua_iot;
209 1.30 ragge sc->sc_iph = ua->ua_ioh;
210 1.30 ragge sc->sc_sah = ua->ua_ioh + 2;
211 1.30 ragge sc->sc_dmat = ua->ua_dmat;
212 1.17 ragge ctlr = sc->sc_dev.dv_unit;
213 1.31 thorpej BUFQ_INIT(&sc->sc_bufq);
214 1.1 ragge
215 1.1 ragge /*
216 1.17 ragge * Fill in the uba_unit struct, so we can communicate with the uba.
217 1.1 ragge */
218 1.17 ragge sc->sc_unit.uu_softc = sc; /* Backpointer to softc */
219 1.20 ragge sc->sc_unit.uu_ready = udaready;/* go routine called from adapter */
220 1.19 ragge sc->sc_unit.uu_keepbdp = vax_cputype == VAX_750 ? 1 : 0;
221 1.1 ragge
222 1.18 ragge /*
223 1.18 ragge * Map the communication area and command and
224 1.18 ragge * response packets into Unibus space.
225 1.18 ragge */
226 1.30 ragge if ((error = bus_dmamem_alloc(sc->sc_dmat, sizeof(struct mscp_pack),
227 1.30 ragge NBPG, 0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
228 1.30 ragge printf("Alloc ctrl area %d\n", error);
229 1.30 ragge return;
230 1.30 ragge }
231 1.30 ragge if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
232 1.30 ragge sizeof(struct mscp_pack), (caddr_t *) &sc->sc_uda,
233 1.30 ragge BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
234 1.30 ragge printf("Map ctrl area %d\n", error);
235 1.30 ragge err: bus_dmamem_free(sc->sc_dmat, &seg, rseg);
236 1.18 ragge return;
237 1.1 ragge }
238 1.30 ragge if ((error = bus_dmamap_create(sc->sc_dmat, sizeof(struct mscp_pack),
239 1.30 ragge 1, sizeof(struct mscp_pack), 0, BUS_DMA_NOWAIT, &sc->sc_cmap))) {
240 1.30 ragge printf("Create DMA map %d\n", error);
241 1.30 ragge err2: bus_dmamem_unmap(sc->sc_dmat, (caddr_t)&sc->sc_uda,
242 1.30 ragge sizeof(struct mscp_pack));
243 1.30 ragge goto err;
244 1.30 ragge }
245 1.30 ragge if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cmap,
246 1.30 ragge &sc->sc_uda, sizeof(struct mscp_pack), 0, BUS_DMA_NOWAIT))) {
247 1.30 ragge printf("Load ctrl map %d\n", error);
248 1.30 ragge bus_dmamap_destroy(sc->sc_dmat, sc->sc_cmap);
249 1.30 ragge goto err2;
250 1.30 ragge }
251 1.18 ragge
252 1.17 ragge bzero(&sc->sc_uda, sizeof (struct mscp_pack));
253 1.1 ragge
254 1.20 ragge /*
255 1.20 ragge * The only thing that differ UDA's and Tape ctlr's is
256 1.20 ragge * their vcid. Beacuse there are no way to determine which
257 1.20 ragge * ctlr type it is, we check what is generated and later
258 1.20 ragge * set the correct vcid.
259 1.20 ragge */
260 1.20 ragge ma.ma_type = (strcmp(self->dv_cfdata->cf_driver->cd_name,
261 1.20 ragge mtc_cd.cd_name) ? MSCPBUS_DISK : MSCPBUS_TAPE);
262 1.20 ragge
263 1.17 ragge ma.ma_mc = &uda_mscp_ctlr;
264 1.20 ragge ma.ma_type |= MSCPBUS_UDA;
265 1.17 ragge ma.ma_uda = &sc->sc_uda;
266 1.20 ragge ma.ma_softc = &sc->sc_softc;
267 1.30 ragge ma.ma_iot = sc->sc_iot;
268 1.30 ragge ma.ma_iph = sc->sc_iph;
269 1.30 ragge ma.ma_sah = sc->sc_sah;
270 1.30 ragge ma.ma_swh = sc->sc_sah;
271 1.30 ragge ma.ma_dmat = sc->sc_dmat;
272 1.30 ragge ma.ma_dmam = sc->sc_cmap;
273 1.17 ragge ma.ma_ivec = ivec_no;
274 1.25 ragge ma.ma_ctlrnr = (ua->ua_iaddr == 0172150 ? 0 : 1); /* XXX */
275 1.18 ragge ma.ma_adapnr = uh->uh_nr;
276 1.17 ragge config_found(&sc->sc_dev, &ma, udaprint);
277 1.17 ragge }
278 1.1 ragge
279 1.20 ragge /*
280 1.20 ragge * Start a transfer if there are free resources available, otherwise
281 1.20 ragge * let it go in udaready, forget it for now.
282 1.30 ragge * Called from mscp routines.
283 1.20 ragge */
284 1.30 ragge void
285 1.30 ragge udago(usc, mxi)
286 1.17 ragge struct device *usc;
287 1.30 ragge struct mscp_xi *mxi;
288 1.17 ragge {
289 1.17 ragge struct uda_softc *sc = (void *)usc;
290 1.30 ragge struct uba_unit *uu;
291 1.30 ragge struct buf *bp = mxi->mxi_bp;
292 1.30 ragge int err;
293 1.1 ragge
294 1.20 ragge /*
295 1.30 ragge * If we already have transfers queued, don't try to load
296 1.30 ragge * the map again.
297 1.20 ragge */
298 1.30 ragge if (sc->sc_inq == 0) {
299 1.30 ragge err = bus_dmamap_load(sc->sc_dmat, mxi->mxi_dmam,
300 1.30 ragge bp->b_un.b_addr,
301 1.30 ragge bp->b_bcount, bp->b_proc, BUS_DMA_NOWAIT);
302 1.30 ragge if (err == 0) {
303 1.30 ragge mscp_dgo(sc->sc_softc, mxi);
304 1.30 ragge return;
305 1.30 ragge }
306 1.20 ragge }
307 1.30 ragge uu = malloc(sizeof(struct uba_unit), M_DEVBUF, M_NOWAIT);
308 1.30 ragge if (uu == 0)
309 1.30 ragge panic("udago: no mem");
310 1.30 ragge uu->uu_ready = udaready;
311 1.30 ragge uu->uu_softc = sc;
312 1.30 ragge uu->uu_ref = mxi;
313 1.30 ragge uba_enqueue(uu);
314 1.30 ragge sc->sc_inq++;
315 1.1 ragge }
316 1.1 ragge
317 1.1 ragge /*
318 1.20 ragge * Called if we have been blocked for resources, and resources
319 1.20 ragge * have been freed again. Return 1 if we could start all
320 1.20 ragge * transfers again, 0 if we still are waiting.
321 1.30 ragge * Called from uba resource free routines.
322 1.1 ragge */
323 1.20 ragge int
324 1.20 ragge udaready(uu)
325 1.20 ragge struct uba_unit *uu;
326 1.1 ragge {
327 1.17 ragge struct uda_softc *sc = uu->uu_softc;
328 1.30 ragge struct mscp_xi *mxi = uu->uu_ref;
329 1.30 ragge struct buf *bp = mxi->mxi_bp;
330 1.30 ragge int err;
331 1.30 ragge
332 1.30 ragge err = bus_dmamap_load(sc->sc_dmat, mxi->mxi_dmam, bp->b_un.b_addr,
333 1.30 ragge bp->b_bcount, bp->b_proc, BUS_DMA_NOWAIT);
334 1.30 ragge if (err)
335 1.30 ragge return 0;
336 1.30 ragge mscp_dgo(sc->sc_softc, mxi);
337 1.30 ragge sc->sc_inq--;
338 1.30 ragge free(uu, M_DEVBUF);
339 1.20 ragge return 1;
340 1.17 ragge }
341 1.17 ragge
342 1.17 ragge static struct saerr {
343 1.17 ragge int code; /* error code (including UDA_ERR) */
344 1.17 ragge char *desc; /* what it means: Efoo => foo error */
345 1.17 ragge } saerr[] = {
346 1.17 ragge { 0100001, "Eunibus packet read" },
347 1.17 ragge { 0100002, "Eunibus packet write" },
348 1.17 ragge { 0100003, "EUDA ROM and RAM parity" },
349 1.17 ragge { 0100004, "EUDA RAM parity" },
350 1.17 ragge { 0100005, "EUDA ROM parity" },
351 1.17 ragge { 0100006, "Eunibus ring read" },
352 1.17 ragge { 0100007, "Eunibus ring write" },
353 1.17 ragge { 0100010, " unibus interrupt master failure" },
354 1.17 ragge { 0100011, "Ehost access timeout" },
355 1.17 ragge { 0100012, " host exceeded command limit" },
356 1.17 ragge { 0100013, " unibus bus master failure" },
357 1.17 ragge { 0100014, " DM XFC fatal error" },
358 1.17 ragge { 0100015, " hardware timeout of instruction loop" },
359 1.17 ragge { 0100016, " invalid virtual circuit id" },
360 1.17 ragge { 0100017, "Eunibus interrupt write" },
361 1.17 ragge { 0104000, "Efatal sequence" },
362 1.17 ragge { 0104040, " D proc ALU" },
363 1.17 ragge { 0104041, "ED proc control ROM parity" },
364 1.17 ragge { 0105102, "ED proc w/no BD#2 or RAM parity" },
365 1.17 ragge { 0105105, "ED proc RAM buffer" },
366 1.17 ragge { 0105152, "ED proc SDI" },
367 1.17 ragge { 0105153, "ED proc write mode wrap serdes" },
368 1.17 ragge { 0105154, "ED proc read mode serdes, RSGEN & ECC" },
369 1.17 ragge { 0106040, "EU proc ALU" },
370 1.17 ragge { 0106041, "EU proc control reg" },
371 1.17 ragge { 0106042, " U proc DFAIL/cntl ROM parity/BD #1 test CNT" },
372 1.17 ragge { 0106047, " U proc const PROM err w/D proc running SDI test" },
373 1.17 ragge { 0106055, " unexpected trap" },
374 1.17 ragge { 0106071, "EU proc const PROM" },
375 1.17 ragge { 0106072, "EU proc control ROM parity" },
376 1.17 ragge { 0106200, "Estep 1 data" },
377 1.17 ragge { 0107103, "EU proc RAM parity" },
378 1.17 ragge { 0107107, "EU proc RAM buffer" },
379 1.17 ragge { 0107115, " test count wrong (BD 12)" },
380 1.17 ragge { 0112300, "Estep 2" },
381 1.17 ragge { 0122240, "ENPR" },
382 1.17 ragge { 0122300, "Estep 3" },
383 1.17 ragge { 0142300, "Estep 4" },
384 1.17 ragge { 0, " unknown error code" }
385 1.17 ragge };
386 1.6 ragge
387 1.17 ragge /*
388 1.17 ragge * If the error bit was set in the controller status register, gripe,
389 1.17 ragge * then (optionally) reset the controller and requeue pending transfers.
390 1.17 ragge */
391 1.17 ragge void
392 1.17 ragge udasaerror(usc, doreset)
393 1.17 ragge struct device *usc;
394 1.17 ragge int doreset;
395 1.17 ragge {
396 1.17 ragge struct uda_softc *sc = (void *)usc;
397 1.30 ragge register int code = bus_space_read_2(sc->sc_iot, sc->sc_sah, 0);
398 1.17 ragge register struct saerr *e;
399 1.1 ragge
400 1.17 ragge if ((code & MP_ERR) == 0)
401 1.1 ragge return;
402 1.17 ragge for (e = saerr; e->code; e++)
403 1.17 ragge if (e->code == code)
404 1.17 ragge break;
405 1.23 christos printf("%s: controller error, sa=0%o (%s%s)\n",
406 1.17 ragge sc->sc_dev.dv_xname, code, e->desc + 1,
407 1.17 ragge *e->desc == 'E' ? " error" : "");
408 1.24 ragge #if 0 /* XXX we just avoid panic when autoconfig non-existent KFQSA devices */
409 1.17 ragge if (doreset) {
410 1.17 ragge mscp_requeue(sc->sc_softc);
411 1.17 ragge /* (void) udainit(sc); XXX */
412 1.1 ragge }
413 1.24 ragge #endif
414 1.1 ragge }
415 1.1 ragge
416 1.1 ragge /*
417 1.17 ragge * Interrupt routine. Depending on the state of the controller,
418 1.17 ragge * continue initialisation, or acknowledge command and response
419 1.17 ragge * interrupts, and process responses.
420 1.1 ragge */
421 1.20 ragge static void
422 1.17 ragge udaintr(ctlr)
423 1.20 ragge int ctlr;
424 1.20 ragge {
425 1.20 ragge intr(uda_cd.cd_devs[ctlr]);
426 1.20 ragge }
427 1.20 ragge
428 1.20 ragge static void
429 1.20 ragge mtcintr(ctlr)
430 1.20 ragge int ctlr;
431 1.20 ragge {
432 1.20 ragge intr(mtc_cd.cd_devs[ctlr]);
433 1.20 ragge }
434 1.20 ragge
435 1.20 ragge static void
436 1.20 ragge intr(sc)
437 1.20 ragge struct uda_softc *sc;
438 1.1 ragge {
439 1.17 ragge struct uba_softc *uh;
440 1.17 ragge struct mscp_pack *ud;
441 1.1 ragge
442 1.17 ragge sc->sc_wticks = 0; /* reset interrupt watchdog */
443 1.1 ragge
444 1.30 ragge /* ctlr fatal error */
445 1.30 ragge if (bus_space_read_2(sc->sc_iot, sc->sc_sah, 0) & MP_ERR) {
446 1.17 ragge udasaerror(&sc->sc_dev, 1);
447 1.17 ragge return;
448 1.17 ragge }
449 1.17 ragge ud = &sc->sc_uda;
450 1.1 ragge /*
451 1.17 ragge * Handle buffer purge requests.
452 1.30 ragge * XXX - should be done in bus_dma_sync().
453 1.1 ragge */
454 1.17 ragge uh = (void *)sc->sc_dev.dv_parent;
455 1.17 ragge if (ud->mp_ca.ca_bdp) {
456 1.20 ragge if (uh->uh_ubapurge)
457 1.20 ragge (*uh->uh_ubapurge)(uh, ud->mp_ca.ca_bdp);
458 1.17 ragge ud->mp_ca.ca_bdp = 0;
459 1.30 ragge /* signal purge complete */
460 1.30 ragge bus_space_write_2(sc->sc_iot, sc->sc_sah, 0, 0);
461 1.1 ragge }
462 1.1 ragge
463 1.17 ragge mscp_intr(sc->sc_softc);
464 1.1 ragge }
465 1.1 ragge
466 1.1 ragge /*
467 1.17 ragge * A Unibus reset has occurred on UBA uban. Reinitialise the controller(s)
468 1.17 ragge * on that Unibus, and requeue outstanding I/O.
469 1.1 ragge */
470 1.17 ragge void
471 1.17 ragge udareset(ctlr)
472 1.17 ragge int ctlr;
473 1.1 ragge {
474 1.20 ragge reset(uda_cd.cd_devs[ctlr]);
475 1.20 ragge }
476 1.20 ragge
477 1.20 ragge void
478 1.20 ragge mtcreset(ctlr)
479 1.20 ragge int ctlr;
480 1.20 ragge {
481 1.20 ragge reset(mtc_cd.cd_devs[ctlr]);
482 1.20 ragge }
483 1.17 ragge
484 1.20 ragge static void
485 1.20 ragge reset(sc)
486 1.20 ragge struct uda_softc *sc;
487 1.20 ragge {
488 1.23 christos printf(" %s", sc->sc_dev.dv_xname);
489 1.1 ragge
490 1.1 ragge /*
491 1.17 ragge * Our BDP (if any) is gone; our command (if any) is
492 1.17 ragge * flushed; the device is no longer mapped; and the
493 1.17 ragge * UDA50 is not yet initialised.
494 1.1 ragge */
495 1.17 ragge if (sc->sc_unit.uu_bdp) {
496 1.30 ragge /* printf("<%d>", UBAI_BDP(sc->sc_unit.uu_bdp)); */
497 1.17 ragge sc->sc_unit.uu_bdp = 0;
498 1.1 ragge }
499 1.1 ragge
500 1.17 ragge /* reset queues and requeue pending transfers */
501 1.17 ragge mscp_requeue(sc->sc_softc);
502 1.1 ragge
503 1.1 ragge /*
504 1.17 ragge * If it fails to initialise we will notice later and
505 1.17 ragge * try again (and again...). Do not call udastart()
506 1.17 ragge * here; it will be done after the controller finishes
507 1.17 ragge * initialisation.
508 1.1 ragge */
509 1.17 ragge /* XXX if (udainit(sc)) */
510 1.23 christos printf(" (hung)");
511 1.1 ragge }
512 1.1 ragge
513 1.17 ragge void
514 1.30 ragge udactlrdone(usc)
515 1.17 ragge struct device *usc;
516 1.1 ragge {
517 1.17 ragge struct uda_softc *sc = (void *)usc;
518 1.1 ragge
519 1.30 ragge uba_done((struct uba_softc *)sc->sc_dev.dv_parent);
520 1.1 ragge }
521