be.c revision 1.55 1 1.55 ad /* $NetBSD: be.c,v 1.55 2007/10/19 12:01:10 ad Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.1 pk * Copyright (c) 1999 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Paul Kranenburg.
9 1.1 pk *
10 1.1 pk * Redistribution and use in source and binary forms, with or without
11 1.1 pk * modification, are permitted provided that the following conditions
12 1.1 pk * are met:
13 1.1 pk * 1. Redistributions of source code must retain the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer.
15 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 pk * notice, this list of conditions and the following disclaimer in the
17 1.1 pk * documentation and/or other materials provided with the distribution.
18 1.1 pk * 3. All advertising materials mentioning features or use of this software
19 1.1 pk * must display the following acknowledgement:
20 1.1 pk * This product includes software developed by the NetBSD
21 1.1 pk * Foundation, Inc. and its contributors.
22 1.1 pk * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 pk * contributors may be used to endorse or promote products derived
24 1.1 pk * from this software without specific prior written permission.
25 1.1 pk *
26 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
37 1.1 pk */
38 1.1 pk
39 1.1 pk /*
40 1.1 pk * Copyright (c) 1998 Theo de Raadt and Jason L. Wright.
41 1.1 pk * All rights reserved.
42 1.1 pk *
43 1.1 pk * Redistribution and use in source and binary forms, with or without
44 1.1 pk * modification, are permitted provided that the following conditions
45 1.1 pk * are met:
46 1.1 pk * 1. Redistributions of source code must retain the above copyright
47 1.1 pk * notice, this list of conditions and the following disclaimer.
48 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
49 1.1 pk * notice, this list of conditions and the following disclaimer in the
50 1.1 pk * documentation and/or other materials provided with the distribution.
51 1.1 pk * 3. The name of the authors may not be used to endorse or promote products
52 1.1 pk * derived from this software without specific prior written permission.
53 1.1 pk *
54 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
55 1.1 pk * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
56 1.1 pk * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
57 1.1 pk * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
58 1.1 pk * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
59 1.1 pk * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
60 1.1 pk * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
61 1.1 pk * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
62 1.1 pk * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
63 1.1 pk * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
64 1.1 pk */
65 1.29 lukem
66 1.29 lukem #include <sys/cdefs.h>
67 1.55 ad __KERNEL_RCSID(0, "$NetBSD: be.c,v 1.55 2007/10/19 12:01:10 ad Exp $");
68 1.1 pk
69 1.1 pk #include "opt_ddb.h"
70 1.1 pk #include "opt_inet.h"
71 1.1 pk #include "bpfilter.h"
72 1.1 pk #include "rnd.h"
73 1.1 pk
74 1.1 pk #include <sys/param.h>
75 1.1 pk #include <sys/systm.h>
76 1.17 thorpej #include <sys/callout.h>
77 1.1 pk #include <sys/kernel.h>
78 1.1 pk #include <sys/errno.h>
79 1.1 pk #include <sys/ioctl.h>
80 1.1 pk #include <sys/mbuf.h>
81 1.1 pk #include <sys/socket.h>
82 1.1 pk #include <sys/syslog.h>
83 1.1 pk #include <sys/device.h>
84 1.1 pk #include <sys/malloc.h>
85 1.1 pk #if NRND > 0
86 1.1 pk #include <sys/rnd.h>
87 1.1 pk #endif
88 1.1 pk
89 1.1 pk #include <net/if.h>
90 1.1 pk #include <net/if_dl.h>
91 1.1 pk #include <net/if_types.h>
92 1.1 pk #include <net/netisr.h>
93 1.1 pk #include <net/if_media.h>
94 1.1 pk #include <net/if_ether.h>
95 1.1 pk
96 1.1 pk #ifdef INET
97 1.1 pk #include <netinet/in.h>
98 1.1 pk #include <netinet/if_inarp.h>
99 1.1 pk #include <netinet/in_systm.h>
100 1.1 pk #include <netinet/in_var.h>
101 1.1 pk #include <netinet/ip.h>
102 1.1 pk #endif
103 1.1 pk
104 1.3 pk
105 1.1 pk #if NBPFILTER > 0
106 1.1 pk #include <net/bpf.h>
107 1.1 pk #include <net/bpfdesc.h>
108 1.1 pk #endif
109 1.1 pk
110 1.55 ad #include <sys/bus.h>
111 1.55 ad #include <sys/intr.h>
112 1.1 pk #include <machine/autoconf.h>
113 1.1 pk
114 1.1 pk #include <dev/sbus/sbusvar.h>
115 1.1 pk
116 1.1 pk #include <dev/mii/mii.h>
117 1.1 pk #include <dev/mii/miivar.h>
118 1.1 pk
119 1.1 pk #include <dev/sbus/qecreg.h>
120 1.1 pk #include <dev/sbus/qecvar.h>
121 1.1 pk #include <dev/sbus/bereg.h>
122 1.1 pk
123 1.1 pk struct be_softc {
124 1.1 pk struct device sc_dev;
125 1.1 pk struct sbusdev sc_sd; /* sbus device */
126 1.39 wiz bus_space_tag_t sc_bustag; /* bus & DMA tags */
127 1.1 pk bus_dma_tag_t sc_dmatag;
128 1.18 pk bus_dmamap_t sc_dmamap;
129 1.1 pk struct ethercom sc_ethercom;
130 1.1 pk /*struct ifmedia sc_ifmedia; -* interface media */
131 1.1 pk struct mii_data sc_mii; /* MII media control */
132 1.1 pk #define sc_media sc_mii.mii_media/* shorthand */
133 1.11 pk int sc_phys[2]; /* MII instance -> phy */
134 1.1 pk
135 1.17 thorpej struct callout sc_tick_ch;
136 1.17 thorpej
137 1.12 pk /*
138 1.12 pk * Some `mii_softc' items we need to emulate MII operation
139 1.12 pk * for our internal transceiver.
140 1.12 pk */
141 1.12 pk int sc_mii_inst; /* instance of internal phy */
142 1.12 pk int sc_mii_active; /* currently active medium */
143 1.12 pk int sc_mii_ticks; /* tick counter */
144 1.13 pk int sc_mii_flags; /* phy status flags */
145 1.13 pk #define MIIF_HAVELINK 0x04000000
146 1.13 pk int sc_intphy_curspeed; /* Established link speed */
147 1.12 pk
148 1.1 pk struct qec_softc *sc_qec; /* QEC parent */
149 1.1 pk
150 1.1 pk bus_space_handle_t sc_qr; /* QEC registers */
151 1.1 pk bus_space_handle_t sc_br; /* BE registers */
152 1.1 pk bus_space_handle_t sc_cr; /* channel registers */
153 1.1 pk bus_space_handle_t sc_tr; /* transceiver registers */
154 1.1 pk
155 1.1 pk u_int sc_rev;
156 1.1 pk
157 1.1 pk int sc_channel; /* channel number */
158 1.1 pk int sc_burst;
159 1.1 pk
160 1.2 pk struct qec_ring sc_rb; /* Packet Ring Buffer */
161 1.1 pk
162 1.1 pk /* MAC address */
163 1.1 pk u_int8_t sc_enaddr[6];
164 1.43 pk #ifdef BEDEBUG
165 1.43 pk int sc_debug;
166 1.43 pk #endif
167 1.1 pk };
168 1.1 pk
169 1.45 perry int bematch(struct device *, struct cfdata *, void *);
170 1.45 perry void beattach(struct device *, struct device *, void *);
171 1.1 pk
172 1.45 perry void beinit(struct be_softc *);
173 1.45 perry void bestart(struct ifnet *);
174 1.45 perry void bestop(struct be_softc *);
175 1.45 perry void bewatchdog(struct ifnet *);
176 1.51 christos int beioctl(struct ifnet *, u_long, void *);
177 1.45 perry void bereset(struct be_softc *);
178 1.45 perry
179 1.45 perry int beintr(void *);
180 1.45 perry int berint(struct be_softc *);
181 1.45 perry int betint(struct be_softc *);
182 1.45 perry int beqint(struct be_softc *, u_int32_t);
183 1.45 perry int beeint(struct be_softc *, u_int32_t);
184 1.45 perry
185 1.45 perry static void be_read(struct be_softc *, int, int);
186 1.45 perry static int be_put(struct be_softc *, int, struct mbuf *);
187 1.45 perry static struct mbuf *be_get(struct be_softc *, int, int);
188 1.1 pk
189 1.45 perry void be_pal_gate(struct be_softc *, int);
190 1.1 pk
191 1.1 pk /* ifmedia callbacks */
192 1.45 perry void be_ifmedia_sts(struct ifnet *, struct ifmediareq *);
193 1.45 perry int be_ifmedia_upd(struct ifnet *);
194 1.2 pk
195 1.45 perry void be_mcreset(struct be_softc *);
196 1.1 pk
197 1.1 pk /* MII methods & callbacks */
198 1.45 perry static int be_mii_readreg(struct device *, int, int);
199 1.45 perry static void be_mii_writereg(struct device *, int, int, int);
200 1.45 perry static void be_mii_statchg(struct device *);
201 1.1 pk
202 1.1 pk /* MII helpers */
203 1.45 perry static void be_mii_sync(struct be_softc *);
204 1.45 perry static void be_mii_sendbits(struct be_softc *, int, u_int32_t, int);
205 1.45 perry static int be_mii_reset(struct be_softc *, int);
206 1.45 perry static int be_tcvr_read_bit(struct be_softc *, int);
207 1.45 perry static void be_tcvr_write_bit(struct be_softc *, int, int);
208 1.45 perry
209 1.45 perry void be_tick(void *);
210 1.45 perry void be_intphy_auto(struct be_softc *);
211 1.45 perry void be_intphy_status(struct be_softc *);
212 1.45 perry int be_intphy_service(struct be_softc *, struct mii_data *, int);
213 1.1 pk
214 1.1 pk
215 1.36 thorpej CFATTACH_DECL(be, sizeof(struct be_softc),
216 1.37 thorpej bematch, beattach, NULL, NULL);
217 1.1 pk
218 1.1 pk int
219 1.1 pk bematch(parent, cf, aux)
220 1.1 pk struct device *parent;
221 1.1 pk struct cfdata *cf;
222 1.1 pk void *aux;
223 1.1 pk {
224 1.1 pk struct sbus_attach_args *sa = aux;
225 1.1 pk
226 1.34 thorpej return (strcmp(cf->cf_name, sa->sa_name) == 0);
227 1.1 pk }
228 1.1 pk
229 1.1 pk void
230 1.1 pk beattach(parent, self, aux)
231 1.1 pk struct device *parent, *self;
232 1.1 pk void *aux;
233 1.1 pk {
234 1.1 pk struct sbus_attach_args *sa = aux;
235 1.1 pk struct qec_softc *qec = (struct qec_softc *)parent;
236 1.1 pk struct be_softc *sc = (struct be_softc *)self;
237 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
238 1.1 pk struct mii_data *mii = &sc->sc_mii;
239 1.11 pk struct mii_softc *child;
240 1.1 pk int node = sa->sa_node;
241 1.18 pk bus_dma_tag_t dmatag = sa->sa_dmatag;
242 1.1 pk bus_dma_segment_t seg;
243 1.1 pk bus_size_t size;
244 1.18 pk int instance;
245 1.1 pk int rseg, error;
246 1.11 pk u_int32_t v;
247 1.1 pk
248 1.1 pk if (sa->sa_nreg < 3) {
249 1.1 pk printf("%s: only %d register sets\n",
250 1.1 pk self->dv_xname, sa->sa_nreg);
251 1.1 pk return;
252 1.1 pk }
253 1.1 pk
254 1.30 pk if (bus_space_map(sa->sa_bustag,
255 1.30 pk (bus_addr_t)BUS_ADDR(
256 1.33 thorpej sa->sa_reg[0].oa_space,
257 1.33 thorpej sa->sa_reg[0].oa_base),
258 1.33 thorpej (bus_size_t)sa->sa_reg[0].oa_size,
259 1.31 eeh 0, &sc->sc_cr) != 0) {
260 1.1 pk printf("beattach: cannot map registers\n");
261 1.1 pk return;
262 1.1 pk }
263 1.1 pk
264 1.30 pk if (bus_space_map(sa->sa_bustag,
265 1.30 pk (bus_addr_t)BUS_ADDR(
266 1.33 thorpej sa->sa_reg[1].oa_space,
267 1.33 thorpej sa->sa_reg[1].oa_base),
268 1.33 thorpej (bus_size_t)sa->sa_reg[1].oa_size,
269 1.31 eeh 0, &sc->sc_br) != 0) {
270 1.1 pk printf("beattach: cannot map registers\n");
271 1.1 pk return;
272 1.1 pk }
273 1.1 pk
274 1.30 pk if (bus_space_map(sa->sa_bustag,
275 1.30 pk (bus_addr_t)BUS_ADDR(
276 1.33 thorpej sa->sa_reg[2].oa_space,
277 1.33 thorpej sa->sa_reg[2].oa_base),
278 1.33 thorpej (bus_size_t)sa->sa_reg[2].oa_size,
279 1.31 eeh 0, &sc->sc_tr) != 0) {
280 1.1 pk printf("beattach: cannot map registers\n");
281 1.1 pk return;
282 1.1 pk }
283 1.1 pk
284 1.27 eeh sc->sc_bustag = sa->sa_bustag;
285 1.1 pk sc->sc_qec = qec;
286 1.1 pk sc->sc_qr = qec->sc_regs;
287 1.1 pk
288 1.42 pk sc->sc_rev = prom_getpropint(node, "board-version", -1);
289 1.1 pk printf(" rev %x", sc->sc_rev);
290 1.1 pk
291 1.1 pk bestop(sc);
292 1.1 pk
293 1.42 pk sc->sc_channel = prom_getpropint(node, "channel#", -1);
294 1.1 pk if (sc->sc_channel == -1)
295 1.1 pk sc->sc_channel = 0;
296 1.1 pk
297 1.42 pk sc->sc_burst = prom_getpropint(node, "burst-sizes", -1);
298 1.1 pk if (sc->sc_burst == -1)
299 1.1 pk sc->sc_burst = qec->sc_burst;
300 1.1 pk
301 1.1 pk /* Clamp at parent's burst sizes */
302 1.1 pk sc->sc_burst &= qec->sc_burst;
303 1.1 pk
304 1.9 pk /* Establish interrupt handler */
305 1.9 pk if (sa->sa_nintr)
306 1.21 pk (void)bus_intr_establish(sa->sa_bustag, sa->sa_pri, IPL_NET,
307 1.38 pk beintr, sc);
308 1.1 pk
309 1.41 pk prom_getether(node, sc->sc_enaddr);
310 1.1 pk printf(" address %s\n", ether_sprintf(sc->sc_enaddr));
311 1.1 pk
312 1.1 pk /*
313 1.1 pk * Allocate descriptor ring and buffers.
314 1.1 pk */
315 1.2 pk
316 1.2 pk /* for now, allocate as many bufs as there are ring descriptors */
317 1.2 pk sc->sc_rb.rb_ntbuf = QEC_XD_RING_MAXSIZE;
318 1.2 pk sc->sc_rb.rb_nrbuf = QEC_XD_RING_MAXSIZE;
319 1.1 pk
320 1.1 pk size = QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
321 1.1 pk QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
322 1.2 pk sc->sc_rb.rb_ntbuf * BE_PKT_BUF_SZ +
323 1.2 pk sc->sc_rb.rb_nrbuf * BE_PKT_BUF_SZ;
324 1.18 pk
325 1.19 pk /* Get a DMA handle */
326 1.19 pk if ((error = bus_dmamap_create(dmatag, size, 1, size, 0,
327 1.18 pk BUS_DMA_NOWAIT, &sc->sc_dmamap)) != 0) {
328 1.18 pk printf("%s: DMA map create error %d\n", self->dv_xname, error);
329 1.18 pk return;
330 1.18 pk }
331 1.18 pk
332 1.18 pk /* Allocate DMA buffer */
333 1.20 pk if ((error = bus_dmamem_alloc(sa->sa_dmatag, size, 0, 0,
334 1.1 pk &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
335 1.1 pk printf("%s: DMA buffer alloc error %d\n",
336 1.1 pk self->dv_xname, error);
337 1.1 pk return;
338 1.1 pk }
339 1.18 pk
340 1.18 pk /* Map DMA memory in CPU addressable space */
341 1.1 pk if ((error = bus_dmamem_map(sa->sa_dmatag, &seg, rseg, size,
342 1.2 pk &sc->sc_rb.rb_membase,
343 1.1 pk BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
344 1.1 pk printf("%s: DMA buffer map error %d\n",
345 1.1 pk self->dv_xname, error);
346 1.1 pk bus_dmamem_free(sa->sa_dmatag, &seg, rseg);
347 1.25 thorpej return;
348 1.25 thorpej }
349 1.25 thorpej
350 1.25 thorpej /* Load the buffer */
351 1.25 thorpej if ((error = bus_dmamap_load(dmatag, sc->sc_dmamap,
352 1.25 thorpej sc->sc_rb.rb_membase, size, NULL,
353 1.25 thorpej BUS_DMA_NOWAIT)) != 0) {
354 1.25 thorpej printf("%s: DMA buffer map load error %d\n",
355 1.25 thorpej self->dv_xname, error);
356 1.25 thorpej bus_dmamem_unmap(dmatag, sc->sc_rb.rb_membase, size);
357 1.25 thorpej bus_dmamem_free(dmatag, &seg, rseg);
358 1.1 pk return;
359 1.1 pk }
360 1.26 pk sc->sc_rb.rb_dmabase = sc->sc_dmamap->dm_segs[0].ds_addr;
361 1.1 pk
362 1.1 pk /*
363 1.1 pk * Initialize our media structures and MII info.
364 1.1 pk */
365 1.1 pk mii->mii_ifp = ifp;
366 1.1 pk mii->mii_readreg = be_mii_readreg;
367 1.1 pk mii->mii_writereg = be_mii_writereg;
368 1.10 pk mii->mii_statchg = be_mii_statchg;
369 1.1 pk
370 1.1 pk ifmedia_init(&mii->mii_media, 0, be_ifmedia_upd, be_ifmedia_sts);
371 1.1 pk
372 1.53 ad callout_init(&sc->sc_tick_ch, 0);
373 1.17 thorpej
374 1.11 pk /*
375 1.11 pk * Initialize transceiver and determine which PHY connection to use.
376 1.11 pk */
377 1.11 pk be_mii_sync(sc);
378 1.11 pk v = bus_space_read_4(sc->sc_bustag, sc->sc_tr, BE_TRI_MGMTPAL);
379 1.11 pk
380 1.11 pk instance = 0;
381 1.11 pk
382 1.11 pk if ((v & MGMT_PAL_EXT_MDIO) != 0) {
383 1.10 pk
384 1.14 thorpej mii_attach(&sc->sc_dev, mii, 0xffffffff, BE_PHY_EXTERNAL,
385 1.15 thorpej MII_OFFSET_ANY, 0);
386 1.1 pk
387 1.11 pk child = LIST_FIRST(&mii->mii_phys);
388 1.11 pk if (child == NULL) {
389 1.1 pk /* No PHY attached */
390 1.11 pk ifmedia_add(&sc->sc_media,
391 1.11 pk IFM_MAKEWORD(IFM_ETHER,IFM_NONE,0,instance),
392 1.11 pk 0, NULL);
393 1.11 pk ifmedia_set(&sc->sc_media,
394 1.11 pk IFM_MAKEWORD(IFM_ETHER,IFM_NONE,0,instance));
395 1.1 pk } else {
396 1.1 pk /*
397 1.11 pk * Note: we support just one PHY on the external
398 1.11 pk * MII connector.
399 1.11 pk */
400 1.11 pk #ifdef DIAGNOSTIC
401 1.11 pk if (LIST_NEXT(child, mii_list) != NULL) {
402 1.11 pk printf("%s: spurious MII device %s attached\n",
403 1.11 pk sc->sc_dev.dv_xname,
404 1.11 pk child->mii_dev.dv_xname);
405 1.11 pk }
406 1.11 pk #endif
407 1.11 pk if (child->mii_phy != BE_PHY_EXTERNAL ||
408 1.11 pk child->mii_inst > 0) {
409 1.50 christos printf("%s: cannot accommodate MII device %s"
410 1.11 pk " at phy %d, instance %d\n",
411 1.11 pk sc->sc_dev.dv_xname,
412 1.11 pk child->mii_dev.dv_xname,
413 1.11 pk child->mii_phy, child->mii_inst);
414 1.11 pk } else {
415 1.11 pk sc->sc_phys[instance] = child->mii_phy;
416 1.11 pk }
417 1.11 pk
418 1.11 pk /*
419 1.1 pk * XXX - we can really do the following ONLY if the
420 1.1 pk * phy indeed has the auto negotiation capability!!
421 1.1 pk */
422 1.11 pk ifmedia_set(&sc->sc_media,
423 1.11 pk IFM_MAKEWORD(IFM_ETHER,IFM_AUTO,0,instance));
424 1.11 pk
425 1.11 pk /* Mark our current media setting */
426 1.11 pk be_pal_gate(sc, BE_PHY_EXTERNAL);
427 1.11 pk instance++;
428 1.1 pk }
429 1.11 pk
430 1.11 pk }
431 1.11 pk
432 1.11 pk if ((v & MGMT_PAL_INT_MDIO) != 0) {
433 1.1 pk /*
434 1.1 pk * The be internal phy looks vaguely like MII hardware,
435 1.1 pk * but not enough to be able to use the MII device
436 1.1 pk * layer. Hence, we have to take care of media selection
437 1.1 pk * ourselves.
438 1.1 pk */
439 1.1 pk
440 1.12 pk sc->sc_mii_inst = instance;
441 1.11 pk sc->sc_phys[instance] = BE_PHY_INTERNAL;
442 1.11 pk
443 1.1 pk /* Use `ifm_data' to store BMCR bits */
444 1.1 pk ifmedia_add(&sc->sc_media,
445 1.11 pk IFM_MAKEWORD(IFM_ETHER,IFM_10_T,0,instance),
446 1.1 pk 0, NULL);
447 1.1 pk ifmedia_add(&sc->sc_media,
448 1.11 pk IFM_MAKEWORD(IFM_ETHER,IFM_100_TX,0,instance),
449 1.1 pk BMCR_S100, NULL);
450 1.1 pk ifmedia_add(&sc->sc_media,
451 1.11 pk IFM_MAKEWORD(IFM_ETHER,IFM_AUTO,0,instance),
452 1.1 pk 0, NULL);
453 1.11 pk
454 1.13 pk printf("on-board transceiver at %s: 10baseT, 100baseTX, auto\n",
455 1.13 pk self->dv_xname);
456 1.13 pk
457 1.12 pk be_mii_reset(sc, BE_PHY_INTERNAL);
458 1.11 pk /* Only set default medium here if there's no external PHY */
459 1.11 pk if (instance == 0) {
460 1.11 pk be_pal_gate(sc, BE_PHY_INTERNAL);
461 1.11 pk ifmedia_set(&sc->sc_media,
462 1.11 pk IFM_MAKEWORD(IFM_ETHER,IFM_AUTO,0,instance));
463 1.12 pk } else
464 1.12 pk be_mii_writereg((void *)sc,
465 1.12 pk BE_PHY_INTERNAL, MII_BMCR, BMCR_ISO);
466 1.1 pk }
467 1.1 pk
468 1.1 pk bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
469 1.1 pk ifp->if_softc = sc;
470 1.1 pk ifp->if_start = bestart;
471 1.1 pk ifp->if_ioctl = beioctl;
472 1.1 pk ifp->if_watchdog = bewatchdog;
473 1.1 pk ifp->if_flags =
474 1.1 pk IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS | IFF_MULTICAST;
475 1.23 thorpej IFQ_SET_READY(&ifp->if_snd);
476 1.1 pk
477 1.40 pk /* claim 802.1q capability */
478 1.40 pk sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
479 1.40 pk
480 1.1 pk /* Attach the interface. */
481 1.1 pk if_attach(ifp);
482 1.1 pk ether_ifattach(ifp, sc->sc_enaddr);
483 1.1 pk }
484 1.1 pk
485 1.1 pk
486 1.1 pk /*
487 1.1 pk * Routine to copy from mbuf chain to transmit buffer in
488 1.1 pk * network buffer memory.
489 1.1 pk */
490 1.48 perry static inline int
491 1.1 pk be_put(sc, idx, m)
492 1.1 pk struct be_softc *sc;
493 1.1 pk int idx;
494 1.1 pk struct mbuf *m;
495 1.1 pk {
496 1.1 pk struct mbuf *n;
497 1.1 pk int len, tlen = 0, boff = 0;
498 1.51 christos void *bp;
499 1.2 pk
500 1.52 christos bp = (char *)sc->sc_rb.rb_txbuf + (idx % sc->sc_rb.rb_ntbuf) * BE_PKT_BUF_SZ;
501 1.1 pk
502 1.1 pk for (; m; m = n) {
503 1.1 pk len = m->m_len;
504 1.1 pk if (len == 0) {
505 1.1 pk MFREE(m, n);
506 1.1 pk continue;
507 1.1 pk }
508 1.52 christos memcpy((char *)bp + boff, mtod(m, void *), len);
509 1.1 pk boff += len;
510 1.1 pk tlen += len;
511 1.1 pk MFREE(m, n);
512 1.1 pk }
513 1.1 pk return (tlen);
514 1.1 pk }
515 1.1 pk
516 1.1 pk /*
517 1.1 pk * Pull data off an interface.
518 1.1 pk * Len is the length of data, with local net header stripped.
519 1.1 pk * We copy the data into mbufs. When full cluster sized units are present,
520 1.1 pk * we copy into clusters.
521 1.1 pk */
522 1.48 perry static inline struct mbuf *
523 1.1 pk be_get(sc, idx, totlen)
524 1.1 pk struct be_softc *sc;
525 1.1 pk int idx, totlen;
526 1.1 pk {
527 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
528 1.1 pk struct mbuf *m;
529 1.1 pk struct mbuf *top, **mp;
530 1.1 pk int len, pad, boff = 0;
531 1.51 christos void *bp;
532 1.2 pk
533 1.52 christos bp = (char *)sc->sc_rb.rb_rxbuf + (idx % sc->sc_rb.rb_nrbuf) * BE_PKT_BUF_SZ;
534 1.1 pk
535 1.1 pk MGETHDR(m, M_DONTWAIT, MT_DATA);
536 1.1 pk if (m == NULL)
537 1.1 pk return (NULL);
538 1.1 pk m->m_pkthdr.rcvif = ifp;
539 1.1 pk m->m_pkthdr.len = totlen;
540 1.1 pk
541 1.1 pk pad = ALIGN(sizeof(struct ether_header)) - sizeof(struct ether_header);
542 1.1 pk m->m_data += pad;
543 1.1 pk len = MHLEN - pad;
544 1.1 pk top = NULL;
545 1.1 pk mp = ⊤
546 1.1 pk
547 1.1 pk while (totlen > 0) {
548 1.1 pk if (top) {
549 1.1 pk MGET(m, M_DONTWAIT, MT_DATA);
550 1.1 pk if (m == NULL) {
551 1.1 pk m_freem(top);
552 1.1 pk return (NULL);
553 1.1 pk }
554 1.1 pk len = MLEN;
555 1.1 pk }
556 1.1 pk if (top && totlen >= MINCLSIZE) {
557 1.1 pk MCLGET(m, M_DONTWAIT);
558 1.1 pk if (m->m_flags & M_EXT)
559 1.1 pk len = MCLBYTES;
560 1.1 pk }
561 1.1 pk m->m_len = len = min(totlen, len);
562 1.52 christos memcpy(mtod(m, void *), (char *)bp + boff, len);
563 1.1 pk boff += len;
564 1.1 pk totlen -= len;
565 1.1 pk *mp = m;
566 1.1 pk mp = &m->m_next;
567 1.1 pk }
568 1.1 pk
569 1.1 pk return (top);
570 1.1 pk }
571 1.1 pk
572 1.1 pk /*
573 1.1 pk * Pass a packet to the higher levels.
574 1.1 pk */
575 1.48 perry static inline void
576 1.1 pk be_read(sc, idx, len)
577 1.1 pk struct be_softc *sc;
578 1.1 pk int idx, len;
579 1.1 pk {
580 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
581 1.1 pk struct mbuf *m;
582 1.1 pk
583 1.43 pk if (len <= sizeof(struct ether_header) ||
584 1.46 bouyer len > ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN) {
585 1.43 pk #ifdef BEDEBUG
586 1.43 pk if (sc->sc_debug)
587 1.43 pk printf("%s: invalid packet size %d; dropping\n",
588 1.43 pk ifp->if_xname, len);
589 1.43 pk #endif
590 1.1 pk ifp->if_ierrors++;
591 1.1 pk return;
592 1.1 pk }
593 1.1 pk
594 1.1 pk /*
595 1.1 pk * Pull packet off interface.
596 1.1 pk */
597 1.1 pk m = be_get(sc, idx, len);
598 1.1 pk if (m == NULL) {
599 1.1 pk ifp->if_ierrors++;
600 1.1 pk return;
601 1.1 pk }
602 1.1 pk ifp->if_ipackets++;
603 1.1 pk
604 1.1 pk #if NBPFILTER > 0
605 1.1 pk /*
606 1.1 pk * Check if there's a BPF listener on this interface.
607 1.1 pk * If so, hand off the raw packet to BPF.
608 1.1 pk */
609 1.1 pk if (ifp->if_bpf)
610 1.1 pk bpf_mtap(ifp->if_bpf, m);
611 1.1 pk #endif
612 1.6 thorpej /* Pass the packet up. */
613 1.6 thorpej (*ifp->if_input)(ifp, m);
614 1.1 pk }
615 1.1 pk
616 1.1 pk /*
617 1.1 pk * Start output on interface.
618 1.1 pk * We make two assumptions here:
619 1.1 pk * 1) that the current priority is set to splnet _before_ this code
620 1.1 pk * is called *and* is returned to the appropriate priority after
621 1.1 pk * return
622 1.1 pk * 2) that the IFF_OACTIVE flag is checked before this code is called
623 1.1 pk * (i.e. that the output part of the interface is idle)
624 1.1 pk */
625 1.1 pk void
626 1.1 pk bestart(ifp)
627 1.1 pk struct ifnet *ifp;
628 1.1 pk {
629 1.1 pk struct be_softc *sc = (struct be_softc *)ifp->if_softc;
630 1.2 pk struct qec_xd *txd = sc->sc_rb.rb_txd;
631 1.1 pk struct mbuf *m;
632 1.1 pk unsigned int bix, len;
633 1.2 pk unsigned int ntbuf = sc->sc_rb.rb_ntbuf;
634 1.1 pk
635 1.1 pk if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
636 1.1 pk return;
637 1.1 pk
638 1.2 pk bix = sc->sc_rb.rb_tdhead;
639 1.1 pk
640 1.1 pk for (;;) {
641 1.23 thorpej IFQ_DEQUEUE(&ifp->if_snd, m);
642 1.1 pk if (m == 0)
643 1.1 pk break;
644 1.1 pk
645 1.1 pk #if NBPFILTER > 0
646 1.1 pk /*
647 1.1 pk * If BPF is listening on this interface, let it see the
648 1.1 pk * packet before we commit it to the wire.
649 1.1 pk */
650 1.1 pk if (ifp->if_bpf)
651 1.1 pk bpf_mtap(ifp->if_bpf, m);
652 1.1 pk #endif
653 1.1 pk
654 1.1 pk /*
655 1.1 pk * Copy the mbuf chain into the transmit buffer.
656 1.1 pk */
657 1.1 pk len = be_put(sc, bix, m);
658 1.1 pk
659 1.1 pk /*
660 1.1 pk * Initialize transmit registers and start transmission
661 1.1 pk */
662 1.1 pk txd[bix].xd_flags = QEC_XD_OWN | QEC_XD_SOP | QEC_XD_EOP |
663 1.1 pk (len & QEC_XD_LENGTH);
664 1.1 pk bus_space_write_4(sc->sc_bustag, sc->sc_cr, BE_CRI_CTRL,
665 1.1 pk BE_CR_CTRL_TWAKEUP);
666 1.1 pk
667 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
668 1.1 pk bix = 0;
669 1.1 pk
670 1.2 pk if (++sc->sc_rb.rb_td_nbusy == ntbuf) {
671 1.1 pk ifp->if_flags |= IFF_OACTIVE;
672 1.1 pk break;
673 1.1 pk }
674 1.1 pk }
675 1.1 pk
676 1.2 pk sc->sc_rb.rb_tdhead = bix;
677 1.1 pk }
678 1.1 pk
679 1.1 pk void
680 1.1 pk bestop(sc)
681 1.1 pk struct be_softc *sc;
682 1.1 pk {
683 1.1 pk int n;
684 1.1 pk bus_space_tag_t t = sc->sc_bustag;
685 1.1 pk bus_space_handle_t br = sc->sc_br;
686 1.1 pk
687 1.17 thorpej callout_stop(&sc->sc_tick_ch);
688 1.8 thorpej
689 1.12 pk /* Down the MII. */
690 1.12 pk mii_down(&sc->sc_mii);
691 1.12 pk (void)be_intphy_service(sc, &sc->sc_mii, MII_DOWN);
692 1.1 pk
693 1.1 pk /* Stop the transmitter */
694 1.1 pk bus_space_write_4(t, br, BE_BRI_TXCFG, 0);
695 1.1 pk for (n = 32; n > 0; n--) {
696 1.1 pk if (bus_space_read_4(t, br, BE_BRI_TXCFG) == 0)
697 1.1 pk break;
698 1.1 pk DELAY(20);
699 1.1 pk }
700 1.1 pk
701 1.1 pk /* Stop the receiver */
702 1.1 pk bus_space_write_4(t, br, BE_BRI_RXCFG, 0);
703 1.1 pk for (n = 32; n > 0; n--) {
704 1.1 pk if (bus_space_read_4(t, br, BE_BRI_RXCFG) == 0)
705 1.1 pk break;
706 1.1 pk DELAY(20);
707 1.1 pk }
708 1.1 pk }
709 1.1 pk
710 1.1 pk /*
711 1.1 pk * Reset interface.
712 1.1 pk */
713 1.1 pk void
714 1.1 pk bereset(sc)
715 1.1 pk struct be_softc *sc;
716 1.1 pk {
717 1.1 pk int s;
718 1.1 pk
719 1.1 pk s = splnet();
720 1.1 pk bestop(sc);
721 1.13 pk if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP) != 0)
722 1.13 pk beinit(sc);
723 1.1 pk splx(s);
724 1.1 pk }
725 1.1 pk
726 1.1 pk void
727 1.1 pk bewatchdog(ifp)
728 1.1 pk struct ifnet *ifp;
729 1.1 pk {
730 1.1 pk struct be_softc *sc = ifp->if_softc;
731 1.1 pk
732 1.1 pk log(LOG_ERR, "%s: device timeout\n", sc->sc_dev.dv_xname);
733 1.1 pk ++sc->sc_ethercom.ec_if.if_oerrors;
734 1.1 pk
735 1.1 pk bereset(sc);
736 1.1 pk }
737 1.1 pk
738 1.1 pk int
739 1.1 pk beintr(v)
740 1.1 pk void *v;
741 1.1 pk {
742 1.1 pk struct be_softc *sc = (struct be_softc *)v;
743 1.1 pk bus_space_tag_t t = sc->sc_bustag;
744 1.1 pk u_int32_t whyq, whyb, whyc;
745 1.1 pk int r = 0;
746 1.1 pk
747 1.1 pk /* Read QEC status, channel status and BE status */
748 1.1 pk whyq = bus_space_read_4(t, sc->sc_qr, QEC_QRI_STAT);
749 1.1 pk whyc = bus_space_read_4(t, sc->sc_cr, BE_CRI_STAT);
750 1.1 pk whyb = bus_space_read_4(t, sc->sc_br, BE_BRI_STAT);
751 1.1 pk
752 1.1 pk if (whyq & QEC_STAT_BM)
753 1.1 pk r |= beeint(sc, whyb);
754 1.1 pk
755 1.1 pk if (whyq & QEC_STAT_ER)
756 1.1 pk r |= beqint(sc, whyc);
757 1.1 pk
758 1.1 pk if (whyq & QEC_STAT_TX && whyc & BE_CR_STAT_TXIRQ)
759 1.1 pk r |= betint(sc);
760 1.1 pk
761 1.1 pk if (whyq & QEC_STAT_RX && whyc & BE_CR_STAT_RXIRQ)
762 1.1 pk r |= berint(sc);
763 1.1 pk
764 1.1 pk return (r);
765 1.1 pk }
766 1.1 pk
767 1.1 pk /*
768 1.1 pk * QEC Interrupt.
769 1.1 pk */
770 1.1 pk int
771 1.1 pk beqint(sc, why)
772 1.1 pk struct be_softc *sc;
773 1.1 pk u_int32_t why;
774 1.1 pk {
775 1.1 pk int r = 0, rst = 0;
776 1.1 pk
777 1.1 pk if (why & BE_CR_STAT_TXIRQ)
778 1.1 pk r |= 1;
779 1.1 pk if (why & BE_CR_STAT_RXIRQ)
780 1.1 pk r |= 1;
781 1.1 pk
782 1.1 pk if (why & BE_CR_STAT_BERROR) {
783 1.1 pk r |= 1;
784 1.1 pk rst = 1;
785 1.1 pk printf("%s: bigmac error\n", sc->sc_dev.dv_xname);
786 1.1 pk }
787 1.1 pk
788 1.1 pk if (why & BE_CR_STAT_TXDERR) {
789 1.1 pk r |= 1;
790 1.1 pk rst = 1;
791 1.1 pk printf("%s: bogus tx descriptor\n", sc->sc_dev.dv_xname);
792 1.1 pk }
793 1.1 pk
794 1.1 pk if (why & (BE_CR_STAT_TXLERR | BE_CR_STAT_TXPERR | BE_CR_STAT_TXSERR)) {
795 1.1 pk r |= 1;
796 1.1 pk rst = 1;
797 1.39 wiz printf("%s: tx DMA error ( ", sc->sc_dev.dv_xname);
798 1.1 pk if (why & BE_CR_STAT_TXLERR)
799 1.1 pk printf("Late ");
800 1.1 pk if (why & BE_CR_STAT_TXPERR)
801 1.1 pk printf("Parity ");
802 1.1 pk if (why & BE_CR_STAT_TXSERR)
803 1.1 pk printf("Generic ");
804 1.1 pk printf(")\n");
805 1.1 pk }
806 1.1 pk
807 1.1 pk if (why & BE_CR_STAT_RXDROP) {
808 1.1 pk r |= 1;
809 1.1 pk rst = 1;
810 1.1 pk printf("%s: out of rx descriptors\n", sc->sc_dev.dv_xname);
811 1.1 pk }
812 1.1 pk
813 1.1 pk if (why & BE_CR_STAT_RXSMALL) {
814 1.1 pk r |= 1;
815 1.1 pk rst = 1;
816 1.1 pk printf("%s: rx descriptor too small\n", sc->sc_dev.dv_xname);
817 1.1 pk }
818 1.1 pk
819 1.1 pk if (why & (BE_CR_STAT_RXLERR | BE_CR_STAT_RXPERR | BE_CR_STAT_RXSERR)) {
820 1.1 pk r |= 1;
821 1.1 pk rst = 1;
822 1.39 wiz printf("%s: rx DMA error ( ", sc->sc_dev.dv_xname);
823 1.1 pk if (why & BE_CR_STAT_RXLERR)
824 1.1 pk printf("Late ");
825 1.1 pk if (why & BE_CR_STAT_RXPERR)
826 1.1 pk printf("Parity ");
827 1.1 pk if (why & BE_CR_STAT_RXSERR)
828 1.1 pk printf("Generic ");
829 1.1 pk printf(")\n");
830 1.1 pk }
831 1.1 pk
832 1.1 pk if (!r) {
833 1.1 pk rst = 1;
834 1.1 pk printf("%s: unexpected error interrupt %08x\n",
835 1.1 pk sc->sc_dev.dv_xname, why);
836 1.1 pk }
837 1.1 pk
838 1.1 pk if (rst) {
839 1.1 pk printf("%s: resetting\n", sc->sc_dev.dv_xname);
840 1.1 pk bereset(sc);
841 1.1 pk }
842 1.1 pk
843 1.1 pk return (r);
844 1.1 pk }
845 1.1 pk
846 1.1 pk /*
847 1.1 pk * Error interrupt.
848 1.1 pk */
849 1.1 pk int
850 1.1 pk beeint(sc, why)
851 1.1 pk struct be_softc *sc;
852 1.1 pk u_int32_t why;
853 1.1 pk {
854 1.1 pk int r = 0, rst = 0;
855 1.1 pk
856 1.1 pk if (why & BE_BR_STAT_RFIFOVF) {
857 1.1 pk r |= 1;
858 1.1 pk rst = 1;
859 1.1 pk printf("%s: receive fifo overrun\n", sc->sc_dev.dv_xname);
860 1.1 pk }
861 1.1 pk if (why & BE_BR_STAT_TFIFO_UND) {
862 1.1 pk r |= 1;
863 1.1 pk rst = 1;
864 1.1 pk printf("%s: transmit fifo underrun\n", sc->sc_dev.dv_xname);
865 1.1 pk }
866 1.1 pk if (why & BE_BR_STAT_MAXPKTERR) {
867 1.1 pk r |= 1;
868 1.1 pk rst = 1;
869 1.1 pk printf("%s: max packet size error\n", sc->sc_dev.dv_xname);
870 1.1 pk }
871 1.1 pk
872 1.1 pk if (!r) {
873 1.1 pk rst = 1;
874 1.1 pk printf("%s: unexpected error interrupt %08x\n",
875 1.1 pk sc->sc_dev.dv_xname, why);
876 1.1 pk }
877 1.1 pk
878 1.1 pk if (rst) {
879 1.1 pk printf("%s: resetting\n", sc->sc_dev.dv_xname);
880 1.1 pk bereset(sc);
881 1.1 pk }
882 1.1 pk
883 1.1 pk return (r);
884 1.1 pk }
885 1.1 pk
886 1.1 pk /*
887 1.1 pk * Transmit interrupt.
888 1.1 pk */
889 1.1 pk int
890 1.1 pk betint(sc)
891 1.1 pk struct be_softc *sc;
892 1.1 pk {
893 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
894 1.1 pk bus_space_tag_t t = sc->sc_bustag;
895 1.1 pk bus_space_handle_t br = sc->sc_br;
896 1.1 pk unsigned int bix, txflags;
897 1.1 pk
898 1.1 pk /*
899 1.1 pk * Unload collision counters
900 1.1 pk */
901 1.1 pk ifp->if_collisions +=
902 1.1 pk bus_space_read_4(t, br, BE_BRI_NCCNT) +
903 1.1 pk bus_space_read_4(t, br, BE_BRI_FCCNT) +
904 1.1 pk bus_space_read_4(t, br, BE_BRI_EXCNT) +
905 1.1 pk bus_space_read_4(t, br, BE_BRI_LTCNT);
906 1.1 pk
907 1.1 pk /*
908 1.1 pk * the clear the hardware counters
909 1.1 pk */
910 1.1 pk bus_space_write_4(t, br, BE_BRI_NCCNT, 0);
911 1.1 pk bus_space_write_4(t, br, BE_BRI_FCCNT, 0);
912 1.1 pk bus_space_write_4(t, br, BE_BRI_EXCNT, 0);
913 1.1 pk bus_space_write_4(t, br, BE_BRI_LTCNT, 0);
914 1.1 pk
915 1.2 pk bix = sc->sc_rb.rb_tdtail;
916 1.1 pk
917 1.1 pk for (;;) {
918 1.2 pk if (sc->sc_rb.rb_td_nbusy <= 0)
919 1.1 pk break;
920 1.1 pk
921 1.2 pk txflags = sc->sc_rb.rb_txd[bix].xd_flags;
922 1.1 pk
923 1.1 pk if (txflags & QEC_XD_OWN)
924 1.1 pk break;
925 1.1 pk
926 1.1 pk ifp->if_flags &= ~IFF_OACTIVE;
927 1.1 pk ifp->if_opackets++;
928 1.1 pk
929 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
930 1.1 pk bix = 0;
931 1.1 pk
932 1.2 pk --sc->sc_rb.rb_td_nbusy;
933 1.1 pk }
934 1.1 pk
935 1.2 pk sc->sc_rb.rb_tdtail = bix;
936 1.1 pk
937 1.1 pk bestart(ifp);
938 1.1 pk
939 1.2 pk if (sc->sc_rb.rb_td_nbusy == 0)
940 1.1 pk ifp->if_timer = 0;
941 1.1 pk
942 1.1 pk return (1);
943 1.1 pk }
944 1.1 pk
945 1.1 pk /*
946 1.1 pk * Receive interrupt.
947 1.1 pk */
948 1.1 pk int
949 1.1 pk berint(sc)
950 1.1 pk struct be_softc *sc;
951 1.1 pk {
952 1.2 pk struct qec_xd *xd = sc->sc_rb.rb_rxd;
953 1.1 pk unsigned int bix, len;
954 1.2 pk unsigned int nrbuf = sc->sc_rb.rb_nrbuf;
955 1.1 pk
956 1.2 pk bix = sc->sc_rb.rb_rdtail;
957 1.1 pk
958 1.1 pk /*
959 1.1 pk * Process all buffers with valid data.
960 1.1 pk */
961 1.1 pk for (;;) {
962 1.1 pk len = xd[bix].xd_flags;
963 1.1 pk if (len & QEC_XD_OWN)
964 1.1 pk break;
965 1.1 pk
966 1.1 pk len &= QEC_XD_LENGTH;
967 1.1 pk be_read(sc, bix, len);
968 1.1 pk
969 1.1 pk /* ... */
970 1.1 pk xd[(bix+nrbuf) % QEC_XD_RING_MAXSIZE].xd_flags =
971 1.1 pk QEC_XD_OWN | (BE_PKT_BUF_SZ & QEC_XD_LENGTH);
972 1.1 pk
973 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
974 1.1 pk bix = 0;
975 1.1 pk }
976 1.1 pk
977 1.2 pk sc->sc_rb.rb_rdtail = bix;
978 1.1 pk
979 1.1 pk return (1);
980 1.1 pk }
981 1.1 pk
982 1.1 pk int
983 1.1 pk beioctl(ifp, cmd, data)
984 1.1 pk struct ifnet *ifp;
985 1.1 pk u_long cmd;
986 1.51 christos void *data;
987 1.1 pk {
988 1.1 pk struct be_softc *sc = ifp->if_softc;
989 1.1 pk struct ifaddr *ifa = (struct ifaddr *)data;
990 1.1 pk struct ifreq *ifr = (struct ifreq *)data;
991 1.1 pk int s, error = 0;
992 1.1 pk
993 1.1 pk s = splnet();
994 1.1 pk
995 1.1 pk switch (cmd) {
996 1.1 pk case SIOCSIFADDR:
997 1.1 pk ifp->if_flags |= IFF_UP;
998 1.1 pk switch (ifa->ifa_addr->sa_family) {
999 1.1 pk #ifdef INET
1000 1.1 pk case AF_INET:
1001 1.1 pk beinit(sc);
1002 1.1 pk arp_ifinit(ifp, ifa);
1003 1.1 pk break;
1004 1.1 pk #endif /* INET */
1005 1.1 pk default:
1006 1.1 pk beinit(sc);
1007 1.1 pk break;
1008 1.1 pk }
1009 1.1 pk break;
1010 1.1 pk
1011 1.1 pk case SIOCSIFFLAGS:
1012 1.1 pk if ((ifp->if_flags & IFF_UP) == 0 &&
1013 1.1 pk (ifp->if_flags & IFF_RUNNING) != 0) {
1014 1.1 pk /*
1015 1.1 pk * If interface is marked down and it is running, then
1016 1.1 pk * stop it.
1017 1.1 pk */
1018 1.1 pk bestop(sc);
1019 1.1 pk ifp->if_flags &= ~IFF_RUNNING;
1020 1.1 pk } else if ((ifp->if_flags & IFF_UP) != 0 &&
1021 1.1 pk (ifp->if_flags & IFF_RUNNING) == 0) {
1022 1.1 pk /*
1023 1.1 pk * If interface is marked up and it is stopped, then
1024 1.1 pk * start it.
1025 1.1 pk */
1026 1.1 pk beinit(sc);
1027 1.1 pk } else {
1028 1.1 pk /*
1029 1.1 pk * Reset the interface to pick up changes in any other
1030 1.1 pk * flags that affect hardware registers.
1031 1.1 pk */
1032 1.1 pk bestop(sc);
1033 1.1 pk beinit(sc);
1034 1.1 pk }
1035 1.1 pk #ifdef BEDEBUG
1036 1.1 pk if (ifp->if_flags & IFF_DEBUG)
1037 1.2 pk sc->sc_debug = 1;
1038 1.1 pk else
1039 1.1 pk sc->sc_debug = 0;
1040 1.1 pk #endif
1041 1.1 pk break;
1042 1.1 pk
1043 1.1 pk case SIOCADDMULTI:
1044 1.1 pk case SIOCDELMULTI:
1045 1.54 dyoung if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
1046 1.1 pk /*
1047 1.1 pk * Multicast list has changed; set the hardware filter
1048 1.1 pk * accordingly.
1049 1.1 pk */
1050 1.44 thorpej if (ifp->if_flags & IFF_RUNNING)
1051 1.44 thorpej be_mcreset(sc);
1052 1.1 pk error = 0;
1053 1.1 pk }
1054 1.1 pk break;
1055 1.1 pk case SIOCGIFMEDIA:
1056 1.1 pk case SIOCSIFMEDIA:
1057 1.1 pk error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, cmd);
1058 1.1 pk break;
1059 1.1 pk default:
1060 1.1 pk error = EINVAL;
1061 1.1 pk break;
1062 1.1 pk }
1063 1.1 pk splx(s);
1064 1.1 pk return (error);
1065 1.1 pk }
1066 1.1 pk
1067 1.1 pk
1068 1.1 pk void
1069 1.1 pk beinit(sc)
1070 1.1 pk struct be_softc *sc;
1071 1.1 pk {
1072 1.2 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1073 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1074 1.1 pk bus_space_handle_t br = sc->sc_br;
1075 1.1 pk bus_space_handle_t cr = sc->sc_cr;
1076 1.1 pk struct qec_softc *qec = sc->sc_qec;
1077 1.16 pk u_int32_t v;
1078 1.1 pk u_int32_t qecaddr;
1079 1.1 pk u_int8_t *ea;
1080 1.1 pk int s;
1081 1.1 pk
1082 1.24 thorpej s = splnet();
1083 1.1 pk
1084 1.2 pk qec_meminit(&sc->sc_rb, BE_PKT_BUF_SZ);
1085 1.1 pk
1086 1.1 pk bestop(sc);
1087 1.1 pk
1088 1.1 pk ea = sc->sc_enaddr;
1089 1.1 pk bus_space_write_4(t, br, BE_BRI_MACADDR0, (ea[0] << 8) | ea[1]);
1090 1.1 pk bus_space_write_4(t, br, BE_BRI_MACADDR1, (ea[2] << 8) | ea[3]);
1091 1.1 pk bus_space_write_4(t, br, BE_BRI_MACADDR2, (ea[4] << 8) | ea[5]);
1092 1.1 pk
1093 1.16 pk /* Clear hash table */
1094 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB0, 0);
1095 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB1, 0);
1096 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB2, 0);
1097 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB3, 0);
1098 1.1 pk
1099 1.16 pk /* Re-initialize RX configuration */
1100 1.16 pk v = BE_BR_RXCFG_FIFO;
1101 1.16 pk bus_space_write_4(t, br, BE_BRI_RXCFG, v);
1102 1.16 pk
1103 1.5 pk be_mcreset(sc);
1104 1.1 pk
1105 1.1 pk bus_space_write_4(t, br, BE_BRI_RANDSEED, 0xbd);
1106 1.1 pk
1107 1.1 pk bus_space_write_4(t, br, BE_BRI_XIFCFG,
1108 1.1 pk BE_BR_XCFG_ODENABLE | BE_BR_XCFG_RESV);
1109 1.1 pk
1110 1.1 pk bus_space_write_4(t, br, BE_BRI_JSIZE, 4);
1111 1.1 pk
1112 1.1 pk /*
1113 1.1 pk * Turn off counter expiration interrupts as well as
1114 1.1 pk * 'gotframe' and 'sentframe'
1115 1.1 pk */
1116 1.1 pk bus_space_write_4(t, br, BE_BRI_IMASK,
1117 1.1 pk BE_BR_IMASK_GOTFRAME |
1118 1.1 pk BE_BR_IMASK_RCNTEXP |
1119 1.1 pk BE_BR_IMASK_ACNTEXP |
1120 1.1 pk BE_BR_IMASK_CCNTEXP |
1121 1.1 pk BE_BR_IMASK_LCNTEXP |
1122 1.1 pk BE_BR_IMASK_CVCNTEXP |
1123 1.1 pk BE_BR_IMASK_SENTFRAME |
1124 1.1 pk BE_BR_IMASK_NCNTEXP |
1125 1.1 pk BE_BR_IMASK_ECNTEXP |
1126 1.1 pk BE_BR_IMASK_LCCNTEXP |
1127 1.1 pk BE_BR_IMASK_FCNTEXP |
1128 1.1 pk BE_BR_IMASK_DTIMEXP);
1129 1.1 pk
1130 1.1 pk /* Channel registers: */
1131 1.2 pk bus_space_write_4(t, cr, BE_CRI_RXDS, (u_int32_t)sc->sc_rb.rb_rxddma);
1132 1.2 pk bus_space_write_4(t, cr, BE_CRI_TXDS, (u_int32_t)sc->sc_rb.rb_txddma);
1133 1.1 pk
1134 1.1 pk qecaddr = sc->sc_channel * qec->sc_msize;
1135 1.1 pk bus_space_write_4(t, cr, BE_CRI_RXWBUF, qecaddr);
1136 1.1 pk bus_space_write_4(t, cr, BE_CRI_RXRBUF, qecaddr);
1137 1.1 pk bus_space_write_4(t, cr, BE_CRI_TXWBUF, qecaddr + qec->sc_rsize);
1138 1.1 pk bus_space_write_4(t, cr, BE_CRI_TXRBUF, qecaddr + qec->sc_rsize);
1139 1.1 pk
1140 1.1 pk bus_space_write_4(t, cr, BE_CRI_RIMASK, 0);
1141 1.1 pk bus_space_write_4(t, cr, BE_CRI_TIMASK, 0);
1142 1.1 pk bus_space_write_4(t, cr, BE_CRI_QMASK, 0);
1143 1.1 pk bus_space_write_4(t, cr, BE_CRI_BMASK, 0);
1144 1.1 pk bus_space_write_4(t, cr, BE_CRI_CCNT, 0);
1145 1.40 pk
1146 1.40 pk /* Set max packet length */
1147 1.40 pk v = ETHER_MAX_LEN;
1148 1.40 pk if (sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_MTU)
1149 1.40 pk v += ETHER_VLAN_ENCAP_LEN;
1150 1.40 pk bus_space_write_4(t, br, BE_BRI_RXMAX, v);
1151 1.40 pk bus_space_write_4(t, br, BE_BRI_TXMAX, v);
1152 1.1 pk
1153 1.1 pk /* Enable transmitter */
1154 1.1 pk bus_space_write_4(t, br, BE_BRI_TXCFG,
1155 1.1 pk BE_BR_TXCFG_FIFO | BE_BR_TXCFG_ENABLE);
1156 1.1 pk
1157 1.1 pk /* Enable receiver */
1158 1.16 pk v = bus_space_read_4(t, br, BE_BRI_RXCFG);
1159 1.16 pk v |= BE_BR_RXCFG_FIFO | BE_BR_RXCFG_ENABLE;
1160 1.16 pk bus_space_write_4(t, br, BE_BRI_RXCFG, v);
1161 1.1 pk
1162 1.1 pk ifp->if_flags |= IFF_RUNNING;
1163 1.1 pk ifp->if_flags &= ~IFF_OACTIVE;
1164 1.1 pk
1165 1.13 pk be_ifmedia_upd(ifp);
1166 1.17 thorpej callout_reset(&sc->sc_tick_ch, hz, be_tick, sc);
1167 1.1 pk splx(s);
1168 1.1 pk }
1169 1.1 pk
1170 1.1 pk void
1171 1.1 pk be_mcreset(sc)
1172 1.1 pk struct be_softc *sc;
1173 1.1 pk {
1174 1.2 pk struct ethercom *ec = &sc->sc_ethercom;
1175 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1176 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1177 1.1 pk bus_space_handle_t br = sc->sc_br;
1178 1.1 pk u_int32_t crc;
1179 1.1 pk u_int16_t hash[4];
1180 1.1 pk u_int8_t octet;
1181 1.5 pk u_int32_t v;
1182 1.1 pk int i, j;
1183 1.1 pk struct ether_multi *enm;
1184 1.1 pk struct ether_multistep step;
1185 1.1 pk
1186 1.5 pk if (ifp->if_flags & IFF_PROMISC) {
1187 1.5 pk v = bus_space_read_4(t, br, BE_BRI_RXCFG);
1188 1.5 pk v |= BE_BR_RXCFG_PMISC;
1189 1.5 pk bus_space_write_4(t, br, BE_BRI_RXCFG, v);
1190 1.5 pk return;
1191 1.5 pk }
1192 1.5 pk
1193 1.1 pk if (ifp->if_flags & IFF_ALLMULTI) {
1194 1.16 pk hash[3] = hash[2] = hash[1] = hash[0] = 0xffff;
1195 1.16 pk goto chipit;
1196 1.1 pk }
1197 1.1 pk
1198 1.1 pk hash[3] = hash[2] = hash[1] = hash[0] = 0;
1199 1.1 pk
1200 1.2 pk ETHER_FIRST_MULTI(step, ec, enm);
1201 1.1 pk while (enm != NULL) {
1202 1.32 wiz if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1203 1.1 pk /*
1204 1.1 pk * We must listen to a range of multicast
1205 1.1 pk * addresses. For now, just accept all
1206 1.1 pk * multicasts, rather than trying to set only
1207 1.1 pk * those filter bits needed to match the range.
1208 1.1 pk * (At this time, the only use of address
1209 1.1 pk * ranges is for IP multicast routing, for
1210 1.1 pk * which the range is big enough to require
1211 1.1 pk * all bits set.)
1212 1.1 pk */
1213 1.16 pk hash[3] = hash[2] = hash[1] = hash[0] = 0xffff;
1214 1.1 pk ifp->if_flags |= IFF_ALLMULTI;
1215 1.16 pk goto chipit;
1216 1.1 pk }
1217 1.1 pk
1218 1.1 pk crc = 0xffffffff;
1219 1.1 pk
1220 1.1 pk for (i = 0; i < ETHER_ADDR_LEN; i++) {
1221 1.1 pk octet = enm->enm_addrlo[i];
1222 1.1 pk
1223 1.1 pk for (j = 0; j < 8; j++) {
1224 1.1 pk if ((crc & 1) ^ (octet & 1)) {
1225 1.1 pk crc >>= 1;
1226 1.1 pk crc ^= MC_POLY_LE;
1227 1.1 pk }
1228 1.1 pk else
1229 1.1 pk crc >>= 1;
1230 1.1 pk octet >>= 1;
1231 1.1 pk }
1232 1.1 pk }
1233 1.1 pk
1234 1.1 pk crc >>= 26;
1235 1.1 pk hash[crc >> 4] |= 1 << (crc & 0xf);
1236 1.1 pk ETHER_NEXT_MULTI(step, enm);
1237 1.1 pk }
1238 1.1 pk
1239 1.16 pk ifp->if_flags &= ~IFF_ALLMULTI;
1240 1.16 pk
1241 1.16 pk chipit:
1242 1.16 pk /* Enable the hash filter */
1243 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB0, hash[0]);
1244 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB1, hash[1]);
1245 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB2, hash[2]);
1246 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB3, hash[3]);
1247 1.16 pk
1248 1.16 pk v = bus_space_read_4(t, br, BE_BRI_RXCFG);
1249 1.16 pk v &= ~BE_BR_RXCFG_PMISC;
1250 1.16 pk v |= BE_BR_RXCFG_HENABLE;
1251 1.16 pk bus_space_write_4(t, br, BE_BRI_RXCFG, v);
1252 1.1 pk }
1253 1.1 pk
1254 1.1 pk /*
1255 1.1 pk * Set the tcvr to an idle state
1256 1.1 pk */
1257 1.1 pk void
1258 1.1 pk be_mii_sync(sc)
1259 1.1 pk struct be_softc *sc;
1260 1.1 pk {
1261 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1262 1.1 pk bus_space_handle_t tr = sc->sc_tr;
1263 1.10 pk int n = 32;
1264 1.1 pk
1265 1.1 pk while (n--) {
1266 1.1 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
1267 1.1 pk MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO |
1268 1.1 pk MGMT_PAL_OENAB);
1269 1.1 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1270 1.1 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
1271 1.1 pk MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO |
1272 1.1 pk MGMT_PAL_OENAB | MGMT_PAL_DCLOCK);
1273 1.1 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1274 1.1 pk }
1275 1.1 pk }
1276 1.1 pk
1277 1.11 pk void
1278 1.11 pk be_pal_gate(sc, phy)
1279 1.11 pk struct be_softc *sc;
1280 1.11 pk int phy;
1281 1.11 pk {
1282 1.11 pk bus_space_tag_t t = sc->sc_bustag;
1283 1.11 pk bus_space_handle_t tr = sc->sc_tr;
1284 1.11 pk u_int32_t v;
1285 1.11 pk
1286 1.11 pk be_mii_sync(sc);
1287 1.11 pk
1288 1.11 pk v = ~(TCVR_PAL_EXTLBACK | TCVR_PAL_MSENSE | TCVR_PAL_LTENABLE);
1289 1.11 pk if (phy == BE_PHY_INTERNAL)
1290 1.11 pk v &= ~TCVR_PAL_SERIAL;
1291 1.11 pk
1292 1.11 pk bus_space_write_4(t, tr, BE_TRI_TCVRPAL, v);
1293 1.11 pk (void)bus_space_read_4(t, tr, BE_TRI_TCVRPAL);
1294 1.11 pk }
1295 1.11 pk
1296 1.10 pk static int
1297 1.1 pk be_tcvr_read_bit(sc, phy)
1298 1.1 pk struct be_softc *sc;
1299 1.1 pk int phy;
1300 1.1 pk {
1301 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1302 1.1 pk bus_space_handle_t tr = sc->sc_tr;
1303 1.1 pk int ret;
1304 1.1 pk
1305 1.1 pk if (phy == BE_PHY_INTERNAL) {
1306 1.1 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL, MGMT_PAL_EXT_MDIO);
1307 1.1 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1308 1.1 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
1309 1.1 pk MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK);
1310 1.1 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1311 1.1 pk ret = (bus_space_read_4(t, tr, BE_TRI_MGMTPAL) &
1312 1.10 pk MGMT_PAL_INT_MDIO) >> MGMT_PAL_INT_MDIO_SHIFT;
1313 1.1 pk } else {
1314 1.1 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL, MGMT_PAL_INT_MDIO);
1315 1.1 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1316 1.1 pk ret = (bus_space_read_4(t, tr, BE_TRI_MGMTPAL) &
1317 1.10 pk MGMT_PAL_EXT_MDIO) >> MGMT_PAL_EXT_MDIO_SHIFT;
1318 1.1 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
1319 1.1 pk MGMT_PAL_INT_MDIO | MGMT_PAL_DCLOCK);
1320 1.1 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1321 1.1 pk }
1322 1.1 pk
1323 1.1 pk return (ret);
1324 1.1 pk }
1325 1.1 pk
1326 1.10 pk static void
1327 1.1 pk be_tcvr_write_bit(sc, phy, bit)
1328 1.1 pk struct be_softc *sc;
1329 1.1 pk int phy;
1330 1.1 pk int bit;
1331 1.1 pk {
1332 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1333 1.1 pk bus_space_handle_t tr = sc->sc_tr;
1334 1.10 pk u_int32_t v;
1335 1.1 pk
1336 1.1 pk if (phy == BE_PHY_INTERNAL) {
1337 1.10 pk v = ((bit & 1) << MGMT_PAL_INT_MDIO_SHIFT) |
1338 1.10 pk MGMT_PAL_OENAB | MGMT_PAL_EXT_MDIO;
1339 1.1 pk } else {
1340 1.10 pk v = ((bit & 1) << MGMT_PAL_EXT_MDIO_SHIFT)
1341 1.10 pk | MGMT_PAL_OENAB | MGMT_PAL_INT_MDIO;
1342 1.1 pk }
1343 1.12 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL, v);
1344 1.12 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1345 1.12 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL, v | MGMT_PAL_DCLOCK);
1346 1.12 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1347 1.1 pk }
1348 1.1 pk
1349 1.10 pk static void
1350 1.1 pk be_mii_sendbits(sc, phy, data, nbits)
1351 1.1 pk struct be_softc *sc;
1352 1.1 pk int phy;
1353 1.1 pk u_int32_t data;
1354 1.1 pk int nbits;
1355 1.1 pk {
1356 1.1 pk int i;
1357 1.1 pk
1358 1.1 pk for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
1359 1.1 pk be_tcvr_write_bit(sc, phy, (data & i) != 0);
1360 1.1 pk }
1361 1.1 pk }
1362 1.1 pk
1363 1.4 pk static int
1364 1.4 pk be_mii_readreg(self, phy, reg)
1365 1.1 pk struct device *self;
1366 1.1 pk int phy, reg;
1367 1.1 pk {
1368 1.1 pk struct be_softc *sc = (struct be_softc *)self;
1369 1.1 pk int val = 0, i;
1370 1.1 pk
1371 1.1 pk /*
1372 1.1 pk * Read the PHY register by manually driving the MII control lines.
1373 1.1 pk */
1374 1.1 pk be_mii_sync(sc);
1375 1.1 pk be_mii_sendbits(sc, phy, MII_COMMAND_START, 2);
1376 1.1 pk be_mii_sendbits(sc, phy, MII_COMMAND_READ, 2);
1377 1.1 pk be_mii_sendbits(sc, phy, phy, 5);
1378 1.1 pk be_mii_sendbits(sc, phy, reg, 5);
1379 1.1 pk
1380 1.1 pk (void) be_tcvr_read_bit(sc, phy);
1381 1.1 pk (void) be_tcvr_read_bit(sc, phy);
1382 1.1 pk
1383 1.1 pk for (i = 15; i >= 0; i--)
1384 1.1 pk val |= (be_tcvr_read_bit(sc, phy) << i);
1385 1.1 pk
1386 1.1 pk (void) be_tcvr_read_bit(sc, phy);
1387 1.1 pk (void) be_tcvr_read_bit(sc, phy);
1388 1.1 pk (void) be_tcvr_read_bit(sc, phy);
1389 1.1 pk
1390 1.1 pk return (val);
1391 1.1 pk }
1392 1.1 pk
1393 1.1 pk void
1394 1.1 pk be_mii_writereg(self, phy, reg, val)
1395 1.1 pk struct device *self;
1396 1.1 pk int phy, reg, val;
1397 1.1 pk {
1398 1.1 pk struct be_softc *sc = (struct be_softc *)self;
1399 1.1 pk int i;
1400 1.1 pk
1401 1.1 pk /*
1402 1.1 pk * Write the PHY register by manually driving the MII control lines.
1403 1.1 pk */
1404 1.1 pk be_mii_sync(sc);
1405 1.1 pk be_mii_sendbits(sc, phy, MII_COMMAND_START, 2);
1406 1.1 pk be_mii_sendbits(sc, phy, MII_COMMAND_WRITE, 2);
1407 1.1 pk be_mii_sendbits(sc, phy, phy, 5);
1408 1.1 pk be_mii_sendbits(sc, phy, reg, 5);
1409 1.1 pk
1410 1.1 pk be_tcvr_write_bit(sc, phy, 1);
1411 1.1 pk be_tcvr_write_bit(sc, phy, 0);
1412 1.1 pk
1413 1.1 pk for (i = 15; i >= 0; i--)
1414 1.1 pk be_tcvr_write_bit(sc, phy, (val >> i) & 1);
1415 1.1 pk }
1416 1.1 pk
1417 1.1 pk int
1418 1.1 pk be_mii_reset(sc, phy)
1419 1.1 pk struct be_softc *sc;
1420 1.1 pk int phy;
1421 1.1 pk {
1422 1.1 pk int n;
1423 1.1 pk
1424 1.1 pk be_mii_writereg((struct device *)sc, phy, MII_BMCR,
1425 1.1 pk BMCR_LOOP | BMCR_PDOWN | BMCR_ISO);
1426 1.1 pk be_mii_writereg((struct device *)sc, phy, MII_BMCR, BMCR_RESET);
1427 1.1 pk
1428 1.1 pk for (n = 16; n >= 0; n--) {
1429 1.1 pk int bmcr = be_mii_readreg((struct device *)sc, phy, MII_BMCR);
1430 1.1 pk if ((bmcr & BMCR_RESET) == 0)
1431 1.1 pk break;
1432 1.1 pk DELAY(20);
1433 1.1 pk }
1434 1.1 pk if (n == 0) {
1435 1.1 pk printf("%s: bmcr reset failed\n", sc->sc_dev.dv_xname);
1436 1.1 pk return (EIO);
1437 1.1 pk }
1438 1.13 pk
1439 1.1 pk return (0);
1440 1.1 pk }
1441 1.1 pk
1442 1.1 pk void
1443 1.12 pk be_tick(arg)
1444 1.12 pk void *arg;
1445 1.12 pk {
1446 1.12 pk struct be_softc *sc = arg;
1447 1.12 pk int s = splnet();
1448 1.12 pk
1449 1.12 pk mii_tick(&sc->sc_mii);
1450 1.12 pk (void)be_intphy_service(sc, &sc->sc_mii, MII_TICK);
1451 1.12 pk
1452 1.12 pk splx(s);
1453 1.17 thorpej callout_reset(&sc->sc_tick_ch, hz, be_tick, sc);
1454 1.12 pk }
1455 1.12 pk
1456 1.12 pk void
1457 1.10 pk be_mii_statchg(self)
1458 1.1 pk struct device *self;
1459 1.1 pk {
1460 1.1 pk struct be_softc *sc = (struct be_softc *)self;
1461 1.10 pk bus_space_tag_t t = sc->sc_bustag;
1462 1.10 pk bus_space_handle_t br = sc->sc_br;
1463 1.11 pk u_int instance;
1464 1.10 pk u_int32_t v;
1465 1.10 pk
1466 1.11 pk instance = IFM_INST(sc->sc_mii.mii_media.ifm_cur->ifm_media);
1467 1.11 pk #ifdef DIAGNOSTIC
1468 1.11 pk if (instance > 1)
1469 1.11 pk panic("be_mii_statchg: instance %d out of range", instance);
1470 1.11 pk #endif
1471 1.1 pk
1472 1.10 pk /* Update duplex mode in TX configuration */
1473 1.10 pk v = bus_space_read_4(t, br, BE_BRI_TXCFG);
1474 1.10 pk if ((IFM_OPTIONS(sc->sc_mii.mii_media_active) & IFM_FDX) != 0)
1475 1.10 pk v |= BE_BR_TXCFG_FULLDPLX;
1476 1.10 pk else
1477 1.10 pk v &= ~BE_BR_TXCFG_FULLDPLX;
1478 1.10 pk bus_space_write_4(t, br, BE_BRI_TXCFG, v);
1479 1.11 pk
1480 1.11 pk /* Change to appropriate gate in transceiver PAL */
1481 1.11 pk be_pal_gate(sc, sc->sc_phys[instance]);
1482 1.1 pk }
1483 1.1 pk
1484 1.12 pk /*
1485 1.12 pk * Get current media settings.
1486 1.12 pk */
1487 1.1 pk void
1488 1.12 pk be_ifmedia_sts(ifp, ifmr)
1489 1.12 pk struct ifnet *ifp;
1490 1.12 pk struct ifmediareq *ifmr;
1491 1.12 pk {
1492 1.12 pk struct be_softc *sc = ifp->if_softc;
1493 1.12 pk
1494 1.12 pk mii_pollstat(&sc->sc_mii);
1495 1.12 pk (void)be_intphy_service(sc, &sc->sc_mii, MII_POLLSTAT);
1496 1.12 pk
1497 1.12 pk ifmr->ifm_status = sc->sc_mii.mii_media_status;
1498 1.12 pk ifmr->ifm_active = sc->sc_mii.mii_media_active;
1499 1.12 pk return;
1500 1.12 pk }
1501 1.12 pk
1502 1.12 pk /*
1503 1.12 pk * Set media options.
1504 1.12 pk */
1505 1.12 pk int
1506 1.12 pk be_ifmedia_upd(ifp)
1507 1.12 pk struct ifnet *ifp;
1508 1.1 pk {
1509 1.12 pk struct be_softc *sc = ifp->if_softc;
1510 1.12 pk int error;
1511 1.1 pk
1512 1.12 pk if ((error = mii_mediachg(&sc->sc_mii)) != 0)
1513 1.12 pk return (error);
1514 1.1 pk
1515 1.12 pk return (be_intphy_service(sc, &sc->sc_mii, MII_MEDIACHG));
1516 1.1 pk }
1517 1.1 pk
1518 1.12 pk /*
1519 1.12 pk * Service routine for our pseudo-MII internal transceiver.
1520 1.12 pk */
1521 1.12 pk int
1522 1.12 pk be_intphy_service(sc, mii, cmd)
1523 1.1 pk struct be_softc *sc;
1524 1.12 pk struct mii_data *mii;
1525 1.12 pk int cmd;
1526 1.1 pk {
1527 1.12 pk struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
1528 1.1 pk int bmcr, bmsr;
1529 1.13 pk int error;
1530 1.1 pk
1531 1.12 pk switch (cmd) {
1532 1.12 pk case MII_POLLSTAT:
1533 1.12 pk /*
1534 1.12 pk * If we're not polling our PHY instance, just return.
1535 1.12 pk */
1536 1.12 pk if (IFM_INST(ife->ifm_media) != sc->sc_mii_inst)
1537 1.12 pk return (0);
1538 1.12 pk
1539 1.12 pk break;
1540 1.12 pk
1541 1.12 pk case MII_MEDIACHG:
1542 1.12 pk
1543 1.12 pk /*
1544 1.12 pk * If the media indicates a different PHY instance,
1545 1.12 pk * isolate ourselves.
1546 1.12 pk */
1547 1.12 pk if (IFM_INST(ife->ifm_media) != sc->sc_mii_inst) {
1548 1.13 pk bmcr = be_mii_readreg((void *)sc,
1549 1.13 pk BE_PHY_INTERNAL, MII_BMCR);
1550 1.12 pk be_mii_writereg((void *)sc,
1551 1.12 pk BE_PHY_INTERNAL, MII_BMCR, bmcr | BMCR_ISO);
1552 1.13 pk sc->sc_mii_flags &= ~MIIF_HAVELINK;
1553 1.13 pk sc->sc_intphy_curspeed = 0;
1554 1.12 pk return (0);
1555 1.12 pk }
1556 1.12 pk
1557 1.12 pk
1558 1.13 pk if ((error = be_mii_reset(sc, BE_PHY_INTERNAL)) != 0)
1559 1.13 pk return (error);
1560 1.13 pk
1561 1.13 pk bmcr = be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMCR);
1562 1.13 pk
1563 1.13 pk /*
1564 1.13 pk * Select the new mode and take out of isolation
1565 1.13 pk */
1566 1.12 pk if (IFM_SUBTYPE(ife->ifm_media) == IFM_100_TX)
1567 1.12 pk bmcr |= BMCR_S100;
1568 1.12 pk else if (IFM_SUBTYPE(ife->ifm_media) == IFM_10_T)
1569 1.12 pk bmcr &= ~BMCR_S100;
1570 1.13 pk else if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
1571 1.13 pk if ((sc->sc_mii_flags & MIIF_HAVELINK) != 0) {
1572 1.13 pk bmcr &= ~BMCR_S100;
1573 1.13 pk bmcr |= sc->sc_intphy_curspeed;
1574 1.13 pk } else {
1575 1.13 pk /* Keep isolated until link is up */
1576 1.13 pk bmcr |= BMCR_ISO;
1577 1.13 pk sc->sc_mii_flags |= MIIF_DOINGAUTO;
1578 1.13 pk }
1579 1.13 pk }
1580 1.12 pk
1581 1.12 pk if ((IFM_OPTIONS(ife->ifm_media) & IFM_FDX) != 0)
1582 1.12 pk bmcr |= BMCR_FDX;
1583 1.12 pk else
1584 1.12 pk bmcr &= ~BMCR_FDX;
1585 1.12 pk
1586 1.12 pk be_mii_writereg((void *)sc, BE_PHY_INTERNAL, MII_BMCR, bmcr);
1587 1.12 pk break;
1588 1.12 pk
1589 1.12 pk case MII_TICK:
1590 1.12 pk /*
1591 1.12 pk * If we're not currently selected, just return.
1592 1.12 pk */
1593 1.12 pk if (IFM_INST(ife->ifm_media) != sc->sc_mii_inst)
1594 1.12 pk return (0);
1595 1.12 pk
1596 1.12 pk /* Only used for automatic media selection */
1597 1.12 pk if (IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO)
1598 1.12 pk return (0);
1599 1.12 pk
1600 1.12 pk /* Is the interface even up? */
1601 1.12 pk if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
1602 1.12 pk return (0);
1603 1.12 pk
1604 1.12 pk /*
1605 1.12 pk * Check link status; if we don't have a link, try another
1606 1.12 pk * speed. We can't detect duplex mode, so half-duplex is
1607 1.12 pk * what we have to settle for.
1608 1.12 pk */
1609 1.1 pk
1610 1.12 pk /* Read twice in case the register is latched */
1611 1.12 pk bmsr = be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMSR) |
1612 1.12 pk be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMSR);
1613 1.12 pk
1614 1.12 pk if ((bmsr & BMSR_LINK) != 0) {
1615 1.12 pk /* We have a carrier */
1616 1.13 pk bmcr = be_mii_readreg((void *)sc,
1617 1.13 pk BE_PHY_INTERNAL, MII_BMCR);
1618 1.13 pk
1619 1.13 pk if ((sc->sc_mii_flags & MIIF_DOINGAUTO) != 0) {
1620 1.13 pk bmcr = be_mii_readreg((void *)sc,
1621 1.13 pk BE_PHY_INTERNAL, MII_BMCR);
1622 1.13 pk
1623 1.13 pk sc->sc_mii_flags |= MIIF_HAVELINK;
1624 1.13 pk sc->sc_intphy_curspeed = (bmcr & BMCR_S100);
1625 1.13 pk sc->sc_mii_flags &= ~MIIF_DOINGAUTO;
1626 1.13 pk
1627 1.13 pk bmcr &= ~BMCR_ISO;
1628 1.13 pk be_mii_writereg((void *)sc,
1629 1.13 pk BE_PHY_INTERNAL, MII_BMCR, bmcr);
1630 1.13 pk
1631 1.13 pk printf("%s: link up at %s Mbps\n",
1632 1.13 pk sc->sc_dev.dv_xname,
1633 1.13 pk (bmcr & BMCR_S100) ? "100" : "10");
1634 1.13 pk }
1635 1.12 pk return (0);
1636 1.12 pk }
1637 1.1 pk
1638 1.13 pk if ((sc->sc_mii_flags & MIIF_DOINGAUTO) == 0) {
1639 1.13 pk sc->sc_mii_flags |= MIIF_DOINGAUTO;
1640 1.13 pk sc->sc_mii_flags &= ~MIIF_HAVELINK;
1641 1.13 pk sc->sc_intphy_curspeed = 0;
1642 1.13 pk printf("%s: link down\n", sc->sc_dev.dv_xname);
1643 1.13 pk }
1644 1.13 pk
1645 1.12 pk /* Only retry autonegotiation every 5 seconds. */
1646 1.13 pk if (++sc->sc_mii_ticks < 5)
1647 1.12 pk return(0);
1648 1.12 pk
1649 1.12 pk sc->sc_mii_ticks = 0;
1650 1.12 pk bmcr = be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMCR);
1651 1.12 pk /* Just flip the fast speed bit */
1652 1.12 pk bmcr ^= BMCR_S100;
1653 1.12 pk be_mii_writereg((void *)sc, BE_PHY_INTERNAL, MII_BMCR, bmcr);
1654 1.1 pk
1655 1.12 pk break;
1656 1.1 pk
1657 1.12 pk case MII_DOWN:
1658 1.13 pk /* Isolate this phy */
1659 1.13 pk bmcr = be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMCR);
1660 1.13 pk be_mii_writereg((void *)sc,
1661 1.13 pk BE_PHY_INTERNAL, MII_BMCR, bmcr | BMCR_ISO);
1662 1.12 pk return (0);
1663 1.1 pk }
1664 1.1 pk
1665 1.12 pk /* Update the media status. */
1666 1.12 pk be_intphy_status(sc);
1667 1.10 pk
1668 1.12 pk /* Callback if something changed. */
1669 1.12 pk if (sc->sc_mii_active != mii->mii_media_active || cmd == MII_MEDIACHG) {
1670 1.12 pk (*mii->mii_statchg)((struct device *)sc);
1671 1.12 pk sc->sc_mii_active = mii->mii_media_active;
1672 1.12 pk }
1673 1.12 pk return (0);
1674 1.1 pk }
1675 1.1 pk
1676 1.1 pk /*
1677 1.12 pk * Determine status of internal transceiver
1678 1.1 pk */
1679 1.1 pk void
1680 1.12 pk be_intphy_status(sc)
1681 1.12 pk struct be_softc *sc;
1682 1.1 pk {
1683 1.12 pk struct mii_data *mii = &sc->sc_mii;
1684 1.10 pk int media_active, media_status;
1685 1.1 pk int bmcr, bmsr;
1686 1.1 pk
1687 1.10 pk media_status = IFM_AVALID;
1688 1.10 pk media_active = 0;
1689 1.10 pk
1690 1.1 pk /*
1691 1.1 pk * Internal transceiver; do the work here.
1692 1.1 pk */
1693 1.4 pk bmcr = be_mii_readreg((struct device *)sc, BE_PHY_INTERNAL, MII_BMCR);
1694 1.1 pk
1695 1.1 pk switch (bmcr & (BMCR_S100 | BMCR_FDX)) {
1696 1.1 pk case (BMCR_S100 | BMCR_FDX):
1697 1.10 pk media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
1698 1.1 pk break;
1699 1.1 pk case BMCR_S100:
1700 1.10 pk media_active = IFM_ETHER | IFM_100_TX | IFM_HDX;
1701 1.1 pk break;
1702 1.1 pk case BMCR_FDX:
1703 1.10 pk media_active = IFM_ETHER | IFM_10_T | IFM_FDX;
1704 1.1 pk break;
1705 1.1 pk case 0:
1706 1.10 pk media_active = IFM_ETHER | IFM_10_T | IFM_HDX;
1707 1.1 pk break;
1708 1.1 pk }
1709 1.1 pk
1710 1.1 pk /* Read twice in case the register is latched */
1711 1.4 pk bmsr = be_mii_readreg((struct device *)sc, BE_PHY_INTERNAL, MII_BMSR)|
1712 1.4 pk be_mii_readreg((struct device *)sc, BE_PHY_INTERNAL, MII_BMSR);
1713 1.1 pk if (bmsr & BMSR_LINK)
1714 1.11 pk media_status |= IFM_ACTIVE;
1715 1.10 pk
1716 1.12 pk mii->mii_media_status = media_status;
1717 1.12 pk mii->mii_media_active = media_active;
1718 1.1 pk }
1719