Home | History | Annotate | Line # | Download | only in sbus
be.c revision 1.57.4.1
      1  1.57.4.1      yamt /*	$NetBSD: be.c,v 1.57.4.1 2008/05/16 02:25:02 yamt Exp $	*/
      2       1.1        pk 
      3       1.1        pk /*-
      4       1.1        pk  * Copyright (c) 1999 The NetBSD Foundation, Inc.
      5       1.1        pk  * All rights reserved.
      6       1.1        pk  *
      7       1.1        pk  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1        pk  * by Paul Kranenburg.
      9       1.1        pk  *
     10       1.1        pk  * Redistribution and use in source and binary forms, with or without
     11       1.1        pk  * modification, are permitted provided that the following conditions
     12       1.1        pk  * are met:
     13       1.1        pk  * 1. Redistributions of source code must retain the above copyright
     14       1.1        pk  *    notice, this list of conditions and the following disclaimer.
     15       1.1        pk  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1        pk  *    notice, this list of conditions and the following disclaimer in the
     17       1.1        pk  *    documentation and/or other materials provided with the distribution.
     18       1.1        pk  *
     19       1.1        pk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20       1.1        pk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21       1.1        pk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22       1.1        pk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23       1.1        pk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24       1.1        pk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25       1.1        pk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26       1.1        pk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27       1.1        pk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28       1.1        pk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29       1.1        pk  * POSSIBILITY OF SUCH DAMAGE.
     30       1.1        pk  */
     31       1.1        pk 
     32       1.1        pk /*
     33       1.1        pk  * Copyright (c) 1998 Theo de Raadt and Jason L. Wright.
     34       1.1        pk  * All rights reserved.
     35       1.1        pk  *
     36       1.1        pk  * Redistribution and use in source and binary forms, with or without
     37       1.1        pk  * modification, are permitted provided that the following conditions
     38       1.1        pk  * are met:
     39       1.1        pk  * 1. Redistributions of source code must retain the above copyright
     40       1.1        pk  *    notice, this list of conditions and the following disclaimer.
     41       1.1        pk  * 2. Redistributions in binary form must reproduce the above copyright
     42       1.1        pk  *    notice, this list of conditions and the following disclaimer in the
     43       1.1        pk  *    documentation and/or other materials provided with the distribution.
     44       1.1        pk  * 3. The name of the authors may not be used to endorse or promote products
     45       1.1        pk  *    derived from this software without specific prior written permission.
     46       1.1        pk  *
     47       1.1        pk  * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
     48       1.1        pk  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     49       1.1        pk  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     50       1.1        pk  * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
     51       1.1        pk  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     52       1.1        pk  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     53       1.1        pk  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     54       1.1        pk  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     55       1.1        pk  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     56       1.1        pk  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     57       1.1        pk  */
     58      1.29     lukem 
     59      1.29     lukem #include <sys/cdefs.h>
     60  1.57.4.1      yamt __KERNEL_RCSID(0, "$NetBSD: be.c,v 1.57.4.1 2008/05/16 02:25:02 yamt Exp $");
     61       1.1        pk 
     62       1.1        pk #include "opt_ddb.h"
     63       1.1        pk #include "opt_inet.h"
     64       1.1        pk #include "bpfilter.h"
     65       1.1        pk #include "rnd.h"
     66       1.1        pk 
     67       1.1        pk #include <sys/param.h>
     68       1.1        pk #include <sys/systm.h>
     69      1.17   thorpej #include <sys/callout.h>
     70       1.1        pk #include <sys/kernel.h>
     71       1.1        pk #include <sys/errno.h>
     72       1.1        pk #include <sys/ioctl.h>
     73       1.1        pk #include <sys/mbuf.h>
     74       1.1        pk #include <sys/socket.h>
     75       1.1        pk #include <sys/syslog.h>
     76       1.1        pk #include <sys/device.h>
     77       1.1        pk #include <sys/malloc.h>
     78       1.1        pk #if NRND > 0
     79       1.1        pk #include <sys/rnd.h>
     80       1.1        pk #endif
     81       1.1        pk 
     82       1.1        pk #include <net/if.h>
     83       1.1        pk #include <net/if_dl.h>
     84       1.1        pk #include <net/if_types.h>
     85       1.1        pk #include <net/netisr.h>
     86       1.1        pk #include <net/if_media.h>
     87       1.1        pk #include <net/if_ether.h>
     88       1.1        pk 
     89       1.1        pk #ifdef INET
     90       1.1        pk #include <netinet/in.h>
     91       1.1        pk #include <netinet/if_inarp.h>
     92       1.1        pk #include <netinet/in_systm.h>
     93       1.1        pk #include <netinet/in_var.h>
     94       1.1        pk #include <netinet/ip.h>
     95       1.1        pk #endif
     96       1.1        pk 
     97       1.3        pk 
     98       1.1        pk #if NBPFILTER > 0
     99       1.1        pk #include <net/bpf.h>
    100       1.1        pk #include <net/bpfdesc.h>
    101       1.1        pk #endif
    102       1.1        pk 
    103      1.55        ad #include <sys/bus.h>
    104      1.55        ad #include <sys/intr.h>
    105       1.1        pk #include <machine/autoconf.h>
    106       1.1        pk 
    107       1.1        pk #include <dev/sbus/sbusvar.h>
    108       1.1        pk 
    109       1.1        pk #include <dev/mii/mii.h>
    110       1.1        pk #include <dev/mii/miivar.h>
    111       1.1        pk 
    112       1.1        pk #include <dev/sbus/qecreg.h>
    113       1.1        pk #include <dev/sbus/qecvar.h>
    114       1.1        pk #include <dev/sbus/bereg.h>
    115       1.1        pk 
    116       1.1        pk struct be_softc {
    117       1.1        pk 	struct	device	sc_dev;
    118       1.1        pk 	struct	sbusdev sc_sd;		/* sbus device */
    119      1.39       wiz 	bus_space_tag_t	sc_bustag;	/* bus & DMA tags */
    120       1.1        pk 	bus_dma_tag_t	sc_dmatag;
    121      1.18        pk 	bus_dmamap_t	sc_dmamap;
    122       1.1        pk 	struct	ethercom sc_ethercom;
    123       1.1        pk 	/*struct	ifmedia sc_ifmedia;	-* interface media */
    124       1.1        pk 	struct mii_data	sc_mii;		/* MII media control */
    125       1.1        pk #define sc_media	sc_mii.mii_media/* shorthand */
    126      1.11        pk 	int		sc_phys[2];	/* MII instance -> phy */
    127       1.1        pk 
    128      1.17   thorpej 	struct callout sc_tick_ch;
    129      1.17   thorpej 
    130      1.12        pk 	/*
    131      1.12        pk 	 * Some `mii_softc' items we need to emulate MII operation
    132      1.12        pk 	 * for our internal transceiver.
    133      1.12        pk 	 */
    134      1.12        pk 	int		sc_mii_inst;	/* instance of internal phy */
    135      1.12        pk 	int		sc_mii_active;	/* currently active medium */
    136      1.12        pk 	int		sc_mii_ticks;	/* tick counter */
    137      1.13        pk 	int		sc_mii_flags;	/* phy status flags */
    138      1.13        pk #define MIIF_HAVELINK	0x04000000
    139      1.13        pk 	int		sc_intphy_curspeed;	/* Established link speed */
    140      1.12        pk 
    141       1.1        pk 	struct	qec_softc *sc_qec;	/* QEC parent */
    142       1.1        pk 
    143       1.1        pk 	bus_space_handle_t	sc_qr;	/* QEC registers */
    144       1.1        pk 	bus_space_handle_t	sc_br;	/* BE registers */
    145       1.1        pk 	bus_space_handle_t	sc_cr;	/* channel registers */
    146       1.1        pk 	bus_space_handle_t	sc_tr;	/* transceiver registers */
    147       1.1        pk 
    148       1.1        pk 	u_int	sc_rev;
    149       1.1        pk 
    150       1.1        pk 	int	sc_channel;		/* channel number */
    151       1.1        pk 	int	sc_burst;
    152       1.1        pk 
    153       1.2        pk 	struct  qec_ring	sc_rb;	/* Packet Ring Buffer */
    154       1.1        pk 
    155       1.1        pk 	/* MAC address */
    156       1.1        pk 	u_int8_t sc_enaddr[6];
    157      1.43        pk #ifdef BEDEBUG
    158      1.43        pk 	int	sc_debug;
    159      1.43        pk #endif
    160       1.1        pk };
    161       1.1        pk 
    162      1.45     perry int	bematch(struct device *, struct cfdata *, void *);
    163      1.45     perry void	beattach(struct device *, struct device *, void *);
    164       1.1        pk 
    165      1.45     perry void	beinit(struct be_softc *);
    166      1.45     perry void	bestart(struct ifnet *);
    167      1.45     perry void	bestop(struct be_softc *);
    168      1.45     perry void	bewatchdog(struct ifnet *);
    169      1.51  christos int	beioctl(struct ifnet *, u_long, void *);
    170      1.45     perry void	bereset(struct be_softc *);
    171      1.45     perry 
    172      1.45     perry int	beintr(void *);
    173      1.45     perry int	berint(struct be_softc *);
    174      1.45     perry int	betint(struct be_softc *);
    175      1.45     perry int	beqint(struct be_softc *, u_int32_t);
    176      1.45     perry int	beeint(struct be_softc *, u_int32_t);
    177      1.45     perry 
    178      1.45     perry static void	be_read(struct be_softc *, int, int);
    179      1.45     perry static int	be_put(struct be_softc *, int, struct mbuf *);
    180      1.45     perry static struct mbuf *be_get(struct be_softc *, int, int);
    181       1.1        pk 
    182      1.45     perry void	be_pal_gate(struct be_softc *, int);
    183       1.1        pk 
    184       1.1        pk /* ifmedia callbacks */
    185      1.45     perry void	be_ifmedia_sts(struct ifnet *, struct ifmediareq *);
    186      1.45     perry int	be_ifmedia_upd(struct ifnet *);
    187       1.2        pk 
    188      1.45     perry void	be_mcreset(struct be_softc *);
    189       1.1        pk 
    190       1.1        pk /* MII methods & callbacks */
    191      1.45     perry static int	be_mii_readreg(struct device *, int, int);
    192      1.45     perry static void	be_mii_writereg(struct device *, int, int, int);
    193      1.45     perry static void	be_mii_statchg(struct device *);
    194       1.1        pk 
    195       1.1        pk /* MII helpers */
    196      1.45     perry static void	be_mii_sync(struct be_softc *);
    197      1.45     perry static void	be_mii_sendbits(struct be_softc *, int, u_int32_t, int);
    198      1.45     perry static int	be_mii_reset(struct be_softc *, int);
    199      1.45     perry static int	be_tcvr_read_bit(struct be_softc *, int);
    200      1.45     perry static void	be_tcvr_write_bit(struct be_softc *, int, int);
    201      1.45     perry 
    202      1.45     perry void	be_tick(void *);
    203      1.45     perry void	be_intphy_auto(struct be_softc *);
    204      1.45     perry void	be_intphy_status(struct be_softc *);
    205      1.45     perry int	be_intphy_service(struct be_softc *, struct mii_data *, int);
    206       1.1        pk 
    207       1.1        pk 
    208      1.36   thorpej CFATTACH_DECL(be, sizeof(struct be_softc),
    209      1.37   thorpej     bematch, beattach, NULL, NULL);
    210       1.1        pk 
    211       1.1        pk int
    212       1.1        pk bematch(parent, cf, aux)
    213       1.1        pk 	struct device *parent;
    214       1.1        pk 	struct cfdata *cf;
    215       1.1        pk 	void *aux;
    216       1.1        pk {
    217       1.1        pk 	struct sbus_attach_args *sa = aux;
    218       1.1        pk 
    219      1.34   thorpej 	return (strcmp(cf->cf_name, sa->sa_name) == 0);
    220       1.1        pk }
    221       1.1        pk 
    222       1.1        pk void
    223       1.1        pk beattach(parent, self, aux)
    224       1.1        pk 	struct device *parent, *self;
    225       1.1        pk 	void *aux;
    226       1.1        pk {
    227       1.1        pk 	struct sbus_attach_args *sa = aux;
    228       1.1        pk 	struct qec_softc *qec = (struct qec_softc *)parent;
    229       1.1        pk 	struct be_softc *sc = (struct be_softc *)self;
    230       1.1        pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    231       1.1        pk 	struct mii_data *mii = &sc->sc_mii;
    232      1.11        pk 	struct mii_softc *child;
    233       1.1        pk 	int node = sa->sa_node;
    234      1.18        pk 	bus_dma_tag_t dmatag = sa->sa_dmatag;
    235       1.1        pk 	bus_dma_segment_t seg;
    236       1.1        pk 	bus_size_t size;
    237      1.18        pk 	int instance;
    238       1.1        pk 	int rseg, error;
    239      1.11        pk 	u_int32_t v;
    240       1.1        pk 
    241       1.1        pk 	if (sa->sa_nreg < 3) {
    242       1.1        pk 		printf("%s: only %d register sets\n",
    243      1.57    cegger 			device_xname(self), sa->sa_nreg);
    244       1.1        pk 		return;
    245       1.1        pk 	}
    246       1.1        pk 
    247      1.30        pk 	if (bus_space_map(sa->sa_bustag,
    248      1.30        pk 			  (bus_addr_t)BUS_ADDR(
    249      1.33   thorpej 				sa->sa_reg[0].oa_space,
    250      1.33   thorpej 				sa->sa_reg[0].oa_base),
    251      1.33   thorpej 			  (bus_size_t)sa->sa_reg[0].oa_size,
    252      1.31       eeh 			  0, &sc->sc_cr) != 0) {
    253       1.1        pk 		printf("beattach: cannot map registers\n");
    254       1.1        pk 		return;
    255       1.1        pk 	}
    256       1.1        pk 
    257      1.30        pk 	if (bus_space_map(sa->sa_bustag,
    258      1.30        pk 			  (bus_addr_t)BUS_ADDR(
    259      1.33   thorpej 				sa->sa_reg[1].oa_space,
    260      1.33   thorpej 				sa->sa_reg[1].oa_base),
    261      1.33   thorpej 			  (bus_size_t)sa->sa_reg[1].oa_size,
    262      1.31       eeh 			  0, &sc->sc_br) != 0) {
    263       1.1        pk 		printf("beattach: cannot map registers\n");
    264       1.1        pk 		return;
    265       1.1        pk 	}
    266       1.1        pk 
    267      1.30        pk 	if (bus_space_map(sa->sa_bustag,
    268      1.30        pk 			  (bus_addr_t)BUS_ADDR(
    269      1.33   thorpej 				sa->sa_reg[2].oa_space,
    270      1.33   thorpej 				sa->sa_reg[2].oa_base),
    271      1.33   thorpej 			  (bus_size_t)sa->sa_reg[2].oa_size,
    272      1.31       eeh 			  0, &sc->sc_tr) != 0) {
    273       1.1        pk 		printf("beattach: cannot map registers\n");
    274       1.1        pk 		return;
    275       1.1        pk 	}
    276       1.1        pk 
    277      1.27       eeh 	sc->sc_bustag = sa->sa_bustag;
    278       1.1        pk 	sc->sc_qec = qec;
    279       1.1        pk 	sc->sc_qr = qec->sc_regs;
    280       1.1        pk 
    281      1.42        pk 	sc->sc_rev = prom_getpropint(node, "board-version", -1);
    282       1.1        pk 	printf(" rev %x", sc->sc_rev);
    283       1.1        pk 
    284       1.1        pk 	bestop(sc);
    285       1.1        pk 
    286      1.42        pk 	sc->sc_channel = prom_getpropint(node, "channel#", -1);
    287       1.1        pk 	if (sc->sc_channel == -1)
    288       1.1        pk 		sc->sc_channel = 0;
    289       1.1        pk 
    290      1.42        pk 	sc->sc_burst = prom_getpropint(node, "burst-sizes", -1);
    291       1.1        pk 	if (sc->sc_burst == -1)
    292       1.1        pk 		sc->sc_burst = qec->sc_burst;
    293       1.1        pk 
    294       1.1        pk 	/* Clamp at parent's burst sizes */
    295       1.1        pk 	sc->sc_burst &= qec->sc_burst;
    296       1.1        pk 
    297       1.9        pk 	/* Establish interrupt handler */
    298       1.9        pk 	if (sa->sa_nintr)
    299      1.21        pk 		(void)bus_intr_establish(sa->sa_bustag, sa->sa_pri, IPL_NET,
    300      1.38        pk 					 beintr, sc);
    301       1.1        pk 
    302      1.41        pk 	prom_getether(node, sc->sc_enaddr);
    303       1.1        pk 	printf(" address %s\n", ether_sprintf(sc->sc_enaddr));
    304       1.1        pk 
    305       1.1        pk 	/*
    306       1.1        pk 	 * Allocate descriptor ring and buffers.
    307       1.1        pk 	 */
    308       1.2        pk 
    309       1.2        pk 	/* for now, allocate as many bufs as there are ring descriptors */
    310       1.2        pk 	sc->sc_rb.rb_ntbuf = QEC_XD_RING_MAXSIZE;
    311       1.2        pk 	sc->sc_rb.rb_nrbuf = QEC_XD_RING_MAXSIZE;
    312       1.1        pk 
    313       1.1        pk 	size =	QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
    314       1.1        pk 		QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
    315       1.2        pk 		sc->sc_rb.rb_ntbuf * BE_PKT_BUF_SZ +
    316       1.2        pk 		sc->sc_rb.rb_nrbuf * BE_PKT_BUF_SZ;
    317      1.18        pk 
    318      1.19        pk 	/* Get a DMA handle */
    319      1.19        pk 	if ((error = bus_dmamap_create(dmatag, size, 1, size, 0,
    320      1.18        pk 				    BUS_DMA_NOWAIT, &sc->sc_dmamap)) != 0) {
    321      1.57    cegger 		aprint_error_dev(self, "DMA map create error %d\n", error);
    322      1.18        pk 		return;
    323      1.18        pk 	}
    324      1.18        pk 
    325      1.18        pk 	/* Allocate DMA buffer */
    326      1.20        pk 	if ((error = bus_dmamem_alloc(sa->sa_dmatag, size, 0, 0,
    327       1.1        pk 				      &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
    328      1.57    cegger 		aprint_error_dev(self, "DMA buffer alloc error %d\n",
    329      1.57    cegger 			error);
    330       1.1        pk 		return;
    331       1.1        pk 	}
    332      1.18        pk 
    333      1.18        pk 	/* Map DMA memory in CPU addressable space */
    334       1.1        pk 	if ((error = bus_dmamem_map(sa->sa_dmatag, &seg, rseg, size,
    335       1.2        pk 			            &sc->sc_rb.rb_membase,
    336       1.1        pk 			            BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    337      1.57    cegger 		aprint_error_dev(self, "DMA buffer map error %d\n",
    338      1.57    cegger 			error);
    339       1.1        pk 		bus_dmamem_free(sa->sa_dmatag, &seg, rseg);
    340      1.25   thorpej 		return;
    341      1.25   thorpej 	}
    342      1.25   thorpej 
    343      1.25   thorpej 	/* Load the buffer */
    344      1.25   thorpej 	if ((error = bus_dmamap_load(dmatag, sc->sc_dmamap,
    345      1.25   thorpej 				     sc->sc_rb.rb_membase, size, NULL,
    346      1.25   thorpej 				     BUS_DMA_NOWAIT)) != 0) {
    347      1.57    cegger 		aprint_error_dev(self, "DMA buffer map load error %d\n",
    348      1.57    cegger 			error);
    349      1.25   thorpej 		bus_dmamem_unmap(dmatag, sc->sc_rb.rb_membase, size);
    350      1.25   thorpej 		bus_dmamem_free(dmatag, &seg, rseg);
    351       1.1        pk 		return;
    352       1.1        pk 	}
    353      1.26        pk 	sc->sc_rb.rb_dmabase = sc->sc_dmamap->dm_segs[0].ds_addr;
    354       1.1        pk 
    355       1.1        pk 	/*
    356       1.1        pk 	 * Initialize our media structures and MII info.
    357       1.1        pk 	 */
    358       1.1        pk 	mii->mii_ifp = ifp;
    359       1.1        pk 	mii->mii_readreg = be_mii_readreg;
    360       1.1        pk 	mii->mii_writereg = be_mii_writereg;
    361      1.10        pk 	mii->mii_statchg = be_mii_statchg;
    362       1.1        pk 
    363       1.1        pk 	ifmedia_init(&mii->mii_media, 0, be_ifmedia_upd, be_ifmedia_sts);
    364       1.1        pk 
    365      1.53        ad 	callout_init(&sc->sc_tick_ch, 0);
    366      1.17   thorpej 
    367      1.11        pk 	/*
    368      1.11        pk 	 * Initialize transceiver and determine which PHY connection to use.
    369      1.11        pk 	 */
    370      1.11        pk 	be_mii_sync(sc);
    371      1.11        pk 	v = bus_space_read_4(sc->sc_bustag, sc->sc_tr, BE_TRI_MGMTPAL);
    372      1.11        pk 
    373      1.11        pk 	instance = 0;
    374      1.11        pk 
    375      1.11        pk 	if ((v & MGMT_PAL_EXT_MDIO) != 0) {
    376      1.10        pk 
    377      1.14   thorpej 		mii_attach(&sc->sc_dev, mii, 0xffffffff, BE_PHY_EXTERNAL,
    378      1.15   thorpej 		    MII_OFFSET_ANY, 0);
    379       1.1        pk 
    380      1.11        pk 		child = LIST_FIRST(&mii->mii_phys);
    381      1.11        pk 		if (child == NULL) {
    382       1.1        pk 			/* No PHY attached */
    383      1.11        pk 			ifmedia_add(&sc->sc_media,
    384      1.11        pk 				    IFM_MAKEWORD(IFM_ETHER,IFM_NONE,0,instance),
    385      1.11        pk 				    0, NULL);
    386      1.11        pk 			ifmedia_set(&sc->sc_media,
    387      1.11        pk 				   IFM_MAKEWORD(IFM_ETHER,IFM_NONE,0,instance));
    388       1.1        pk 		} else {
    389       1.1        pk 			/*
    390      1.11        pk 			 * Note: we support just one PHY on the external
    391      1.11        pk 			 * MII connector.
    392      1.11        pk 			 */
    393      1.11        pk #ifdef DIAGNOSTIC
    394      1.11        pk 			if (LIST_NEXT(child, mii_list) != NULL) {
    395      1.57    cegger 				aprint_error_dev(&sc->sc_dev, "spurious MII device %s attached\n",
    396  1.57.4.1      yamt 				       device_xname(child->mii_dev));
    397      1.11        pk 			}
    398      1.11        pk #endif
    399      1.11        pk 			if (child->mii_phy != BE_PHY_EXTERNAL ||
    400      1.11        pk 			    child->mii_inst > 0) {
    401      1.57    cegger 				aprint_error_dev(&sc->sc_dev, "cannot accommodate MII device %s"
    402      1.11        pk 				       " at phy %d, instance %d\n",
    403  1.57.4.1      yamt 				       device_xname(child->mii_dev),
    404      1.11        pk 				       child->mii_phy, child->mii_inst);
    405      1.11        pk 			} else {
    406      1.11        pk 				sc->sc_phys[instance] = child->mii_phy;
    407      1.11        pk 			}
    408      1.11        pk 
    409      1.11        pk 			/*
    410       1.1        pk 			 * XXX - we can really do the following ONLY if the
    411       1.1        pk 			 * phy indeed has the auto negotiation capability!!
    412       1.1        pk 			 */
    413      1.11        pk 			ifmedia_set(&sc->sc_media,
    414      1.11        pk 				   IFM_MAKEWORD(IFM_ETHER,IFM_AUTO,0,instance));
    415      1.11        pk 
    416      1.11        pk 			/* Mark our current media setting */
    417      1.11        pk 			be_pal_gate(sc, BE_PHY_EXTERNAL);
    418      1.11        pk 			instance++;
    419       1.1        pk 		}
    420      1.11        pk 
    421      1.11        pk 	}
    422      1.11        pk 
    423      1.11        pk 	if ((v & MGMT_PAL_INT_MDIO) != 0) {
    424       1.1        pk 		/*
    425       1.1        pk 		 * The be internal phy looks vaguely like MII hardware,
    426       1.1        pk 		 * but not enough to be able to use the MII device
    427       1.1        pk 		 * layer. Hence, we have to take care of media selection
    428       1.1        pk 		 * ourselves.
    429       1.1        pk 		 */
    430       1.1        pk 
    431      1.12        pk 		sc->sc_mii_inst = instance;
    432      1.11        pk 		sc->sc_phys[instance] = BE_PHY_INTERNAL;
    433      1.11        pk 
    434       1.1        pk 		/* Use `ifm_data' to store BMCR bits */
    435       1.1        pk 		ifmedia_add(&sc->sc_media,
    436      1.11        pk 			    IFM_MAKEWORD(IFM_ETHER,IFM_10_T,0,instance),
    437       1.1        pk 			    0, NULL);
    438       1.1        pk 		ifmedia_add(&sc->sc_media,
    439      1.11        pk 			    IFM_MAKEWORD(IFM_ETHER,IFM_100_TX,0,instance),
    440       1.1        pk 			    BMCR_S100, NULL);
    441       1.1        pk 		ifmedia_add(&sc->sc_media,
    442      1.11        pk 			    IFM_MAKEWORD(IFM_ETHER,IFM_AUTO,0,instance),
    443       1.1        pk 			    0, NULL);
    444      1.11        pk 
    445      1.13        pk 		printf("on-board transceiver at %s: 10baseT, 100baseTX, auto\n",
    446      1.57    cegger 			device_xname(self));
    447      1.13        pk 
    448      1.12        pk 		be_mii_reset(sc, BE_PHY_INTERNAL);
    449      1.11        pk 		/* Only set default medium here if there's no external PHY */
    450      1.11        pk 		if (instance == 0) {
    451      1.11        pk 			be_pal_gate(sc, BE_PHY_INTERNAL);
    452      1.11        pk 			ifmedia_set(&sc->sc_media,
    453      1.11        pk 				   IFM_MAKEWORD(IFM_ETHER,IFM_AUTO,0,instance));
    454      1.12        pk 		} else
    455      1.12        pk 			be_mii_writereg((void *)sc,
    456      1.12        pk 				BE_PHY_INTERNAL, MII_BMCR, BMCR_ISO);
    457       1.1        pk 	}
    458       1.1        pk 
    459      1.57    cegger 	memcpy(ifp->if_xname, device_xname(&sc->sc_dev), IFNAMSIZ);
    460       1.1        pk 	ifp->if_softc = sc;
    461       1.1        pk 	ifp->if_start = bestart;
    462       1.1        pk 	ifp->if_ioctl = beioctl;
    463       1.1        pk 	ifp->if_watchdog = bewatchdog;
    464       1.1        pk 	ifp->if_flags =
    465       1.1        pk 		IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS | IFF_MULTICAST;
    466      1.23   thorpej 	IFQ_SET_READY(&ifp->if_snd);
    467       1.1        pk 
    468      1.40        pk 	/* claim 802.1q capability */
    469      1.40        pk 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
    470      1.40        pk 
    471       1.1        pk 	/* Attach the interface. */
    472       1.1        pk 	if_attach(ifp);
    473       1.1        pk 	ether_ifattach(ifp, sc->sc_enaddr);
    474       1.1        pk }
    475       1.1        pk 
    476       1.1        pk 
    477       1.1        pk /*
    478       1.1        pk  * Routine to copy from mbuf chain to transmit buffer in
    479       1.1        pk  * network buffer memory.
    480       1.1        pk  */
    481      1.48     perry static inline int
    482       1.1        pk be_put(sc, idx, m)
    483       1.1        pk 	struct be_softc *sc;
    484       1.1        pk 	int idx;
    485       1.1        pk 	struct mbuf *m;
    486       1.1        pk {
    487       1.1        pk 	struct mbuf *n;
    488       1.1        pk 	int len, tlen = 0, boff = 0;
    489      1.51  christos 	void *bp;
    490       1.2        pk 
    491      1.52  christos 	bp = (char *)sc->sc_rb.rb_txbuf + (idx % sc->sc_rb.rb_ntbuf) * BE_PKT_BUF_SZ;
    492       1.1        pk 
    493       1.1        pk 	for (; m; m = n) {
    494       1.1        pk 		len = m->m_len;
    495       1.1        pk 		if (len == 0) {
    496       1.1        pk 			MFREE(m, n);
    497       1.1        pk 			continue;
    498       1.1        pk 		}
    499      1.52  christos 		memcpy((char *)bp + boff, mtod(m, void *), len);
    500       1.1        pk 		boff += len;
    501       1.1        pk 		tlen += len;
    502       1.1        pk 		MFREE(m, n);
    503       1.1        pk 	}
    504       1.1        pk 	return (tlen);
    505       1.1        pk }
    506       1.1        pk 
    507       1.1        pk /*
    508       1.1        pk  * Pull data off an interface.
    509       1.1        pk  * Len is the length of data, with local net header stripped.
    510       1.1        pk  * We copy the data into mbufs.  When full cluster sized units are present,
    511       1.1        pk  * we copy into clusters.
    512       1.1        pk  */
    513      1.48     perry static inline struct mbuf *
    514       1.1        pk be_get(sc, idx, totlen)
    515       1.1        pk 	struct be_softc *sc;
    516       1.1        pk 	int idx, totlen;
    517       1.1        pk {
    518       1.1        pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    519       1.1        pk 	struct mbuf *m;
    520       1.1        pk 	struct mbuf *top, **mp;
    521       1.1        pk 	int len, pad, boff = 0;
    522      1.51  christos 	void *bp;
    523       1.2        pk 
    524      1.52  christos 	bp = (char *)sc->sc_rb.rb_rxbuf + (idx % sc->sc_rb.rb_nrbuf) * BE_PKT_BUF_SZ;
    525       1.1        pk 
    526       1.1        pk 	MGETHDR(m, M_DONTWAIT, MT_DATA);
    527       1.1        pk 	if (m == NULL)
    528       1.1        pk 		return (NULL);
    529       1.1        pk 	m->m_pkthdr.rcvif = ifp;
    530       1.1        pk 	m->m_pkthdr.len = totlen;
    531       1.1        pk 
    532       1.1        pk 	pad = ALIGN(sizeof(struct ether_header)) - sizeof(struct ether_header);
    533       1.1        pk 	m->m_data += pad;
    534       1.1        pk 	len = MHLEN - pad;
    535       1.1        pk 	top = NULL;
    536       1.1        pk 	mp = &top;
    537       1.1        pk 
    538       1.1        pk 	while (totlen > 0) {
    539       1.1        pk 		if (top) {
    540       1.1        pk 			MGET(m, M_DONTWAIT, MT_DATA);
    541       1.1        pk 			if (m == NULL) {
    542       1.1        pk 				m_freem(top);
    543       1.1        pk 				return (NULL);
    544       1.1        pk 			}
    545       1.1        pk 			len = MLEN;
    546       1.1        pk 		}
    547       1.1        pk 		if (top && totlen >= MINCLSIZE) {
    548       1.1        pk 			MCLGET(m, M_DONTWAIT);
    549       1.1        pk 			if (m->m_flags & M_EXT)
    550       1.1        pk 				len = MCLBYTES;
    551       1.1        pk 		}
    552       1.1        pk 		m->m_len = len = min(totlen, len);
    553      1.52  christos 		memcpy(mtod(m, void *), (char *)bp + boff, len);
    554       1.1        pk 		boff += len;
    555       1.1        pk 		totlen -= len;
    556       1.1        pk 		*mp = m;
    557       1.1        pk 		mp = &m->m_next;
    558       1.1        pk 	}
    559       1.1        pk 
    560       1.1        pk 	return (top);
    561       1.1        pk }
    562       1.1        pk 
    563       1.1        pk /*
    564       1.1        pk  * Pass a packet to the higher levels.
    565       1.1        pk  */
    566      1.48     perry static inline void
    567       1.1        pk be_read(sc, idx, len)
    568       1.1        pk 	struct be_softc *sc;
    569       1.1        pk 	int idx, len;
    570       1.1        pk {
    571       1.1        pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    572       1.1        pk 	struct mbuf *m;
    573       1.1        pk 
    574      1.43        pk 	if (len <= sizeof(struct ether_header) ||
    575      1.46    bouyer 	    len > ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN) {
    576      1.43        pk #ifdef BEDEBUG
    577      1.43        pk 		if (sc->sc_debug)
    578      1.43        pk 			printf("%s: invalid packet size %d; dropping\n",
    579      1.43        pk 				ifp->if_xname, len);
    580      1.43        pk #endif
    581       1.1        pk 		ifp->if_ierrors++;
    582       1.1        pk 		return;
    583       1.1        pk 	}
    584       1.1        pk 
    585       1.1        pk 	/*
    586       1.1        pk 	 * Pull packet off interface.
    587       1.1        pk 	 */
    588       1.1        pk 	m = be_get(sc, idx, len);
    589       1.1        pk 	if (m == NULL) {
    590       1.1        pk 		ifp->if_ierrors++;
    591       1.1        pk 		return;
    592       1.1        pk 	}
    593       1.1        pk 	ifp->if_ipackets++;
    594       1.1        pk 
    595       1.1        pk #if NBPFILTER > 0
    596       1.1        pk 	/*
    597       1.1        pk 	 * Check if there's a BPF listener on this interface.
    598       1.1        pk 	 * If so, hand off the raw packet to BPF.
    599       1.1        pk 	 */
    600       1.1        pk 	if (ifp->if_bpf)
    601       1.1        pk 		bpf_mtap(ifp->if_bpf, m);
    602       1.1        pk #endif
    603       1.6   thorpej 	/* Pass the packet up. */
    604       1.6   thorpej 	(*ifp->if_input)(ifp, m);
    605       1.1        pk }
    606       1.1        pk 
    607       1.1        pk /*
    608       1.1        pk  * Start output on interface.
    609       1.1        pk  * We make two assumptions here:
    610       1.1        pk  *  1) that the current priority is set to splnet _before_ this code
    611       1.1        pk  *     is called *and* is returned to the appropriate priority after
    612       1.1        pk  *     return
    613       1.1        pk  *  2) that the IFF_OACTIVE flag is checked before this code is called
    614       1.1        pk  *     (i.e. that the output part of the interface is idle)
    615       1.1        pk  */
    616       1.1        pk void
    617       1.1        pk bestart(ifp)
    618       1.1        pk 	struct ifnet *ifp;
    619       1.1        pk {
    620       1.1        pk 	struct be_softc *sc = (struct be_softc *)ifp->if_softc;
    621       1.2        pk 	struct qec_xd *txd = sc->sc_rb.rb_txd;
    622       1.1        pk 	struct mbuf *m;
    623       1.1        pk 	unsigned int bix, len;
    624       1.2        pk 	unsigned int ntbuf = sc->sc_rb.rb_ntbuf;
    625       1.1        pk 
    626       1.1        pk 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
    627       1.1        pk 		return;
    628       1.1        pk 
    629       1.2        pk 	bix = sc->sc_rb.rb_tdhead;
    630       1.1        pk 
    631       1.1        pk 	for (;;) {
    632      1.23   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m);
    633       1.1        pk 		if (m == 0)
    634       1.1        pk 			break;
    635       1.1        pk 
    636       1.1        pk #if NBPFILTER > 0
    637       1.1        pk 		/*
    638       1.1        pk 		 * If BPF is listening on this interface, let it see the
    639       1.1        pk 		 * packet before we commit it to the wire.
    640       1.1        pk 		 */
    641       1.1        pk 		if (ifp->if_bpf)
    642       1.1        pk 			bpf_mtap(ifp->if_bpf, m);
    643       1.1        pk #endif
    644       1.1        pk 
    645       1.1        pk 		/*
    646       1.1        pk 		 * Copy the mbuf chain into the transmit buffer.
    647       1.1        pk 		 */
    648       1.1        pk 		len = be_put(sc, bix, m);
    649       1.1        pk 
    650       1.1        pk 		/*
    651       1.1        pk 		 * Initialize transmit registers and start transmission
    652       1.1        pk 		 */
    653       1.1        pk 		txd[bix].xd_flags = QEC_XD_OWN | QEC_XD_SOP | QEC_XD_EOP |
    654       1.1        pk 				    (len & QEC_XD_LENGTH);
    655       1.1        pk 		bus_space_write_4(sc->sc_bustag, sc->sc_cr, BE_CRI_CTRL,
    656       1.1        pk 				  BE_CR_CTRL_TWAKEUP);
    657       1.1        pk 
    658       1.1        pk 		if (++bix == QEC_XD_RING_MAXSIZE)
    659       1.1        pk 			bix = 0;
    660       1.1        pk 
    661       1.2        pk 		if (++sc->sc_rb.rb_td_nbusy == ntbuf) {
    662       1.1        pk 			ifp->if_flags |= IFF_OACTIVE;
    663       1.1        pk 			break;
    664       1.1        pk 		}
    665       1.1        pk 	}
    666       1.1        pk 
    667       1.2        pk 	sc->sc_rb.rb_tdhead = bix;
    668       1.1        pk }
    669       1.1        pk 
    670       1.1        pk void
    671       1.1        pk bestop(sc)
    672       1.1        pk 	struct be_softc *sc;
    673       1.1        pk {
    674       1.1        pk 	int n;
    675       1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
    676       1.1        pk 	bus_space_handle_t br = sc->sc_br;
    677       1.1        pk 
    678      1.17   thorpej 	callout_stop(&sc->sc_tick_ch);
    679       1.8   thorpej 
    680      1.12        pk 	/* Down the MII. */
    681      1.12        pk 	mii_down(&sc->sc_mii);
    682      1.12        pk 	(void)be_intphy_service(sc, &sc->sc_mii, MII_DOWN);
    683       1.1        pk 
    684       1.1        pk 	/* Stop the transmitter */
    685       1.1        pk 	bus_space_write_4(t, br, BE_BRI_TXCFG, 0);
    686       1.1        pk 	for (n = 32; n > 0; n--) {
    687       1.1        pk 		if (bus_space_read_4(t, br, BE_BRI_TXCFG) == 0)
    688       1.1        pk 			break;
    689       1.1        pk 		DELAY(20);
    690       1.1        pk 	}
    691       1.1        pk 
    692       1.1        pk 	/* Stop the receiver */
    693       1.1        pk 	bus_space_write_4(t, br, BE_BRI_RXCFG, 0);
    694       1.1        pk 	for (n = 32; n > 0; n--) {
    695       1.1        pk 		if (bus_space_read_4(t, br, BE_BRI_RXCFG) == 0)
    696       1.1        pk 			break;
    697       1.1        pk 		DELAY(20);
    698       1.1        pk 	}
    699       1.1        pk }
    700       1.1        pk 
    701       1.1        pk /*
    702       1.1        pk  * Reset interface.
    703       1.1        pk  */
    704       1.1        pk void
    705       1.1        pk bereset(sc)
    706       1.1        pk 	struct be_softc *sc;
    707       1.1        pk {
    708       1.1        pk 	int s;
    709       1.1        pk 
    710       1.1        pk 	s = splnet();
    711       1.1        pk 	bestop(sc);
    712      1.13        pk 	if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP) != 0)
    713      1.13        pk 		beinit(sc);
    714       1.1        pk 	splx(s);
    715       1.1        pk }
    716       1.1        pk 
    717       1.1        pk void
    718       1.1        pk bewatchdog(ifp)
    719       1.1        pk 	struct ifnet *ifp;
    720       1.1        pk {
    721       1.1        pk 	struct be_softc *sc = ifp->if_softc;
    722       1.1        pk 
    723      1.57    cegger 	log(LOG_ERR, "%s: device timeout\n", device_xname(&sc->sc_dev));
    724       1.1        pk 	++sc->sc_ethercom.ec_if.if_oerrors;
    725       1.1        pk 
    726       1.1        pk 	bereset(sc);
    727       1.1        pk }
    728       1.1        pk 
    729       1.1        pk int
    730       1.1        pk beintr(v)
    731       1.1        pk 	void *v;
    732       1.1        pk {
    733       1.1        pk 	struct be_softc *sc = (struct be_softc *)v;
    734       1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
    735       1.1        pk 	u_int32_t whyq, whyb, whyc;
    736       1.1        pk 	int r = 0;
    737       1.1        pk 
    738       1.1        pk 	/* Read QEC status, channel status and BE status */
    739       1.1        pk 	whyq = bus_space_read_4(t, sc->sc_qr, QEC_QRI_STAT);
    740       1.1        pk 	whyc = bus_space_read_4(t, sc->sc_cr, BE_CRI_STAT);
    741       1.1        pk 	whyb = bus_space_read_4(t, sc->sc_br, BE_BRI_STAT);
    742       1.1        pk 
    743       1.1        pk 	if (whyq & QEC_STAT_BM)
    744       1.1        pk 		r |= beeint(sc, whyb);
    745       1.1        pk 
    746       1.1        pk 	if (whyq & QEC_STAT_ER)
    747       1.1        pk 		r |= beqint(sc, whyc);
    748       1.1        pk 
    749       1.1        pk 	if (whyq & QEC_STAT_TX && whyc & BE_CR_STAT_TXIRQ)
    750       1.1        pk 		r |= betint(sc);
    751       1.1        pk 
    752       1.1        pk 	if (whyq & QEC_STAT_RX && whyc & BE_CR_STAT_RXIRQ)
    753       1.1        pk 		r |= berint(sc);
    754       1.1        pk 
    755       1.1        pk 	return (r);
    756       1.1        pk }
    757       1.1        pk 
    758       1.1        pk /*
    759       1.1        pk  * QEC Interrupt.
    760       1.1        pk  */
    761       1.1        pk int
    762       1.1        pk beqint(sc, why)
    763       1.1        pk 	struct be_softc *sc;
    764       1.1        pk 	u_int32_t why;
    765       1.1        pk {
    766       1.1        pk 	int r = 0, rst = 0;
    767       1.1        pk 
    768       1.1        pk 	if (why & BE_CR_STAT_TXIRQ)
    769       1.1        pk 		r |= 1;
    770       1.1        pk 	if (why & BE_CR_STAT_RXIRQ)
    771       1.1        pk 		r |= 1;
    772       1.1        pk 
    773       1.1        pk 	if (why & BE_CR_STAT_BERROR) {
    774       1.1        pk 		r |= 1;
    775       1.1        pk 		rst = 1;
    776      1.57    cegger 		aprint_error_dev(&sc->sc_dev, "bigmac error\n");
    777       1.1        pk 	}
    778       1.1        pk 
    779       1.1        pk 	if (why & BE_CR_STAT_TXDERR) {
    780       1.1        pk 		r |= 1;
    781       1.1        pk 		rst = 1;
    782      1.57    cegger 		aprint_error_dev(&sc->sc_dev, "bogus tx descriptor\n");
    783       1.1        pk 	}
    784       1.1        pk 
    785       1.1        pk 	if (why & (BE_CR_STAT_TXLERR | BE_CR_STAT_TXPERR | BE_CR_STAT_TXSERR)) {
    786       1.1        pk 		r |= 1;
    787       1.1        pk 		rst = 1;
    788      1.57    cegger 		aprint_error_dev(&sc->sc_dev, "tx DMA error ( ");
    789       1.1        pk 		if (why & BE_CR_STAT_TXLERR)
    790       1.1        pk 			printf("Late ");
    791       1.1        pk 		if (why & BE_CR_STAT_TXPERR)
    792       1.1        pk 			printf("Parity ");
    793       1.1        pk 		if (why & BE_CR_STAT_TXSERR)
    794       1.1        pk 			printf("Generic ");
    795       1.1        pk 		printf(")\n");
    796       1.1        pk 	}
    797       1.1        pk 
    798       1.1        pk 	if (why & BE_CR_STAT_RXDROP) {
    799       1.1        pk 		r |= 1;
    800       1.1        pk 		rst = 1;
    801      1.57    cegger 		aprint_error_dev(&sc->sc_dev, "out of rx descriptors\n");
    802       1.1        pk 	}
    803       1.1        pk 
    804       1.1        pk 	if (why & BE_CR_STAT_RXSMALL) {
    805       1.1        pk 		r |= 1;
    806       1.1        pk 		rst = 1;
    807      1.57    cegger 		aprint_error_dev(&sc->sc_dev, "rx descriptor too small\n");
    808       1.1        pk 	}
    809       1.1        pk 
    810       1.1        pk 	if (why & (BE_CR_STAT_RXLERR | BE_CR_STAT_RXPERR | BE_CR_STAT_RXSERR)) {
    811       1.1        pk 		r |= 1;
    812       1.1        pk 		rst = 1;
    813      1.57    cegger 		aprint_error_dev(&sc->sc_dev, "rx DMA error ( ");
    814       1.1        pk 		if (why & BE_CR_STAT_RXLERR)
    815       1.1        pk 			printf("Late ");
    816       1.1        pk 		if (why & BE_CR_STAT_RXPERR)
    817       1.1        pk 			printf("Parity ");
    818       1.1        pk 		if (why & BE_CR_STAT_RXSERR)
    819       1.1        pk 			printf("Generic ");
    820       1.1        pk 		printf(")\n");
    821       1.1        pk 	}
    822       1.1        pk 
    823       1.1        pk 	if (!r) {
    824       1.1        pk 		rst = 1;
    825      1.57    cegger 		aprint_error_dev(&sc->sc_dev, "unexpected error interrupt %08x\n",
    826      1.57    cegger 			why);
    827       1.1        pk 	}
    828       1.1        pk 
    829       1.1        pk 	if (rst) {
    830      1.57    cegger 		printf("%s: resetting\n", device_xname(&sc->sc_dev));
    831       1.1        pk 		bereset(sc);
    832       1.1        pk 	}
    833       1.1        pk 
    834       1.1        pk 	return (r);
    835       1.1        pk }
    836       1.1        pk 
    837       1.1        pk /*
    838       1.1        pk  * Error interrupt.
    839       1.1        pk  */
    840       1.1        pk int
    841       1.1        pk beeint(sc, why)
    842       1.1        pk 	struct be_softc *sc;
    843       1.1        pk 	u_int32_t why;
    844       1.1        pk {
    845       1.1        pk 	int r = 0, rst = 0;
    846       1.1        pk 
    847       1.1        pk 	if (why & BE_BR_STAT_RFIFOVF) {
    848       1.1        pk 		r |= 1;
    849       1.1        pk 		rst = 1;
    850      1.57    cegger 		aprint_error_dev(&sc->sc_dev, "receive fifo overrun\n");
    851       1.1        pk 	}
    852       1.1        pk 	if (why & BE_BR_STAT_TFIFO_UND) {
    853       1.1        pk 		r |= 1;
    854       1.1        pk 		rst = 1;
    855      1.57    cegger 		aprint_error_dev(&sc->sc_dev, "transmit fifo underrun\n");
    856       1.1        pk 	}
    857       1.1        pk 	if (why & BE_BR_STAT_MAXPKTERR) {
    858       1.1        pk 		r |= 1;
    859       1.1        pk 		rst = 1;
    860      1.57    cegger 		aprint_error_dev(&sc->sc_dev, "max packet size error\n");
    861       1.1        pk 	}
    862       1.1        pk 
    863       1.1        pk 	if (!r) {
    864       1.1        pk 		rst = 1;
    865      1.57    cegger 		aprint_error_dev(&sc->sc_dev, "unexpected error interrupt %08x\n",
    866      1.57    cegger 			why);
    867       1.1        pk 	}
    868       1.1        pk 
    869       1.1        pk 	if (rst) {
    870      1.57    cegger 		printf("%s: resetting\n", device_xname(&sc->sc_dev));
    871       1.1        pk 		bereset(sc);
    872       1.1        pk 	}
    873       1.1        pk 
    874       1.1        pk 	return (r);
    875       1.1        pk }
    876       1.1        pk 
    877       1.1        pk /*
    878       1.1        pk  * Transmit interrupt.
    879       1.1        pk  */
    880       1.1        pk int
    881       1.1        pk betint(sc)
    882       1.1        pk 	struct be_softc *sc;
    883       1.1        pk {
    884       1.1        pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    885       1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
    886       1.1        pk 	bus_space_handle_t br = sc->sc_br;
    887       1.1        pk 	unsigned int bix, txflags;
    888       1.1        pk 
    889       1.1        pk 	/*
    890       1.1        pk 	 * Unload collision counters
    891       1.1        pk 	 */
    892       1.1        pk 	ifp->if_collisions +=
    893       1.1        pk 		bus_space_read_4(t, br, BE_BRI_NCCNT) +
    894       1.1        pk 		bus_space_read_4(t, br, BE_BRI_FCCNT) +
    895       1.1        pk 		bus_space_read_4(t, br, BE_BRI_EXCNT) +
    896       1.1        pk 		bus_space_read_4(t, br, BE_BRI_LTCNT);
    897       1.1        pk 
    898       1.1        pk 	/*
    899       1.1        pk 	 * the clear the hardware counters
    900       1.1        pk 	 */
    901       1.1        pk 	bus_space_write_4(t, br, BE_BRI_NCCNT, 0);
    902       1.1        pk 	bus_space_write_4(t, br, BE_BRI_FCCNT, 0);
    903       1.1        pk 	bus_space_write_4(t, br, BE_BRI_EXCNT, 0);
    904       1.1        pk 	bus_space_write_4(t, br, BE_BRI_LTCNT, 0);
    905       1.1        pk 
    906       1.2        pk 	bix = sc->sc_rb.rb_tdtail;
    907       1.1        pk 
    908       1.1        pk 	for (;;) {
    909       1.2        pk 		if (sc->sc_rb.rb_td_nbusy <= 0)
    910       1.1        pk 			break;
    911       1.1        pk 
    912       1.2        pk 		txflags = sc->sc_rb.rb_txd[bix].xd_flags;
    913       1.1        pk 
    914       1.1        pk 		if (txflags & QEC_XD_OWN)
    915       1.1        pk 			break;
    916       1.1        pk 
    917       1.1        pk 		ifp->if_flags &= ~IFF_OACTIVE;
    918       1.1        pk 		ifp->if_opackets++;
    919       1.1        pk 
    920       1.1        pk 		if (++bix == QEC_XD_RING_MAXSIZE)
    921       1.1        pk 			bix = 0;
    922       1.1        pk 
    923       1.2        pk 		--sc->sc_rb.rb_td_nbusy;
    924       1.1        pk 	}
    925       1.1        pk 
    926       1.2        pk 	sc->sc_rb.rb_tdtail = bix;
    927       1.1        pk 
    928       1.1        pk 	bestart(ifp);
    929       1.1        pk 
    930       1.2        pk 	if (sc->sc_rb.rb_td_nbusy == 0)
    931       1.1        pk 		ifp->if_timer = 0;
    932       1.1        pk 
    933       1.1        pk 	return (1);
    934       1.1        pk }
    935       1.1        pk 
    936       1.1        pk /*
    937       1.1        pk  * Receive interrupt.
    938       1.1        pk  */
    939       1.1        pk int
    940       1.1        pk berint(sc)
    941       1.1        pk 	struct be_softc *sc;
    942       1.1        pk {
    943       1.2        pk 	struct qec_xd *xd = sc->sc_rb.rb_rxd;
    944       1.1        pk 	unsigned int bix, len;
    945       1.2        pk 	unsigned int nrbuf = sc->sc_rb.rb_nrbuf;
    946       1.1        pk 
    947       1.2        pk 	bix = sc->sc_rb.rb_rdtail;
    948       1.1        pk 
    949       1.1        pk 	/*
    950       1.1        pk 	 * Process all buffers with valid data.
    951       1.1        pk 	 */
    952       1.1        pk 	for (;;) {
    953       1.1        pk 		len = xd[bix].xd_flags;
    954       1.1        pk 		if (len & QEC_XD_OWN)
    955       1.1        pk 			break;
    956       1.1        pk 
    957       1.1        pk 		len &= QEC_XD_LENGTH;
    958       1.1        pk 		be_read(sc, bix, len);
    959       1.1        pk 
    960       1.1        pk 		/* ... */
    961       1.1        pk 		xd[(bix+nrbuf) % QEC_XD_RING_MAXSIZE].xd_flags =
    962       1.1        pk 			QEC_XD_OWN | (BE_PKT_BUF_SZ & QEC_XD_LENGTH);
    963       1.1        pk 
    964       1.1        pk 		if (++bix == QEC_XD_RING_MAXSIZE)
    965       1.1        pk 			bix = 0;
    966       1.1        pk 	}
    967       1.1        pk 
    968       1.2        pk 	sc->sc_rb.rb_rdtail = bix;
    969       1.1        pk 
    970       1.1        pk 	return (1);
    971       1.1        pk }
    972       1.1        pk 
    973       1.1        pk int
    974       1.1        pk beioctl(ifp, cmd, data)
    975       1.1        pk 	struct ifnet *ifp;
    976       1.1        pk 	u_long cmd;
    977      1.51  christos 	void *data;
    978       1.1        pk {
    979       1.1        pk 	struct be_softc *sc = ifp->if_softc;
    980       1.1        pk 	struct ifaddr *ifa = (struct ifaddr *)data;
    981       1.1        pk 	struct ifreq *ifr = (struct ifreq *)data;
    982       1.1        pk 	int s, error = 0;
    983       1.1        pk 
    984       1.1        pk 	s = splnet();
    985       1.1        pk 
    986       1.1        pk 	switch (cmd) {
    987       1.1        pk 	case SIOCSIFADDR:
    988       1.1        pk 		ifp->if_flags |= IFF_UP;
    989       1.1        pk 		switch (ifa->ifa_addr->sa_family) {
    990       1.1        pk #ifdef INET
    991       1.1        pk 		case AF_INET:
    992       1.1        pk 			beinit(sc);
    993       1.1        pk 			arp_ifinit(ifp, ifa);
    994       1.1        pk 			break;
    995       1.1        pk #endif /* INET */
    996       1.1        pk 		default:
    997       1.1        pk 			beinit(sc);
    998       1.1        pk 			break;
    999       1.1        pk 		}
   1000       1.1        pk 		break;
   1001       1.1        pk 
   1002       1.1        pk 	case SIOCSIFFLAGS:
   1003       1.1        pk 		if ((ifp->if_flags & IFF_UP) == 0 &&
   1004       1.1        pk 		    (ifp->if_flags & IFF_RUNNING) != 0) {
   1005       1.1        pk 			/*
   1006       1.1        pk 			 * If interface is marked down and it is running, then
   1007       1.1        pk 			 * stop it.
   1008       1.1        pk 			 */
   1009       1.1        pk 			bestop(sc);
   1010       1.1        pk 			ifp->if_flags &= ~IFF_RUNNING;
   1011       1.1        pk 		} else if ((ifp->if_flags & IFF_UP) != 0 &&
   1012       1.1        pk 		    (ifp->if_flags & IFF_RUNNING) == 0) {
   1013       1.1        pk 			/*
   1014       1.1        pk 			 * If interface is marked up and it is stopped, then
   1015       1.1        pk 			 * start it.
   1016       1.1        pk 			 */
   1017       1.1        pk 			beinit(sc);
   1018       1.1        pk 		} else {
   1019       1.1        pk 			/*
   1020       1.1        pk 			 * Reset the interface to pick up changes in any other
   1021       1.1        pk 			 * flags that affect hardware registers.
   1022       1.1        pk 			 */
   1023       1.1        pk 			bestop(sc);
   1024       1.1        pk 			beinit(sc);
   1025       1.1        pk 		}
   1026       1.1        pk #ifdef BEDEBUG
   1027       1.1        pk 		if (ifp->if_flags & IFF_DEBUG)
   1028       1.2        pk 			sc->sc_debug = 1;
   1029       1.1        pk 		else
   1030       1.1        pk 			sc->sc_debug = 0;
   1031       1.1        pk #endif
   1032       1.1        pk 		break;
   1033       1.1        pk 
   1034       1.1        pk 	case SIOCADDMULTI:
   1035       1.1        pk 	case SIOCDELMULTI:
   1036      1.54    dyoung 		if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
   1037       1.1        pk 			/*
   1038       1.1        pk 			 * Multicast list has changed; set the hardware filter
   1039       1.1        pk 			 * accordingly.
   1040       1.1        pk 			 */
   1041      1.44   thorpej 			if (ifp->if_flags & IFF_RUNNING)
   1042      1.44   thorpej 				be_mcreset(sc);
   1043       1.1        pk 			error = 0;
   1044       1.1        pk 		}
   1045       1.1        pk 		break;
   1046       1.1        pk 	case SIOCGIFMEDIA:
   1047       1.1        pk 	case SIOCSIFMEDIA:
   1048       1.1        pk 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, cmd);
   1049       1.1        pk 		break;
   1050       1.1        pk 	default:
   1051       1.1        pk 		error = EINVAL;
   1052       1.1        pk 		break;
   1053       1.1        pk 	}
   1054       1.1        pk 	splx(s);
   1055       1.1        pk 	return (error);
   1056       1.1        pk }
   1057       1.1        pk 
   1058       1.1        pk 
   1059       1.1        pk void
   1060       1.1        pk beinit(sc)
   1061       1.1        pk 	struct be_softc *sc;
   1062       1.1        pk {
   1063       1.2        pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1064       1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
   1065       1.1        pk 	bus_space_handle_t br = sc->sc_br;
   1066       1.1        pk 	bus_space_handle_t cr = sc->sc_cr;
   1067       1.1        pk 	struct qec_softc *qec = sc->sc_qec;
   1068      1.16        pk 	u_int32_t v;
   1069       1.1        pk 	u_int32_t qecaddr;
   1070       1.1        pk 	u_int8_t *ea;
   1071      1.56    dyoung 	int rc, s;
   1072       1.1        pk 
   1073      1.24   thorpej 	s = splnet();
   1074       1.1        pk 
   1075       1.2        pk 	qec_meminit(&sc->sc_rb, BE_PKT_BUF_SZ);
   1076       1.1        pk 
   1077       1.1        pk 	bestop(sc);
   1078       1.1        pk 
   1079       1.1        pk 	ea = sc->sc_enaddr;
   1080       1.1        pk 	bus_space_write_4(t, br, BE_BRI_MACADDR0, (ea[0] << 8) | ea[1]);
   1081       1.1        pk 	bus_space_write_4(t, br, BE_BRI_MACADDR1, (ea[2] << 8) | ea[3]);
   1082       1.1        pk 	bus_space_write_4(t, br, BE_BRI_MACADDR2, (ea[4] << 8) | ea[5]);
   1083       1.1        pk 
   1084      1.16        pk 	/* Clear hash table */
   1085       1.1        pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB0, 0);
   1086       1.1        pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB1, 0);
   1087       1.1        pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB2, 0);
   1088       1.1        pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB3, 0);
   1089       1.1        pk 
   1090      1.16        pk 	/* Re-initialize RX configuration */
   1091      1.16        pk 	v = BE_BR_RXCFG_FIFO;
   1092      1.16        pk 	bus_space_write_4(t, br, BE_BRI_RXCFG, v);
   1093      1.16        pk 
   1094       1.5        pk 	be_mcreset(sc);
   1095       1.1        pk 
   1096       1.1        pk 	bus_space_write_4(t, br, BE_BRI_RANDSEED, 0xbd);
   1097       1.1        pk 
   1098       1.1        pk 	bus_space_write_4(t, br, BE_BRI_XIFCFG,
   1099       1.1        pk 			  BE_BR_XCFG_ODENABLE | BE_BR_XCFG_RESV);
   1100       1.1        pk 
   1101       1.1        pk 	bus_space_write_4(t, br, BE_BRI_JSIZE, 4);
   1102       1.1        pk 
   1103       1.1        pk 	/*
   1104       1.1        pk 	 * Turn off counter expiration interrupts as well as
   1105       1.1        pk 	 * 'gotframe' and 'sentframe'
   1106       1.1        pk 	 */
   1107       1.1        pk 	bus_space_write_4(t, br, BE_BRI_IMASK,
   1108       1.1        pk 			  BE_BR_IMASK_GOTFRAME	|
   1109       1.1        pk 			  BE_BR_IMASK_RCNTEXP	|
   1110       1.1        pk 			  BE_BR_IMASK_ACNTEXP	|
   1111       1.1        pk 			  BE_BR_IMASK_CCNTEXP	|
   1112       1.1        pk 			  BE_BR_IMASK_LCNTEXP	|
   1113       1.1        pk 			  BE_BR_IMASK_CVCNTEXP	|
   1114       1.1        pk 			  BE_BR_IMASK_SENTFRAME	|
   1115       1.1        pk 			  BE_BR_IMASK_NCNTEXP	|
   1116       1.1        pk 			  BE_BR_IMASK_ECNTEXP	|
   1117       1.1        pk 			  BE_BR_IMASK_LCCNTEXP	|
   1118       1.1        pk 			  BE_BR_IMASK_FCNTEXP	|
   1119       1.1        pk 			  BE_BR_IMASK_DTIMEXP);
   1120       1.1        pk 
   1121       1.1        pk 	/* Channel registers: */
   1122       1.2        pk 	bus_space_write_4(t, cr, BE_CRI_RXDS, (u_int32_t)sc->sc_rb.rb_rxddma);
   1123       1.2        pk 	bus_space_write_4(t, cr, BE_CRI_TXDS, (u_int32_t)sc->sc_rb.rb_txddma);
   1124       1.1        pk 
   1125       1.1        pk 	qecaddr = sc->sc_channel * qec->sc_msize;
   1126       1.1        pk 	bus_space_write_4(t, cr, BE_CRI_RXWBUF, qecaddr);
   1127       1.1        pk 	bus_space_write_4(t, cr, BE_CRI_RXRBUF, qecaddr);
   1128       1.1        pk 	bus_space_write_4(t, cr, BE_CRI_TXWBUF, qecaddr + qec->sc_rsize);
   1129       1.1        pk 	bus_space_write_4(t, cr, BE_CRI_TXRBUF, qecaddr + qec->sc_rsize);
   1130       1.1        pk 
   1131       1.1        pk 	bus_space_write_4(t, cr, BE_CRI_RIMASK, 0);
   1132       1.1        pk 	bus_space_write_4(t, cr, BE_CRI_TIMASK, 0);
   1133       1.1        pk 	bus_space_write_4(t, cr, BE_CRI_QMASK, 0);
   1134       1.1        pk 	bus_space_write_4(t, cr, BE_CRI_BMASK, 0);
   1135       1.1        pk 	bus_space_write_4(t, cr, BE_CRI_CCNT, 0);
   1136      1.40        pk 
   1137      1.40        pk 	/* Set max packet length */
   1138      1.40        pk 	v = ETHER_MAX_LEN;
   1139      1.40        pk 	if (sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_MTU)
   1140      1.40        pk 		v += ETHER_VLAN_ENCAP_LEN;
   1141      1.40        pk 	bus_space_write_4(t, br, BE_BRI_RXMAX, v);
   1142      1.40        pk 	bus_space_write_4(t, br, BE_BRI_TXMAX, v);
   1143       1.1        pk 
   1144       1.1        pk 	/* Enable transmitter */
   1145       1.1        pk 	bus_space_write_4(t, br, BE_BRI_TXCFG,
   1146       1.1        pk 			  BE_BR_TXCFG_FIFO | BE_BR_TXCFG_ENABLE);
   1147       1.1        pk 
   1148       1.1        pk 	/* Enable receiver */
   1149      1.16        pk 	v = bus_space_read_4(t, br, BE_BRI_RXCFG);
   1150      1.16        pk 	v |= BE_BR_RXCFG_FIFO | BE_BR_RXCFG_ENABLE;
   1151      1.16        pk 	bus_space_write_4(t, br, BE_BRI_RXCFG, v);
   1152       1.1        pk 
   1153      1.56    dyoung 	if ((rc = be_ifmedia_upd(ifp)) != 0)
   1154      1.56    dyoung 		goto out;
   1155      1.56    dyoung 
   1156       1.1        pk 	ifp->if_flags |= IFF_RUNNING;
   1157       1.1        pk 	ifp->if_flags &= ~IFF_OACTIVE;
   1158       1.1        pk 
   1159      1.17   thorpej 	callout_reset(&sc->sc_tick_ch, hz, be_tick, sc);
   1160      1.56    dyoung out:
   1161       1.1        pk 	splx(s);
   1162       1.1        pk }
   1163       1.1        pk 
   1164       1.1        pk void
   1165       1.1        pk be_mcreset(sc)
   1166       1.1        pk 	struct be_softc *sc;
   1167       1.1        pk {
   1168       1.2        pk 	struct ethercom *ec = &sc->sc_ethercom;
   1169       1.1        pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1170       1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
   1171       1.1        pk 	bus_space_handle_t br = sc->sc_br;
   1172       1.1        pk 	u_int32_t crc;
   1173       1.1        pk 	u_int16_t hash[4];
   1174       1.1        pk 	u_int8_t octet;
   1175       1.5        pk 	u_int32_t v;
   1176       1.1        pk 	int i, j;
   1177       1.1        pk 	struct ether_multi *enm;
   1178       1.1        pk 	struct ether_multistep step;
   1179       1.1        pk 
   1180       1.5        pk 	if (ifp->if_flags & IFF_PROMISC) {
   1181       1.5        pk 		v = bus_space_read_4(t, br, BE_BRI_RXCFG);
   1182       1.5        pk 		v |= BE_BR_RXCFG_PMISC;
   1183       1.5        pk 		bus_space_write_4(t, br, BE_BRI_RXCFG, v);
   1184       1.5        pk 		return;
   1185       1.5        pk 	}
   1186       1.5        pk 
   1187       1.1        pk 	if (ifp->if_flags & IFF_ALLMULTI) {
   1188      1.16        pk 		hash[3] = hash[2] = hash[1] = hash[0] = 0xffff;
   1189      1.16        pk 		goto chipit;
   1190       1.1        pk 	}
   1191       1.1        pk 
   1192       1.1        pk 	hash[3] = hash[2] = hash[1] = hash[0] = 0;
   1193       1.1        pk 
   1194       1.2        pk 	ETHER_FIRST_MULTI(step, ec, enm);
   1195       1.1        pk 	while (enm != NULL) {
   1196      1.32       wiz 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   1197       1.1        pk 			/*
   1198       1.1        pk 			 * We must listen to a range of multicast
   1199       1.1        pk 			 * addresses.  For now, just accept all
   1200       1.1        pk 			 * multicasts, rather than trying to set only
   1201       1.1        pk 			 * those filter bits needed to match the range.
   1202       1.1        pk 			 * (At this time, the only use of address
   1203       1.1        pk 			 * ranges is for IP multicast routing, for
   1204       1.1        pk 			 * which the range is big enough to require
   1205       1.1        pk 			 * all bits set.)
   1206       1.1        pk 			 */
   1207      1.16        pk 			hash[3] = hash[2] = hash[1] = hash[0] = 0xffff;
   1208       1.1        pk 			ifp->if_flags |= IFF_ALLMULTI;
   1209      1.16        pk 			goto chipit;
   1210       1.1        pk 		}
   1211       1.1        pk 
   1212       1.1        pk 		crc = 0xffffffff;
   1213       1.1        pk 
   1214       1.1        pk 		for (i = 0; i < ETHER_ADDR_LEN; i++) {
   1215       1.1        pk 			octet = enm->enm_addrlo[i];
   1216       1.1        pk 
   1217       1.1        pk 			for (j = 0; j < 8; j++) {
   1218       1.1        pk 				if ((crc & 1) ^ (octet & 1)) {
   1219       1.1        pk 					crc >>= 1;
   1220       1.1        pk 					crc ^= MC_POLY_LE;
   1221       1.1        pk 				}
   1222       1.1        pk 				else
   1223       1.1        pk 					crc >>= 1;
   1224       1.1        pk 				octet >>= 1;
   1225       1.1        pk 			}
   1226       1.1        pk 		}
   1227       1.1        pk 
   1228       1.1        pk 		crc >>= 26;
   1229       1.1        pk 		hash[crc >> 4] |= 1 << (crc & 0xf);
   1230       1.1        pk 		ETHER_NEXT_MULTI(step, enm);
   1231       1.1        pk 	}
   1232       1.1        pk 
   1233      1.16        pk 	ifp->if_flags &= ~IFF_ALLMULTI;
   1234      1.16        pk 
   1235      1.16        pk chipit:
   1236      1.16        pk 	/* Enable the hash filter */
   1237       1.1        pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB0, hash[0]);
   1238       1.1        pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB1, hash[1]);
   1239       1.1        pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB2, hash[2]);
   1240       1.1        pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB3, hash[3]);
   1241      1.16        pk 
   1242      1.16        pk 	v = bus_space_read_4(t, br, BE_BRI_RXCFG);
   1243      1.16        pk 	v &= ~BE_BR_RXCFG_PMISC;
   1244      1.16        pk 	v |= BE_BR_RXCFG_HENABLE;
   1245      1.16        pk 	bus_space_write_4(t, br, BE_BRI_RXCFG, v);
   1246       1.1        pk }
   1247       1.1        pk 
   1248       1.1        pk /*
   1249       1.1        pk  * Set the tcvr to an idle state
   1250       1.1        pk  */
   1251       1.1        pk void
   1252       1.1        pk be_mii_sync(sc)
   1253       1.1        pk 	struct be_softc *sc;
   1254       1.1        pk {
   1255       1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
   1256       1.1        pk 	bus_space_handle_t tr = sc->sc_tr;
   1257      1.10        pk 	int n = 32;
   1258       1.1        pk 
   1259       1.1        pk 	while (n--) {
   1260       1.1        pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
   1261       1.1        pk 				  MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO |
   1262       1.1        pk 				  MGMT_PAL_OENAB);
   1263       1.1        pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1264       1.1        pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
   1265       1.1        pk 				  MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO |
   1266       1.1        pk 				  MGMT_PAL_OENAB | MGMT_PAL_DCLOCK);
   1267       1.1        pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1268       1.1        pk 	}
   1269       1.1        pk }
   1270       1.1        pk 
   1271      1.11        pk void
   1272      1.11        pk be_pal_gate(sc, phy)
   1273      1.11        pk 	struct be_softc *sc;
   1274      1.11        pk 	int phy;
   1275      1.11        pk {
   1276      1.11        pk 	bus_space_tag_t t = sc->sc_bustag;
   1277      1.11        pk 	bus_space_handle_t tr = sc->sc_tr;
   1278      1.11        pk 	u_int32_t v;
   1279      1.11        pk 
   1280      1.11        pk 	be_mii_sync(sc);
   1281      1.11        pk 
   1282      1.11        pk 	v = ~(TCVR_PAL_EXTLBACK | TCVR_PAL_MSENSE | TCVR_PAL_LTENABLE);
   1283      1.11        pk 	if (phy == BE_PHY_INTERNAL)
   1284      1.11        pk 		v &= ~TCVR_PAL_SERIAL;
   1285      1.11        pk 
   1286      1.11        pk 	bus_space_write_4(t, tr, BE_TRI_TCVRPAL, v);
   1287      1.11        pk 	(void)bus_space_read_4(t, tr, BE_TRI_TCVRPAL);
   1288      1.11        pk }
   1289      1.11        pk 
   1290      1.10        pk static int
   1291       1.1        pk be_tcvr_read_bit(sc, phy)
   1292       1.1        pk 	struct be_softc *sc;
   1293       1.1        pk 	int phy;
   1294       1.1        pk {
   1295       1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
   1296       1.1        pk 	bus_space_handle_t tr = sc->sc_tr;
   1297       1.1        pk 	int ret;
   1298       1.1        pk 
   1299       1.1        pk 	if (phy == BE_PHY_INTERNAL) {
   1300       1.1        pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL, MGMT_PAL_EXT_MDIO);
   1301       1.1        pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1302       1.1        pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
   1303       1.1        pk 				  MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK);
   1304       1.1        pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1305       1.1        pk 		ret = (bus_space_read_4(t, tr, BE_TRI_MGMTPAL) &
   1306      1.10        pk 			MGMT_PAL_INT_MDIO) >> MGMT_PAL_INT_MDIO_SHIFT;
   1307       1.1        pk 	} else {
   1308       1.1        pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL, MGMT_PAL_INT_MDIO);
   1309       1.1        pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1310       1.1        pk 		ret = (bus_space_read_4(t, tr, BE_TRI_MGMTPAL) &
   1311      1.10        pk 			MGMT_PAL_EXT_MDIO) >> MGMT_PAL_EXT_MDIO_SHIFT;
   1312       1.1        pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
   1313       1.1        pk 				  MGMT_PAL_INT_MDIO | MGMT_PAL_DCLOCK);
   1314       1.1        pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1315       1.1        pk 	}
   1316       1.1        pk 
   1317       1.1        pk 	return (ret);
   1318       1.1        pk }
   1319       1.1        pk 
   1320      1.10        pk static void
   1321       1.1        pk be_tcvr_write_bit(sc, phy, bit)
   1322       1.1        pk 	struct be_softc *sc;
   1323       1.1        pk 	int phy;
   1324       1.1        pk 	int bit;
   1325       1.1        pk {
   1326       1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
   1327       1.1        pk 	bus_space_handle_t tr = sc->sc_tr;
   1328      1.10        pk 	u_int32_t v;
   1329       1.1        pk 
   1330       1.1        pk 	if (phy == BE_PHY_INTERNAL) {
   1331      1.10        pk 		v = ((bit & 1) << MGMT_PAL_INT_MDIO_SHIFT) |
   1332      1.10        pk 			MGMT_PAL_OENAB | MGMT_PAL_EXT_MDIO;
   1333       1.1        pk 	} else {
   1334      1.10        pk 		v = ((bit & 1) << MGMT_PAL_EXT_MDIO_SHIFT)
   1335      1.10        pk 			| MGMT_PAL_OENAB | MGMT_PAL_INT_MDIO;
   1336       1.1        pk 	}
   1337      1.12        pk 	bus_space_write_4(t, tr, BE_TRI_MGMTPAL, v);
   1338      1.12        pk 	(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1339      1.12        pk 	bus_space_write_4(t, tr, BE_TRI_MGMTPAL, v | MGMT_PAL_DCLOCK);
   1340      1.12        pk 	(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1341       1.1        pk }
   1342       1.1        pk 
   1343      1.10        pk static void
   1344       1.1        pk be_mii_sendbits(sc, phy, data, nbits)
   1345       1.1        pk 	struct be_softc *sc;
   1346       1.1        pk 	int phy;
   1347       1.1        pk 	u_int32_t data;
   1348       1.1        pk 	int nbits;
   1349       1.1        pk {
   1350       1.1        pk 	int i;
   1351       1.1        pk 
   1352       1.1        pk 	for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
   1353       1.1        pk 		be_tcvr_write_bit(sc, phy, (data & i) != 0);
   1354       1.1        pk 	}
   1355       1.1        pk }
   1356       1.1        pk 
   1357       1.4        pk static int
   1358       1.4        pk be_mii_readreg(self, phy, reg)
   1359       1.1        pk 	struct device *self;
   1360       1.1        pk 	int phy, reg;
   1361       1.1        pk {
   1362       1.1        pk 	struct be_softc *sc = (struct be_softc *)self;
   1363       1.1        pk 	int val = 0, i;
   1364       1.1        pk 
   1365       1.1        pk 	/*
   1366       1.1        pk 	 * Read the PHY register by manually driving the MII control lines.
   1367       1.1        pk 	 */
   1368       1.1        pk 	be_mii_sync(sc);
   1369       1.1        pk 	be_mii_sendbits(sc, phy, MII_COMMAND_START, 2);
   1370       1.1        pk 	be_mii_sendbits(sc, phy, MII_COMMAND_READ, 2);
   1371       1.1        pk 	be_mii_sendbits(sc, phy, phy, 5);
   1372       1.1        pk 	be_mii_sendbits(sc, phy, reg, 5);
   1373       1.1        pk 
   1374       1.1        pk 	(void) be_tcvr_read_bit(sc, phy);
   1375       1.1        pk 	(void) be_tcvr_read_bit(sc, phy);
   1376       1.1        pk 
   1377       1.1        pk 	for (i = 15; i >= 0; i--)
   1378       1.1        pk 		val |= (be_tcvr_read_bit(sc, phy) << i);
   1379       1.1        pk 
   1380       1.1        pk 	(void) be_tcvr_read_bit(sc, phy);
   1381       1.1        pk 	(void) be_tcvr_read_bit(sc, phy);
   1382       1.1        pk 	(void) be_tcvr_read_bit(sc, phy);
   1383       1.1        pk 
   1384       1.1        pk 	return (val);
   1385       1.1        pk }
   1386       1.1        pk 
   1387       1.1        pk void
   1388       1.1        pk be_mii_writereg(self, phy, reg, val)
   1389       1.1        pk 	struct device *self;
   1390       1.1        pk 	int phy, reg, val;
   1391       1.1        pk {
   1392       1.1        pk 	struct be_softc *sc = (struct be_softc *)self;
   1393       1.1        pk 	int i;
   1394       1.1        pk 
   1395       1.1        pk 	/*
   1396       1.1        pk 	 * Write the PHY register by manually driving the MII control lines.
   1397       1.1        pk 	 */
   1398       1.1        pk 	be_mii_sync(sc);
   1399       1.1        pk 	be_mii_sendbits(sc, phy, MII_COMMAND_START, 2);
   1400       1.1        pk 	be_mii_sendbits(sc, phy, MII_COMMAND_WRITE, 2);
   1401       1.1        pk 	be_mii_sendbits(sc, phy, phy, 5);
   1402       1.1        pk 	be_mii_sendbits(sc, phy, reg, 5);
   1403       1.1        pk 
   1404       1.1        pk 	be_tcvr_write_bit(sc, phy, 1);
   1405       1.1        pk 	be_tcvr_write_bit(sc, phy, 0);
   1406       1.1        pk 
   1407       1.1        pk 	for (i = 15; i >= 0; i--)
   1408       1.1        pk 		be_tcvr_write_bit(sc, phy, (val >> i) & 1);
   1409       1.1        pk }
   1410       1.1        pk 
   1411       1.1        pk int
   1412       1.1        pk be_mii_reset(sc, phy)
   1413       1.1        pk 	struct be_softc *sc;
   1414       1.1        pk 	int phy;
   1415       1.1        pk {
   1416       1.1        pk 	int n;
   1417       1.1        pk 
   1418       1.1        pk 	be_mii_writereg((struct device *)sc, phy, MII_BMCR,
   1419       1.1        pk 			BMCR_LOOP | BMCR_PDOWN | BMCR_ISO);
   1420       1.1        pk 	be_mii_writereg((struct device *)sc, phy, MII_BMCR, BMCR_RESET);
   1421       1.1        pk 
   1422       1.1        pk 	for (n = 16; n >= 0; n--) {
   1423       1.1        pk 		int bmcr = be_mii_readreg((struct device *)sc, phy, MII_BMCR);
   1424       1.1        pk 		if ((bmcr & BMCR_RESET) == 0)
   1425       1.1        pk 			break;
   1426       1.1        pk 		DELAY(20);
   1427       1.1        pk 	}
   1428       1.1        pk 	if (n == 0) {
   1429      1.57    cegger 		aprint_error_dev(&sc->sc_dev, "bmcr reset failed\n");
   1430       1.1        pk 		return (EIO);
   1431       1.1        pk 	}
   1432      1.13        pk 
   1433       1.1        pk 	return (0);
   1434       1.1        pk }
   1435       1.1        pk 
   1436       1.1        pk void
   1437      1.12        pk be_tick(arg)
   1438      1.12        pk 	void	*arg;
   1439      1.12        pk {
   1440      1.12        pk 	struct be_softc *sc = arg;
   1441      1.12        pk 	int s = splnet();
   1442      1.12        pk 
   1443      1.12        pk 	mii_tick(&sc->sc_mii);
   1444      1.12        pk 	(void)be_intphy_service(sc, &sc->sc_mii, MII_TICK);
   1445      1.12        pk 
   1446      1.12        pk 	splx(s);
   1447      1.17   thorpej 	callout_reset(&sc->sc_tick_ch, hz, be_tick, sc);
   1448      1.12        pk }
   1449      1.12        pk 
   1450      1.12        pk void
   1451      1.10        pk be_mii_statchg(self)
   1452       1.1        pk 	struct device *self;
   1453       1.1        pk {
   1454       1.1        pk 	struct be_softc *sc = (struct be_softc *)self;
   1455      1.10        pk 	bus_space_tag_t t = sc->sc_bustag;
   1456      1.10        pk 	bus_space_handle_t br = sc->sc_br;
   1457      1.11        pk 	u_int instance;
   1458      1.10        pk 	u_int32_t v;
   1459      1.10        pk 
   1460      1.11        pk 	instance = IFM_INST(sc->sc_mii.mii_media.ifm_cur->ifm_media);
   1461      1.11        pk #ifdef DIAGNOSTIC
   1462      1.11        pk 	if (instance > 1)
   1463      1.11        pk 		panic("be_mii_statchg: instance %d out of range", instance);
   1464      1.11        pk #endif
   1465       1.1        pk 
   1466      1.10        pk 	/* Update duplex mode in TX configuration */
   1467      1.10        pk 	v = bus_space_read_4(t, br, BE_BRI_TXCFG);
   1468      1.10        pk 	if ((IFM_OPTIONS(sc->sc_mii.mii_media_active) & IFM_FDX) != 0)
   1469      1.10        pk 		v |= BE_BR_TXCFG_FULLDPLX;
   1470      1.10        pk 	else
   1471      1.10        pk 		v &= ~BE_BR_TXCFG_FULLDPLX;
   1472      1.10        pk 	bus_space_write_4(t, br, BE_BRI_TXCFG, v);
   1473      1.11        pk 
   1474      1.11        pk 	/* Change to appropriate gate in transceiver PAL */
   1475      1.11        pk 	be_pal_gate(sc, sc->sc_phys[instance]);
   1476       1.1        pk }
   1477       1.1        pk 
   1478      1.12        pk /*
   1479      1.12        pk  * Get current media settings.
   1480      1.12        pk  */
   1481       1.1        pk void
   1482      1.12        pk be_ifmedia_sts(ifp, ifmr)
   1483      1.12        pk 	struct ifnet *ifp;
   1484      1.12        pk 	struct ifmediareq *ifmr;
   1485      1.12        pk {
   1486      1.12        pk 	struct be_softc *sc = ifp->if_softc;
   1487      1.12        pk 
   1488      1.12        pk 	mii_pollstat(&sc->sc_mii);
   1489      1.12        pk 	(void)be_intphy_service(sc, &sc->sc_mii, MII_POLLSTAT);
   1490      1.12        pk 
   1491      1.12        pk 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
   1492      1.12        pk 	ifmr->ifm_active = sc->sc_mii.mii_media_active;
   1493      1.12        pk 	return;
   1494      1.12        pk }
   1495      1.12        pk 
   1496      1.12        pk /*
   1497      1.12        pk  * Set media options.
   1498      1.12        pk  */
   1499      1.12        pk int
   1500      1.12        pk be_ifmedia_upd(ifp)
   1501      1.12        pk 	struct ifnet *ifp;
   1502       1.1        pk {
   1503      1.12        pk 	struct be_softc *sc = ifp->if_softc;
   1504      1.12        pk 	int error;
   1505       1.1        pk 
   1506      1.56    dyoung 	if ((error = mii_mediachg(&sc->sc_mii)) == ENXIO)
   1507      1.56    dyoung 		error = 0;
   1508      1.56    dyoung 	else if (error != 0)
   1509      1.56    dyoung 		return error;
   1510       1.1        pk 
   1511      1.12        pk 	return (be_intphy_service(sc, &sc->sc_mii, MII_MEDIACHG));
   1512       1.1        pk }
   1513       1.1        pk 
   1514      1.12        pk /*
   1515      1.12        pk  * Service routine for our pseudo-MII internal transceiver.
   1516      1.12        pk  */
   1517      1.12        pk int
   1518      1.12        pk be_intphy_service(sc, mii, cmd)
   1519       1.1        pk 	struct be_softc *sc;
   1520      1.12        pk 	struct mii_data *mii;
   1521      1.12        pk 	int cmd;
   1522       1.1        pk {
   1523      1.12        pk 	struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
   1524       1.1        pk 	int bmcr, bmsr;
   1525      1.13        pk 	int error;
   1526       1.1        pk 
   1527      1.12        pk 	switch (cmd) {
   1528      1.12        pk 	case MII_POLLSTAT:
   1529      1.12        pk 		/*
   1530      1.12        pk 		 * If we're not polling our PHY instance, just return.
   1531      1.12        pk 		 */
   1532      1.12        pk 		if (IFM_INST(ife->ifm_media) != sc->sc_mii_inst)
   1533      1.12        pk 			return (0);
   1534      1.12        pk 
   1535      1.12        pk 		break;
   1536      1.12        pk 
   1537      1.12        pk 	case MII_MEDIACHG:
   1538      1.12        pk 
   1539      1.12        pk 		/*
   1540      1.12        pk 		 * If the media indicates a different PHY instance,
   1541      1.12        pk 		 * isolate ourselves.
   1542      1.12        pk 		 */
   1543      1.12        pk 		if (IFM_INST(ife->ifm_media) != sc->sc_mii_inst) {
   1544      1.13        pk 			bmcr = be_mii_readreg((void *)sc,
   1545      1.13        pk 				BE_PHY_INTERNAL, MII_BMCR);
   1546      1.12        pk 			be_mii_writereg((void *)sc,
   1547      1.12        pk 				BE_PHY_INTERNAL, MII_BMCR, bmcr | BMCR_ISO);
   1548      1.13        pk 			sc->sc_mii_flags &= ~MIIF_HAVELINK;
   1549      1.13        pk 			sc->sc_intphy_curspeed = 0;
   1550      1.12        pk 			return (0);
   1551      1.12        pk 		}
   1552      1.12        pk 
   1553      1.12        pk 
   1554      1.13        pk 		if ((error = be_mii_reset(sc, BE_PHY_INTERNAL)) != 0)
   1555      1.13        pk 			return (error);
   1556      1.13        pk 
   1557      1.13        pk 		bmcr = be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMCR);
   1558      1.13        pk 
   1559      1.13        pk 		/*
   1560      1.13        pk 		 * Select the new mode and take out of isolation
   1561      1.13        pk 		 */
   1562      1.12        pk 		if (IFM_SUBTYPE(ife->ifm_media) == IFM_100_TX)
   1563      1.12        pk 			bmcr |= BMCR_S100;
   1564      1.12        pk 		else if (IFM_SUBTYPE(ife->ifm_media) == IFM_10_T)
   1565      1.12        pk 			bmcr &= ~BMCR_S100;
   1566      1.13        pk 		else if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   1567      1.13        pk 			if ((sc->sc_mii_flags & MIIF_HAVELINK) != 0) {
   1568      1.13        pk 				bmcr &= ~BMCR_S100;
   1569      1.13        pk 				bmcr |= sc->sc_intphy_curspeed;
   1570      1.13        pk 			} else {
   1571      1.13        pk 				/* Keep isolated until link is up */
   1572      1.13        pk 				bmcr |= BMCR_ISO;
   1573      1.13        pk 				sc->sc_mii_flags |= MIIF_DOINGAUTO;
   1574      1.13        pk 			}
   1575      1.13        pk 		}
   1576      1.12        pk 
   1577      1.12        pk 		if ((IFM_OPTIONS(ife->ifm_media) & IFM_FDX) != 0)
   1578      1.12        pk 			bmcr |= BMCR_FDX;
   1579      1.12        pk 		else
   1580      1.12        pk 			bmcr &= ~BMCR_FDX;
   1581      1.12        pk 
   1582      1.12        pk 		be_mii_writereg((void *)sc, BE_PHY_INTERNAL, MII_BMCR, bmcr);
   1583      1.12        pk 		break;
   1584      1.12        pk 
   1585      1.12        pk 	case MII_TICK:
   1586      1.12        pk 		/*
   1587      1.12        pk 		 * If we're not currently selected, just return.
   1588      1.12        pk 		 */
   1589      1.12        pk 		if (IFM_INST(ife->ifm_media) != sc->sc_mii_inst)
   1590      1.12        pk 			return (0);
   1591      1.12        pk 
   1592      1.12        pk 		/* Only used for automatic media selection */
   1593      1.12        pk 		if (IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO)
   1594      1.12        pk 			return (0);
   1595      1.12        pk 
   1596      1.12        pk 		/* Is the interface even up? */
   1597      1.12        pk 		if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
   1598      1.12        pk 			return (0);
   1599      1.12        pk 
   1600      1.12        pk 		/*
   1601      1.12        pk 		 * Check link status; if we don't have a link, try another
   1602      1.12        pk 		 * speed. We can't detect duplex mode, so half-duplex is
   1603      1.12        pk 		 * what we have to settle for.
   1604      1.12        pk 		 */
   1605       1.1        pk 
   1606      1.12        pk 		/* Read twice in case the register is latched */
   1607      1.12        pk 		bmsr = be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMSR) |
   1608      1.12        pk 		       be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMSR);
   1609      1.12        pk 
   1610      1.12        pk 		if ((bmsr & BMSR_LINK) != 0) {
   1611      1.12        pk 			/* We have a carrier */
   1612      1.13        pk 			bmcr = be_mii_readreg((void *)sc,
   1613      1.13        pk 					BE_PHY_INTERNAL, MII_BMCR);
   1614      1.13        pk 
   1615      1.13        pk 			if ((sc->sc_mii_flags & MIIF_DOINGAUTO) != 0) {
   1616      1.13        pk 				bmcr = be_mii_readreg((void *)sc,
   1617      1.13        pk 						BE_PHY_INTERNAL, MII_BMCR);
   1618      1.13        pk 
   1619      1.13        pk 				sc->sc_mii_flags |= MIIF_HAVELINK;
   1620      1.13        pk 				sc->sc_intphy_curspeed = (bmcr & BMCR_S100);
   1621      1.13        pk 				sc->sc_mii_flags &= ~MIIF_DOINGAUTO;
   1622      1.13        pk 
   1623      1.13        pk 				bmcr &= ~BMCR_ISO;
   1624      1.13        pk 				be_mii_writereg((void *)sc,
   1625      1.13        pk 					BE_PHY_INTERNAL, MII_BMCR, bmcr);
   1626      1.13        pk 
   1627      1.13        pk 				printf("%s: link up at %s Mbps\n",
   1628      1.57    cegger 					device_xname(&sc->sc_dev),
   1629      1.13        pk 					(bmcr & BMCR_S100) ? "100" : "10");
   1630      1.13        pk 			}
   1631      1.12        pk 			return (0);
   1632      1.12        pk 		}
   1633       1.1        pk 
   1634      1.13        pk 		if ((sc->sc_mii_flags & MIIF_DOINGAUTO) == 0) {
   1635      1.13        pk 			sc->sc_mii_flags |= MIIF_DOINGAUTO;
   1636      1.13        pk 			sc->sc_mii_flags &= ~MIIF_HAVELINK;
   1637      1.13        pk 			sc->sc_intphy_curspeed = 0;
   1638      1.57    cegger 			printf("%s: link down\n", device_xname(&sc->sc_dev));
   1639      1.13        pk 		}
   1640      1.13        pk 
   1641      1.12        pk 		/* Only retry autonegotiation every 5 seconds. */
   1642      1.13        pk 		if (++sc->sc_mii_ticks < 5)
   1643      1.12        pk 			return(0);
   1644      1.12        pk 
   1645      1.12        pk 		sc->sc_mii_ticks = 0;
   1646      1.12        pk 		bmcr = be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMCR);
   1647      1.12        pk 		/* Just flip the fast speed bit */
   1648      1.12        pk 		bmcr ^= BMCR_S100;
   1649      1.12        pk 		be_mii_writereg((void *)sc, BE_PHY_INTERNAL, MII_BMCR, bmcr);
   1650       1.1        pk 
   1651      1.12        pk 		break;
   1652       1.1        pk 
   1653      1.12        pk 	case MII_DOWN:
   1654      1.13        pk 		/* Isolate this phy */
   1655      1.13        pk 		bmcr = be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMCR);
   1656      1.13        pk 		be_mii_writereg((void *)sc,
   1657      1.13        pk 				BE_PHY_INTERNAL, MII_BMCR, bmcr | BMCR_ISO);
   1658      1.12        pk 		return (0);
   1659       1.1        pk 	}
   1660       1.1        pk 
   1661      1.12        pk 	/* Update the media status. */
   1662      1.12        pk 	be_intphy_status(sc);
   1663      1.10        pk 
   1664      1.12        pk 	/* Callback if something changed. */
   1665      1.12        pk 	if (sc->sc_mii_active != mii->mii_media_active || cmd == MII_MEDIACHG) {
   1666      1.12        pk 		(*mii->mii_statchg)((struct device *)sc);
   1667      1.12        pk 		sc->sc_mii_active = mii->mii_media_active;
   1668      1.12        pk 	}
   1669      1.12        pk 	return (0);
   1670       1.1        pk }
   1671       1.1        pk 
   1672       1.1        pk /*
   1673      1.12        pk  * Determine status of internal transceiver
   1674       1.1        pk  */
   1675       1.1        pk void
   1676      1.12        pk be_intphy_status(sc)
   1677      1.12        pk 	struct be_softc *sc;
   1678       1.1        pk {
   1679      1.12        pk 	struct mii_data *mii = &sc->sc_mii;
   1680      1.10        pk 	int media_active, media_status;
   1681       1.1        pk 	int bmcr, bmsr;
   1682       1.1        pk 
   1683      1.10        pk 	media_status = IFM_AVALID;
   1684      1.10        pk 	media_active = 0;
   1685      1.10        pk 
   1686       1.1        pk 	/*
   1687       1.1        pk 	 * Internal transceiver; do the work here.
   1688       1.1        pk 	 */
   1689       1.4        pk 	bmcr = be_mii_readreg((struct device *)sc, BE_PHY_INTERNAL, MII_BMCR);
   1690       1.1        pk 
   1691       1.1        pk 	switch (bmcr & (BMCR_S100 | BMCR_FDX)) {
   1692       1.1        pk 	case (BMCR_S100 | BMCR_FDX):
   1693      1.10        pk 		media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
   1694       1.1        pk 		break;
   1695       1.1        pk 	case BMCR_S100:
   1696      1.10        pk 		media_active = IFM_ETHER | IFM_100_TX | IFM_HDX;
   1697       1.1        pk 		break;
   1698       1.1        pk 	case BMCR_FDX:
   1699      1.10        pk 		media_active = IFM_ETHER | IFM_10_T | IFM_FDX;
   1700       1.1        pk 		break;
   1701       1.1        pk 	case 0:
   1702      1.10        pk 		media_active = IFM_ETHER | IFM_10_T | IFM_HDX;
   1703       1.1        pk 		break;
   1704       1.1        pk 	}
   1705       1.1        pk 
   1706       1.1        pk 	/* Read twice in case the register is latched */
   1707       1.4        pk 	bmsr = be_mii_readreg((struct device *)sc, BE_PHY_INTERNAL, MII_BMSR)|
   1708       1.4        pk 	       be_mii_readreg((struct device *)sc, BE_PHY_INTERNAL, MII_BMSR);
   1709       1.1        pk 	if (bmsr & BMSR_LINK)
   1710      1.11        pk 		media_status |=  IFM_ACTIVE;
   1711      1.10        pk 
   1712      1.12        pk 	mii->mii_media_status = media_status;
   1713      1.12        pk 	mii->mii_media_active = media_active;
   1714       1.1        pk }
   1715