Home | History | Annotate | Line # | Download | only in sbus
be.c revision 1.6.2.1
      1  1.6.2.1   bouyer /*	$NetBSD: be.c,v 1.6.2.1 2000/11/20 11:43:03 bouyer Exp $	*/
      2      1.1       pk 
      3      1.1       pk /*-
      4      1.1       pk  * Copyright (c) 1999 The NetBSD Foundation, Inc.
      5      1.1       pk  * All rights reserved.
      6      1.1       pk  *
      7      1.1       pk  * This code is derived from software contributed to The NetBSD Foundation
      8      1.1       pk  * by Paul Kranenburg.
      9      1.1       pk  *
     10      1.1       pk  * Redistribution and use in source and binary forms, with or without
     11      1.1       pk  * modification, are permitted provided that the following conditions
     12      1.1       pk  * are met:
     13      1.1       pk  * 1. Redistributions of source code must retain the above copyright
     14      1.1       pk  *    notice, this list of conditions and the following disclaimer.
     15      1.1       pk  * 2. Redistributions in binary form must reproduce the above copyright
     16      1.1       pk  *    notice, this list of conditions and the following disclaimer in the
     17      1.1       pk  *    documentation and/or other materials provided with the distribution.
     18      1.1       pk  * 3. All advertising materials mentioning features or use of this software
     19      1.1       pk  *    must display the following acknowledgement:
     20      1.1       pk  *        This product includes software developed by the NetBSD
     21      1.1       pk  *        Foundation, Inc. and its contributors.
     22      1.1       pk  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23      1.1       pk  *    contributors may be used to endorse or promote products derived
     24      1.1       pk  *    from this software without specific prior written permission.
     25      1.1       pk  *
     26      1.1       pk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27      1.1       pk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28      1.1       pk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29      1.1       pk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30      1.1       pk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31      1.1       pk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32      1.1       pk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33      1.1       pk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34      1.1       pk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35      1.1       pk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36      1.1       pk  * POSSIBILITY OF SUCH DAMAGE.
     37      1.1       pk  */
     38      1.1       pk 
     39      1.1       pk /*
     40      1.1       pk  * Copyright (c) 1998 Theo de Raadt and Jason L. Wright.
     41      1.1       pk  * All rights reserved.
     42      1.1       pk  *
     43      1.1       pk  * Redistribution and use in source and binary forms, with or without
     44      1.1       pk  * modification, are permitted provided that the following conditions
     45      1.1       pk  * are met:
     46      1.1       pk  * 1. Redistributions of source code must retain the above copyright
     47      1.1       pk  *    notice, this list of conditions and the following disclaimer.
     48      1.1       pk  * 2. Redistributions in binary form must reproduce the above copyright
     49      1.1       pk  *    notice, this list of conditions and the following disclaimer in the
     50      1.1       pk  *    documentation and/or other materials provided with the distribution.
     51      1.1       pk  * 3. The name of the authors may not be used to endorse or promote products
     52      1.1       pk  *    derived from this software without specific prior written permission.
     53      1.1       pk  *
     54      1.1       pk  * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
     55      1.1       pk  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56      1.1       pk  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57      1.1       pk  * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
     58      1.1       pk  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     59      1.1       pk  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     60      1.1       pk  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     61      1.1       pk  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     62      1.1       pk  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     63      1.1       pk  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     64      1.1       pk  */
     65      1.1       pk 
     66      1.1       pk #include "opt_ddb.h"
     67      1.1       pk #include "opt_inet.h"
     68      1.1       pk #include "opt_ccitt.h"
     69      1.1       pk #include "opt_llc.h"
     70      1.1       pk #include "opt_ns.h"
     71      1.1       pk #include "bpfilter.h"
     72      1.1       pk #include "rnd.h"
     73      1.1       pk 
     74      1.1       pk #include <sys/param.h>
     75      1.1       pk #include <sys/systm.h>
     76  1.6.2.1   bouyer #include <sys/callout.h>
     77      1.1       pk #include <sys/kernel.h>
     78      1.1       pk #include <sys/errno.h>
     79      1.1       pk #include <sys/ioctl.h>
     80      1.1       pk #include <sys/mbuf.h>
     81      1.1       pk #include <sys/socket.h>
     82      1.1       pk #include <sys/syslog.h>
     83      1.1       pk #include <sys/device.h>
     84      1.1       pk #include <sys/malloc.h>
     85      1.1       pk #if NRND > 0
     86      1.1       pk #include <sys/rnd.h>
     87      1.1       pk #endif
     88      1.1       pk 
     89      1.1       pk #include <net/if.h>
     90      1.1       pk #include <net/if_dl.h>
     91      1.1       pk #include <net/if_types.h>
     92      1.1       pk #include <net/netisr.h>
     93      1.1       pk #include <net/if_media.h>
     94      1.1       pk #include <net/if_ether.h>
     95      1.1       pk 
     96      1.1       pk #ifdef INET
     97      1.1       pk #include <netinet/in.h>
     98      1.1       pk #include <netinet/if_inarp.h>
     99      1.1       pk #include <netinet/in_systm.h>
    100      1.1       pk #include <netinet/in_var.h>
    101      1.1       pk #include <netinet/ip.h>
    102      1.1       pk #endif
    103      1.1       pk 
    104      1.3       pk #ifdef NS
    105      1.3       pk #include <netns/ns.h>
    106      1.3       pk #include <netns/ns_if.h>
    107      1.3       pk #endif
    108      1.3       pk 
    109      1.1       pk #if NBPFILTER > 0
    110      1.1       pk #include <net/bpf.h>
    111      1.1       pk #include <net/bpfdesc.h>
    112      1.1       pk #endif
    113      1.1       pk 
    114  1.6.2.1   bouyer #include <machine/bus.h>
    115  1.6.2.1   bouyer #include <machine/intr.h>
    116      1.1       pk #include <machine/autoconf.h>
    117      1.1       pk 
    118      1.1       pk #include <dev/sbus/sbusvar.h>
    119      1.1       pk 
    120      1.1       pk #include <dev/mii/mii.h>
    121      1.1       pk #include <dev/mii/miivar.h>
    122      1.1       pk 
    123      1.1       pk #include <dev/sbus/qecreg.h>
    124      1.1       pk #include <dev/sbus/qecvar.h>
    125      1.1       pk #include <dev/sbus/bereg.h>
    126      1.1       pk 
    127      1.1       pk struct be_softc {
    128      1.1       pk 	struct	device	sc_dev;
    129      1.1       pk 	struct	sbusdev sc_sd;		/* sbus device */
    130      1.1       pk 	bus_space_tag_t	sc_bustag;	/* bus & dma tags */
    131      1.1       pk 	bus_dma_tag_t	sc_dmatag;
    132  1.6.2.1   bouyer 	bus_dmamap_t	sc_dmamap;
    133      1.1       pk 	struct	ethercom sc_ethercom;
    134      1.1       pk 	/*struct	ifmedia sc_ifmedia;	-* interface media */
    135      1.1       pk 	struct mii_data	sc_mii;		/* MII media control */
    136      1.1       pk #define sc_media	sc_mii.mii_media/* shorthand */
    137  1.6.2.1   bouyer 	int		sc_phys[2];	/* MII instance -> phy */
    138  1.6.2.1   bouyer 
    139  1.6.2.1   bouyer 	struct callout sc_tick_ch;
    140  1.6.2.1   bouyer 
    141  1.6.2.1   bouyer 	/*
    142  1.6.2.1   bouyer 	 * Some `mii_softc' items we need to emulate MII operation
    143  1.6.2.1   bouyer 	 * for our internal transceiver.
    144  1.6.2.1   bouyer 	 */
    145  1.6.2.1   bouyer 	int		sc_mii_inst;	/* instance of internal phy */
    146  1.6.2.1   bouyer 	int		sc_mii_active;	/* currently active medium */
    147  1.6.2.1   bouyer 	int		sc_mii_ticks;	/* tick counter */
    148  1.6.2.1   bouyer 	int		sc_mii_flags;	/* phy status flags */
    149  1.6.2.1   bouyer #define MIIF_HAVELINK	0x04000000
    150  1.6.2.1   bouyer 	int		sc_intphy_curspeed;	/* Established link speed */
    151      1.1       pk 
    152      1.1       pk 	struct	qec_softc *sc_qec;	/* QEC parent */
    153      1.1       pk 
    154      1.1       pk 	bus_space_handle_t	sc_qr;	/* QEC registers */
    155      1.1       pk 	bus_space_handle_t	sc_br;	/* BE registers */
    156      1.1       pk 	bus_space_handle_t	sc_cr;	/* channel registers */
    157      1.1       pk 	bus_space_handle_t	sc_tr;	/* transceiver registers */
    158      1.1       pk 
    159      1.1       pk 	u_int	sc_rev;
    160      1.1       pk 
    161      1.1       pk 	int	sc_channel;		/* channel number */
    162      1.1       pk 	int	sc_burst;
    163      1.1       pk 
    164      1.2       pk 	struct  qec_ring	sc_rb;	/* Packet Ring Buffer */
    165      1.1       pk 
    166      1.1       pk 	/* MAC address */
    167      1.1       pk 	u_int8_t sc_enaddr[6];
    168      1.1       pk };
    169      1.1       pk 
    170      1.1       pk int	bematch __P((struct device *, struct cfdata *, void *));
    171      1.1       pk void	beattach __P((struct device *, struct device *, void *));
    172      1.1       pk 
    173      1.1       pk void	beinit __P((struct be_softc *));
    174      1.1       pk void	bestart __P((struct ifnet *));
    175      1.1       pk void	bestop __P((struct be_softc *));
    176      1.1       pk void	bewatchdog __P((struct ifnet *));
    177      1.1       pk int	beioctl __P((struct ifnet *, u_long, caddr_t));
    178      1.1       pk void	bereset __P((struct be_softc *));
    179      1.1       pk 
    180      1.1       pk int	beintr __P((void *));
    181      1.1       pk int	berint __P((struct be_softc *));
    182      1.1       pk int	betint __P((struct be_softc *));
    183      1.1       pk int	beqint __P((struct be_softc *, u_int32_t));
    184      1.1       pk int	beeint __P((struct be_softc *, u_int32_t));
    185      1.1       pk 
    186      1.1       pk static void	be_read __P((struct be_softc *, int, int));
    187      1.1       pk static int	be_put __P((struct be_softc *, int, struct mbuf *));
    188      1.1       pk static struct mbuf *be_get __P((struct be_softc *, int, int));
    189      1.1       pk 
    190  1.6.2.1   bouyer void	be_pal_gate __P((struct be_softc *, int));
    191      1.1       pk 
    192      1.1       pk /* ifmedia callbacks */
    193      1.1       pk void	be_ifmedia_sts __P((struct ifnet *, struct ifmediareq *));
    194      1.1       pk int	be_ifmedia_upd __P((struct ifnet *));
    195      1.2       pk 
    196      1.1       pk void	be_mcreset __P((struct be_softc *));
    197      1.1       pk 
    198      1.1       pk /* MII methods & callbacks */
    199      1.1       pk static int	be_mii_readreg __P((struct device *, int, int));
    200      1.1       pk static void	be_mii_writereg __P((struct device *, int, int, int));
    201  1.6.2.1   bouyer static void	be_mii_statchg __P((struct device *));
    202      1.1       pk 
    203      1.1       pk /* MII helpers */
    204      1.1       pk static void	be_mii_sync __P((struct be_softc *));
    205      1.1       pk static void	be_mii_sendbits __P((struct be_softc *, int, u_int32_t, int));
    206      1.1       pk static int	be_mii_reset __P((struct be_softc *, int));
    207      1.1       pk static int	be_tcvr_read_bit __P((struct be_softc *, int));
    208      1.1       pk static void	be_tcvr_write_bit __P((struct be_softc *, int, int));
    209      1.1       pk 
    210  1.6.2.1   bouyer void	be_tick __P((void *));
    211  1.6.2.1   bouyer void	be_intphy_auto __P((struct be_softc *));
    212  1.6.2.1   bouyer void	be_intphy_status __P((struct be_softc *));
    213  1.6.2.1   bouyer int	be_intphy_service __P((struct be_softc *, struct mii_data *, int));
    214      1.1       pk 
    215      1.1       pk 
    216      1.1       pk struct cfattach be_ca = {
    217      1.1       pk 	sizeof(struct be_softc), bematch, beattach
    218      1.1       pk };
    219      1.1       pk 
    220      1.1       pk int
    221      1.1       pk bematch(parent, cf, aux)
    222      1.1       pk 	struct device *parent;
    223      1.1       pk 	struct cfdata *cf;
    224      1.1       pk 	void *aux;
    225      1.1       pk {
    226      1.1       pk 	struct sbus_attach_args *sa = aux;
    227      1.1       pk 
    228      1.1       pk 	return (strcmp(cf->cf_driver->cd_name, sa->sa_name) == 0);
    229      1.1       pk }
    230      1.1       pk 
    231      1.1       pk void
    232      1.1       pk beattach(parent, self, aux)
    233      1.1       pk 	struct device *parent, *self;
    234      1.1       pk 	void *aux;
    235      1.1       pk {
    236      1.1       pk 	struct sbus_attach_args *sa = aux;
    237      1.1       pk 	struct qec_softc *qec = (struct qec_softc *)parent;
    238      1.1       pk 	struct be_softc *sc = (struct be_softc *)self;
    239      1.1       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    240      1.1       pk 	struct mii_data *mii = &sc->sc_mii;
    241  1.6.2.1   bouyer 	struct mii_softc *child;
    242      1.1       pk 	int node = sa->sa_node;
    243  1.6.2.1   bouyer 	bus_dma_tag_t dmatag = sa->sa_dmatag;
    244      1.1       pk 	bus_dma_segment_t seg;
    245      1.1       pk 	bus_size_t size;
    246  1.6.2.1   bouyer 	int instance;
    247      1.1       pk 	int rseg, error;
    248  1.6.2.1   bouyer 	u_int32_t v;
    249      1.1       pk 	extern void myetheraddr __P((u_char *));
    250      1.1       pk 
    251      1.1       pk 	if (sa->sa_nreg < 3) {
    252      1.1       pk 		printf("%s: only %d register sets\n",
    253      1.1       pk 			self->dv_xname, sa->sa_nreg);
    254      1.1       pk 		return;
    255      1.1       pk 	}
    256      1.1       pk 
    257      1.1       pk 	if (bus_space_map2(sa->sa_bustag,
    258      1.1       pk 			  (bus_type_t)sa->sa_reg[0].sbr_slot,
    259      1.1       pk 			  (bus_addr_t)sa->sa_reg[0].sbr_offset,
    260      1.1       pk 			  (bus_size_t)sa->sa_reg[0].sbr_size,
    261      1.1       pk 			  BUS_SPACE_MAP_LINEAR, 0, &sc->sc_cr) != 0) {
    262      1.1       pk 		printf("beattach: cannot map registers\n");
    263      1.1       pk 		return;
    264      1.1       pk 	}
    265      1.1       pk 
    266      1.1       pk 	if (bus_space_map2(sa->sa_bustag,
    267      1.1       pk 			  (bus_type_t)sa->sa_reg[1].sbr_slot,
    268      1.1       pk 			  (bus_addr_t)sa->sa_reg[1].sbr_offset,
    269      1.1       pk 			  (bus_size_t)sa->sa_reg[1].sbr_size,
    270      1.1       pk 			  BUS_SPACE_MAP_LINEAR, 0, &sc->sc_br) != 0) {
    271      1.1       pk 		printf("beattach: cannot map registers\n");
    272      1.1       pk 		return;
    273      1.1       pk 	}
    274      1.1       pk 
    275      1.1       pk 	if (bus_space_map2(sa->sa_bustag,
    276      1.1       pk 			  (bus_type_t)sa->sa_reg[2].sbr_slot,
    277      1.1       pk 			  (bus_addr_t)sa->sa_reg[2].sbr_offset,
    278      1.1       pk 			  (bus_size_t)sa->sa_reg[2].sbr_size,
    279      1.1       pk 			  BUS_SPACE_MAP_LINEAR, 0, &sc->sc_tr) != 0) {
    280      1.1       pk 		printf("beattach: cannot map registers\n");
    281      1.1       pk 		return;
    282      1.1       pk 	}
    283      1.1       pk 
    284      1.1       pk 	sc->sc_qec = qec;
    285      1.1       pk 	sc->sc_qr = qec->sc_regs;
    286      1.1       pk 
    287      1.1       pk 	sc->sc_rev = getpropint(node, "board-version", -1);
    288      1.1       pk 	printf(" rev %x", sc->sc_rev);
    289      1.1       pk 
    290      1.1       pk 	bestop(sc);
    291      1.1       pk 
    292      1.1       pk 	sc->sc_channel = getpropint(node, "channel#", -1);
    293      1.1       pk 	if (sc->sc_channel == -1)
    294      1.1       pk 		sc->sc_channel = 0;
    295      1.1       pk 
    296      1.1       pk 	sc->sc_burst = getpropint(node, "burst-sizes", -1);
    297      1.1       pk 	if (sc->sc_burst == -1)
    298      1.1       pk 		sc->sc_burst = qec->sc_burst;
    299      1.1       pk 
    300      1.1       pk 	/* Clamp at parent's burst sizes */
    301      1.1       pk 	sc->sc_burst &= qec->sc_burst;
    302      1.1       pk 
    303  1.6.2.1   bouyer 	/* Establish interrupt handler */
    304  1.6.2.1   bouyer 	if (sa->sa_nintr)
    305  1.6.2.1   bouyer 		(void)bus_intr_establish(sa->sa_bustag, sa->sa_pri, IPL_NET,
    306  1.6.2.1   bouyer 					 0, beintr, sc);
    307      1.1       pk 
    308      1.1       pk 	myetheraddr(sc->sc_enaddr);
    309      1.1       pk 	printf(" address %s\n", ether_sprintf(sc->sc_enaddr));
    310      1.1       pk 
    311      1.1       pk 	/*
    312      1.1       pk 	 * Allocate descriptor ring and buffers.
    313      1.1       pk 	 */
    314      1.2       pk 
    315      1.2       pk 	/* for now, allocate as many bufs as there are ring descriptors */
    316      1.2       pk 	sc->sc_rb.rb_ntbuf = QEC_XD_RING_MAXSIZE;
    317      1.2       pk 	sc->sc_rb.rb_nrbuf = QEC_XD_RING_MAXSIZE;
    318      1.1       pk 
    319      1.1       pk 	size =	QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
    320      1.1       pk 		QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
    321      1.2       pk 		sc->sc_rb.rb_ntbuf * BE_PKT_BUF_SZ +
    322      1.2       pk 		sc->sc_rb.rb_nrbuf * BE_PKT_BUF_SZ;
    323  1.6.2.1   bouyer 
    324  1.6.2.1   bouyer 	/* Get a DMA handle */
    325  1.6.2.1   bouyer 	if ((error = bus_dmamap_create(dmatag, size, 1, size, 0,
    326  1.6.2.1   bouyer 				    BUS_DMA_NOWAIT, &sc->sc_dmamap)) != 0) {
    327  1.6.2.1   bouyer 		printf("%s: DMA map create error %d\n", self->dv_xname, error);
    328  1.6.2.1   bouyer 		return;
    329  1.6.2.1   bouyer 	}
    330  1.6.2.1   bouyer 
    331  1.6.2.1   bouyer 	/* Allocate DMA buffer */
    332  1.6.2.1   bouyer 	if ((error = bus_dmamem_alloc(sa->sa_dmatag, size, 0, 0,
    333      1.1       pk 				      &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
    334      1.1       pk 		printf("%s: DMA buffer alloc error %d\n",
    335      1.1       pk 			self->dv_xname, error);
    336      1.1       pk 		return;
    337      1.1       pk 	}
    338      1.1       pk 
    339  1.6.2.1   bouyer 	/* Load the buffer */
    340  1.6.2.1   bouyer 	if ((error = bus_dmamap_load_raw(dmatag, sc->sc_dmamap,
    341  1.6.2.1   bouyer 				&seg, rseg, size, BUS_DMA_NOWAIT)) != 0) {
    342  1.6.2.1   bouyer 		printf("%s: DMA buffer map load error %d\n",
    343  1.6.2.1   bouyer 			self->dv_xname, error);
    344  1.6.2.1   bouyer 		bus_dmamem_free(dmatag, &seg, rseg);
    345  1.6.2.1   bouyer 		return;
    346  1.6.2.1   bouyer 	}
    347  1.6.2.1   bouyer 	sc->sc_rb.rb_dmabase = sc->sc_dmamap->dm_segs[0].ds_addr;
    348  1.6.2.1   bouyer 
    349  1.6.2.1   bouyer 	/* Map DMA memory in CPU addressable space */
    350      1.1       pk 	if ((error = bus_dmamem_map(sa->sa_dmatag, &seg, rseg, size,
    351      1.2       pk 			            &sc->sc_rb.rb_membase,
    352      1.1       pk 			            BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    353      1.1       pk 		printf("%s: DMA buffer map error %d\n",
    354      1.1       pk 			self->dv_xname, error);
    355  1.6.2.1   bouyer 		bus_dmamap_unload(dmatag, sc->sc_dmamap);
    356      1.1       pk 		bus_dmamem_free(sa->sa_dmatag, &seg, rseg);
    357      1.1       pk 		return;
    358      1.1       pk 	}
    359      1.1       pk 
    360      1.1       pk 	/*
    361      1.1       pk 	 * Initialize our media structures and MII info.
    362      1.1       pk 	 */
    363      1.1       pk 	mii->mii_ifp = ifp;
    364      1.1       pk 	mii->mii_readreg = be_mii_readreg;
    365      1.1       pk 	mii->mii_writereg = be_mii_writereg;
    366  1.6.2.1   bouyer 	mii->mii_statchg = be_mii_statchg;
    367      1.1       pk 
    368      1.1       pk 	ifmedia_init(&mii->mii_media, 0, be_ifmedia_upd, be_ifmedia_sts);
    369      1.1       pk 
    370  1.6.2.1   bouyer 	callout_init(&sc->sc_tick_ch);
    371  1.6.2.1   bouyer 
    372  1.6.2.1   bouyer 	/*
    373  1.6.2.1   bouyer 	 * Initialize transceiver and determine which PHY connection to use.
    374  1.6.2.1   bouyer 	 */
    375  1.6.2.1   bouyer 	be_mii_sync(sc);
    376  1.6.2.1   bouyer 	v = bus_space_read_4(sc->sc_bustag, sc->sc_tr, BE_TRI_MGMTPAL);
    377  1.6.2.1   bouyer 
    378  1.6.2.1   bouyer 	instance = 0;
    379  1.6.2.1   bouyer 
    380  1.6.2.1   bouyer 	if ((v & MGMT_PAL_EXT_MDIO) != 0) {
    381  1.6.2.1   bouyer 
    382  1.6.2.1   bouyer 		mii_attach(&sc->sc_dev, mii, 0xffffffff, BE_PHY_EXTERNAL,
    383  1.6.2.1   bouyer 		    MII_OFFSET_ANY, 0);
    384  1.6.2.1   bouyer 
    385  1.6.2.1   bouyer 		child = LIST_FIRST(&mii->mii_phys);
    386  1.6.2.1   bouyer 		if (child == NULL) {
    387  1.6.2.1   bouyer 			/* No PHY attached */
    388  1.6.2.1   bouyer 			ifmedia_add(&sc->sc_media,
    389  1.6.2.1   bouyer 				    IFM_MAKEWORD(IFM_ETHER,IFM_NONE,0,instance),
    390  1.6.2.1   bouyer 				    0, NULL);
    391  1.6.2.1   bouyer 			ifmedia_set(&sc->sc_media,
    392  1.6.2.1   bouyer 				   IFM_MAKEWORD(IFM_ETHER,IFM_NONE,0,instance));
    393  1.6.2.1   bouyer 		} else {
    394      1.1       pk 			/*
    395  1.6.2.1   bouyer 			 * Note: we support just one PHY on the external
    396  1.6.2.1   bouyer 			 * MII connector.
    397      1.1       pk 			 */
    398  1.6.2.1   bouyer #ifdef DIAGNOSTIC
    399  1.6.2.1   bouyer 			if (LIST_NEXT(child, mii_list) != NULL) {
    400  1.6.2.1   bouyer 				printf("%s: spurious MII device %s attached\n",
    401  1.6.2.1   bouyer 				       sc->sc_dev.dv_xname,
    402  1.6.2.1   bouyer 				       child->mii_dev.dv_xname);
    403  1.6.2.1   bouyer 			}
    404      1.1       pk #endif
    405  1.6.2.1   bouyer 			if (child->mii_phy != BE_PHY_EXTERNAL ||
    406  1.6.2.1   bouyer 			    child->mii_inst > 0) {
    407  1.6.2.1   bouyer 				printf("%s: cannot accomodate MII device %s"
    408  1.6.2.1   bouyer 				       " at phy %d, instance %d\n",
    409  1.6.2.1   bouyer 				       sc->sc_dev.dv_xname,
    410  1.6.2.1   bouyer 				       child->mii_dev.dv_xname,
    411  1.6.2.1   bouyer 				       child->mii_phy, child->mii_inst);
    412  1.6.2.1   bouyer 			} else {
    413  1.6.2.1   bouyer 				sc->sc_phys[instance] = child->mii_phy;
    414  1.6.2.1   bouyer 			}
    415      1.1       pk 
    416      1.1       pk 			/*
    417      1.1       pk 			 * XXX - we can really do the following ONLY if the
    418      1.1       pk 			 * phy indeed has the auto negotiation capability!!
    419      1.1       pk 			 */
    420  1.6.2.1   bouyer 			ifmedia_set(&sc->sc_media,
    421  1.6.2.1   bouyer 				   IFM_MAKEWORD(IFM_ETHER,IFM_AUTO,0,instance));
    422  1.6.2.1   bouyer 
    423  1.6.2.1   bouyer 			/* Mark our current media setting */
    424  1.6.2.1   bouyer 			be_pal_gate(sc, BE_PHY_EXTERNAL);
    425  1.6.2.1   bouyer 			instance++;
    426      1.1       pk 		}
    427  1.6.2.1   bouyer 
    428  1.6.2.1   bouyer 	}
    429  1.6.2.1   bouyer 
    430  1.6.2.1   bouyer 	if ((v & MGMT_PAL_INT_MDIO) != 0) {
    431      1.1       pk 		/*
    432      1.1       pk 		 * The be internal phy looks vaguely like MII hardware,
    433      1.1       pk 		 * but not enough to be able to use the MII device
    434      1.1       pk 		 * layer. Hence, we have to take care of media selection
    435      1.1       pk 		 * ourselves.
    436      1.1       pk 		 */
    437      1.1       pk 
    438  1.6.2.1   bouyer 		sc->sc_mii_inst = instance;
    439  1.6.2.1   bouyer 		sc->sc_phys[instance] = BE_PHY_INTERNAL;
    440  1.6.2.1   bouyer 
    441      1.1       pk 		/* Use `ifm_data' to store BMCR bits */
    442      1.1       pk 		ifmedia_add(&sc->sc_media,
    443  1.6.2.1   bouyer 			    IFM_MAKEWORD(IFM_ETHER,IFM_10_T,0,instance),
    444      1.1       pk 			    0, NULL);
    445      1.1       pk 		ifmedia_add(&sc->sc_media,
    446  1.6.2.1   bouyer 			    IFM_MAKEWORD(IFM_ETHER,IFM_100_TX,0,instance),
    447      1.1       pk 			    BMCR_S100, NULL);
    448      1.1       pk 		ifmedia_add(&sc->sc_media,
    449  1.6.2.1   bouyer 			    IFM_MAKEWORD(IFM_ETHER,IFM_AUTO,0,instance),
    450      1.1       pk 			    0, NULL);
    451  1.6.2.1   bouyer 
    452  1.6.2.1   bouyer 		printf("on-board transceiver at %s: 10baseT, 100baseTX, auto\n",
    453  1.6.2.1   bouyer 			self->dv_xname);
    454  1.6.2.1   bouyer 
    455  1.6.2.1   bouyer 		be_mii_reset(sc, BE_PHY_INTERNAL);
    456  1.6.2.1   bouyer 		/* Only set default medium here if there's no external PHY */
    457  1.6.2.1   bouyer 		if (instance == 0) {
    458  1.6.2.1   bouyer 			be_pal_gate(sc, BE_PHY_INTERNAL);
    459  1.6.2.1   bouyer 			ifmedia_set(&sc->sc_media,
    460  1.6.2.1   bouyer 				   IFM_MAKEWORD(IFM_ETHER,IFM_AUTO,0,instance));
    461  1.6.2.1   bouyer 		} else
    462  1.6.2.1   bouyer 			be_mii_writereg((void *)sc,
    463  1.6.2.1   bouyer 				BE_PHY_INTERNAL, MII_BMCR, BMCR_ISO);
    464      1.1       pk 	}
    465      1.1       pk 
    466      1.1       pk 	bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
    467      1.1       pk 	ifp->if_softc = sc;
    468      1.1       pk 	ifp->if_start = bestart;
    469      1.1       pk 	ifp->if_ioctl = beioctl;
    470      1.1       pk 	ifp->if_watchdog = bewatchdog;
    471      1.1       pk 	ifp->if_flags =
    472      1.1       pk 		IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS | IFF_MULTICAST;
    473      1.1       pk 
    474      1.1       pk 	/* Attach the interface. */
    475      1.1       pk 	if_attach(ifp);
    476      1.1       pk 	ether_ifattach(ifp, sc->sc_enaddr);
    477      1.1       pk 
    478      1.1       pk #if NBPFILTER > 0
    479  1.6.2.1   bouyer 	bpfattach(&ifp->if_bpf, ifp, DLT_EN10MB, sizeof(struct ether_header));
    480      1.1       pk #endif
    481      1.1       pk }
    482      1.1       pk 
    483      1.1       pk 
    484      1.1       pk /*
    485      1.1       pk  * Routine to copy from mbuf chain to transmit buffer in
    486      1.1       pk  * network buffer memory.
    487      1.1       pk  */
    488      1.1       pk static __inline__ int
    489      1.1       pk be_put(sc, idx, m)
    490      1.1       pk 	struct be_softc *sc;
    491      1.1       pk 	int idx;
    492      1.1       pk 	struct mbuf *m;
    493      1.1       pk {
    494      1.1       pk 	struct mbuf *n;
    495      1.1       pk 	int len, tlen = 0, boff = 0;
    496      1.2       pk 	caddr_t bp;
    497      1.2       pk 
    498      1.2       pk 	bp = sc->sc_rb.rb_txbuf + (idx % sc->sc_rb.rb_ntbuf) * BE_PKT_BUF_SZ;
    499      1.1       pk 
    500      1.1       pk 	for (; m; m = n) {
    501      1.1       pk 		len = m->m_len;
    502      1.1       pk 		if (len == 0) {
    503      1.1       pk 			MFREE(m, n);
    504      1.1       pk 			continue;
    505      1.1       pk 		}
    506      1.1       pk 		bcopy(mtod(m, caddr_t), bp+boff, len);
    507      1.1       pk 		boff += len;
    508      1.1       pk 		tlen += len;
    509      1.1       pk 		MFREE(m, n);
    510      1.1       pk 	}
    511      1.1       pk 	return (tlen);
    512      1.1       pk }
    513      1.1       pk 
    514      1.1       pk /*
    515      1.1       pk  * Pull data off an interface.
    516      1.1       pk  * Len is the length of data, with local net header stripped.
    517      1.1       pk  * We copy the data into mbufs.  When full cluster sized units are present,
    518      1.1       pk  * we copy into clusters.
    519      1.1       pk  */
    520      1.1       pk static __inline__ struct mbuf *
    521      1.1       pk be_get(sc, idx, totlen)
    522      1.1       pk 	struct be_softc *sc;
    523      1.1       pk 	int idx, totlen;
    524      1.1       pk {
    525      1.1       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    526      1.1       pk 	struct mbuf *m;
    527      1.1       pk 	struct mbuf *top, **mp;
    528      1.1       pk 	int len, pad, boff = 0;
    529      1.2       pk 	caddr_t bp;
    530      1.2       pk 
    531      1.2       pk 	bp = sc->sc_rb.rb_rxbuf + (idx % sc->sc_rb.rb_nrbuf) * BE_PKT_BUF_SZ;
    532      1.1       pk 
    533      1.1       pk 	MGETHDR(m, M_DONTWAIT, MT_DATA);
    534      1.1       pk 	if (m == NULL)
    535      1.1       pk 		return (NULL);
    536      1.1       pk 	m->m_pkthdr.rcvif = ifp;
    537      1.1       pk 	m->m_pkthdr.len = totlen;
    538      1.1       pk 
    539      1.1       pk 	pad = ALIGN(sizeof(struct ether_header)) - sizeof(struct ether_header);
    540      1.1       pk 	m->m_data += pad;
    541      1.1       pk 	len = MHLEN - pad;
    542      1.1       pk 	top = NULL;
    543      1.1       pk 	mp = &top;
    544      1.1       pk 
    545      1.1       pk 	while (totlen > 0) {
    546      1.1       pk 		if (top) {
    547      1.1       pk 			MGET(m, M_DONTWAIT, MT_DATA);
    548      1.1       pk 			if (m == NULL) {
    549      1.1       pk 				m_freem(top);
    550      1.1       pk 				return (NULL);
    551      1.1       pk 			}
    552      1.1       pk 			len = MLEN;
    553      1.1       pk 		}
    554      1.1       pk 		if (top && totlen >= MINCLSIZE) {
    555      1.1       pk 			MCLGET(m, M_DONTWAIT);
    556      1.1       pk 			if (m->m_flags & M_EXT)
    557      1.1       pk 				len = MCLBYTES;
    558      1.1       pk 		}
    559      1.1       pk 		m->m_len = len = min(totlen, len);
    560      1.1       pk 		bcopy(bp + boff, mtod(m, caddr_t), len);
    561      1.1       pk 		boff += len;
    562      1.1       pk 		totlen -= len;
    563      1.1       pk 		*mp = m;
    564      1.1       pk 		mp = &m->m_next;
    565      1.1       pk 	}
    566      1.1       pk 
    567      1.1       pk 	return (top);
    568      1.1       pk }
    569      1.1       pk 
    570      1.1       pk /*
    571      1.1       pk  * Pass a packet to the higher levels.
    572      1.1       pk  */
    573      1.1       pk static __inline__ void
    574      1.1       pk be_read(sc, idx, len)
    575      1.1       pk 	struct be_softc *sc;
    576      1.1       pk 	int idx, len;
    577      1.1       pk {
    578      1.1       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    579      1.1       pk 	struct mbuf *m;
    580      1.1       pk 
    581      1.1       pk 	if (len <= sizeof(struct ether_header) ||
    582      1.1       pk 	    len > ETHERMTU + sizeof(struct ether_header)) {
    583      1.1       pk 
    584      1.1       pk 		printf("%s: invalid packet size %d; dropping\n",
    585      1.1       pk 			ifp->if_xname, len);
    586      1.1       pk 
    587      1.1       pk 		ifp->if_ierrors++;
    588      1.1       pk 		return;
    589      1.1       pk 	}
    590      1.1       pk 
    591      1.1       pk 	/*
    592      1.1       pk 	 * Pull packet off interface.
    593      1.1       pk 	 */
    594      1.1       pk 	m = be_get(sc, idx, len);
    595      1.1       pk 	if (m == NULL) {
    596      1.1       pk 		ifp->if_ierrors++;
    597      1.1       pk 		return;
    598      1.1       pk 	}
    599      1.1       pk 	ifp->if_ipackets++;
    600      1.1       pk 
    601      1.1       pk #if NBPFILTER > 0
    602      1.1       pk 	/*
    603      1.1       pk 	 * Check if there's a BPF listener on this interface.
    604      1.1       pk 	 * If so, hand off the raw packet to BPF.
    605      1.1       pk 	 */
    606      1.1       pk 	if (ifp->if_bpf)
    607      1.1       pk 		bpf_mtap(ifp->if_bpf, m);
    608      1.1       pk #endif
    609      1.6  thorpej 	/* Pass the packet up. */
    610      1.6  thorpej 	(*ifp->if_input)(ifp, m);
    611      1.1       pk }
    612      1.1       pk 
    613      1.1       pk /*
    614      1.1       pk  * Start output on interface.
    615      1.1       pk  * We make two assumptions here:
    616      1.1       pk  *  1) that the current priority is set to splnet _before_ this code
    617      1.1       pk  *     is called *and* is returned to the appropriate priority after
    618      1.1       pk  *     return
    619      1.1       pk  *  2) that the IFF_OACTIVE flag is checked before this code is called
    620      1.1       pk  *     (i.e. that the output part of the interface is idle)
    621      1.1       pk  */
    622      1.1       pk void
    623      1.1       pk bestart(ifp)
    624      1.1       pk 	struct ifnet *ifp;
    625      1.1       pk {
    626      1.1       pk 	struct be_softc *sc = (struct be_softc *)ifp->if_softc;
    627      1.2       pk 	struct qec_xd *txd = sc->sc_rb.rb_txd;
    628      1.1       pk 	struct mbuf *m;
    629      1.1       pk 	unsigned int bix, len;
    630      1.2       pk 	unsigned int ntbuf = sc->sc_rb.rb_ntbuf;
    631      1.1       pk 
    632      1.1       pk 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
    633      1.1       pk 		return;
    634      1.1       pk 
    635      1.2       pk 	bix = sc->sc_rb.rb_tdhead;
    636      1.1       pk 
    637      1.1       pk 	for (;;) {
    638      1.1       pk 		IF_DEQUEUE(&ifp->if_snd, m);
    639      1.1       pk 		if (m == 0)
    640      1.1       pk 			break;
    641      1.1       pk 
    642      1.1       pk #if NBPFILTER > 0
    643      1.1       pk 		/*
    644      1.1       pk 		 * If BPF is listening on this interface, let it see the
    645      1.1       pk 		 * packet before we commit it to the wire.
    646      1.1       pk 		 */
    647      1.1       pk 		if (ifp->if_bpf)
    648      1.1       pk 			bpf_mtap(ifp->if_bpf, m);
    649      1.1       pk #endif
    650      1.1       pk 
    651      1.1       pk 		/*
    652      1.1       pk 		 * Copy the mbuf chain into the transmit buffer.
    653      1.1       pk 		 */
    654      1.1       pk 		len = be_put(sc, bix, m);
    655      1.1       pk 
    656      1.1       pk 		/*
    657      1.1       pk 		 * Initialize transmit registers and start transmission
    658      1.1       pk 		 */
    659      1.1       pk 		txd[bix].xd_flags = QEC_XD_OWN | QEC_XD_SOP | QEC_XD_EOP |
    660      1.1       pk 				    (len & QEC_XD_LENGTH);
    661      1.1       pk 		bus_space_write_4(sc->sc_bustag, sc->sc_cr, BE_CRI_CTRL,
    662      1.1       pk 				  BE_CR_CTRL_TWAKEUP);
    663      1.1       pk 
    664      1.1       pk 		if (++bix == QEC_XD_RING_MAXSIZE)
    665      1.1       pk 			bix = 0;
    666      1.1       pk 
    667      1.2       pk 		if (++sc->sc_rb.rb_td_nbusy == ntbuf) {
    668      1.1       pk 			ifp->if_flags |= IFF_OACTIVE;
    669      1.1       pk 			break;
    670      1.1       pk 		}
    671      1.1       pk 	}
    672      1.1       pk 
    673      1.2       pk 	sc->sc_rb.rb_tdhead = bix;
    674      1.1       pk }
    675      1.1       pk 
    676      1.1       pk void
    677      1.1       pk bestop(sc)
    678      1.1       pk 	struct be_softc *sc;
    679      1.1       pk {
    680      1.1       pk 	int n;
    681      1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
    682      1.1       pk 	bus_space_handle_t br = sc->sc_br;
    683      1.1       pk 
    684  1.6.2.1   bouyer 	callout_stop(&sc->sc_tick_ch);
    685  1.6.2.1   bouyer 
    686  1.6.2.1   bouyer 	/* Down the MII. */
    687  1.6.2.1   bouyer 	mii_down(&sc->sc_mii);
    688  1.6.2.1   bouyer 	(void)be_intphy_service(sc, &sc->sc_mii, MII_DOWN);
    689      1.1       pk 
    690      1.1       pk 	/* Stop the transmitter */
    691      1.1       pk 	bus_space_write_4(t, br, BE_BRI_TXCFG, 0);
    692      1.1       pk 	for (n = 32; n > 0; n--) {
    693      1.1       pk 		if (bus_space_read_4(t, br, BE_BRI_TXCFG) == 0)
    694      1.1       pk 			break;
    695      1.1       pk 		DELAY(20);
    696      1.1       pk 	}
    697      1.1       pk 
    698      1.1       pk 	/* Stop the receiver */
    699      1.1       pk 	bus_space_write_4(t, br, BE_BRI_RXCFG, 0);
    700      1.1       pk 	for (n = 32; n > 0; n--) {
    701      1.1       pk 		if (bus_space_read_4(t, br, BE_BRI_RXCFG) == 0)
    702      1.1       pk 			break;
    703      1.1       pk 		DELAY(20);
    704      1.1       pk 	}
    705      1.1       pk }
    706      1.1       pk 
    707      1.1       pk /*
    708      1.1       pk  * Reset interface.
    709      1.1       pk  */
    710      1.1       pk void
    711      1.1       pk bereset(sc)
    712      1.1       pk 	struct be_softc *sc;
    713      1.1       pk {
    714      1.1       pk 	int s;
    715      1.1       pk 
    716      1.1       pk 	s = splnet();
    717      1.1       pk 	bestop(sc);
    718  1.6.2.1   bouyer 	if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP) != 0)
    719  1.6.2.1   bouyer 		beinit(sc);
    720      1.1       pk 	splx(s);
    721      1.1       pk }
    722      1.1       pk 
    723      1.1       pk void
    724      1.1       pk bewatchdog(ifp)
    725      1.1       pk 	struct ifnet *ifp;
    726      1.1       pk {
    727      1.1       pk 	struct be_softc *sc = ifp->if_softc;
    728      1.1       pk 
    729      1.1       pk 	log(LOG_ERR, "%s: device timeout\n", sc->sc_dev.dv_xname);
    730      1.1       pk 	++sc->sc_ethercom.ec_if.if_oerrors;
    731      1.1       pk 
    732      1.1       pk 	bereset(sc);
    733      1.1       pk }
    734      1.1       pk 
    735      1.1       pk int
    736      1.1       pk beintr(v)
    737      1.1       pk 	void *v;
    738      1.1       pk {
    739      1.1       pk 	struct be_softc *sc = (struct be_softc *)v;
    740      1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
    741      1.1       pk 	u_int32_t whyq, whyb, whyc;
    742      1.1       pk 	int r = 0;
    743      1.1       pk 
    744      1.1       pk 	/* Read QEC status, channel status and BE status */
    745      1.1       pk 	whyq = bus_space_read_4(t, sc->sc_qr, QEC_QRI_STAT);
    746      1.1       pk 	whyc = bus_space_read_4(t, sc->sc_cr, BE_CRI_STAT);
    747      1.1       pk 	whyb = bus_space_read_4(t, sc->sc_br, BE_BRI_STAT);
    748      1.1       pk 
    749      1.1       pk 	if (whyq & QEC_STAT_BM)
    750      1.1       pk 		r |= beeint(sc, whyb);
    751      1.1       pk 
    752      1.1       pk 	if (whyq & QEC_STAT_ER)
    753      1.1       pk 		r |= beqint(sc, whyc);
    754      1.1       pk 
    755      1.1       pk 	if (whyq & QEC_STAT_TX && whyc & BE_CR_STAT_TXIRQ)
    756      1.1       pk 		r |= betint(sc);
    757      1.1       pk 
    758      1.1       pk 	if (whyq & QEC_STAT_RX && whyc & BE_CR_STAT_RXIRQ)
    759      1.1       pk 		r |= berint(sc);
    760      1.1       pk 
    761      1.1       pk 	return (r);
    762      1.1       pk }
    763      1.1       pk 
    764      1.1       pk /*
    765      1.1       pk  * QEC Interrupt.
    766      1.1       pk  */
    767      1.1       pk int
    768      1.1       pk beqint(sc, why)
    769      1.1       pk 	struct be_softc *sc;
    770      1.1       pk 	u_int32_t why;
    771      1.1       pk {
    772      1.1       pk 	int r = 0, rst = 0;
    773      1.1       pk 
    774      1.1       pk 	if (why & BE_CR_STAT_TXIRQ)
    775      1.1       pk 		r |= 1;
    776      1.1       pk 	if (why & BE_CR_STAT_RXIRQ)
    777      1.1       pk 		r |= 1;
    778      1.1       pk 
    779      1.1       pk 	if (why & BE_CR_STAT_BERROR) {
    780      1.1       pk 		r |= 1;
    781      1.1       pk 		rst = 1;
    782      1.1       pk 		printf("%s: bigmac error\n", sc->sc_dev.dv_xname);
    783      1.1       pk 	}
    784      1.1       pk 
    785      1.1       pk 	if (why & BE_CR_STAT_TXDERR) {
    786      1.1       pk 		r |= 1;
    787      1.1       pk 		rst = 1;
    788      1.1       pk 		printf("%s: bogus tx descriptor\n", sc->sc_dev.dv_xname);
    789      1.1       pk 	}
    790      1.1       pk 
    791      1.1       pk 	if (why & (BE_CR_STAT_TXLERR | BE_CR_STAT_TXPERR | BE_CR_STAT_TXSERR)) {
    792      1.1       pk 		r |= 1;
    793      1.1       pk 		rst = 1;
    794      1.1       pk 		printf("%s: tx dma error ( ", sc->sc_dev.dv_xname);
    795      1.1       pk 		if (why & BE_CR_STAT_TXLERR)
    796      1.1       pk 			printf("Late ");
    797      1.1       pk 		if (why & BE_CR_STAT_TXPERR)
    798      1.1       pk 			printf("Parity ");
    799      1.1       pk 		if (why & BE_CR_STAT_TXSERR)
    800      1.1       pk 			printf("Generic ");
    801      1.1       pk 		printf(")\n");
    802      1.1       pk 	}
    803      1.1       pk 
    804      1.1       pk 	if (why & BE_CR_STAT_RXDROP) {
    805      1.1       pk 		r |= 1;
    806      1.1       pk 		rst = 1;
    807      1.1       pk 		printf("%s: out of rx descriptors\n", sc->sc_dev.dv_xname);
    808      1.1       pk 	}
    809      1.1       pk 
    810      1.1       pk 	if (why & BE_CR_STAT_RXSMALL) {
    811      1.1       pk 		r |= 1;
    812      1.1       pk 		rst = 1;
    813      1.1       pk 		printf("%s: rx descriptor too small\n", sc->sc_dev.dv_xname);
    814      1.1       pk 	}
    815      1.1       pk 
    816      1.1       pk 	if (why & (BE_CR_STAT_RXLERR | BE_CR_STAT_RXPERR | BE_CR_STAT_RXSERR)) {
    817      1.1       pk 		r |= 1;
    818      1.1       pk 		rst = 1;
    819      1.1       pk 		printf("%s: rx dma error ( ", sc->sc_dev.dv_xname);
    820      1.1       pk 		if (why & BE_CR_STAT_RXLERR)
    821      1.1       pk 			printf("Late ");
    822      1.1       pk 		if (why & BE_CR_STAT_RXPERR)
    823      1.1       pk 			printf("Parity ");
    824      1.1       pk 		if (why & BE_CR_STAT_RXSERR)
    825      1.1       pk 			printf("Generic ");
    826      1.1       pk 		printf(")\n");
    827      1.1       pk 	}
    828      1.1       pk 
    829      1.1       pk 	if (!r) {
    830      1.1       pk 		rst = 1;
    831      1.1       pk 		printf("%s: unexpected error interrupt %08x\n",
    832      1.1       pk 			sc->sc_dev.dv_xname, why);
    833      1.1       pk 	}
    834      1.1       pk 
    835      1.1       pk 	if (rst) {
    836      1.1       pk 		printf("%s: resetting\n", sc->sc_dev.dv_xname);
    837      1.1       pk 		bereset(sc);
    838      1.1       pk 	}
    839      1.1       pk 
    840      1.1       pk 	return (r);
    841      1.1       pk }
    842      1.1       pk 
    843      1.1       pk /*
    844      1.1       pk  * Error interrupt.
    845      1.1       pk  */
    846      1.1       pk int
    847      1.1       pk beeint(sc, why)
    848      1.1       pk 	struct be_softc *sc;
    849      1.1       pk 	u_int32_t why;
    850      1.1       pk {
    851      1.1       pk 	int r = 0, rst = 0;
    852      1.1       pk 
    853      1.1       pk 	if (why & BE_BR_STAT_RFIFOVF) {
    854      1.1       pk 		r |= 1;
    855      1.1       pk 		rst = 1;
    856      1.1       pk 		printf("%s: receive fifo overrun\n", sc->sc_dev.dv_xname);
    857      1.1       pk 	}
    858      1.1       pk 	if (why & BE_BR_STAT_TFIFO_UND) {
    859      1.1       pk 		r |= 1;
    860      1.1       pk 		rst = 1;
    861      1.1       pk 		printf("%s: transmit fifo underrun\n", sc->sc_dev.dv_xname);
    862      1.1       pk 	}
    863      1.1       pk 	if (why & BE_BR_STAT_MAXPKTERR) {
    864      1.1       pk 		r |= 1;
    865      1.1       pk 		rst = 1;
    866      1.1       pk 		printf("%s: max packet size error\n", sc->sc_dev.dv_xname);
    867      1.1       pk 	}
    868      1.1       pk 
    869      1.1       pk 	if (!r) {
    870      1.1       pk 		rst = 1;
    871      1.1       pk 		printf("%s: unexpected error interrupt %08x\n",
    872      1.1       pk 			sc->sc_dev.dv_xname, why);
    873      1.1       pk 	}
    874      1.1       pk 
    875      1.1       pk 	if (rst) {
    876      1.1       pk 		printf("%s: resetting\n", sc->sc_dev.dv_xname);
    877      1.1       pk 		bereset(sc);
    878      1.1       pk 	}
    879      1.1       pk 
    880      1.1       pk 	return (r);
    881      1.1       pk }
    882      1.1       pk 
    883      1.1       pk /*
    884      1.1       pk  * Transmit interrupt.
    885      1.1       pk  */
    886      1.1       pk int
    887      1.1       pk betint(sc)
    888      1.1       pk 	struct be_softc *sc;
    889      1.1       pk {
    890      1.1       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    891      1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
    892      1.1       pk 	bus_space_handle_t br = sc->sc_br;
    893      1.1       pk 	unsigned int bix, txflags;
    894      1.1       pk 
    895      1.1       pk 	/*
    896      1.1       pk 	 * Unload collision counters
    897      1.1       pk 	 */
    898      1.1       pk 	ifp->if_collisions +=
    899      1.1       pk 		bus_space_read_4(t, br, BE_BRI_NCCNT) +
    900      1.1       pk 		bus_space_read_4(t, br, BE_BRI_FCCNT) +
    901      1.1       pk 		bus_space_read_4(t, br, BE_BRI_EXCNT) +
    902      1.1       pk 		bus_space_read_4(t, br, BE_BRI_LTCNT);
    903      1.1       pk 
    904      1.1       pk 	/*
    905      1.1       pk 	 * the clear the hardware counters
    906      1.1       pk 	 */
    907      1.1       pk 	bus_space_write_4(t, br, BE_BRI_NCCNT, 0);
    908      1.1       pk 	bus_space_write_4(t, br, BE_BRI_FCCNT, 0);
    909      1.1       pk 	bus_space_write_4(t, br, BE_BRI_EXCNT, 0);
    910      1.1       pk 	bus_space_write_4(t, br, BE_BRI_LTCNT, 0);
    911      1.1       pk 
    912      1.2       pk 	bix = sc->sc_rb.rb_tdtail;
    913      1.1       pk 
    914      1.1       pk 	for (;;) {
    915      1.2       pk 		if (sc->sc_rb.rb_td_nbusy <= 0)
    916      1.1       pk 			break;
    917      1.1       pk 
    918      1.2       pk 		txflags = sc->sc_rb.rb_txd[bix].xd_flags;
    919      1.1       pk 
    920      1.1       pk 		if (txflags & QEC_XD_OWN)
    921      1.1       pk 			break;
    922      1.1       pk 
    923      1.1       pk 		ifp->if_flags &= ~IFF_OACTIVE;
    924      1.1       pk 		ifp->if_opackets++;
    925      1.1       pk 
    926      1.1       pk 		if (++bix == QEC_XD_RING_MAXSIZE)
    927      1.1       pk 			bix = 0;
    928      1.1       pk 
    929      1.2       pk 		--sc->sc_rb.rb_td_nbusy;
    930      1.1       pk 	}
    931      1.1       pk 
    932      1.2       pk 	sc->sc_rb.rb_tdtail = bix;
    933      1.1       pk 
    934      1.1       pk 	bestart(ifp);
    935      1.1       pk 
    936      1.2       pk 	if (sc->sc_rb.rb_td_nbusy == 0)
    937      1.1       pk 		ifp->if_timer = 0;
    938      1.1       pk 
    939      1.1       pk 	return (1);
    940      1.1       pk }
    941      1.1       pk 
    942      1.1       pk /*
    943      1.1       pk  * Receive interrupt.
    944      1.1       pk  */
    945      1.1       pk int
    946      1.1       pk berint(sc)
    947      1.1       pk 	struct be_softc *sc;
    948      1.1       pk {
    949      1.2       pk 	struct qec_xd *xd = sc->sc_rb.rb_rxd;
    950      1.1       pk 	unsigned int bix, len;
    951      1.2       pk 	unsigned int nrbuf = sc->sc_rb.rb_nrbuf;
    952      1.1       pk 
    953      1.2       pk 	bix = sc->sc_rb.rb_rdtail;
    954      1.1       pk 
    955      1.1       pk 	/*
    956      1.1       pk 	 * Process all buffers with valid data.
    957      1.1       pk 	 */
    958      1.1       pk 	for (;;) {
    959      1.1       pk 		len = xd[bix].xd_flags;
    960      1.1       pk 		if (len & QEC_XD_OWN)
    961      1.1       pk 			break;
    962      1.1       pk 
    963      1.1       pk 		len &= QEC_XD_LENGTH;
    964      1.1       pk 		be_read(sc, bix, len);
    965      1.1       pk 
    966      1.1       pk 		/* ... */
    967      1.1       pk 		xd[(bix+nrbuf) % QEC_XD_RING_MAXSIZE].xd_flags =
    968      1.1       pk 			QEC_XD_OWN | (BE_PKT_BUF_SZ & QEC_XD_LENGTH);
    969      1.1       pk 
    970      1.1       pk 		if (++bix == QEC_XD_RING_MAXSIZE)
    971      1.1       pk 			bix = 0;
    972      1.1       pk 	}
    973      1.1       pk 
    974      1.2       pk 	sc->sc_rb.rb_rdtail = bix;
    975      1.1       pk 
    976      1.1       pk 	return (1);
    977      1.1       pk }
    978      1.1       pk 
    979      1.1       pk int
    980      1.1       pk beioctl(ifp, cmd, data)
    981      1.1       pk 	struct ifnet *ifp;
    982      1.1       pk 	u_long cmd;
    983      1.1       pk 	caddr_t data;
    984      1.1       pk {
    985      1.1       pk 	struct be_softc *sc = ifp->if_softc;
    986      1.1       pk 	struct ifaddr *ifa = (struct ifaddr *)data;
    987      1.1       pk 	struct ifreq *ifr = (struct ifreq *)data;
    988      1.1       pk 	int s, error = 0;
    989      1.1       pk 
    990      1.1       pk 	s = splnet();
    991      1.1       pk 
    992      1.1       pk 	switch (cmd) {
    993      1.1       pk 	case SIOCSIFADDR:
    994      1.1       pk 		ifp->if_flags |= IFF_UP;
    995      1.1       pk 		switch (ifa->ifa_addr->sa_family) {
    996      1.1       pk #ifdef INET
    997      1.1       pk 		case AF_INET:
    998      1.1       pk 			beinit(sc);
    999      1.1       pk 			arp_ifinit(ifp, ifa);
   1000      1.1       pk 			break;
   1001      1.1       pk #endif /* INET */
   1002      1.1       pk #ifdef NS
   1003      1.1       pk 		case AF_NS:
   1004      1.1       pk 		    {
   1005      1.1       pk 			struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
   1006      1.1       pk 
   1007      1.1       pk 			if (ns_nullhost(*ina))
   1008      1.3       pk 				ina->x_host =
   1009      1.3       pk 					*(union ns_host *)LLADDR(ifp->if_sadl);
   1010      1.1       pk 			else
   1011      1.3       pk 				bcopy(ina->x_host.c_host, LLADDR(ifp->if_sadl),
   1012      1.3       pk 				      sizeof(sc->sc_enaddr));
   1013      1.1       pk 			/* Set new address. */
   1014      1.1       pk 			beinit(sc);
   1015      1.1       pk 			break;
   1016      1.1       pk 		    }
   1017      1.1       pk #endif /* NS */
   1018      1.1       pk 		default:
   1019      1.1       pk 			beinit(sc);
   1020      1.1       pk 			break;
   1021      1.1       pk 		}
   1022      1.1       pk 		break;
   1023      1.1       pk 
   1024      1.1       pk 	case SIOCSIFFLAGS:
   1025      1.1       pk 		if ((ifp->if_flags & IFF_UP) == 0 &&
   1026      1.1       pk 		    (ifp->if_flags & IFF_RUNNING) != 0) {
   1027      1.1       pk 			/*
   1028      1.1       pk 			 * If interface is marked down and it is running, then
   1029      1.1       pk 			 * stop it.
   1030      1.1       pk 			 */
   1031      1.1       pk 			bestop(sc);
   1032      1.1       pk 			ifp->if_flags &= ~IFF_RUNNING;
   1033      1.1       pk 		} else if ((ifp->if_flags & IFF_UP) != 0 &&
   1034      1.1       pk 		    (ifp->if_flags & IFF_RUNNING) == 0) {
   1035      1.1       pk 			/*
   1036      1.1       pk 			 * If interface is marked up and it is stopped, then
   1037      1.1       pk 			 * start it.
   1038      1.1       pk 			 */
   1039      1.1       pk 			beinit(sc);
   1040      1.1       pk 		} else {
   1041      1.1       pk 			/*
   1042      1.1       pk 			 * Reset the interface to pick up changes in any other
   1043      1.1       pk 			 * flags that affect hardware registers.
   1044      1.1       pk 			 */
   1045      1.1       pk 			bestop(sc);
   1046      1.1       pk 			beinit(sc);
   1047      1.1       pk 		}
   1048      1.1       pk #ifdef BEDEBUG
   1049      1.1       pk 		if (ifp->if_flags & IFF_DEBUG)
   1050      1.2       pk 			sc->sc_debug = 1;
   1051      1.1       pk 		else
   1052      1.1       pk 			sc->sc_debug = 0;
   1053      1.1       pk #endif
   1054      1.1       pk 		break;
   1055      1.1       pk 
   1056      1.1       pk 	case SIOCADDMULTI:
   1057      1.1       pk 	case SIOCDELMULTI:
   1058      1.1       pk 		error = (cmd == SIOCADDMULTI) ?
   1059      1.1       pk 		    ether_addmulti(ifr, &sc->sc_ethercom):
   1060      1.1       pk 		    ether_delmulti(ifr, &sc->sc_ethercom);
   1061      1.1       pk 
   1062      1.1       pk 		if (error == ENETRESET) {
   1063      1.1       pk 			/*
   1064      1.1       pk 			 * Multicast list has changed; set the hardware filter
   1065      1.1       pk 			 * accordingly.
   1066      1.1       pk 			 */
   1067      1.1       pk 			be_mcreset(sc);
   1068      1.1       pk 			error = 0;
   1069      1.1       pk 		}
   1070      1.1       pk 		break;
   1071      1.1       pk 	case SIOCGIFMEDIA:
   1072      1.1       pk 	case SIOCSIFMEDIA:
   1073      1.1       pk 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, cmd);
   1074      1.1       pk 		break;
   1075      1.1       pk 	default:
   1076      1.1       pk 		error = EINVAL;
   1077      1.1       pk 		break;
   1078      1.1       pk 	}
   1079      1.1       pk 	splx(s);
   1080      1.1       pk 	return (error);
   1081      1.1       pk }
   1082      1.1       pk 
   1083      1.1       pk 
   1084      1.1       pk void
   1085      1.1       pk beinit(sc)
   1086      1.1       pk 	struct be_softc *sc;
   1087      1.1       pk {
   1088      1.2       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1089      1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
   1090      1.1       pk 	bus_space_handle_t br = sc->sc_br;
   1091      1.1       pk 	bus_space_handle_t cr = sc->sc_cr;
   1092      1.1       pk 	struct qec_softc *qec = sc->sc_qec;
   1093  1.6.2.1   bouyer 	u_int32_t v;
   1094      1.1       pk 	u_int32_t qecaddr;
   1095      1.1       pk 	u_int8_t *ea;
   1096      1.1       pk 	int s;
   1097      1.1       pk 
   1098      1.1       pk 	s = splimp();
   1099      1.1       pk 
   1100      1.2       pk 	qec_meminit(&sc->sc_rb, BE_PKT_BUF_SZ);
   1101      1.1       pk 
   1102      1.1       pk 	bestop(sc);
   1103      1.1       pk 
   1104      1.1       pk 	ea = sc->sc_enaddr;
   1105      1.1       pk 	bus_space_write_4(t, br, BE_BRI_MACADDR0, (ea[0] << 8) | ea[1]);
   1106      1.1       pk 	bus_space_write_4(t, br, BE_BRI_MACADDR1, (ea[2] << 8) | ea[3]);
   1107      1.1       pk 	bus_space_write_4(t, br, BE_BRI_MACADDR2, (ea[4] << 8) | ea[5]);
   1108      1.1       pk 
   1109  1.6.2.1   bouyer 	/* Clear hash table */
   1110      1.1       pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB0, 0);
   1111      1.1       pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB1, 0);
   1112      1.1       pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB2, 0);
   1113      1.1       pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB3, 0);
   1114      1.1       pk 
   1115  1.6.2.1   bouyer 	/* Re-initialize RX configuration */
   1116  1.6.2.1   bouyer 	v = BE_BR_RXCFG_FIFO;
   1117  1.6.2.1   bouyer 	bus_space_write_4(t, br, BE_BRI_RXCFG, v);
   1118  1.6.2.1   bouyer 
   1119      1.5       pk 	be_mcreset(sc);
   1120      1.1       pk 
   1121      1.1       pk 	bus_space_write_4(t, br, BE_BRI_RANDSEED, 0xbd);
   1122      1.1       pk 
   1123      1.1       pk 	bus_space_write_4(t, br, BE_BRI_XIFCFG,
   1124      1.1       pk 			  BE_BR_XCFG_ODENABLE | BE_BR_XCFG_RESV);
   1125      1.1       pk 
   1126      1.1       pk 	bus_space_write_4(t, br, BE_BRI_JSIZE, 4);
   1127      1.1       pk 
   1128      1.1       pk 	/*
   1129      1.1       pk 	 * Turn off counter expiration interrupts as well as
   1130      1.1       pk 	 * 'gotframe' and 'sentframe'
   1131      1.1       pk 	 */
   1132      1.1       pk 	bus_space_write_4(t, br, BE_BRI_IMASK,
   1133      1.1       pk 			  BE_BR_IMASK_GOTFRAME	|
   1134      1.1       pk 			  BE_BR_IMASK_RCNTEXP	|
   1135      1.1       pk 			  BE_BR_IMASK_ACNTEXP	|
   1136      1.1       pk 			  BE_BR_IMASK_CCNTEXP	|
   1137      1.1       pk 			  BE_BR_IMASK_LCNTEXP	|
   1138      1.1       pk 			  BE_BR_IMASK_CVCNTEXP	|
   1139      1.1       pk 			  BE_BR_IMASK_SENTFRAME	|
   1140      1.1       pk 			  BE_BR_IMASK_NCNTEXP	|
   1141      1.1       pk 			  BE_BR_IMASK_ECNTEXP	|
   1142      1.1       pk 			  BE_BR_IMASK_LCCNTEXP	|
   1143      1.1       pk 			  BE_BR_IMASK_FCNTEXP	|
   1144      1.1       pk 			  BE_BR_IMASK_DTIMEXP);
   1145      1.1       pk 
   1146      1.1       pk 	/* Channel registers: */
   1147      1.2       pk 	bus_space_write_4(t, cr, BE_CRI_RXDS, (u_int32_t)sc->sc_rb.rb_rxddma);
   1148      1.2       pk 	bus_space_write_4(t, cr, BE_CRI_TXDS, (u_int32_t)sc->sc_rb.rb_txddma);
   1149      1.1       pk 
   1150      1.1       pk 	qecaddr = sc->sc_channel * qec->sc_msize;
   1151      1.1       pk 	bus_space_write_4(t, cr, BE_CRI_RXWBUF, qecaddr);
   1152      1.1       pk 	bus_space_write_4(t, cr, BE_CRI_RXRBUF, qecaddr);
   1153      1.1       pk 	bus_space_write_4(t, cr, BE_CRI_TXWBUF, qecaddr + qec->sc_rsize);
   1154      1.1       pk 	bus_space_write_4(t, cr, BE_CRI_TXRBUF, qecaddr + qec->sc_rsize);
   1155      1.1       pk 
   1156      1.1       pk 	bus_space_write_4(t, cr, BE_CRI_RIMASK, 0);
   1157      1.1       pk 	bus_space_write_4(t, cr, BE_CRI_TIMASK, 0);
   1158      1.1       pk 	bus_space_write_4(t, cr, BE_CRI_QMASK, 0);
   1159      1.1       pk 	bus_space_write_4(t, cr, BE_CRI_BMASK, 0);
   1160      1.1       pk 	bus_space_write_4(t, cr, BE_CRI_CCNT, 0);
   1161      1.1       pk 
   1162      1.1       pk 	/* Enable transmitter */
   1163      1.1       pk 	bus_space_write_4(t, br, BE_BRI_TXCFG,
   1164      1.1       pk 			  BE_BR_TXCFG_FIFO | BE_BR_TXCFG_ENABLE);
   1165      1.1       pk 
   1166      1.1       pk 	/* Enable receiver */
   1167  1.6.2.1   bouyer 	v = bus_space_read_4(t, br, BE_BRI_RXCFG);
   1168  1.6.2.1   bouyer 	v |= BE_BR_RXCFG_FIFO | BE_BR_RXCFG_ENABLE;
   1169  1.6.2.1   bouyer 	bus_space_write_4(t, br, BE_BRI_RXCFG, v);
   1170      1.1       pk 
   1171      1.1       pk 	ifp->if_flags |= IFF_RUNNING;
   1172      1.1       pk 	ifp->if_flags &= ~IFF_OACTIVE;
   1173      1.1       pk 
   1174  1.6.2.1   bouyer 	be_ifmedia_upd(ifp);
   1175  1.6.2.1   bouyer 	callout_reset(&sc->sc_tick_ch, hz, be_tick, sc);
   1176      1.1       pk 	splx(s);
   1177      1.1       pk }
   1178      1.1       pk 
   1179      1.1       pk void
   1180      1.1       pk be_mcreset(sc)
   1181      1.1       pk 	struct be_softc *sc;
   1182      1.1       pk {
   1183      1.2       pk 	struct ethercom *ec = &sc->sc_ethercom;
   1184      1.1       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1185      1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
   1186      1.1       pk 	bus_space_handle_t br = sc->sc_br;
   1187      1.1       pk 	u_int32_t crc;
   1188      1.1       pk 	u_int16_t hash[4];
   1189      1.1       pk 	u_int8_t octet;
   1190      1.5       pk 	u_int32_t v;
   1191      1.1       pk 	int i, j;
   1192      1.1       pk 	struct ether_multi *enm;
   1193      1.1       pk 	struct ether_multistep step;
   1194      1.1       pk 
   1195      1.5       pk 	if (ifp->if_flags & IFF_PROMISC) {
   1196      1.5       pk 		v = bus_space_read_4(t, br, BE_BRI_RXCFG);
   1197      1.5       pk 		v |= BE_BR_RXCFG_PMISC;
   1198      1.5       pk 		bus_space_write_4(t, br, BE_BRI_RXCFG, v);
   1199      1.5       pk 		return;
   1200      1.5       pk 	}
   1201      1.5       pk 
   1202      1.1       pk 	if (ifp->if_flags & IFF_ALLMULTI) {
   1203  1.6.2.1   bouyer 		hash[3] = hash[2] = hash[1] = hash[0] = 0xffff;
   1204  1.6.2.1   bouyer 		goto chipit;
   1205      1.1       pk 	}
   1206      1.1       pk 
   1207      1.1       pk 	hash[3] = hash[2] = hash[1] = hash[0] = 0;
   1208      1.1       pk 
   1209      1.2       pk 	ETHER_FIRST_MULTI(step, ec, enm);
   1210      1.1       pk 	while (enm != NULL) {
   1211      1.1       pk 		if (bcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   1212      1.1       pk 			/*
   1213      1.1       pk 			 * We must listen to a range of multicast
   1214      1.1       pk 			 * addresses.  For now, just accept all
   1215      1.1       pk 			 * multicasts, rather than trying to set only
   1216      1.1       pk 			 * those filter bits needed to match the range.
   1217      1.1       pk 			 * (At this time, the only use of address
   1218      1.1       pk 			 * ranges is for IP multicast routing, for
   1219      1.1       pk 			 * which the range is big enough to require
   1220      1.1       pk 			 * all bits set.)
   1221      1.1       pk 			 */
   1222  1.6.2.1   bouyer 			hash[3] = hash[2] = hash[1] = hash[0] = 0xffff;
   1223      1.1       pk 			ifp->if_flags |= IFF_ALLMULTI;
   1224  1.6.2.1   bouyer 			goto chipit;
   1225      1.1       pk 		}
   1226      1.1       pk 
   1227      1.1       pk 		crc = 0xffffffff;
   1228      1.1       pk 
   1229      1.1       pk 		for (i = 0; i < ETHER_ADDR_LEN; i++) {
   1230      1.1       pk 			octet = enm->enm_addrlo[i];
   1231      1.1       pk 
   1232      1.1       pk 			for (j = 0; j < 8; j++) {
   1233      1.1       pk 				if ((crc & 1) ^ (octet & 1)) {
   1234      1.1       pk 					crc >>= 1;
   1235      1.1       pk 					crc ^= MC_POLY_LE;
   1236      1.1       pk 				}
   1237      1.1       pk 				else
   1238      1.1       pk 					crc >>= 1;
   1239      1.1       pk 				octet >>= 1;
   1240      1.1       pk 			}
   1241      1.1       pk 		}
   1242      1.1       pk 
   1243      1.1       pk 		crc >>= 26;
   1244      1.1       pk 		hash[crc >> 4] |= 1 << (crc & 0xf);
   1245      1.1       pk 		ETHER_NEXT_MULTI(step, enm);
   1246      1.1       pk 	}
   1247      1.1       pk 
   1248  1.6.2.1   bouyer 	ifp->if_flags &= ~IFF_ALLMULTI;
   1249  1.6.2.1   bouyer 
   1250  1.6.2.1   bouyer chipit:
   1251  1.6.2.1   bouyer 	/* Enable the hash filter */
   1252      1.1       pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB0, hash[0]);
   1253      1.1       pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB1, hash[1]);
   1254      1.1       pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB2, hash[2]);
   1255      1.1       pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB3, hash[3]);
   1256  1.6.2.1   bouyer 
   1257  1.6.2.1   bouyer 	v = bus_space_read_4(t, br, BE_BRI_RXCFG);
   1258  1.6.2.1   bouyer 	v &= ~BE_BR_RXCFG_PMISC;
   1259  1.6.2.1   bouyer 	v |= BE_BR_RXCFG_HENABLE;
   1260  1.6.2.1   bouyer 	bus_space_write_4(t, br, BE_BRI_RXCFG, v);
   1261      1.1       pk }
   1262      1.1       pk 
   1263      1.1       pk /*
   1264      1.1       pk  * Set the tcvr to an idle state
   1265      1.1       pk  */
   1266      1.1       pk void
   1267      1.1       pk be_mii_sync(sc)
   1268      1.1       pk 	struct be_softc *sc;
   1269      1.1       pk {
   1270      1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
   1271      1.1       pk 	bus_space_handle_t tr = sc->sc_tr;
   1272  1.6.2.1   bouyer 	int n = 32;
   1273      1.1       pk 
   1274      1.1       pk 	while (n--) {
   1275      1.1       pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
   1276      1.1       pk 				  MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO |
   1277      1.1       pk 				  MGMT_PAL_OENAB);
   1278      1.1       pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1279      1.1       pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
   1280      1.1       pk 				  MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO |
   1281      1.1       pk 				  MGMT_PAL_OENAB | MGMT_PAL_DCLOCK);
   1282      1.1       pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1283      1.1       pk 	}
   1284      1.1       pk }
   1285      1.1       pk 
   1286      1.1       pk void
   1287  1.6.2.1   bouyer be_pal_gate(sc, phy)
   1288      1.1       pk 	struct be_softc *sc;
   1289  1.6.2.1   bouyer 	int phy;
   1290      1.1       pk {
   1291      1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
   1292      1.1       pk 	bus_space_handle_t tr = sc->sc_tr;
   1293      1.1       pk 	u_int32_t v;
   1294      1.1       pk 
   1295      1.1       pk 	be_mii_sync(sc);
   1296      1.1       pk 
   1297  1.6.2.1   bouyer 	v = ~(TCVR_PAL_EXTLBACK | TCVR_PAL_MSENSE | TCVR_PAL_LTENABLE);
   1298  1.6.2.1   bouyer 	if (phy == BE_PHY_INTERNAL)
   1299  1.6.2.1   bouyer 		v &= ~TCVR_PAL_SERIAL;
   1300      1.1       pk 
   1301  1.6.2.1   bouyer 	bus_space_write_4(t, tr, BE_TRI_TCVRPAL, v);
   1302  1.6.2.1   bouyer 	(void)bus_space_read_4(t, tr, BE_TRI_TCVRPAL);
   1303      1.1       pk }
   1304      1.1       pk 
   1305  1.6.2.1   bouyer static int
   1306      1.1       pk be_tcvr_read_bit(sc, phy)
   1307      1.1       pk 	struct be_softc *sc;
   1308      1.1       pk 	int phy;
   1309      1.1       pk {
   1310      1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
   1311      1.1       pk 	bus_space_handle_t tr = sc->sc_tr;
   1312      1.1       pk 	int ret;
   1313      1.1       pk 
   1314      1.1       pk 	if (phy == BE_PHY_INTERNAL) {
   1315      1.1       pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL, MGMT_PAL_EXT_MDIO);
   1316      1.1       pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1317      1.1       pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
   1318      1.1       pk 				  MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK);
   1319      1.1       pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1320      1.1       pk 		ret = (bus_space_read_4(t, tr, BE_TRI_MGMTPAL) &
   1321  1.6.2.1   bouyer 			MGMT_PAL_INT_MDIO) >> MGMT_PAL_INT_MDIO_SHIFT;
   1322      1.1       pk 	} else {
   1323      1.1       pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL, MGMT_PAL_INT_MDIO);
   1324      1.1       pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1325      1.1       pk 		ret = (bus_space_read_4(t, tr, BE_TRI_MGMTPAL) &
   1326  1.6.2.1   bouyer 			MGMT_PAL_EXT_MDIO) >> MGMT_PAL_EXT_MDIO_SHIFT;
   1327      1.1       pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
   1328      1.1       pk 				  MGMT_PAL_INT_MDIO | MGMT_PAL_DCLOCK);
   1329      1.1       pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1330      1.1       pk 	}
   1331      1.1       pk 
   1332      1.1       pk 	return (ret);
   1333      1.1       pk }
   1334      1.1       pk 
   1335  1.6.2.1   bouyer static void
   1336      1.1       pk be_tcvr_write_bit(sc, phy, bit)
   1337      1.1       pk 	struct be_softc *sc;
   1338      1.1       pk 	int phy;
   1339      1.1       pk 	int bit;
   1340      1.1       pk {
   1341      1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
   1342      1.1       pk 	bus_space_handle_t tr = sc->sc_tr;
   1343  1.6.2.1   bouyer 	u_int32_t v;
   1344      1.1       pk 
   1345      1.1       pk 	if (phy == BE_PHY_INTERNAL) {
   1346  1.6.2.1   bouyer 		v = ((bit & 1) << MGMT_PAL_INT_MDIO_SHIFT) |
   1347  1.6.2.1   bouyer 			MGMT_PAL_OENAB | MGMT_PAL_EXT_MDIO;
   1348      1.1       pk 	} else {
   1349  1.6.2.1   bouyer 		v = ((bit & 1) << MGMT_PAL_EXT_MDIO_SHIFT)
   1350  1.6.2.1   bouyer 			| MGMT_PAL_OENAB | MGMT_PAL_INT_MDIO;
   1351      1.1       pk 	}
   1352  1.6.2.1   bouyer 	bus_space_write_4(t, tr, BE_TRI_MGMTPAL, v);
   1353  1.6.2.1   bouyer 	(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1354  1.6.2.1   bouyer 	bus_space_write_4(t, tr, BE_TRI_MGMTPAL, v | MGMT_PAL_DCLOCK);
   1355  1.6.2.1   bouyer 	(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1356      1.1       pk }
   1357      1.1       pk 
   1358  1.6.2.1   bouyer static void
   1359      1.1       pk be_mii_sendbits(sc, phy, data, nbits)
   1360      1.1       pk 	struct be_softc *sc;
   1361      1.1       pk 	int phy;
   1362      1.1       pk 	u_int32_t data;
   1363      1.1       pk 	int nbits;
   1364      1.1       pk {
   1365      1.1       pk 	int i;
   1366      1.1       pk 
   1367      1.1       pk 	for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
   1368      1.1       pk 		be_tcvr_write_bit(sc, phy, (data & i) != 0);
   1369      1.1       pk 	}
   1370      1.1       pk }
   1371      1.1       pk 
   1372      1.4       pk static int
   1373      1.4       pk be_mii_readreg(self, phy, reg)
   1374      1.1       pk 	struct device *self;
   1375      1.1       pk 	int phy, reg;
   1376      1.1       pk {
   1377      1.1       pk 	struct be_softc *sc = (struct be_softc *)self;
   1378      1.1       pk 	int val = 0, i;
   1379      1.1       pk 
   1380      1.1       pk 	/*
   1381      1.1       pk 	 * Read the PHY register by manually driving the MII control lines.
   1382      1.1       pk 	 */
   1383      1.1       pk 	be_mii_sync(sc);
   1384      1.1       pk 	be_mii_sendbits(sc, phy, MII_COMMAND_START, 2);
   1385      1.1       pk 	be_mii_sendbits(sc, phy, MII_COMMAND_READ, 2);
   1386      1.1       pk 	be_mii_sendbits(sc, phy, phy, 5);
   1387      1.1       pk 	be_mii_sendbits(sc, phy, reg, 5);
   1388      1.1       pk 
   1389      1.1       pk 	(void) be_tcvr_read_bit(sc, phy);
   1390      1.1       pk 	(void) be_tcvr_read_bit(sc, phy);
   1391      1.1       pk 
   1392      1.1       pk 	for (i = 15; i >= 0; i--)
   1393      1.1       pk 		val |= (be_tcvr_read_bit(sc, phy) << i);
   1394      1.1       pk 
   1395      1.1       pk 	(void) be_tcvr_read_bit(sc, phy);
   1396      1.1       pk 	(void) be_tcvr_read_bit(sc, phy);
   1397      1.1       pk 	(void) be_tcvr_read_bit(sc, phy);
   1398      1.1       pk 
   1399      1.1       pk 	return (val);
   1400      1.1       pk }
   1401      1.1       pk 
   1402      1.1       pk void
   1403      1.1       pk be_mii_writereg(self, phy, reg, val)
   1404      1.1       pk 	struct device *self;
   1405      1.1       pk 	int phy, reg, val;
   1406      1.1       pk {
   1407      1.1       pk 	struct be_softc *sc = (struct be_softc *)self;
   1408      1.1       pk 	int i;
   1409      1.1       pk 
   1410      1.1       pk 	/*
   1411      1.1       pk 	 * Write the PHY register by manually driving the MII control lines.
   1412      1.1       pk 	 */
   1413      1.1       pk 	be_mii_sync(sc);
   1414      1.1       pk 	be_mii_sendbits(sc, phy, MII_COMMAND_START, 2);
   1415      1.1       pk 	be_mii_sendbits(sc, phy, MII_COMMAND_WRITE, 2);
   1416      1.1       pk 	be_mii_sendbits(sc, phy, phy, 5);
   1417      1.1       pk 	be_mii_sendbits(sc, phy, reg, 5);
   1418      1.1       pk 
   1419      1.1       pk 	be_tcvr_write_bit(sc, phy, 1);
   1420      1.1       pk 	be_tcvr_write_bit(sc, phy, 0);
   1421      1.1       pk 
   1422      1.1       pk 	for (i = 15; i >= 0; i--)
   1423      1.1       pk 		be_tcvr_write_bit(sc, phy, (val >> i) & 1);
   1424      1.1       pk }
   1425      1.1       pk 
   1426      1.1       pk int
   1427      1.1       pk be_mii_reset(sc, phy)
   1428      1.1       pk 	struct be_softc *sc;
   1429      1.1       pk 	int phy;
   1430      1.1       pk {
   1431      1.1       pk 	int n;
   1432      1.1       pk 
   1433      1.1       pk 	be_mii_writereg((struct device *)sc, phy, MII_BMCR,
   1434      1.1       pk 			BMCR_LOOP | BMCR_PDOWN | BMCR_ISO);
   1435      1.1       pk 	be_mii_writereg((struct device *)sc, phy, MII_BMCR, BMCR_RESET);
   1436      1.1       pk 
   1437      1.1       pk 	for (n = 16; n >= 0; n--) {
   1438      1.1       pk 		int bmcr = be_mii_readreg((struct device *)sc, phy, MII_BMCR);
   1439      1.1       pk 		if ((bmcr & BMCR_RESET) == 0)
   1440      1.1       pk 			break;
   1441      1.1       pk 		DELAY(20);
   1442      1.1       pk 	}
   1443      1.1       pk 	if (n == 0) {
   1444      1.1       pk 		printf("%s: bmcr reset failed\n", sc->sc_dev.dv_xname);
   1445      1.1       pk 		return (EIO);
   1446      1.1       pk 	}
   1447      1.1       pk 
   1448  1.6.2.1   bouyer 	return (0);
   1449      1.1       pk }
   1450      1.1       pk 
   1451      1.1       pk void
   1452      1.1       pk be_tick(arg)
   1453      1.1       pk 	void	*arg;
   1454      1.1       pk {
   1455      1.1       pk 	struct be_softc *sc = arg;
   1456      1.1       pk 	int s = splnet();
   1457      1.1       pk 
   1458  1.6.2.1   bouyer 	mii_tick(&sc->sc_mii);
   1459  1.6.2.1   bouyer 	(void)be_intphy_service(sc, &sc->sc_mii, MII_TICK);
   1460      1.1       pk 
   1461      1.1       pk 	splx(s);
   1462  1.6.2.1   bouyer 	callout_reset(&sc->sc_tick_ch, hz, be_tick, sc);
   1463      1.1       pk }
   1464      1.1       pk 
   1465      1.1       pk void
   1466  1.6.2.1   bouyer be_mii_statchg(self)
   1467  1.6.2.1   bouyer 	struct device *self;
   1468      1.1       pk {
   1469  1.6.2.1   bouyer 	struct be_softc *sc = (struct be_softc *)self;
   1470  1.6.2.1   bouyer 	bus_space_tag_t t = sc->sc_bustag;
   1471  1.6.2.1   bouyer 	bus_space_handle_t br = sc->sc_br;
   1472  1.6.2.1   bouyer 	u_int instance;
   1473  1.6.2.1   bouyer 	u_int32_t v;
   1474      1.1       pk 
   1475  1.6.2.1   bouyer 	instance = IFM_INST(sc->sc_mii.mii_media.ifm_cur->ifm_media);
   1476  1.6.2.1   bouyer #ifdef DIAGNOSTIC
   1477  1.6.2.1   bouyer 	if (instance > 1)
   1478  1.6.2.1   bouyer 		panic("be_mii_statchg: instance %d out of range", instance);
   1479  1.6.2.1   bouyer #endif
   1480      1.1       pk 
   1481  1.6.2.1   bouyer 	/* Update duplex mode in TX configuration */
   1482  1.6.2.1   bouyer 	v = bus_space_read_4(t, br, BE_BRI_TXCFG);
   1483  1.6.2.1   bouyer 	if ((IFM_OPTIONS(sc->sc_mii.mii_media_active) & IFM_FDX) != 0)
   1484  1.6.2.1   bouyer 		v |= BE_BR_TXCFG_FULLDPLX;
   1485  1.6.2.1   bouyer 	else
   1486  1.6.2.1   bouyer 		v &= ~BE_BR_TXCFG_FULLDPLX;
   1487  1.6.2.1   bouyer 	bus_space_write_4(t, br, BE_BRI_TXCFG, v);
   1488      1.1       pk 
   1489  1.6.2.1   bouyer 	/* Change to appropriate gate in transceiver PAL */
   1490  1.6.2.1   bouyer 	be_pal_gate(sc, sc->sc_phys[instance]);
   1491      1.1       pk }
   1492      1.1       pk 
   1493      1.1       pk /*
   1494      1.1       pk  * Get current media settings.
   1495      1.1       pk  */
   1496      1.1       pk void
   1497      1.1       pk be_ifmedia_sts(ifp, ifmr)
   1498      1.1       pk 	struct ifnet *ifp;
   1499      1.1       pk 	struct ifmediareq *ifmr;
   1500      1.1       pk {
   1501      1.1       pk 	struct be_softc *sc = ifp->if_softc;
   1502      1.1       pk 
   1503  1.6.2.1   bouyer 	mii_pollstat(&sc->sc_mii);
   1504  1.6.2.1   bouyer 	(void)be_intphy_service(sc, &sc->sc_mii, MII_POLLSTAT);
   1505      1.1       pk 
   1506  1.6.2.1   bouyer 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
   1507  1.6.2.1   bouyer 	ifmr->ifm_active = sc->sc_mii.mii_media_active;
   1508  1.6.2.1   bouyer 	return;
   1509      1.1       pk }
   1510      1.1       pk 
   1511      1.1       pk /*
   1512      1.1       pk  * Set media options.
   1513      1.1       pk  */
   1514      1.1       pk int
   1515      1.1       pk be_ifmedia_upd(ifp)
   1516      1.1       pk 	struct ifnet *ifp;
   1517      1.1       pk {
   1518      1.1       pk 	struct be_softc *sc = ifp->if_softc;
   1519  1.6.2.1   bouyer 	int error;
   1520  1.6.2.1   bouyer 
   1521  1.6.2.1   bouyer 	if ((error = mii_mediachg(&sc->sc_mii)) != 0)
   1522  1.6.2.1   bouyer 		return (error);
   1523      1.1       pk 
   1524  1.6.2.1   bouyer 	return (be_intphy_service(sc, &sc->sc_mii, MII_MEDIACHG));
   1525  1.6.2.1   bouyer }
   1526      1.1       pk 
   1527  1.6.2.1   bouyer /*
   1528  1.6.2.1   bouyer  * Service routine for our pseudo-MII internal transceiver.
   1529  1.6.2.1   bouyer  */
   1530  1.6.2.1   bouyer int
   1531  1.6.2.1   bouyer be_intphy_service(sc, mii, cmd)
   1532  1.6.2.1   bouyer 	struct be_softc *sc;
   1533  1.6.2.1   bouyer 	struct mii_data *mii;
   1534  1.6.2.1   bouyer 	int cmd;
   1535  1.6.2.1   bouyer {
   1536  1.6.2.1   bouyer 	struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
   1537  1.6.2.1   bouyer 	int bmcr, bmsr;
   1538  1.6.2.1   bouyer 	int error;
   1539      1.1       pk 
   1540  1.6.2.1   bouyer 	switch (cmd) {
   1541  1.6.2.1   bouyer 	case MII_POLLSTAT:
   1542  1.6.2.1   bouyer 		/*
   1543  1.6.2.1   bouyer 		 * If we're not polling our PHY instance, just return.
   1544  1.6.2.1   bouyer 		 */
   1545  1.6.2.1   bouyer 		if (IFM_INST(ife->ifm_media) != sc->sc_mii_inst)
   1546  1.6.2.1   bouyer 			return (0);
   1547  1.6.2.1   bouyer 
   1548  1.6.2.1   bouyer 		break;
   1549  1.6.2.1   bouyer 
   1550  1.6.2.1   bouyer 	case MII_MEDIACHG:
   1551  1.6.2.1   bouyer 
   1552  1.6.2.1   bouyer 		/*
   1553  1.6.2.1   bouyer 		 * If the media indicates a different PHY instance,
   1554  1.6.2.1   bouyer 		 * isolate ourselves.
   1555  1.6.2.1   bouyer 		 */
   1556  1.6.2.1   bouyer 		if (IFM_INST(ife->ifm_media) != sc->sc_mii_inst) {
   1557  1.6.2.1   bouyer 			bmcr = be_mii_readreg((void *)sc,
   1558  1.6.2.1   bouyer 				BE_PHY_INTERNAL, MII_BMCR);
   1559  1.6.2.1   bouyer 			be_mii_writereg((void *)sc,
   1560  1.6.2.1   bouyer 				BE_PHY_INTERNAL, MII_BMCR, bmcr | BMCR_ISO);
   1561  1.6.2.1   bouyer 			sc->sc_mii_flags &= ~MIIF_HAVELINK;
   1562  1.6.2.1   bouyer 			sc->sc_intphy_curspeed = 0;
   1563  1.6.2.1   bouyer 			return (0);
   1564  1.6.2.1   bouyer 		}
   1565  1.6.2.1   bouyer 
   1566  1.6.2.1   bouyer 
   1567  1.6.2.1   bouyer 		if ((error = be_mii_reset(sc, BE_PHY_INTERNAL)) != 0)
   1568      1.1       pk 			return (error);
   1569      1.1       pk 
   1570  1.6.2.1   bouyer 		bmcr = be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMCR);
   1571  1.6.2.1   bouyer 
   1572  1.6.2.1   bouyer 		/*
   1573  1.6.2.1   bouyer 		 * Select the new mode and take out of isolation
   1574  1.6.2.1   bouyer 		 */
   1575  1.6.2.1   bouyer 		if (IFM_SUBTYPE(ife->ifm_media) == IFM_100_TX)
   1576  1.6.2.1   bouyer 			bmcr |= BMCR_S100;
   1577  1.6.2.1   bouyer 		else if (IFM_SUBTYPE(ife->ifm_media) == IFM_10_T)
   1578  1.6.2.1   bouyer 			bmcr &= ~BMCR_S100;
   1579  1.6.2.1   bouyer 		else if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   1580  1.6.2.1   bouyer 			if ((sc->sc_mii_flags & MIIF_HAVELINK) != 0) {
   1581  1.6.2.1   bouyer 				bmcr &= ~BMCR_S100;
   1582  1.6.2.1   bouyer 				bmcr |= sc->sc_intphy_curspeed;
   1583  1.6.2.1   bouyer 			} else {
   1584  1.6.2.1   bouyer 				/* Keep isolated until link is up */
   1585  1.6.2.1   bouyer 				bmcr |= BMCR_ISO;
   1586  1.6.2.1   bouyer 				sc->sc_mii_flags |= MIIF_DOINGAUTO;
   1587  1.6.2.1   bouyer 			}
   1588  1.6.2.1   bouyer 		}
   1589  1.6.2.1   bouyer 
   1590  1.6.2.1   bouyer 		if ((IFM_OPTIONS(ife->ifm_media) & IFM_FDX) != 0)
   1591  1.6.2.1   bouyer 			bmcr |= BMCR_FDX;
   1592      1.1       pk 		else
   1593  1.6.2.1   bouyer 			bmcr &= ~BMCR_FDX;
   1594      1.1       pk 
   1595  1.6.2.1   bouyer 		be_mii_writereg((void *)sc, BE_PHY_INTERNAL, MII_BMCR, bmcr);
   1596  1.6.2.1   bouyer 		break;
   1597      1.1       pk 
   1598  1.6.2.1   bouyer 	case MII_TICK:
   1599  1.6.2.1   bouyer 		/*
   1600  1.6.2.1   bouyer 		 * If we're not currently selected, just return.
   1601  1.6.2.1   bouyer 		 */
   1602  1.6.2.1   bouyer 		if (IFM_INST(ife->ifm_media) != sc->sc_mii_inst)
   1603  1.6.2.1   bouyer 			return (0);
   1604      1.1       pk 
   1605  1.6.2.1   bouyer 		/* Only used for automatic media selection */
   1606  1.6.2.1   bouyer 		if (IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO)
   1607  1.6.2.1   bouyer 			return (0);
   1608  1.6.2.1   bouyer 
   1609  1.6.2.1   bouyer 		/* Is the interface even up? */
   1610  1.6.2.1   bouyer 		if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
   1611  1.6.2.1   bouyer 			return (0);
   1612      1.1       pk 
   1613  1.6.2.1   bouyer 		/*
   1614  1.6.2.1   bouyer 		 * Check link status; if we don't have a link, try another
   1615  1.6.2.1   bouyer 		 * speed. We can't detect duplex mode, so half-duplex is
   1616  1.6.2.1   bouyer 		 * what we have to settle for.
   1617  1.6.2.1   bouyer 		 */
   1618      1.1       pk 
   1619  1.6.2.1   bouyer 		/* Read twice in case the register is latched */
   1620  1.6.2.1   bouyer 		bmsr = be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMSR) |
   1621  1.6.2.1   bouyer 		       be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMSR);
   1622  1.6.2.1   bouyer 
   1623  1.6.2.1   bouyer 		if ((bmsr & BMSR_LINK) != 0) {
   1624  1.6.2.1   bouyer 			/* We have a carrier */
   1625  1.6.2.1   bouyer 			bmcr = be_mii_readreg((void *)sc,
   1626  1.6.2.1   bouyer 					BE_PHY_INTERNAL, MII_BMCR);
   1627  1.6.2.1   bouyer 
   1628  1.6.2.1   bouyer 			if ((sc->sc_mii_flags & MIIF_DOINGAUTO) != 0) {
   1629  1.6.2.1   bouyer 				bmcr = be_mii_readreg((void *)sc,
   1630  1.6.2.1   bouyer 						BE_PHY_INTERNAL, MII_BMCR);
   1631  1.6.2.1   bouyer 
   1632  1.6.2.1   bouyer 				sc->sc_mii_flags |= MIIF_HAVELINK;
   1633  1.6.2.1   bouyer 				sc->sc_intphy_curspeed = (bmcr & BMCR_S100);
   1634  1.6.2.1   bouyer 				sc->sc_mii_flags &= ~MIIF_DOINGAUTO;
   1635  1.6.2.1   bouyer 
   1636  1.6.2.1   bouyer 				bmcr &= ~BMCR_ISO;
   1637  1.6.2.1   bouyer 				be_mii_writereg((void *)sc,
   1638  1.6.2.1   bouyer 					BE_PHY_INTERNAL, MII_BMCR, bmcr);
   1639  1.6.2.1   bouyer 
   1640  1.6.2.1   bouyer 				printf("%s: link up at %s Mbps\n",
   1641  1.6.2.1   bouyer 					sc->sc_dev.dv_xname,
   1642  1.6.2.1   bouyer 					(bmcr & BMCR_S100) ? "100" : "10");
   1643  1.6.2.1   bouyer 			}
   1644  1.6.2.1   bouyer 			return (0);
   1645  1.6.2.1   bouyer 		}
   1646      1.1       pk 
   1647  1.6.2.1   bouyer 		if ((sc->sc_mii_flags & MIIF_DOINGAUTO) == 0) {
   1648  1.6.2.1   bouyer 			sc->sc_mii_flags |= MIIF_DOINGAUTO;
   1649  1.6.2.1   bouyer 			sc->sc_mii_flags &= ~MIIF_HAVELINK;
   1650  1.6.2.1   bouyer 			sc->sc_intphy_curspeed = 0;
   1651  1.6.2.1   bouyer 			printf("%s: link down\n", sc->sc_dev.dv_xname);
   1652  1.6.2.1   bouyer 		}
   1653      1.1       pk 
   1654  1.6.2.1   bouyer 		/* Only retry autonegotiation every 5 seconds. */
   1655  1.6.2.1   bouyer 		if (++sc->sc_mii_ticks < 5)
   1656  1.6.2.1   bouyer 			return(0);
   1657  1.6.2.1   bouyer 
   1658  1.6.2.1   bouyer 		sc->sc_mii_ticks = 0;
   1659  1.6.2.1   bouyer 		bmcr = be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMCR);
   1660  1.6.2.1   bouyer 		/* Just flip the fast speed bit */
   1661  1.6.2.1   bouyer 		bmcr ^= BMCR_S100;
   1662  1.6.2.1   bouyer 		be_mii_writereg((void *)sc, BE_PHY_INTERNAL, MII_BMCR, bmcr);
   1663  1.6.2.1   bouyer 
   1664  1.6.2.1   bouyer 		break;
   1665  1.6.2.1   bouyer 
   1666  1.6.2.1   bouyer 	case MII_DOWN:
   1667  1.6.2.1   bouyer 		/* Isolate this phy */
   1668  1.6.2.1   bouyer 		bmcr = be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMCR);
   1669  1.6.2.1   bouyer 		be_mii_writereg((void *)sc,
   1670  1.6.2.1   bouyer 				BE_PHY_INTERNAL, MII_BMCR, bmcr | BMCR_ISO);
   1671  1.6.2.1   bouyer 		return (0);
   1672      1.1       pk 	}
   1673      1.1       pk 
   1674  1.6.2.1   bouyer 	/* Update the media status. */
   1675  1.6.2.1   bouyer 	be_intphy_status(sc);
   1676      1.1       pk 
   1677  1.6.2.1   bouyer 	/* Callback if something changed. */
   1678  1.6.2.1   bouyer 	if (sc->sc_mii_active != mii->mii_media_active || cmd == MII_MEDIACHG) {
   1679  1.6.2.1   bouyer 		(*mii->mii_statchg)((struct device *)sc);
   1680  1.6.2.1   bouyer 		sc->sc_mii_active = mii->mii_media_active;
   1681      1.1       pk 	}
   1682  1.6.2.1   bouyer 	return (0);
   1683  1.6.2.1   bouyer }
   1684  1.6.2.1   bouyer 
   1685  1.6.2.1   bouyer /*
   1686  1.6.2.1   bouyer  * Determine status of internal transceiver
   1687  1.6.2.1   bouyer  */
   1688  1.6.2.1   bouyer void
   1689  1.6.2.1   bouyer be_intphy_status(sc)
   1690  1.6.2.1   bouyer 	struct be_softc *sc;
   1691  1.6.2.1   bouyer {
   1692  1.6.2.1   bouyer 	struct mii_data *mii = &sc->sc_mii;
   1693  1.6.2.1   bouyer 	int media_active, media_status;
   1694  1.6.2.1   bouyer 	int bmcr, bmsr;
   1695  1.6.2.1   bouyer 
   1696  1.6.2.1   bouyer 	media_status = IFM_AVALID;
   1697  1.6.2.1   bouyer 	media_active = 0;
   1698  1.6.2.1   bouyer 
   1699  1.6.2.1   bouyer 	/*
   1700  1.6.2.1   bouyer 	 * Internal transceiver; do the work here.
   1701  1.6.2.1   bouyer 	 */
   1702  1.6.2.1   bouyer 	bmcr = be_mii_readreg((struct device *)sc, BE_PHY_INTERNAL, MII_BMCR);
   1703  1.6.2.1   bouyer 
   1704  1.6.2.1   bouyer 	switch (bmcr & (BMCR_S100 | BMCR_FDX)) {
   1705  1.6.2.1   bouyer 	case (BMCR_S100 | BMCR_FDX):
   1706  1.6.2.1   bouyer 		media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
   1707  1.6.2.1   bouyer 		break;
   1708  1.6.2.1   bouyer 	case BMCR_S100:
   1709  1.6.2.1   bouyer 		media_active = IFM_ETHER | IFM_100_TX | IFM_HDX;
   1710  1.6.2.1   bouyer 		break;
   1711  1.6.2.1   bouyer 	case BMCR_FDX:
   1712  1.6.2.1   bouyer 		media_active = IFM_ETHER | IFM_10_T | IFM_FDX;
   1713  1.6.2.1   bouyer 		break;
   1714  1.6.2.1   bouyer 	case 0:
   1715  1.6.2.1   bouyer 		media_active = IFM_ETHER | IFM_10_T | IFM_HDX;
   1716  1.6.2.1   bouyer 		break;
   1717      1.1       pk 	}
   1718      1.1       pk 
   1719  1.6.2.1   bouyer 	/* Read twice in case the register is latched */
   1720  1.6.2.1   bouyer 	bmsr = be_mii_readreg((struct device *)sc, BE_PHY_INTERNAL, MII_BMSR)|
   1721  1.6.2.1   bouyer 	       be_mii_readreg((struct device *)sc, BE_PHY_INTERNAL, MII_BMSR);
   1722  1.6.2.1   bouyer 	if (bmsr & BMSR_LINK)
   1723  1.6.2.1   bouyer 		media_status |=  IFM_ACTIVE;
   1724  1.6.2.1   bouyer 
   1725  1.6.2.1   bouyer 	mii->mii_media_status = media_status;
   1726  1.6.2.1   bouyer 	mii->mii_media_active = media_active;
   1727      1.1       pk }
   1728