Home | History | Annotate | Line # | Download | only in sbus
be.c revision 1.62
      1  1.62       dsl /*	$NetBSD: be.c,v 1.62 2009/03/14 15:36:20 dsl Exp $	*/
      2   1.1        pk 
      3   1.1        pk /*-
      4   1.1        pk  * Copyright (c) 1999 The NetBSD Foundation, Inc.
      5   1.1        pk  * All rights reserved.
      6   1.1        pk  *
      7   1.1        pk  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1        pk  * by Paul Kranenburg.
      9   1.1        pk  *
     10   1.1        pk  * Redistribution and use in source and binary forms, with or without
     11   1.1        pk  * modification, are permitted provided that the following conditions
     12   1.1        pk  * are met:
     13   1.1        pk  * 1. Redistributions of source code must retain the above copyright
     14   1.1        pk  *    notice, this list of conditions and the following disclaimer.
     15   1.1        pk  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1        pk  *    notice, this list of conditions and the following disclaimer in the
     17   1.1        pk  *    documentation and/or other materials provided with the distribution.
     18   1.1        pk  *
     19   1.1        pk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1        pk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1        pk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1        pk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1        pk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1        pk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1        pk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1        pk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1        pk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1        pk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1        pk  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1        pk  */
     31   1.1        pk 
     32   1.1        pk /*
     33   1.1        pk  * Copyright (c) 1998 Theo de Raadt and Jason L. Wright.
     34   1.1        pk  * All rights reserved.
     35   1.1        pk  *
     36   1.1        pk  * Redistribution and use in source and binary forms, with or without
     37   1.1        pk  * modification, are permitted provided that the following conditions
     38   1.1        pk  * are met:
     39   1.1        pk  * 1. Redistributions of source code must retain the above copyright
     40   1.1        pk  *    notice, this list of conditions and the following disclaimer.
     41   1.1        pk  * 2. Redistributions in binary form must reproduce the above copyright
     42   1.1        pk  *    notice, this list of conditions and the following disclaimer in the
     43   1.1        pk  *    documentation and/or other materials provided with the distribution.
     44   1.1        pk  * 3. The name of the authors may not be used to endorse or promote products
     45   1.1        pk  *    derived from this software without specific prior written permission.
     46   1.1        pk  *
     47   1.1        pk  * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
     48   1.1        pk  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     49   1.1        pk  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     50   1.1        pk  * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
     51   1.1        pk  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     52   1.1        pk  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     53   1.1        pk  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     54   1.1        pk  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     55   1.1        pk  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     56   1.1        pk  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     57   1.1        pk  */
     58  1.29     lukem 
     59  1.29     lukem #include <sys/cdefs.h>
     60  1.62       dsl __KERNEL_RCSID(0, "$NetBSD: be.c,v 1.62 2009/03/14 15:36:20 dsl Exp $");
     61   1.1        pk 
     62   1.1        pk #include "opt_ddb.h"
     63   1.1        pk #include "opt_inet.h"
     64   1.1        pk #include "bpfilter.h"
     65   1.1        pk #include "rnd.h"
     66   1.1        pk 
     67   1.1        pk #include <sys/param.h>
     68   1.1        pk #include <sys/systm.h>
     69  1.17   thorpej #include <sys/callout.h>
     70   1.1        pk #include <sys/kernel.h>
     71   1.1        pk #include <sys/errno.h>
     72   1.1        pk #include <sys/ioctl.h>
     73   1.1        pk #include <sys/mbuf.h>
     74   1.1        pk #include <sys/socket.h>
     75   1.1        pk #include <sys/syslog.h>
     76   1.1        pk #include <sys/device.h>
     77   1.1        pk #include <sys/malloc.h>
     78   1.1        pk #if NRND > 0
     79   1.1        pk #include <sys/rnd.h>
     80   1.1        pk #endif
     81   1.1        pk 
     82   1.1        pk #include <net/if.h>
     83   1.1        pk #include <net/if_dl.h>
     84   1.1        pk #include <net/if_types.h>
     85   1.1        pk #include <net/netisr.h>
     86   1.1        pk #include <net/if_media.h>
     87   1.1        pk #include <net/if_ether.h>
     88   1.1        pk 
     89   1.1        pk #ifdef INET
     90   1.1        pk #include <netinet/in.h>
     91   1.1        pk #include <netinet/if_inarp.h>
     92   1.1        pk #include <netinet/in_systm.h>
     93   1.1        pk #include <netinet/in_var.h>
     94   1.1        pk #include <netinet/ip.h>
     95   1.1        pk #endif
     96   1.1        pk 
     97   1.3        pk 
     98   1.1        pk #if NBPFILTER > 0
     99   1.1        pk #include <net/bpf.h>
    100   1.1        pk #include <net/bpfdesc.h>
    101   1.1        pk #endif
    102   1.1        pk 
    103  1.55        ad #include <sys/bus.h>
    104  1.55        ad #include <sys/intr.h>
    105   1.1        pk #include <machine/autoconf.h>
    106   1.1        pk 
    107   1.1        pk #include <dev/sbus/sbusvar.h>
    108   1.1        pk 
    109   1.1        pk #include <dev/mii/mii.h>
    110   1.1        pk #include <dev/mii/miivar.h>
    111   1.1        pk 
    112   1.1        pk #include <dev/sbus/qecreg.h>
    113   1.1        pk #include <dev/sbus/qecvar.h>
    114   1.1        pk #include <dev/sbus/bereg.h>
    115   1.1        pk 
    116   1.1        pk struct be_softc {
    117   1.1        pk 	struct	device	sc_dev;
    118   1.1        pk 	struct	sbusdev sc_sd;		/* sbus device */
    119  1.39       wiz 	bus_space_tag_t	sc_bustag;	/* bus & DMA tags */
    120   1.1        pk 	bus_dma_tag_t	sc_dmatag;
    121  1.18        pk 	bus_dmamap_t	sc_dmamap;
    122   1.1        pk 	struct	ethercom sc_ethercom;
    123   1.1        pk 	/*struct	ifmedia sc_ifmedia;	-* interface media */
    124   1.1        pk 	struct mii_data	sc_mii;		/* MII media control */
    125   1.1        pk #define sc_media	sc_mii.mii_media/* shorthand */
    126  1.11        pk 	int		sc_phys[2];	/* MII instance -> phy */
    127   1.1        pk 
    128  1.17   thorpej 	struct callout sc_tick_ch;
    129  1.17   thorpej 
    130  1.12        pk 	/*
    131  1.12        pk 	 * Some `mii_softc' items we need to emulate MII operation
    132  1.12        pk 	 * for our internal transceiver.
    133  1.12        pk 	 */
    134  1.12        pk 	int		sc_mii_inst;	/* instance of internal phy */
    135  1.12        pk 	int		sc_mii_active;	/* currently active medium */
    136  1.12        pk 	int		sc_mii_ticks;	/* tick counter */
    137  1.13        pk 	int		sc_mii_flags;	/* phy status flags */
    138  1.13        pk #define MIIF_HAVELINK	0x04000000
    139  1.13        pk 	int		sc_intphy_curspeed;	/* Established link speed */
    140  1.12        pk 
    141   1.1        pk 	struct	qec_softc *sc_qec;	/* QEC parent */
    142   1.1        pk 
    143   1.1        pk 	bus_space_handle_t	sc_qr;	/* QEC registers */
    144   1.1        pk 	bus_space_handle_t	sc_br;	/* BE registers */
    145   1.1        pk 	bus_space_handle_t	sc_cr;	/* channel registers */
    146   1.1        pk 	bus_space_handle_t	sc_tr;	/* transceiver registers */
    147   1.1        pk 
    148   1.1        pk 	u_int	sc_rev;
    149   1.1        pk 
    150   1.1        pk 	int	sc_channel;		/* channel number */
    151   1.1        pk 	int	sc_burst;
    152   1.1        pk 
    153   1.2        pk 	struct  qec_ring	sc_rb;	/* Packet Ring Buffer */
    154   1.1        pk 
    155   1.1        pk 	/* MAC address */
    156   1.1        pk 	u_int8_t sc_enaddr[6];
    157  1.43        pk #ifdef BEDEBUG
    158  1.43        pk 	int	sc_debug;
    159  1.43        pk #endif
    160   1.1        pk };
    161   1.1        pk 
    162  1.45     perry int	bematch(struct device *, struct cfdata *, void *);
    163  1.45     perry void	beattach(struct device *, struct device *, void *);
    164   1.1        pk 
    165  1.45     perry void	beinit(struct be_softc *);
    166  1.45     perry void	bestart(struct ifnet *);
    167  1.45     perry void	bestop(struct be_softc *);
    168  1.45     perry void	bewatchdog(struct ifnet *);
    169  1.51  christos int	beioctl(struct ifnet *, u_long, void *);
    170  1.45     perry void	bereset(struct be_softc *);
    171  1.45     perry 
    172  1.45     perry int	beintr(void *);
    173  1.45     perry int	berint(struct be_softc *);
    174  1.45     perry int	betint(struct be_softc *);
    175  1.45     perry int	beqint(struct be_softc *, u_int32_t);
    176  1.45     perry int	beeint(struct be_softc *, u_int32_t);
    177  1.45     perry 
    178  1.45     perry static void	be_read(struct be_softc *, int, int);
    179  1.45     perry static int	be_put(struct be_softc *, int, struct mbuf *);
    180  1.45     perry static struct mbuf *be_get(struct be_softc *, int, int);
    181   1.1        pk 
    182  1.45     perry void	be_pal_gate(struct be_softc *, int);
    183   1.1        pk 
    184   1.1        pk /* ifmedia callbacks */
    185  1.45     perry void	be_ifmedia_sts(struct ifnet *, struct ifmediareq *);
    186  1.45     perry int	be_ifmedia_upd(struct ifnet *);
    187   1.2        pk 
    188  1.45     perry void	be_mcreset(struct be_softc *);
    189   1.1        pk 
    190   1.1        pk /* MII methods & callbacks */
    191  1.45     perry static int	be_mii_readreg(struct device *, int, int);
    192  1.45     perry static void	be_mii_writereg(struct device *, int, int, int);
    193  1.45     perry static void	be_mii_statchg(struct device *);
    194   1.1        pk 
    195   1.1        pk /* MII helpers */
    196  1.45     perry static void	be_mii_sync(struct be_softc *);
    197  1.45     perry static void	be_mii_sendbits(struct be_softc *, int, u_int32_t, int);
    198  1.45     perry static int	be_mii_reset(struct be_softc *, int);
    199  1.45     perry static int	be_tcvr_read_bit(struct be_softc *, int);
    200  1.45     perry static void	be_tcvr_write_bit(struct be_softc *, int, int);
    201  1.45     perry 
    202  1.45     perry void	be_tick(void *);
    203  1.45     perry void	be_intphy_auto(struct be_softc *);
    204  1.45     perry void	be_intphy_status(struct be_softc *);
    205  1.45     perry int	be_intphy_service(struct be_softc *, struct mii_data *, int);
    206   1.1        pk 
    207   1.1        pk 
    208  1.36   thorpej CFATTACH_DECL(be, sizeof(struct be_softc),
    209  1.37   thorpej     bematch, beattach, NULL, NULL);
    210   1.1        pk 
    211   1.1        pk int
    212  1.62       dsl bematch(struct device *parent, struct cfdata *cf, void *aux)
    213   1.1        pk {
    214   1.1        pk 	struct sbus_attach_args *sa = aux;
    215   1.1        pk 
    216  1.34   thorpej 	return (strcmp(cf->cf_name, sa->sa_name) == 0);
    217   1.1        pk }
    218   1.1        pk 
    219   1.1        pk void
    220   1.1        pk beattach(parent, self, aux)
    221   1.1        pk 	struct device *parent, *self;
    222   1.1        pk 	void *aux;
    223   1.1        pk {
    224   1.1        pk 	struct sbus_attach_args *sa = aux;
    225   1.1        pk 	struct qec_softc *qec = (struct qec_softc *)parent;
    226   1.1        pk 	struct be_softc *sc = (struct be_softc *)self;
    227   1.1        pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    228   1.1        pk 	struct mii_data *mii = &sc->sc_mii;
    229  1.11        pk 	struct mii_softc *child;
    230   1.1        pk 	int node = sa->sa_node;
    231  1.18        pk 	bus_dma_tag_t dmatag = sa->sa_dmatag;
    232   1.1        pk 	bus_dma_segment_t seg;
    233   1.1        pk 	bus_size_t size;
    234  1.18        pk 	int instance;
    235   1.1        pk 	int rseg, error;
    236  1.11        pk 	u_int32_t v;
    237   1.1        pk 
    238   1.1        pk 	if (sa->sa_nreg < 3) {
    239   1.1        pk 		printf("%s: only %d register sets\n",
    240  1.57    cegger 			device_xname(self), sa->sa_nreg);
    241   1.1        pk 		return;
    242   1.1        pk 	}
    243   1.1        pk 
    244  1.30        pk 	if (bus_space_map(sa->sa_bustag,
    245  1.30        pk 			  (bus_addr_t)BUS_ADDR(
    246  1.33   thorpej 				sa->sa_reg[0].oa_space,
    247  1.33   thorpej 				sa->sa_reg[0].oa_base),
    248  1.33   thorpej 			  (bus_size_t)sa->sa_reg[0].oa_size,
    249  1.31       eeh 			  0, &sc->sc_cr) != 0) {
    250   1.1        pk 		printf("beattach: cannot map registers\n");
    251   1.1        pk 		return;
    252   1.1        pk 	}
    253   1.1        pk 
    254  1.30        pk 	if (bus_space_map(sa->sa_bustag,
    255  1.30        pk 			  (bus_addr_t)BUS_ADDR(
    256  1.33   thorpej 				sa->sa_reg[1].oa_space,
    257  1.33   thorpej 				sa->sa_reg[1].oa_base),
    258  1.33   thorpej 			  (bus_size_t)sa->sa_reg[1].oa_size,
    259  1.31       eeh 			  0, &sc->sc_br) != 0) {
    260   1.1        pk 		printf("beattach: cannot map registers\n");
    261   1.1        pk 		return;
    262   1.1        pk 	}
    263   1.1        pk 
    264  1.30        pk 	if (bus_space_map(sa->sa_bustag,
    265  1.30        pk 			  (bus_addr_t)BUS_ADDR(
    266  1.33   thorpej 				sa->sa_reg[2].oa_space,
    267  1.33   thorpej 				sa->sa_reg[2].oa_base),
    268  1.33   thorpej 			  (bus_size_t)sa->sa_reg[2].oa_size,
    269  1.31       eeh 			  0, &sc->sc_tr) != 0) {
    270   1.1        pk 		printf("beattach: cannot map registers\n");
    271   1.1        pk 		return;
    272   1.1        pk 	}
    273   1.1        pk 
    274  1.27       eeh 	sc->sc_bustag = sa->sa_bustag;
    275   1.1        pk 	sc->sc_qec = qec;
    276   1.1        pk 	sc->sc_qr = qec->sc_regs;
    277   1.1        pk 
    278  1.42        pk 	sc->sc_rev = prom_getpropint(node, "board-version", -1);
    279   1.1        pk 	printf(" rev %x", sc->sc_rev);
    280   1.1        pk 
    281  1.61  macallan 	callout_init(&sc->sc_tick_ch, 0);
    282  1.61  macallan 
    283   1.1        pk 	bestop(sc);
    284   1.1        pk 
    285  1.42        pk 	sc->sc_channel = prom_getpropint(node, "channel#", -1);
    286   1.1        pk 	if (sc->sc_channel == -1)
    287   1.1        pk 		sc->sc_channel = 0;
    288   1.1        pk 
    289  1.42        pk 	sc->sc_burst = prom_getpropint(node, "burst-sizes", -1);
    290   1.1        pk 	if (sc->sc_burst == -1)
    291   1.1        pk 		sc->sc_burst = qec->sc_burst;
    292   1.1        pk 
    293   1.1        pk 	/* Clamp at parent's burst sizes */
    294   1.1        pk 	sc->sc_burst &= qec->sc_burst;
    295   1.1        pk 
    296   1.9        pk 	/* Establish interrupt handler */
    297   1.9        pk 	if (sa->sa_nintr)
    298  1.21        pk 		(void)bus_intr_establish(sa->sa_bustag, sa->sa_pri, IPL_NET,
    299  1.38        pk 					 beintr, sc);
    300   1.1        pk 
    301  1.41        pk 	prom_getether(node, sc->sc_enaddr);
    302   1.1        pk 	printf(" address %s\n", ether_sprintf(sc->sc_enaddr));
    303   1.1        pk 
    304   1.1        pk 	/*
    305   1.1        pk 	 * Allocate descriptor ring and buffers.
    306   1.1        pk 	 */
    307   1.2        pk 
    308   1.2        pk 	/* for now, allocate as many bufs as there are ring descriptors */
    309   1.2        pk 	sc->sc_rb.rb_ntbuf = QEC_XD_RING_MAXSIZE;
    310   1.2        pk 	sc->sc_rb.rb_nrbuf = QEC_XD_RING_MAXSIZE;
    311   1.1        pk 
    312   1.1        pk 	size =	QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
    313   1.1        pk 		QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
    314   1.2        pk 		sc->sc_rb.rb_ntbuf * BE_PKT_BUF_SZ +
    315   1.2        pk 		sc->sc_rb.rb_nrbuf * BE_PKT_BUF_SZ;
    316  1.18        pk 
    317  1.19        pk 	/* Get a DMA handle */
    318  1.19        pk 	if ((error = bus_dmamap_create(dmatag, size, 1, size, 0,
    319  1.18        pk 				    BUS_DMA_NOWAIT, &sc->sc_dmamap)) != 0) {
    320  1.57    cegger 		aprint_error_dev(self, "DMA map create error %d\n", error);
    321  1.18        pk 		return;
    322  1.18        pk 	}
    323  1.18        pk 
    324  1.18        pk 	/* Allocate DMA buffer */
    325  1.20        pk 	if ((error = bus_dmamem_alloc(sa->sa_dmatag, size, 0, 0,
    326   1.1        pk 				      &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
    327  1.57    cegger 		aprint_error_dev(self, "DMA buffer alloc error %d\n",
    328  1.57    cegger 			error);
    329   1.1        pk 		return;
    330   1.1        pk 	}
    331  1.18        pk 
    332  1.18        pk 	/* Map DMA memory in CPU addressable space */
    333   1.1        pk 	if ((error = bus_dmamem_map(sa->sa_dmatag, &seg, rseg, size,
    334   1.2        pk 			            &sc->sc_rb.rb_membase,
    335   1.1        pk 			            BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    336  1.57    cegger 		aprint_error_dev(self, "DMA buffer map error %d\n",
    337  1.57    cegger 			error);
    338   1.1        pk 		bus_dmamem_free(sa->sa_dmatag, &seg, rseg);
    339  1.25   thorpej 		return;
    340  1.25   thorpej 	}
    341  1.25   thorpej 
    342  1.25   thorpej 	/* Load the buffer */
    343  1.25   thorpej 	if ((error = bus_dmamap_load(dmatag, sc->sc_dmamap,
    344  1.25   thorpej 				     sc->sc_rb.rb_membase, size, NULL,
    345  1.25   thorpej 				     BUS_DMA_NOWAIT)) != 0) {
    346  1.57    cegger 		aprint_error_dev(self, "DMA buffer map load error %d\n",
    347  1.57    cegger 			error);
    348  1.25   thorpej 		bus_dmamem_unmap(dmatag, sc->sc_rb.rb_membase, size);
    349  1.25   thorpej 		bus_dmamem_free(dmatag, &seg, rseg);
    350   1.1        pk 		return;
    351   1.1        pk 	}
    352  1.26        pk 	sc->sc_rb.rb_dmabase = sc->sc_dmamap->dm_segs[0].ds_addr;
    353   1.1        pk 
    354   1.1        pk 	/*
    355   1.1        pk 	 * Initialize our media structures and MII info.
    356   1.1        pk 	 */
    357   1.1        pk 	mii->mii_ifp = ifp;
    358   1.1        pk 	mii->mii_readreg = be_mii_readreg;
    359   1.1        pk 	mii->mii_writereg = be_mii_writereg;
    360  1.10        pk 	mii->mii_statchg = be_mii_statchg;
    361   1.1        pk 
    362   1.1        pk 	ifmedia_init(&mii->mii_media, 0, be_ifmedia_upd, be_ifmedia_sts);
    363   1.1        pk 
    364  1.11        pk 	/*
    365  1.11        pk 	 * Initialize transceiver and determine which PHY connection to use.
    366  1.11        pk 	 */
    367  1.11        pk 	be_mii_sync(sc);
    368  1.11        pk 	v = bus_space_read_4(sc->sc_bustag, sc->sc_tr, BE_TRI_MGMTPAL);
    369  1.11        pk 
    370  1.11        pk 	instance = 0;
    371  1.11        pk 
    372  1.11        pk 	if ((v & MGMT_PAL_EXT_MDIO) != 0) {
    373  1.10        pk 
    374  1.14   thorpej 		mii_attach(&sc->sc_dev, mii, 0xffffffff, BE_PHY_EXTERNAL,
    375  1.15   thorpej 		    MII_OFFSET_ANY, 0);
    376   1.1        pk 
    377  1.11        pk 		child = LIST_FIRST(&mii->mii_phys);
    378  1.11        pk 		if (child == NULL) {
    379   1.1        pk 			/* No PHY attached */
    380  1.11        pk 			ifmedia_add(&sc->sc_media,
    381  1.11        pk 				    IFM_MAKEWORD(IFM_ETHER,IFM_NONE,0,instance),
    382  1.11        pk 				    0, NULL);
    383  1.11        pk 			ifmedia_set(&sc->sc_media,
    384  1.11        pk 				   IFM_MAKEWORD(IFM_ETHER,IFM_NONE,0,instance));
    385   1.1        pk 		} else {
    386   1.1        pk 			/*
    387  1.11        pk 			 * Note: we support just one PHY on the external
    388  1.11        pk 			 * MII connector.
    389  1.11        pk 			 */
    390  1.11        pk #ifdef DIAGNOSTIC
    391  1.11        pk 			if (LIST_NEXT(child, mii_list) != NULL) {
    392  1.57    cegger 				aprint_error_dev(&sc->sc_dev, "spurious MII device %s attached\n",
    393  1.59   xtraeme 				       device_xname(child->mii_dev));
    394  1.11        pk 			}
    395  1.11        pk #endif
    396  1.11        pk 			if (child->mii_phy != BE_PHY_EXTERNAL ||
    397  1.11        pk 			    child->mii_inst > 0) {
    398  1.57    cegger 				aprint_error_dev(&sc->sc_dev, "cannot accommodate MII device %s"
    399  1.11        pk 				       " at phy %d, instance %d\n",
    400  1.59   xtraeme 				       device_xname(child->mii_dev),
    401  1.11        pk 				       child->mii_phy, child->mii_inst);
    402  1.11        pk 			} else {
    403  1.11        pk 				sc->sc_phys[instance] = child->mii_phy;
    404  1.11        pk 			}
    405  1.11        pk 
    406  1.11        pk 			/*
    407   1.1        pk 			 * XXX - we can really do the following ONLY if the
    408   1.1        pk 			 * phy indeed has the auto negotiation capability!!
    409   1.1        pk 			 */
    410  1.11        pk 			ifmedia_set(&sc->sc_media,
    411  1.11        pk 				   IFM_MAKEWORD(IFM_ETHER,IFM_AUTO,0,instance));
    412  1.11        pk 
    413  1.11        pk 			/* Mark our current media setting */
    414  1.11        pk 			be_pal_gate(sc, BE_PHY_EXTERNAL);
    415  1.11        pk 			instance++;
    416   1.1        pk 		}
    417  1.11        pk 
    418  1.11        pk 	}
    419  1.11        pk 
    420  1.11        pk 	if ((v & MGMT_PAL_INT_MDIO) != 0) {
    421   1.1        pk 		/*
    422   1.1        pk 		 * The be internal phy looks vaguely like MII hardware,
    423   1.1        pk 		 * but not enough to be able to use the MII device
    424   1.1        pk 		 * layer. Hence, we have to take care of media selection
    425   1.1        pk 		 * ourselves.
    426   1.1        pk 		 */
    427   1.1        pk 
    428  1.12        pk 		sc->sc_mii_inst = instance;
    429  1.11        pk 		sc->sc_phys[instance] = BE_PHY_INTERNAL;
    430  1.11        pk 
    431   1.1        pk 		/* Use `ifm_data' to store BMCR bits */
    432   1.1        pk 		ifmedia_add(&sc->sc_media,
    433  1.11        pk 			    IFM_MAKEWORD(IFM_ETHER,IFM_10_T,0,instance),
    434   1.1        pk 			    0, NULL);
    435   1.1        pk 		ifmedia_add(&sc->sc_media,
    436  1.11        pk 			    IFM_MAKEWORD(IFM_ETHER,IFM_100_TX,0,instance),
    437   1.1        pk 			    BMCR_S100, NULL);
    438   1.1        pk 		ifmedia_add(&sc->sc_media,
    439  1.11        pk 			    IFM_MAKEWORD(IFM_ETHER,IFM_AUTO,0,instance),
    440   1.1        pk 			    0, NULL);
    441  1.11        pk 
    442  1.13        pk 		printf("on-board transceiver at %s: 10baseT, 100baseTX, auto\n",
    443  1.57    cegger 			device_xname(self));
    444  1.13        pk 
    445  1.12        pk 		be_mii_reset(sc, BE_PHY_INTERNAL);
    446  1.11        pk 		/* Only set default medium here if there's no external PHY */
    447  1.11        pk 		if (instance == 0) {
    448  1.11        pk 			be_pal_gate(sc, BE_PHY_INTERNAL);
    449  1.11        pk 			ifmedia_set(&sc->sc_media,
    450  1.11        pk 				   IFM_MAKEWORD(IFM_ETHER,IFM_AUTO,0,instance));
    451  1.12        pk 		} else
    452  1.12        pk 			be_mii_writereg((void *)sc,
    453  1.12        pk 				BE_PHY_INTERNAL, MII_BMCR, BMCR_ISO);
    454   1.1        pk 	}
    455   1.1        pk 
    456  1.57    cegger 	memcpy(ifp->if_xname, device_xname(&sc->sc_dev), IFNAMSIZ);
    457   1.1        pk 	ifp->if_softc = sc;
    458   1.1        pk 	ifp->if_start = bestart;
    459   1.1        pk 	ifp->if_ioctl = beioctl;
    460   1.1        pk 	ifp->if_watchdog = bewatchdog;
    461   1.1        pk 	ifp->if_flags =
    462   1.1        pk 		IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS | IFF_MULTICAST;
    463  1.23   thorpej 	IFQ_SET_READY(&ifp->if_snd);
    464   1.1        pk 
    465  1.40        pk 	/* claim 802.1q capability */
    466  1.40        pk 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
    467  1.40        pk 
    468   1.1        pk 	/* Attach the interface. */
    469   1.1        pk 	if_attach(ifp);
    470   1.1        pk 	ether_ifattach(ifp, sc->sc_enaddr);
    471   1.1        pk }
    472   1.1        pk 
    473   1.1        pk 
    474   1.1        pk /*
    475   1.1        pk  * Routine to copy from mbuf chain to transmit buffer in
    476   1.1        pk  * network buffer memory.
    477   1.1        pk  */
    478  1.48     perry static inline int
    479  1.62       dsl be_put(struct be_softc *sc, int idx, struct mbuf *m)
    480   1.1        pk {
    481   1.1        pk 	struct mbuf *n;
    482   1.1        pk 	int len, tlen = 0, boff = 0;
    483  1.51  christos 	void *bp;
    484   1.2        pk 
    485  1.52  christos 	bp = (char *)sc->sc_rb.rb_txbuf + (idx % sc->sc_rb.rb_ntbuf) * BE_PKT_BUF_SZ;
    486   1.1        pk 
    487   1.1        pk 	for (; m; m = n) {
    488   1.1        pk 		len = m->m_len;
    489   1.1        pk 		if (len == 0) {
    490   1.1        pk 			MFREE(m, n);
    491   1.1        pk 			continue;
    492   1.1        pk 		}
    493  1.52  christos 		memcpy((char *)bp + boff, mtod(m, void *), len);
    494   1.1        pk 		boff += len;
    495   1.1        pk 		tlen += len;
    496   1.1        pk 		MFREE(m, n);
    497   1.1        pk 	}
    498   1.1        pk 	return (tlen);
    499   1.1        pk }
    500   1.1        pk 
    501   1.1        pk /*
    502   1.1        pk  * Pull data off an interface.
    503   1.1        pk  * Len is the length of data, with local net header stripped.
    504   1.1        pk  * We copy the data into mbufs.  When full cluster sized units are present,
    505   1.1        pk  * we copy into clusters.
    506   1.1        pk  */
    507  1.48     perry static inline struct mbuf *
    508   1.1        pk be_get(sc, idx, totlen)
    509   1.1        pk 	struct be_softc *sc;
    510   1.1        pk 	int idx, totlen;
    511   1.1        pk {
    512   1.1        pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    513   1.1        pk 	struct mbuf *m;
    514   1.1        pk 	struct mbuf *top, **mp;
    515   1.1        pk 	int len, pad, boff = 0;
    516  1.51  christos 	void *bp;
    517   1.2        pk 
    518  1.52  christos 	bp = (char *)sc->sc_rb.rb_rxbuf + (idx % sc->sc_rb.rb_nrbuf) * BE_PKT_BUF_SZ;
    519   1.1        pk 
    520   1.1        pk 	MGETHDR(m, M_DONTWAIT, MT_DATA);
    521   1.1        pk 	if (m == NULL)
    522   1.1        pk 		return (NULL);
    523   1.1        pk 	m->m_pkthdr.rcvif = ifp;
    524   1.1        pk 	m->m_pkthdr.len = totlen;
    525   1.1        pk 
    526   1.1        pk 	pad = ALIGN(sizeof(struct ether_header)) - sizeof(struct ether_header);
    527   1.1        pk 	m->m_data += pad;
    528   1.1        pk 	len = MHLEN - pad;
    529   1.1        pk 	top = NULL;
    530   1.1        pk 	mp = &top;
    531   1.1        pk 
    532   1.1        pk 	while (totlen > 0) {
    533   1.1        pk 		if (top) {
    534   1.1        pk 			MGET(m, M_DONTWAIT, MT_DATA);
    535   1.1        pk 			if (m == NULL) {
    536   1.1        pk 				m_freem(top);
    537   1.1        pk 				return (NULL);
    538   1.1        pk 			}
    539   1.1        pk 			len = MLEN;
    540   1.1        pk 		}
    541   1.1        pk 		if (top && totlen >= MINCLSIZE) {
    542   1.1        pk 			MCLGET(m, M_DONTWAIT);
    543   1.1        pk 			if (m->m_flags & M_EXT)
    544   1.1        pk 				len = MCLBYTES;
    545   1.1        pk 		}
    546   1.1        pk 		m->m_len = len = min(totlen, len);
    547  1.52  christos 		memcpy(mtod(m, void *), (char *)bp + boff, len);
    548   1.1        pk 		boff += len;
    549   1.1        pk 		totlen -= len;
    550   1.1        pk 		*mp = m;
    551   1.1        pk 		mp = &m->m_next;
    552   1.1        pk 	}
    553   1.1        pk 
    554   1.1        pk 	return (top);
    555   1.1        pk }
    556   1.1        pk 
    557   1.1        pk /*
    558   1.1        pk  * Pass a packet to the higher levels.
    559   1.1        pk  */
    560  1.48     perry static inline void
    561   1.1        pk be_read(sc, idx, len)
    562   1.1        pk 	struct be_softc *sc;
    563   1.1        pk 	int idx, len;
    564   1.1        pk {
    565   1.1        pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    566   1.1        pk 	struct mbuf *m;
    567   1.1        pk 
    568  1.43        pk 	if (len <= sizeof(struct ether_header) ||
    569  1.46    bouyer 	    len > ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN) {
    570  1.43        pk #ifdef BEDEBUG
    571  1.43        pk 		if (sc->sc_debug)
    572  1.43        pk 			printf("%s: invalid packet size %d; dropping\n",
    573  1.43        pk 				ifp->if_xname, len);
    574  1.43        pk #endif
    575   1.1        pk 		ifp->if_ierrors++;
    576   1.1        pk 		return;
    577   1.1        pk 	}
    578   1.1        pk 
    579   1.1        pk 	/*
    580   1.1        pk 	 * Pull packet off interface.
    581   1.1        pk 	 */
    582   1.1        pk 	m = be_get(sc, idx, len);
    583   1.1        pk 	if (m == NULL) {
    584   1.1        pk 		ifp->if_ierrors++;
    585   1.1        pk 		return;
    586   1.1        pk 	}
    587   1.1        pk 	ifp->if_ipackets++;
    588   1.1        pk 
    589   1.1        pk #if NBPFILTER > 0
    590   1.1        pk 	/*
    591   1.1        pk 	 * Check if there's a BPF listener on this interface.
    592   1.1        pk 	 * If so, hand off the raw packet to BPF.
    593   1.1        pk 	 */
    594   1.1        pk 	if (ifp->if_bpf)
    595   1.1        pk 		bpf_mtap(ifp->if_bpf, m);
    596   1.1        pk #endif
    597   1.6   thorpej 	/* Pass the packet up. */
    598   1.6   thorpej 	(*ifp->if_input)(ifp, m);
    599   1.1        pk }
    600   1.1        pk 
    601   1.1        pk /*
    602   1.1        pk  * Start output on interface.
    603   1.1        pk  * We make two assumptions here:
    604   1.1        pk  *  1) that the current priority is set to splnet _before_ this code
    605   1.1        pk  *     is called *and* is returned to the appropriate priority after
    606   1.1        pk  *     return
    607   1.1        pk  *  2) that the IFF_OACTIVE flag is checked before this code is called
    608   1.1        pk  *     (i.e. that the output part of the interface is idle)
    609   1.1        pk  */
    610   1.1        pk void
    611  1.62       dsl bestart(struct ifnet *ifp)
    612   1.1        pk {
    613   1.1        pk 	struct be_softc *sc = (struct be_softc *)ifp->if_softc;
    614   1.2        pk 	struct qec_xd *txd = sc->sc_rb.rb_txd;
    615   1.1        pk 	struct mbuf *m;
    616   1.1        pk 	unsigned int bix, len;
    617   1.2        pk 	unsigned int ntbuf = sc->sc_rb.rb_ntbuf;
    618   1.1        pk 
    619   1.1        pk 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
    620   1.1        pk 		return;
    621   1.1        pk 
    622   1.2        pk 	bix = sc->sc_rb.rb_tdhead;
    623   1.1        pk 
    624   1.1        pk 	for (;;) {
    625  1.23   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m);
    626   1.1        pk 		if (m == 0)
    627   1.1        pk 			break;
    628   1.1        pk 
    629   1.1        pk #if NBPFILTER > 0
    630   1.1        pk 		/*
    631   1.1        pk 		 * If BPF is listening on this interface, let it see the
    632   1.1        pk 		 * packet before we commit it to the wire.
    633   1.1        pk 		 */
    634   1.1        pk 		if (ifp->if_bpf)
    635   1.1        pk 			bpf_mtap(ifp->if_bpf, m);
    636   1.1        pk #endif
    637   1.1        pk 
    638   1.1        pk 		/*
    639   1.1        pk 		 * Copy the mbuf chain into the transmit buffer.
    640   1.1        pk 		 */
    641   1.1        pk 		len = be_put(sc, bix, m);
    642   1.1        pk 
    643   1.1        pk 		/*
    644   1.1        pk 		 * Initialize transmit registers and start transmission
    645   1.1        pk 		 */
    646   1.1        pk 		txd[bix].xd_flags = QEC_XD_OWN | QEC_XD_SOP | QEC_XD_EOP |
    647   1.1        pk 				    (len & QEC_XD_LENGTH);
    648   1.1        pk 		bus_space_write_4(sc->sc_bustag, sc->sc_cr, BE_CRI_CTRL,
    649   1.1        pk 				  BE_CR_CTRL_TWAKEUP);
    650   1.1        pk 
    651   1.1        pk 		if (++bix == QEC_XD_RING_MAXSIZE)
    652   1.1        pk 			bix = 0;
    653   1.1        pk 
    654   1.2        pk 		if (++sc->sc_rb.rb_td_nbusy == ntbuf) {
    655   1.1        pk 			ifp->if_flags |= IFF_OACTIVE;
    656   1.1        pk 			break;
    657   1.1        pk 		}
    658   1.1        pk 	}
    659   1.1        pk 
    660   1.2        pk 	sc->sc_rb.rb_tdhead = bix;
    661   1.1        pk }
    662   1.1        pk 
    663   1.1        pk void
    664  1.62       dsl bestop(struct be_softc *sc)
    665   1.1        pk {
    666   1.1        pk 	int n;
    667   1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
    668   1.1        pk 	bus_space_handle_t br = sc->sc_br;
    669   1.1        pk 
    670  1.17   thorpej 	callout_stop(&sc->sc_tick_ch);
    671   1.8   thorpej 
    672  1.12        pk 	/* Down the MII. */
    673  1.12        pk 	mii_down(&sc->sc_mii);
    674  1.12        pk 	(void)be_intphy_service(sc, &sc->sc_mii, MII_DOWN);
    675   1.1        pk 
    676   1.1        pk 	/* Stop the transmitter */
    677   1.1        pk 	bus_space_write_4(t, br, BE_BRI_TXCFG, 0);
    678   1.1        pk 	for (n = 32; n > 0; n--) {
    679   1.1        pk 		if (bus_space_read_4(t, br, BE_BRI_TXCFG) == 0)
    680   1.1        pk 			break;
    681   1.1        pk 		DELAY(20);
    682   1.1        pk 	}
    683   1.1        pk 
    684   1.1        pk 	/* Stop the receiver */
    685   1.1        pk 	bus_space_write_4(t, br, BE_BRI_RXCFG, 0);
    686   1.1        pk 	for (n = 32; n > 0; n--) {
    687   1.1        pk 		if (bus_space_read_4(t, br, BE_BRI_RXCFG) == 0)
    688   1.1        pk 			break;
    689   1.1        pk 		DELAY(20);
    690   1.1        pk 	}
    691   1.1        pk }
    692   1.1        pk 
    693   1.1        pk /*
    694   1.1        pk  * Reset interface.
    695   1.1        pk  */
    696   1.1        pk void
    697  1.62       dsl bereset(struct be_softc *sc)
    698   1.1        pk {
    699   1.1        pk 	int s;
    700   1.1        pk 
    701   1.1        pk 	s = splnet();
    702   1.1        pk 	bestop(sc);
    703  1.13        pk 	if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP) != 0)
    704  1.13        pk 		beinit(sc);
    705   1.1        pk 	splx(s);
    706   1.1        pk }
    707   1.1        pk 
    708   1.1        pk void
    709  1.62       dsl bewatchdog(struct ifnet *ifp)
    710   1.1        pk {
    711   1.1        pk 	struct be_softc *sc = ifp->if_softc;
    712   1.1        pk 
    713  1.57    cegger 	log(LOG_ERR, "%s: device timeout\n", device_xname(&sc->sc_dev));
    714   1.1        pk 	++sc->sc_ethercom.ec_if.if_oerrors;
    715   1.1        pk 
    716   1.1        pk 	bereset(sc);
    717   1.1        pk }
    718   1.1        pk 
    719   1.1        pk int
    720  1.62       dsl beintr(void *v)
    721   1.1        pk {
    722   1.1        pk 	struct be_softc *sc = (struct be_softc *)v;
    723   1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
    724   1.1        pk 	u_int32_t whyq, whyb, whyc;
    725   1.1        pk 	int r = 0;
    726   1.1        pk 
    727   1.1        pk 	/* Read QEC status, channel status and BE status */
    728   1.1        pk 	whyq = bus_space_read_4(t, sc->sc_qr, QEC_QRI_STAT);
    729   1.1        pk 	whyc = bus_space_read_4(t, sc->sc_cr, BE_CRI_STAT);
    730   1.1        pk 	whyb = bus_space_read_4(t, sc->sc_br, BE_BRI_STAT);
    731   1.1        pk 
    732   1.1        pk 	if (whyq & QEC_STAT_BM)
    733   1.1        pk 		r |= beeint(sc, whyb);
    734   1.1        pk 
    735   1.1        pk 	if (whyq & QEC_STAT_ER)
    736   1.1        pk 		r |= beqint(sc, whyc);
    737   1.1        pk 
    738   1.1        pk 	if (whyq & QEC_STAT_TX && whyc & BE_CR_STAT_TXIRQ)
    739   1.1        pk 		r |= betint(sc);
    740   1.1        pk 
    741   1.1        pk 	if (whyq & QEC_STAT_RX && whyc & BE_CR_STAT_RXIRQ)
    742   1.1        pk 		r |= berint(sc);
    743   1.1        pk 
    744   1.1        pk 	return (r);
    745   1.1        pk }
    746   1.1        pk 
    747   1.1        pk /*
    748   1.1        pk  * QEC Interrupt.
    749   1.1        pk  */
    750   1.1        pk int
    751  1.62       dsl beqint(struct be_softc *sc, u_int32_t why)
    752   1.1        pk {
    753   1.1        pk 	int r = 0, rst = 0;
    754   1.1        pk 
    755   1.1        pk 	if (why & BE_CR_STAT_TXIRQ)
    756   1.1        pk 		r |= 1;
    757   1.1        pk 	if (why & BE_CR_STAT_RXIRQ)
    758   1.1        pk 		r |= 1;
    759   1.1        pk 
    760   1.1        pk 	if (why & BE_CR_STAT_BERROR) {
    761   1.1        pk 		r |= 1;
    762   1.1        pk 		rst = 1;
    763  1.57    cegger 		aprint_error_dev(&sc->sc_dev, "bigmac error\n");
    764   1.1        pk 	}
    765   1.1        pk 
    766   1.1        pk 	if (why & BE_CR_STAT_TXDERR) {
    767   1.1        pk 		r |= 1;
    768   1.1        pk 		rst = 1;
    769  1.57    cegger 		aprint_error_dev(&sc->sc_dev, "bogus tx descriptor\n");
    770   1.1        pk 	}
    771   1.1        pk 
    772   1.1        pk 	if (why & (BE_CR_STAT_TXLERR | BE_CR_STAT_TXPERR | BE_CR_STAT_TXSERR)) {
    773   1.1        pk 		r |= 1;
    774   1.1        pk 		rst = 1;
    775  1.57    cegger 		aprint_error_dev(&sc->sc_dev, "tx DMA error ( ");
    776   1.1        pk 		if (why & BE_CR_STAT_TXLERR)
    777   1.1        pk 			printf("Late ");
    778   1.1        pk 		if (why & BE_CR_STAT_TXPERR)
    779   1.1        pk 			printf("Parity ");
    780   1.1        pk 		if (why & BE_CR_STAT_TXSERR)
    781   1.1        pk 			printf("Generic ");
    782   1.1        pk 		printf(")\n");
    783   1.1        pk 	}
    784   1.1        pk 
    785   1.1        pk 	if (why & BE_CR_STAT_RXDROP) {
    786   1.1        pk 		r |= 1;
    787   1.1        pk 		rst = 1;
    788  1.57    cegger 		aprint_error_dev(&sc->sc_dev, "out of rx descriptors\n");
    789   1.1        pk 	}
    790   1.1        pk 
    791   1.1        pk 	if (why & BE_CR_STAT_RXSMALL) {
    792   1.1        pk 		r |= 1;
    793   1.1        pk 		rst = 1;
    794  1.57    cegger 		aprint_error_dev(&sc->sc_dev, "rx descriptor too small\n");
    795   1.1        pk 	}
    796   1.1        pk 
    797   1.1        pk 	if (why & (BE_CR_STAT_RXLERR | BE_CR_STAT_RXPERR | BE_CR_STAT_RXSERR)) {
    798   1.1        pk 		r |= 1;
    799   1.1        pk 		rst = 1;
    800  1.57    cegger 		aprint_error_dev(&sc->sc_dev, "rx DMA error ( ");
    801   1.1        pk 		if (why & BE_CR_STAT_RXLERR)
    802   1.1        pk 			printf("Late ");
    803   1.1        pk 		if (why & BE_CR_STAT_RXPERR)
    804   1.1        pk 			printf("Parity ");
    805   1.1        pk 		if (why & BE_CR_STAT_RXSERR)
    806   1.1        pk 			printf("Generic ");
    807   1.1        pk 		printf(")\n");
    808   1.1        pk 	}
    809   1.1        pk 
    810   1.1        pk 	if (!r) {
    811   1.1        pk 		rst = 1;
    812  1.57    cegger 		aprint_error_dev(&sc->sc_dev, "unexpected error interrupt %08x\n",
    813  1.57    cegger 			why);
    814   1.1        pk 	}
    815   1.1        pk 
    816   1.1        pk 	if (rst) {
    817  1.57    cegger 		printf("%s: resetting\n", device_xname(&sc->sc_dev));
    818   1.1        pk 		bereset(sc);
    819   1.1        pk 	}
    820   1.1        pk 
    821   1.1        pk 	return (r);
    822   1.1        pk }
    823   1.1        pk 
    824   1.1        pk /*
    825   1.1        pk  * Error interrupt.
    826   1.1        pk  */
    827   1.1        pk int
    828  1.62       dsl beeint(struct be_softc *sc, u_int32_t why)
    829   1.1        pk {
    830   1.1        pk 	int r = 0, rst = 0;
    831   1.1        pk 
    832   1.1        pk 	if (why & BE_BR_STAT_RFIFOVF) {
    833   1.1        pk 		r |= 1;
    834   1.1        pk 		rst = 1;
    835  1.57    cegger 		aprint_error_dev(&sc->sc_dev, "receive fifo overrun\n");
    836   1.1        pk 	}
    837   1.1        pk 	if (why & BE_BR_STAT_TFIFO_UND) {
    838   1.1        pk 		r |= 1;
    839   1.1        pk 		rst = 1;
    840  1.57    cegger 		aprint_error_dev(&sc->sc_dev, "transmit fifo underrun\n");
    841   1.1        pk 	}
    842   1.1        pk 	if (why & BE_BR_STAT_MAXPKTERR) {
    843   1.1        pk 		r |= 1;
    844   1.1        pk 		rst = 1;
    845  1.57    cegger 		aprint_error_dev(&sc->sc_dev, "max packet size error\n");
    846   1.1        pk 	}
    847   1.1        pk 
    848   1.1        pk 	if (!r) {
    849   1.1        pk 		rst = 1;
    850  1.57    cegger 		aprint_error_dev(&sc->sc_dev, "unexpected error interrupt %08x\n",
    851  1.57    cegger 			why);
    852   1.1        pk 	}
    853   1.1        pk 
    854   1.1        pk 	if (rst) {
    855  1.57    cegger 		printf("%s: resetting\n", device_xname(&sc->sc_dev));
    856   1.1        pk 		bereset(sc);
    857   1.1        pk 	}
    858   1.1        pk 
    859   1.1        pk 	return (r);
    860   1.1        pk }
    861   1.1        pk 
    862   1.1        pk /*
    863   1.1        pk  * Transmit interrupt.
    864   1.1        pk  */
    865   1.1        pk int
    866  1.62       dsl betint(struct be_softc *sc)
    867   1.1        pk {
    868   1.1        pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    869   1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
    870   1.1        pk 	bus_space_handle_t br = sc->sc_br;
    871   1.1        pk 	unsigned int bix, txflags;
    872   1.1        pk 
    873   1.1        pk 	/*
    874   1.1        pk 	 * Unload collision counters
    875   1.1        pk 	 */
    876   1.1        pk 	ifp->if_collisions +=
    877   1.1        pk 		bus_space_read_4(t, br, BE_BRI_NCCNT) +
    878   1.1        pk 		bus_space_read_4(t, br, BE_BRI_FCCNT) +
    879   1.1        pk 		bus_space_read_4(t, br, BE_BRI_EXCNT) +
    880   1.1        pk 		bus_space_read_4(t, br, BE_BRI_LTCNT);
    881   1.1        pk 
    882   1.1        pk 	/*
    883   1.1        pk 	 * the clear the hardware counters
    884   1.1        pk 	 */
    885   1.1        pk 	bus_space_write_4(t, br, BE_BRI_NCCNT, 0);
    886   1.1        pk 	bus_space_write_4(t, br, BE_BRI_FCCNT, 0);
    887   1.1        pk 	bus_space_write_4(t, br, BE_BRI_EXCNT, 0);
    888   1.1        pk 	bus_space_write_4(t, br, BE_BRI_LTCNT, 0);
    889   1.1        pk 
    890   1.2        pk 	bix = sc->sc_rb.rb_tdtail;
    891   1.1        pk 
    892   1.1        pk 	for (;;) {
    893   1.2        pk 		if (sc->sc_rb.rb_td_nbusy <= 0)
    894   1.1        pk 			break;
    895   1.1        pk 
    896   1.2        pk 		txflags = sc->sc_rb.rb_txd[bix].xd_flags;
    897   1.1        pk 
    898   1.1        pk 		if (txflags & QEC_XD_OWN)
    899   1.1        pk 			break;
    900   1.1        pk 
    901   1.1        pk 		ifp->if_flags &= ~IFF_OACTIVE;
    902   1.1        pk 		ifp->if_opackets++;
    903   1.1        pk 
    904   1.1        pk 		if (++bix == QEC_XD_RING_MAXSIZE)
    905   1.1        pk 			bix = 0;
    906   1.1        pk 
    907   1.2        pk 		--sc->sc_rb.rb_td_nbusy;
    908   1.1        pk 	}
    909   1.1        pk 
    910   1.2        pk 	sc->sc_rb.rb_tdtail = bix;
    911   1.1        pk 
    912   1.1        pk 	bestart(ifp);
    913   1.1        pk 
    914   1.2        pk 	if (sc->sc_rb.rb_td_nbusy == 0)
    915   1.1        pk 		ifp->if_timer = 0;
    916   1.1        pk 
    917   1.1        pk 	return (1);
    918   1.1        pk }
    919   1.1        pk 
    920   1.1        pk /*
    921   1.1        pk  * Receive interrupt.
    922   1.1        pk  */
    923   1.1        pk int
    924  1.62       dsl berint(struct be_softc *sc)
    925   1.1        pk {
    926   1.2        pk 	struct qec_xd *xd = sc->sc_rb.rb_rxd;
    927   1.1        pk 	unsigned int bix, len;
    928   1.2        pk 	unsigned int nrbuf = sc->sc_rb.rb_nrbuf;
    929   1.1        pk 
    930   1.2        pk 	bix = sc->sc_rb.rb_rdtail;
    931   1.1        pk 
    932   1.1        pk 	/*
    933   1.1        pk 	 * Process all buffers with valid data.
    934   1.1        pk 	 */
    935   1.1        pk 	for (;;) {
    936   1.1        pk 		len = xd[bix].xd_flags;
    937   1.1        pk 		if (len & QEC_XD_OWN)
    938   1.1        pk 			break;
    939   1.1        pk 
    940   1.1        pk 		len &= QEC_XD_LENGTH;
    941   1.1        pk 		be_read(sc, bix, len);
    942   1.1        pk 
    943   1.1        pk 		/* ... */
    944   1.1        pk 		xd[(bix+nrbuf) % QEC_XD_RING_MAXSIZE].xd_flags =
    945   1.1        pk 			QEC_XD_OWN | (BE_PKT_BUF_SZ & QEC_XD_LENGTH);
    946   1.1        pk 
    947   1.1        pk 		if (++bix == QEC_XD_RING_MAXSIZE)
    948   1.1        pk 			bix = 0;
    949   1.1        pk 	}
    950   1.1        pk 
    951   1.2        pk 	sc->sc_rb.rb_rdtail = bix;
    952   1.1        pk 
    953   1.1        pk 	return (1);
    954   1.1        pk }
    955   1.1        pk 
    956   1.1        pk int
    957  1.60    dyoung beioctl(struct ifnet *ifp, u_long cmd, void *data)
    958   1.1        pk {
    959   1.1        pk 	struct be_softc *sc = ifp->if_softc;
    960   1.1        pk 	struct ifaddr *ifa = (struct ifaddr *)data;
    961   1.1        pk 	struct ifreq *ifr = (struct ifreq *)data;
    962   1.1        pk 	int s, error = 0;
    963   1.1        pk 
    964   1.1        pk 	s = splnet();
    965   1.1        pk 
    966   1.1        pk 	switch (cmd) {
    967  1.60    dyoung 	case SIOCINITIFADDR:
    968   1.1        pk 		ifp->if_flags |= IFF_UP;
    969  1.60    dyoung 		beinit(sc);
    970   1.1        pk 		switch (ifa->ifa_addr->sa_family) {
    971   1.1        pk #ifdef INET
    972   1.1        pk 		case AF_INET:
    973   1.1        pk 			arp_ifinit(ifp, ifa);
    974   1.1        pk 			break;
    975   1.1        pk #endif /* INET */
    976   1.1        pk 		default:
    977   1.1        pk 			break;
    978   1.1        pk 		}
    979   1.1        pk 		break;
    980   1.1        pk 
    981   1.1        pk 	case SIOCSIFFLAGS:
    982  1.60    dyoung 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
    983  1.60    dyoung 			break;
    984  1.60    dyoung 		/* XXX re-use ether_ioctl() */
    985  1.60    dyoung 		switch (ifp->if_flags & (IFF_UP|IFF_RUNNING)) {
    986  1.60    dyoung 		case IFF_RUNNING:
    987   1.1        pk 			/*
    988   1.1        pk 			 * If interface is marked down and it is running, then
    989   1.1        pk 			 * stop it.
    990   1.1        pk 			 */
    991   1.1        pk 			bestop(sc);
    992   1.1        pk 			ifp->if_flags &= ~IFF_RUNNING;
    993  1.60    dyoung 			break;
    994  1.60    dyoung 		case IFF_UP:
    995   1.1        pk 			/*
    996   1.1        pk 			 * If interface is marked up and it is stopped, then
    997   1.1        pk 			 * start it.
    998   1.1        pk 			 */
    999   1.1        pk 			beinit(sc);
   1000  1.60    dyoung 			break;
   1001  1.60    dyoung 		default:
   1002   1.1        pk 			/*
   1003   1.1        pk 			 * Reset the interface to pick up changes in any other
   1004   1.1        pk 			 * flags that affect hardware registers.
   1005   1.1        pk 			 */
   1006   1.1        pk 			bestop(sc);
   1007   1.1        pk 			beinit(sc);
   1008  1.60    dyoung 			break;
   1009   1.1        pk 		}
   1010   1.1        pk #ifdef BEDEBUG
   1011   1.1        pk 		if (ifp->if_flags & IFF_DEBUG)
   1012   1.2        pk 			sc->sc_debug = 1;
   1013   1.1        pk 		else
   1014   1.1        pk 			sc->sc_debug = 0;
   1015   1.1        pk #endif
   1016   1.1        pk 		break;
   1017   1.1        pk 
   1018   1.1        pk 	case SIOCADDMULTI:
   1019   1.1        pk 	case SIOCDELMULTI:
   1020  1.54    dyoung 		if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
   1021   1.1        pk 			/*
   1022   1.1        pk 			 * Multicast list has changed; set the hardware filter
   1023   1.1        pk 			 * accordingly.
   1024   1.1        pk 			 */
   1025  1.44   thorpej 			if (ifp->if_flags & IFF_RUNNING)
   1026  1.44   thorpej 				be_mcreset(sc);
   1027   1.1        pk 			error = 0;
   1028   1.1        pk 		}
   1029   1.1        pk 		break;
   1030   1.1        pk 	case SIOCGIFMEDIA:
   1031   1.1        pk 	case SIOCSIFMEDIA:
   1032   1.1        pk 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, cmd);
   1033   1.1        pk 		break;
   1034   1.1        pk 	default:
   1035  1.60    dyoung 		error = ether_ioctl(ifp, cmd, data);
   1036   1.1        pk 		break;
   1037   1.1        pk 	}
   1038   1.1        pk 	splx(s);
   1039   1.1        pk 	return (error);
   1040   1.1        pk }
   1041   1.1        pk 
   1042   1.1        pk 
   1043   1.1        pk void
   1044  1.62       dsl beinit(struct be_softc *sc)
   1045   1.1        pk {
   1046   1.2        pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1047   1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
   1048   1.1        pk 	bus_space_handle_t br = sc->sc_br;
   1049   1.1        pk 	bus_space_handle_t cr = sc->sc_cr;
   1050   1.1        pk 	struct qec_softc *qec = sc->sc_qec;
   1051  1.16        pk 	u_int32_t v;
   1052   1.1        pk 	u_int32_t qecaddr;
   1053   1.1        pk 	u_int8_t *ea;
   1054  1.56    dyoung 	int rc, s;
   1055   1.1        pk 
   1056  1.24   thorpej 	s = splnet();
   1057   1.1        pk 
   1058   1.2        pk 	qec_meminit(&sc->sc_rb, BE_PKT_BUF_SZ);
   1059   1.1        pk 
   1060   1.1        pk 	bestop(sc);
   1061   1.1        pk 
   1062   1.1        pk 	ea = sc->sc_enaddr;
   1063   1.1        pk 	bus_space_write_4(t, br, BE_BRI_MACADDR0, (ea[0] << 8) | ea[1]);
   1064   1.1        pk 	bus_space_write_4(t, br, BE_BRI_MACADDR1, (ea[2] << 8) | ea[3]);
   1065   1.1        pk 	bus_space_write_4(t, br, BE_BRI_MACADDR2, (ea[4] << 8) | ea[5]);
   1066   1.1        pk 
   1067  1.16        pk 	/* Clear hash table */
   1068   1.1        pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB0, 0);
   1069   1.1        pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB1, 0);
   1070   1.1        pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB2, 0);
   1071   1.1        pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB3, 0);
   1072   1.1        pk 
   1073  1.16        pk 	/* Re-initialize RX configuration */
   1074  1.16        pk 	v = BE_BR_RXCFG_FIFO;
   1075  1.16        pk 	bus_space_write_4(t, br, BE_BRI_RXCFG, v);
   1076  1.16        pk 
   1077   1.5        pk 	be_mcreset(sc);
   1078   1.1        pk 
   1079   1.1        pk 	bus_space_write_4(t, br, BE_BRI_RANDSEED, 0xbd);
   1080   1.1        pk 
   1081   1.1        pk 	bus_space_write_4(t, br, BE_BRI_XIFCFG,
   1082   1.1        pk 			  BE_BR_XCFG_ODENABLE | BE_BR_XCFG_RESV);
   1083   1.1        pk 
   1084   1.1        pk 	bus_space_write_4(t, br, BE_BRI_JSIZE, 4);
   1085   1.1        pk 
   1086   1.1        pk 	/*
   1087   1.1        pk 	 * Turn off counter expiration interrupts as well as
   1088   1.1        pk 	 * 'gotframe' and 'sentframe'
   1089   1.1        pk 	 */
   1090   1.1        pk 	bus_space_write_4(t, br, BE_BRI_IMASK,
   1091   1.1        pk 			  BE_BR_IMASK_GOTFRAME	|
   1092   1.1        pk 			  BE_BR_IMASK_RCNTEXP	|
   1093   1.1        pk 			  BE_BR_IMASK_ACNTEXP	|
   1094   1.1        pk 			  BE_BR_IMASK_CCNTEXP	|
   1095   1.1        pk 			  BE_BR_IMASK_LCNTEXP	|
   1096   1.1        pk 			  BE_BR_IMASK_CVCNTEXP	|
   1097   1.1        pk 			  BE_BR_IMASK_SENTFRAME	|
   1098   1.1        pk 			  BE_BR_IMASK_NCNTEXP	|
   1099   1.1        pk 			  BE_BR_IMASK_ECNTEXP	|
   1100   1.1        pk 			  BE_BR_IMASK_LCCNTEXP	|
   1101   1.1        pk 			  BE_BR_IMASK_FCNTEXP	|
   1102   1.1        pk 			  BE_BR_IMASK_DTIMEXP);
   1103   1.1        pk 
   1104   1.1        pk 	/* Channel registers: */
   1105   1.2        pk 	bus_space_write_4(t, cr, BE_CRI_RXDS, (u_int32_t)sc->sc_rb.rb_rxddma);
   1106   1.2        pk 	bus_space_write_4(t, cr, BE_CRI_TXDS, (u_int32_t)sc->sc_rb.rb_txddma);
   1107   1.1        pk 
   1108   1.1        pk 	qecaddr = sc->sc_channel * qec->sc_msize;
   1109   1.1        pk 	bus_space_write_4(t, cr, BE_CRI_RXWBUF, qecaddr);
   1110   1.1        pk 	bus_space_write_4(t, cr, BE_CRI_RXRBUF, qecaddr);
   1111   1.1        pk 	bus_space_write_4(t, cr, BE_CRI_TXWBUF, qecaddr + qec->sc_rsize);
   1112   1.1        pk 	bus_space_write_4(t, cr, BE_CRI_TXRBUF, qecaddr + qec->sc_rsize);
   1113   1.1        pk 
   1114   1.1        pk 	bus_space_write_4(t, cr, BE_CRI_RIMASK, 0);
   1115   1.1        pk 	bus_space_write_4(t, cr, BE_CRI_TIMASK, 0);
   1116   1.1        pk 	bus_space_write_4(t, cr, BE_CRI_QMASK, 0);
   1117   1.1        pk 	bus_space_write_4(t, cr, BE_CRI_BMASK, 0);
   1118   1.1        pk 	bus_space_write_4(t, cr, BE_CRI_CCNT, 0);
   1119  1.40        pk 
   1120  1.40        pk 	/* Set max packet length */
   1121  1.40        pk 	v = ETHER_MAX_LEN;
   1122  1.40        pk 	if (sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_MTU)
   1123  1.40        pk 		v += ETHER_VLAN_ENCAP_LEN;
   1124  1.40        pk 	bus_space_write_4(t, br, BE_BRI_RXMAX, v);
   1125  1.40        pk 	bus_space_write_4(t, br, BE_BRI_TXMAX, v);
   1126   1.1        pk 
   1127   1.1        pk 	/* Enable transmitter */
   1128   1.1        pk 	bus_space_write_4(t, br, BE_BRI_TXCFG,
   1129   1.1        pk 			  BE_BR_TXCFG_FIFO | BE_BR_TXCFG_ENABLE);
   1130   1.1        pk 
   1131   1.1        pk 	/* Enable receiver */
   1132  1.16        pk 	v = bus_space_read_4(t, br, BE_BRI_RXCFG);
   1133  1.16        pk 	v |= BE_BR_RXCFG_FIFO | BE_BR_RXCFG_ENABLE;
   1134  1.16        pk 	bus_space_write_4(t, br, BE_BRI_RXCFG, v);
   1135   1.1        pk 
   1136  1.56    dyoung 	if ((rc = be_ifmedia_upd(ifp)) != 0)
   1137  1.56    dyoung 		goto out;
   1138  1.56    dyoung 
   1139   1.1        pk 	ifp->if_flags |= IFF_RUNNING;
   1140   1.1        pk 	ifp->if_flags &= ~IFF_OACTIVE;
   1141   1.1        pk 
   1142  1.17   thorpej 	callout_reset(&sc->sc_tick_ch, hz, be_tick, sc);
   1143  1.56    dyoung out:
   1144   1.1        pk 	splx(s);
   1145   1.1        pk }
   1146   1.1        pk 
   1147   1.1        pk void
   1148  1.62       dsl be_mcreset(struct be_softc *sc)
   1149   1.1        pk {
   1150   1.2        pk 	struct ethercom *ec = &sc->sc_ethercom;
   1151   1.1        pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1152   1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
   1153   1.1        pk 	bus_space_handle_t br = sc->sc_br;
   1154   1.1        pk 	u_int32_t crc;
   1155   1.1        pk 	u_int16_t hash[4];
   1156   1.1        pk 	u_int8_t octet;
   1157   1.5        pk 	u_int32_t v;
   1158   1.1        pk 	int i, j;
   1159   1.1        pk 	struct ether_multi *enm;
   1160   1.1        pk 	struct ether_multistep step;
   1161   1.1        pk 
   1162   1.5        pk 	if (ifp->if_flags & IFF_PROMISC) {
   1163   1.5        pk 		v = bus_space_read_4(t, br, BE_BRI_RXCFG);
   1164   1.5        pk 		v |= BE_BR_RXCFG_PMISC;
   1165   1.5        pk 		bus_space_write_4(t, br, BE_BRI_RXCFG, v);
   1166   1.5        pk 		return;
   1167   1.5        pk 	}
   1168   1.5        pk 
   1169   1.1        pk 	if (ifp->if_flags & IFF_ALLMULTI) {
   1170  1.16        pk 		hash[3] = hash[2] = hash[1] = hash[0] = 0xffff;
   1171  1.16        pk 		goto chipit;
   1172   1.1        pk 	}
   1173   1.1        pk 
   1174   1.1        pk 	hash[3] = hash[2] = hash[1] = hash[0] = 0;
   1175   1.1        pk 
   1176   1.2        pk 	ETHER_FIRST_MULTI(step, ec, enm);
   1177   1.1        pk 	while (enm != NULL) {
   1178  1.32       wiz 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   1179   1.1        pk 			/*
   1180   1.1        pk 			 * We must listen to a range of multicast
   1181   1.1        pk 			 * addresses.  For now, just accept all
   1182   1.1        pk 			 * multicasts, rather than trying to set only
   1183   1.1        pk 			 * those filter bits needed to match the range.
   1184   1.1        pk 			 * (At this time, the only use of address
   1185   1.1        pk 			 * ranges is for IP multicast routing, for
   1186   1.1        pk 			 * which the range is big enough to require
   1187   1.1        pk 			 * all bits set.)
   1188   1.1        pk 			 */
   1189  1.16        pk 			hash[3] = hash[2] = hash[1] = hash[0] = 0xffff;
   1190   1.1        pk 			ifp->if_flags |= IFF_ALLMULTI;
   1191  1.16        pk 			goto chipit;
   1192   1.1        pk 		}
   1193   1.1        pk 
   1194   1.1        pk 		crc = 0xffffffff;
   1195   1.1        pk 
   1196   1.1        pk 		for (i = 0; i < ETHER_ADDR_LEN; i++) {
   1197   1.1        pk 			octet = enm->enm_addrlo[i];
   1198   1.1        pk 
   1199   1.1        pk 			for (j = 0; j < 8; j++) {
   1200   1.1        pk 				if ((crc & 1) ^ (octet & 1)) {
   1201   1.1        pk 					crc >>= 1;
   1202   1.1        pk 					crc ^= MC_POLY_LE;
   1203   1.1        pk 				}
   1204   1.1        pk 				else
   1205   1.1        pk 					crc >>= 1;
   1206   1.1        pk 				octet >>= 1;
   1207   1.1        pk 			}
   1208   1.1        pk 		}
   1209   1.1        pk 
   1210   1.1        pk 		crc >>= 26;
   1211   1.1        pk 		hash[crc >> 4] |= 1 << (crc & 0xf);
   1212   1.1        pk 		ETHER_NEXT_MULTI(step, enm);
   1213   1.1        pk 	}
   1214   1.1        pk 
   1215  1.16        pk 	ifp->if_flags &= ~IFF_ALLMULTI;
   1216  1.16        pk 
   1217  1.16        pk chipit:
   1218  1.16        pk 	/* Enable the hash filter */
   1219   1.1        pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB0, hash[0]);
   1220   1.1        pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB1, hash[1]);
   1221   1.1        pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB2, hash[2]);
   1222   1.1        pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB3, hash[3]);
   1223  1.16        pk 
   1224  1.16        pk 	v = bus_space_read_4(t, br, BE_BRI_RXCFG);
   1225  1.16        pk 	v &= ~BE_BR_RXCFG_PMISC;
   1226  1.16        pk 	v |= BE_BR_RXCFG_HENABLE;
   1227  1.16        pk 	bus_space_write_4(t, br, BE_BRI_RXCFG, v);
   1228   1.1        pk }
   1229   1.1        pk 
   1230   1.1        pk /*
   1231   1.1        pk  * Set the tcvr to an idle state
   1232   1.1        pk  */
   1233   1.1        pk void
   1234  1.62       dsl be_mii_sync(struct be_softc *sc)
   1235   1.1        pk {
   1236   1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
   1237   1.1        pk 	bus_space_handle_t tr = sc->sc_tr;
   1238  1.10        pk 	int n = 32;
   1239   1.1        pk 
   1240   1.1        pk 	while (n--) {
   1241   1.1        pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
   1242   1.1        pk 				  MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO |
   1243   1.1        pk 				  MGMT_PAL_OENAB);
   1244   1.1        pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1245   1.1        pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
   1246   1.1        pk 				  MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO |
   1247   1.1        pk 				  MGMT_PAL_OENAB | MGMT_PAL_DCLOCK);
   1248   1.1        pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1249   1.1        pk 	}
   1250   1.1        pk }
   1251   1.1        pk 
   1252  1.11        pk void
   1253  1.62       dsl be_pal_gate(struct be_softc *sc, int phy)
   1254  1.11        pk {
   1255  1.11        pk 	bus_space_tag_t t = sc->sc_bustag;
   1256  1.11        pk 	bus_space_handle_t tr = sc->sc_tr;
   1257  1.11        pk 	u_int32_t v;
   1258  1.11        pk 
   1259  1.11        pk 	be_mii_sync(sc);
   1260  1.11        pk 
   1261  1.11        pk 	v = ~(TCVR_PAL_EXTLBACK | TCVR_PAL_MSENSE | TCVR_PAL_LTENABLE);
   1262  1.11        pk 	if (phy == BE_PHY_INTERNAL)
   1263  1.11        pk 		v &= ~TCVR_PAL_SERIAL;
   1264  1.11        pk 
   1265  1.11        pk 	bus_space_write_4(t, tr, BE_TRI_TCVRPAL, v);
   1266  1.11        pk 	(void)bus_space_read_4(t, tr, BE_TRI_TCVRPAL);
   1267  1.11        pk }
   1268  1.11        pk 
   1269  1.10        pk static int
   1270  1.62       dsl be_tcvr_read_bit(struct be_softc *sc, int phy)
   1271   1.1        pk {
   1272   1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
   1273   1.1        pk 	bus_space_handle_t tr = sc->sc_tr;
   1274   1.1        pk 	int ret;
   1275   1.1        pk 
   1276   1.1        pk 	if (phy == BE_PHY_INTERNAL) {
   1277   1.1        pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL, MGMT_PAL_EXT_MDIO);
   1278   1.1        pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1279   1.1        pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
   1280   1.1        pk 				  MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK);
   1281   1.1        pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1282   1.1        pk 		ret = (bus_space_read_4(t, tr, BE_TRI_MGMTPAL) &
   1283  1.10        pk 			MGMT_PAL_INT_MDIO) >> MGMT_PAL_INT_MDIO_SHIFT;
   1284   1.1        pk 	} else {
   1285   1.1        pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL, MGMT_PAL_INT_MDIO);
   1286   1.1        pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1287   1.1        pk 		ret = (bus_space_read_4(t, tr, BE_TRI_MGMTPAL) &
   1288  1.10        pk 			MGMT_PAL_EXT_MDIO) >> MGMT_PAL_EXT_MDIO_SHIFT;
   1289   1.1        pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
   1290   1.1        pk 				  MGMT_PAL_INT_MDIO | MGMT_PAL_DCLOCK);
   1291   1.1        pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1292   1.1        pk 	}
   1293   1.1        pk 
   1294   1.1        pk 	return (ret);
   1295   1.1        pk }
   1296   1.1        pk 
   1297  1.10        pk static void
   1298  1.62       dsl be_tcvr_write_bit(struct be_softc *sc, int phy, int bit)
   1299   1.1        pk {
   1300   1.1        pk 	bus_space_tag_t t = sc->sc_bustag;
   1301   1.1        pk 	bus_space_handle_t tr = sc->sc_tr;
   1302  1.10        pk 	u_int32_t v;
   1303   1.1        pk 
   1304   1.1        pk 	if (phy == BE_PHY_INTERNAL) {
   1305  1.10        pk 		v = ((bit & 1) << MGMT_PAL_INT_MDIO_SHIFT) |
   1306  1.10        pk 			MGMT_PAL_OENAB | MGMT_PAL_EXT_MDIO;
   1307   1.1        pk 	} else {
   1308  1.10        pk 		v = ((bit & 1) << MGMT_PAL_EXT_MDIO_SHIFT)
   1309  1.10        pk 			| MGMT_PAL_OENAB | MGMT_PAL_INT_MDIO;
   1310   1.1        pk 	}
   1311  1.12        pk 	bus_space_write_4(t, tr, BE_TRI_MGMTPAL, v);
   1312  1.12        pk 	(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1313  1.12        pk 	bus_space_write_4(t, tr, BE_TRI_MGMTPAL, v | MGMT_PAL_DCLOCK);
   1314  1.12        pk 	(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1315   1.1        pk }
   1316   1.1        pk 
   1317  1.10        pk static void
   1318  1.62       dsl be_mii_sendbits(struct be_softc *sc, int phy, u_int32_t data, int nbits)
   1319   1.1        pk {
   1320   1.1        pk 	int i;
   1321   1.1        pk 
   1322   1.1        pk 	for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
   1323   1.1        pk 		be_tcvr_write_bit(sc, phy, (data & i) != 0);
   1324   1.1        pk 	}
   1325   1.1        pk }
   1326   1.1        pk 
   1327   1.4        pk static int
   1328   1.4        pk be_mii_readreg(self, phy, reg)
   1329   1.1        pk 	struct device *self;
   1330   1.1        pk 	int phy, reg;
   1331   1.1        pk {
   1332   1.1        pk 	struct be_softc *sc = (struct be_softc *)self;
   1333   1.1        pk 	int val = 0, i;
   1334   1.1        pk 
   1335   1.1        pk 	/*
   1336   1.1        pk 	 * Read the PHY register by manually driving the MII control lines.
   1337   1.1        pk 	 */
   1338   1.1        pk 	be_mii_sync(sc);
   1339   1.1        pk 	be_mii_sendbits(sc, phy, MII_COMMAND_START, 2);
   1340   1.1        pk 	be_mii_sendbits(sc, phy, MII_COMMAND_READ, 2);
   1341   1.1        pk 	be_mii_sendbits(sc, phy, phy, 5);
   1342   1.1        pk 	be_mii_sendbits(sc, phy, reg, 5);
   1343   1.1        pk 
   1344   1.1        pk 	(void) be_tcvr_read_bit(sc, phy);
   1345   1.1        pk 	(void) be_tcvr_read_bit(sc, phy);
   1346   1.1        pk 
   1347   1.1        pk 	for (i = 15; i >= 0; i--)
   1348   1.1        pk 		val |= (be_tcvr_read_bit(sc, phy) << i);
   1349   1.1        pk 
   1350   1.1        pk 	(void) be_tcvr_read_bit(sc, phy);
   1351   1.1        pk 	(void) be_tcvr_read_bit(sc, phy);
   1352   1.1        pk 	(void) be_tcvr_read_bit(sc, phy);
   1353   1.1        pk 
   1354   1.1        pk 	return (val);
   1355   1.1        pk }
   1356   1.1        pk 
   1357   1.1        pk void
   1358   1.1        pk be_mii_writereg(self, phy, reg, val)
   1359   1.1        pk 	struct device *self;
   1360   1.1        pk 	int phy, reg, val;
   1361   1.1        pk {
   1362   1.1        pk 	struct be_softc *sc = (struct be_softc *)self;
   1363   1.1        pk 	int i;
   1364   1.1        pk 
   1365   1.1        pk 	/*
   1366   1.1        pk 	 * Write the PHY register by manually driving the MII control lines.
   1367   1.1        pk 	 */
   1368   1.1        pk 	be_mii_sync(sc);
   1369   1.1        pk 	be_mii_sendbits(sc, phy, MII_COMMAND_START, 2);
   1370   1.1        pk 	be_mii_sendbits(sc, phy, MII_COMMAND_WRITE, 2);
   1371   1.1        pk 	be_mii_sendbits(sc, phy, phy, 5);
   1372   1.1        pk 	be_mii_sendbits(sc, phy, reg, 5);
   1373   1.1        pk 
   1374   1.1        pk 	be_tcvr_write_bit(sc, phy, 1);
   1375   1.1        pk 	be_tcvr_write_bit(sc, phy, 0);
   1376   1.1        pk 
   1377   1.1        pk 	for (i = 15; i >= 0; i--)
   1378   1.1        pk 		be_tcvr_write_bit(sc, phy, (val >> i) & 1);
   1379   1.1        pk }
   1380   1.1        pk 
   1381   1.1        pk int
   1382  1.62       dsl be_mii_reset(struct be_softc *sc, int phy)
   1383   1.1        pk {
   1384   1.1        pk 	int n;
   1385   1.1        pk 
   1386   1.1        pk 	be_mii_writereg((struct device *)sc, phy, MII_BMCR,
   1387   1.1        pk 			BMCR_LOOP | BMCR_PDOWN | BMCR_ISO);
   1388   1.1        pk 	be_mii_writereg((struct device *)sc, phy, MII_BMCR, BMCR_RESET);
   1389   1.1        pk 
   1390   1.1        pk 	for (n = 16; n >= 0; n--) {
   1391   1.1        pk 		int bmcr = be_mii_readreg((struct device *)sc, phy, MII_BMCR);
   1392   1.1        pk 		if ((bmcr & BMCR_RESET) == 0)
   1393   1.1        pk 			break;
   1394   1.1        pk 		DELAY(20);
   1395   1.1        pk 	}
   1396   1.1        pk 	if (n == 0) {
   1397  1.57    cegger 		aprint_error_dev(&sc->sc_dev, "bmcr reset failed\n");
   1398   1.1        pk 		return (EIO);
   1399   1.1        pk 	}
   1400  1.13        pk 
   1401   1.1        pk 	return (0);
   1402   1.1        pk }
   1403   1.1        pk 
   1404   1.1        pk void
   1405  1.62       dsl be_tick(void *arg)
   1406  1.12        pk {
   1407  1.12        pk 	struct be_softc *sc = arg;
   1408  1.12        pk 	int s = splnet();
   1409  1.12        pk 
   1410  1.12        pk 	mii_tick(&sc->sc_mii);
   1411  1.12        pk 	(void)be_intphy_service(sc, &sc->sc_mii, MII_TICK);
   1412  1.12        pk 
   1413  1.12        pk 	splx(s);
   1414  1.17   thorpej 	callout_reset(&sc->sc_tick_ch, hz, be_tick, sc);
   1415  1.12        pk }
   1416  1.12        pk 
   1417  1.12        pk void
   1418  1.62       dsl be_mii_statchg(struct device *self)
   1419   1.1        pk {
   1420   1.1        pk 	struct be_softc *sc = (struct be_softc *)self;
   1421  1.10        pk 	bus_space_tag_t t = sc->sc_bustag;
   1422  1.10        pk 	bus_space_handle_t br = sc->sc_br;
   1423  1.11        pk 	u_int instance;
   1424  1.10        pk 	u_int32_t v;
   1425  1.10        pk 
   1426  1.11        pk 	instance = IFM_INST(sc->sc_mii.mii_media.ifm_cur->ifm_media);
   1427  1.11        pk #ifdef DIAGNOSTIC
   1428  1.11        pk 	if (instance > 1)
   1429  1.11        pk 		panic("be_mii_statchg: instance %d out of range", instance);
   1430  1.11        pk #endif
   1431   1.1        pk 
   1432  1.10        pk 	/* Update duplex mode in TX configuration */
   1433  1.10        pk 	v = bus_space_read_4(t, br, BE_BRI_TXCFG);
   1434  1.10        pk 	if ((IFM_OPTIONS(sc->sc_mii.mii_media_active) & IFM_FDX) != 0)
   1435  1.10        pk 		v |= BE_BR_TXCFG_FULLDPLX;
   1436  1.10        pk 	else
   1437  1.10        pk 		v &= ~BE_BR_TXCFG_FULLDPLX;
   1438  1.10        pk 	bus_space_write_4(t, br, BE_BRI_TXCFG, v);
   1439  1.11        pk 
   1440  1.11        pk 	/* Change to appropriate gate in transceiver PAL */
   1441  1.11        pk 	be_pal_gate(sc, sc->sc_phys[instance]);
   1442   1.1        pk }
   1443   1.1        pk 
   1444  1.12        pk /*
   1445  1.12        pk  * Get current media settings.
   1446  1.12        pk  */
   1447   1.1        pk void
   1448  1.62       dsl be_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
   1449  1.12        pk {
   1450  1.12        pk 	struct be_softc *sc = ifp->if_softc;
   1451  1.12        pk 
   1452  1.12        pk 	mii_pollstat(&sc->sc_mii);
   1453  1.12        pk 	(void)be_intphy_service(sc, &sc->sc_mii, MII_POLLSTAT);
   1454  1.12        pk 
   1455  1.12        pk 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
   1456  1.12        pk 	ifmr->ifm_active = sc->sc_mii.mii_media_active;
   1457  1.12        pk 	return;
   1458  1.12        pk }
   1459  1.12        pk 
   1460  1.12        pk /*
   1461  1.12        pk  * Set media options.
   1462  1.12        pk  */
   1463  1.12        pk int
   1464  1.62       dsl be_ifmedia_upd(struct ifnet *ifp)
   1465   1.1        pk {
   1466  1.12        pk 	struct be_softc *sc = ifp->if_softc;
   1467  1.12        pk 	int error;
   1468   1.1        pk 
   1469  1.56    dyoung 	if ((error = mii_mediachg(&sc->sc_mii)) == ENXIO)
   1470  1.56    dyoung 		error = 0;
   1471  1.56    dyoung 	else if (error != 0)
   1472  1.56    dyoung 		return error;
   1473   1.1        pk 
   1474  1.12        pk 	return (be_intphy_service(sc, &sc->sc_mii, MII_MEDIACHG));
   1475   1.1        pk }
   1476   1.1        pk 
   1477  1.12        pk /*
   1478  1.12        pk  * Service routine for our pseudo-MII internal transceiver.
   1479  1.12        pk  */
   1480  1.12        pk int
   1481  1.62       dsl be_intphy_service(struct be_softc *sc, struct mii_data *mii, int cmd)
   1482   1.1        pk {
   1483  1.12        pk 	struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
   1484   1.1        pk 	int bmcr, bmsr;
   1485  1.13        pk 	int error;
   1486   1.1        pk 
   1487  1.12        pk 	switch (cmd) {
   1488  1.12        pk 	case MII_POLLSTAT:
   1489  1.12        pk 		/*
   1490  1.12        pk 		 * If we're not polling our PHY instance, just return.
   1491  1.12        pk 		 */
   1492  1.12        pk 		if (IFM_INST(ife->ifm_media) != sc->sc_mii_inst)
   1493  1.12        pk 			return (0);
   1494  1.12        pk 
   1495  1.12        pk 		break;
   1496  1.12        pk 
   1497  1.12        pk 	case MII_MEDIACHG:
   1498  1.12        pk 
   1499  1.12        pk 		/*
   1500  1.12        pk 		 * If the media indicates a different PHY instance,
   1501  1.12        pk 		 * isolate ourselves.
   1502  1.12        pk 		 */
   1503  1.12        pk 		if (IFM_INST(ife->ifm_media) != sc->sc_mii_inst) {
   1504  1.13        pk 			bmcr = be_mii_readreg((void *)sc,
   1505  1.13        pk 				BE_PHY_INTERNAL, MII_BMCR);
   1506  1.12        pk 			be_mii_writereg((void *)sc,
   1507  1.12        pk 				BE_PHY_INTERNAL, MII_BMCR, bmcr | BMCR_ISO);
   1508  1.13        pk 			sc->sc_mii_flags &= ~MIIF_HAVELINK;
   1509  1.13        pk 			sc->sc_intphy_curspeed = 0;
   1510  1.12        pk 			return (0);
   1511  1.12        pk 		}
   1512  1.12        pk 
   1513  1.12        pk 
   1514  1.13        pk 		if ((error = be_mii_reset(sc, BE_PHY_INTERNAL)) != 0)
   1515  1.13        pk 			return (error);
   1516  1.13        pk 
   1517  1.13        pk 		bmcr = be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMCR);
   1518  1.13        pk 
   1519  1.13        pk 		/*
   1520  1.13        pk 		 * Select the new mode and take out of isolation
   1521  1.13        pk 		 */
   1522  1.12        pk 		if (IFM_SUBTYPE(ife->ifm_media) == IFM_100_TX)
   1523  1.12        pk 			bmcr |= BMCR_S100;
   1524  1.12        pk 		else if (IFM_SUBTYPE(ife->ifm_media) == IFM_10_T)
   1525  1.12        pk 			bmcr &= ~BMCR_S100;
   1526  1.13        pk 		else if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   1527  1.13        pk 			if ((sc->sc_mii_flags & MIIF_HAVELINK) != 0) {
   1528  1.13        pk 				bmcr &= ~BMCR_S100;
   1529  1.13        pk 				bmcr |= sc->sc_intphy_curspeed;
   1530  1.13        pk 			} else {
   1531  1.13        pk 				/* Keep isolated until link is up */
   1532  1.13        pk 				bmcr |= BMCR_ISO;
   1533  1.13        pk 				sc->sc_mii_flags |= MIIF_DOINGAUTO;
   1534  1.13        pk 			}
   1535  1.13        pk 		}
   1536  1.12        pk 
   1537  1.12        pk 		if ((IFM_OPTIONS(ife->ifm_media) & IFM_FDX) != 0)
   1538  1.12        pk 			bmcr |= BMCR_FDX;
   1539  1.12        pk 		else
   1540  1.12        pk 			bmcr &= ~BMCR_FDX;
   1541  1.12        pk 
   1542  1.12        pk 		be_mii_writereg((void *)sc, BE_PHY_INTERNAL, MII_BMCR, bmcr);
   1543  1.12        pk 		break;
   1544  1.12        pk 
   1545  1.12        pk 	case MII_TICK:
   1546  1.12        pk 		/*
   1547  1.12        pk 		 * If we're not currently selected, just return.
   1548  1.12        pk 		 */
   1549  1.12        pk 		if (IFM_INST(ife->ifm_media) != sc->sc_mii_inst)
   1550  1.12        pk 			return (0);
   1551  1.12        pk 
   1552  1.12        pk 		/* Only used for automatic media selection */
   1553  1.12        pk 		if (IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO)
   1554  1.12        pk 			return (0);
   1555  1.12        pk 
   1556  1.12        pk 		/* Is the interface even up? */
   1557  1.12        pk 		if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
   1558  1.12        pk 			return (0);
   1559  1.12        pk 
   1560  1.12        pk 		/*
   1561  1.12        pk 		 * Check link status; if we don't have a link, try another
   1562  1.12        pk 		 * speed. We can't detect duplex mode, so half-duplex is
   1563  1.12        pk 		 * what we have to settle for.
   1564  1.12        pk 		 */
   1565   1.1        pk 
   1566  1.12        pk 		/* Read twice in case the register is latched */
   1567  1.12        pk 		bmsr = be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMSR) |
   1568  1.12        pk 		       be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMSR);
   1569  1.12        pk 
   1570  1.12        pk 		if ((bmsr & BMSR_LINK) != 0) {
   1571  1.12        pk 			/* We have a carrier */
   1572  1.13        pk 			bmcr = be_mii_readreg((void *)sc,
   1573  1.13        pk 					BE_PHY_INTERNAL, MII_BMCR);
   1574  1.13        pk 
   1575  1.13        pk 			if ((sc->sc_mii_flags & MIIF_DOINGAUTO) != 0) {
   1576  1.13        pk 				bmcr = be_mii_readreg((void *)sc,
   1577  1.13        pk 						BE_PHY_INTERNAL, MII_BMCR);
   1578  1.13        pk 
   1579  1.13        pk 				sc->sc_mii_flags |= MIIF_HAVELINK;
   1580  1.13        pk 				sc->sc_intphy_curspeed = (bmcr & BMCR_S100);
   1581  1.13        pk 				sc->sc_mii_flags &= ~MIIF_DOINGAUTO;
   1582  1.13        pk 
   1583  1.13        pk 				bmcr &= ~BMCR_ISO;
   1584  1.13        pk 				be_mii_writereg((void *)sc,
   1585  1.13        pk 					BE_PHY_INTERNAL, MII_BMCR, bmcr);
   1586  1.13        pk 
   1587  1.13        pk 				printf("%s: link up at %s Mbps\n",
   1588  1.57    cegger 					device_xname(&sc->sc_dev),
   1589  1.13        pk 					(bmcr & BMCR_S100) ? "100" : "10");
   1590  1.13        pk 			}
   1591  1.12        pk 			return (0);
   1592  1.12        pk 		}
   1593   1.1        pk 
   1594  1.13        pk 		if ((sc->sc_mii_flags & MIIF_DOINGAUTO) == 0) {
   1595  1.13        pk 			sc->sc_mii_flags |= MIIF_DOINGAUTO;
   1596  1.13        pk 			sc->sc_mii_flags &= ~MIIF_HAVELINK;
   1597  1.13        pk 			sc->sc_intphy_curspeed = 0;
   1598  1.57    cegger 			printf("%s: link down\n", device_xname(&sc->sc_dev));
   1599  1.13        pk 		}
   1600  1.13        pk 
   1601  1.12        pk 		/* Only retry autonegotiation every 5 seconds. */
   1602  1.13        pk 		if (++sc->sc_mii_ticks < 5)
   1603  1.12        pk 			return(0);
   1604  1.12        pk 
   1605  1.12        pk 		sc->sc_mii_ticks = 0;
   1606  1.12        pk 		bmcr = be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMCR);
   1607  1.12        pk 		/* Just flip the fast speed bit */
   1608  1.12        pk 		bmcr ^= BMCR_S100;
   1609  1.12        pk 		be_mii_writereg((void *)sc, BE_PHY_INTERNAL, MII_BMCR, bmcr);
   1610   1.1        pk 
   1611  1.12        pk 		break;
   1612   1.1        pk 
   1613  1.12        pk 	case MII_DOWN:
   1614  1.13        pk 		/* Isolate this phy */
   1615  1.13        pk 		bmcr = be_mii_readreg((void *)sc, BE_PHY_INTERNAL, MII_BMCR);
   1616  1.13        pk 		be_mii_writereg((void *)sc,
   1617  1.13        pk 				BE_PHY_INTERNAL, MII_BMCR, bmcr | BMCR_ISO);
   1618  1.12        pk 		return (0);
   1619   1.1        pk 	}
   1620   1.1        pk 
   1621  1.12        pk 	/* Update the media status. */
   1622  1.12        pk 	be_intphy_status(sc);
   1623  1.10        pk 
   1624  1.12        pk 	/* Callback if something changed. */
   1625  1.12        pk 	if (sc->sc_mii_active != mii->mii_media_active || cmd == MII_MEDIACHG) {
   1626  1.12        pk 		(*mii->mii_statchg)((struct device *)sc);
   1627  1.12        pk 		sc->sc_mii_active = mii->mii_media_active;
   1628  1.12        pk 	}
   1629  1.12        pk 	return (0);
   1630   1.1        pk }
   1631   1.1        pk 
   1632   1.1        pk /*
   1633  1.12        pk  * Determine status of internal transceiver
   1634   1.1        pk  */
   1635   1.1        pk void
   1636  1.62       dsl be_intphy_status(struct be_softc *sc)
   1637   1.1        pk {
   1638  1.12        pk 	struct mii_data *mii = &sc->sc_mii;
   1639  1.10        pk 	int media_active, media_status;
   1640   1.1        pk 	int bmcr, bmsr;
   1641   1.1        pk 
   1642  1.10        pk 	media_status = IFM_AVALID;
   1643  1.10        pk 	media_active = 0;
   1644  1.10        pk 
   1645   1.1        pk 	/*
   1646   1.1        pk 	 * Internal transceiver; do the work here.
   1647   1.1        pk 	 */
   1648   1.4        pk 	bmcr = be_mii_readreg((struct device *)sc, BE_PHY_INTERNAL, MII_BMCR);
   1649   1.1        pk 
   1650   1.1        pk 	switch (bmcr & (BMCR_S100 | BMCR_FDX)) {
   1651   1.1        pk 	case (BMCR_S100 | BMCR_FDX):
   1652  1.10        pk 		media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
   1653   1.1        pk 		break;
   1654   1.1        pk 	case BMCR_S100:
   1655  1.10        pk 		media_active = IFM_ETHER | IFM_100_TX | IFM_HDX;
   1656   1.1        pk 		break;
   1657   1.1        pk 	case BMCR_FDX:
   1658  1.10        pk 		media_active = IFM_ETHER | IFM_10_T | IFM_FDX;
   1659   1.1        pk 		break;
   1660   1.1        pk 	case 0:
   1661  1.10        pk 		media_active = IFM_ETHER | IFM_10_T | IFM_HDX;
   1662   1.1        pk 		break;
   1663   1.1        pk 	}
   1664   1.1        pk 
   1665   1.1        pk 	/* Read twice in case the register is latched */
   1666   1.4        pk 	bmsr = be_mii_readreg((struct device *)sc, BE_PHY_INTERNAL, MII_BMSR)|
   1667   1.4        pk 	       be_mii_readreg((struct device *)sc, BE_PHY_INTERNAL, MII_BMSR);
   1668   1.1        pk 	if (bmsr & BMSR_LINK)
   1669  1.11        pk 		media_status |=  IFM_ACTIVE;
   1670  1.10        pk 
   1671  1.12        pk 	mii->mii_media_status = media_status;
   1672  1.12        pk 	mii->mii_media_active = media_active;
   1673   1.1        pk }
   1674