Home | History | Annotate | Line # | Download | only in sbus
be.c revision 1.7
      1  1.7  thorpej /*	$NetBSD: be.c,v 1.7 1999/11/04 00:24:59 thorpej Exp $	*/
      2  1.1       pk 
      3  1.1       pk /*-
      4  1.1       pk  * Copyright (c) 1999 The NetBSD Foundation, Inc.
      5  1.1       pk  * All rights reserved.
      6  1.1       pk  *
      7  1.1       pk  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1       pk  * by Paul Kranenburg.
      9  1.1       pk  *
     10  1.1       pk  * Redistribution and use in source and binary forms, with or without
     11  1.1       pk  * modification, are permitted provided that the following conditions
     12  1.1       pk  * are met:
     13  1.1       pk  * 1. Redistributions of source code must retain the above copyright
     14  1.1       pk  *    notice, this list of conditions and the following disclaimer.
     15  1.1       pk  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1       pk  *    notice, this list of conditions and the following disclaimer in the
     17  1.1       pk  *    documentation and/or other materials provided with the distribution.
     18  1.1       pk  * 3. All advertising materials mentioning features or use of this software
     19  1.1       pk  *    must display the following acknowledgement:
     20  1.1       pk  *        This product includes software developed by the NetBSD
     21  1.1       pk  *        Foundation, Inc. and its contributors.
     22  1.1       pk  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  1.1       pk  *    contributors may be used to endorse or promote products derived
     24  1.1       pk  *    from this software without specific prior written permission.
     25  1.1       pk  *
     26  1.1       pk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  1.1       pk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  1.1       pk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.1       pk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  1.1       pk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  1.1       pk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  1.1       pk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  1.1       pk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  1.1       pk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  1.1       pk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  1.1       pk  * POSSIBILITY OF SUCH DAMAGE.
     37  1.1       pk  */
     38  1.1       pk 
     39  1.1       pk /*
     40  1.1       pk  * Copyright (c) 1998 Theo de Raadt and Jason L. Wright.
     41  1.1       pk  * All rights reserved.
     42  1.1       pk  *
     43  1.1       pk  * Redistribution and use in source and binary forms, with or without
     44  1.1       pk  * modification, are permitted provided that the following conditions
     45  1.1       pk  * are met:
     46  1.1       pk  * 1. Redistributions of source code must retain the above copyright
     47  1.1       pk  *    notice, this list of conditions and the following disclaimer.
     48  1.1       pk  * 2. Redistributions in binary form must reproduce the above copyright
     49  1.1       pk  *    notice, this list of conditions and the following disclaimer in the
     50  1.1       pk  *    documentation and/or other materials provided with the distribution.
     51  1.1       pk  * 3. The name of the authors may not be used to endorse or promote products
     52  1.1       pk  *    derived from this software without specific prior written permission.
     53  1.1       pk  *
     54  1.1       pk  * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
     55  1.1       pk  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     56  1.1       pk  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     57  1.1       pk  * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
     58  1.1       pk  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     59  1.1       pk  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     60  1.1       pk  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     61  1.1       pk  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     62  1.1       pk  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     63  1.1       pk  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     64  1.1       pk  */
     65  1.1       pk 
     66  1.1       pk #include "opt_ddb.h"
     67  1.1       pk #include "opt_inet.h"
     68  1.1       pk #include "opt_ccitt.h"
     69  1.1       pk #include "opt_llc.h"
     70  1.1       pk #include "opt_ns.h"
     71  1.1       pk #include "bpfilter.h"
     72  1.1       pk #include "rnd.h"
     73  1.1       pk 
     74  1.1       pk #include <sys/param.h>
     75  1.1       pk #include <sys/systm.h>
     76  1.1       pk #include <sys/kernel.h>
     77  1.1       pk #include <sys/errno.h>
     78  1.1       pk #include <sys/ioctl.h>
     79  1.1       pk #include <sys/mbuf.h>
     80  1.1       pk #include <sys/socket.h>
     81  1.1       pk #include <sys/syslog.h>
     82  1.1       pk #include <sys/device.h>
     83  1.1       pk #include <sys/malloc.h>
     84  1.1       pk #if NRND > 0
     85  1.1       pk #include <sys/rnd.h>
     86  1.1       pk #endif
     87  1.1       pk 
     88  1.1       pk #include <net/if.h>
     89  1.1       pk #include <net/if_dl.h>
     90  1.1       pk #include <net/if_types.h>
     91  1.1       pk #include <net/netisr.h>
     92  1.1       pk #include <net/if_media.h>
     93  1.1       pk #include <net/if_ether.h>
     94  1.1       pk 
     95  1.1       pk #ifdef INET
     96  1.1       pk #include <netinet/in.h>
     97  1.1       pk #include <netinet/if_inarp.h>
     98  1.1       pk #include <netinet/in_systm.h>
     99  1.1       pk #include <netinet/in_var.h>
    100  1.1       pk #include <netinet/ip.h>
    101  1.1       pk #endif
    102  1.1       pk 
    103  1.3       pk #ifdef NS
    104  1.3       pk #include <netns/ns.h>
    105  1.3       pk #include <netns/ns_if.h>
    106  1.3       pk #endif
    107  1.3       pk 
    108  1.1       pk #if NBPFILTER > 0
    109  1.1       pk #include <net/bpf.h>
    110  1.1       pk #include <net/bpfdesc.h>
    111  1.1       pk #endif
    112  1.1       pk 
    113  1.1       pk #include <machine/autoconf.h>
    114  1.1       pk #include <machine/cpu.h>
    115  1.1       pk 
    116  1.1       pk #include <dev/sbus/sbusvar.h>
    117  1.1       pk 
    118  1.1       pk #include <dev/mii/mii.h>
    119  1.1       pk #include <dev/mii/miivar.h>
    120  1.1       pk 
    121  1.1       pk #include <dev/sbus/qecreg.h>
    122  1.1       pk #include <dev/sbus/qecvar.h>
    123  1.1       pk #include <dev/sbus/bereg.h>
    124  1.1       pk 
    125  1.1       pk struct be_softc {
    126  1.1       pk 	struct	device	sc_dev;
    127  1.1       pk 	struct	sbusdev sc_sd;		/* sbus device */
    128  1.1       pk 	bus_space_tag_t	sc_bustag;	/* bus & dma tags */
    129  1.1       pk 	bus_dma_tag_t	sc_dmatag;
    130  1.1       pk 	struct	ethercom sc_ethercom;
    131  1.1       pk 	/*struct	ifmedia sc_ifmedia;	-* interface media */
    132  1.1       pk 	struct mii_data	sc_mii;		/* MII media control */
    133  1.1       pk #define sc_media	sc_mii.mii_media/* shorthand */
    134  1.1       pk 
    135  1.1       pk 	struct	qec_softc *sc_qec;	/* QEC parent */
    136  1.1       pk 
    137  1.1       pk 	bus_space_handle_t	sc_qr;	/* QEC registers */
    138  1.1       pk 	bus_space_handle_t	sc_br;	/* BE registers */
    139  1.1       pk 	bus_space_handle_t	sc_cr;	/* channel registers */
    140  1.1       pk 	bus_space_handle_t	sc_tr;	/* transceiver registers */
    141  1.1       pk 
    142  1.1       pk 	u_int	sc_rev;
    143  1.1       pk 
    144  1.1       pk 	int	sc_channel;		/* channel number */
    145  1.1       pk 	int	sc_burst;
    146  1.1       pk 	int	sc_conf;
    147  1.1       pk #define BE_CONF_MII	1
    148  1.1       pk 
    149  1.2       pk 	struct  qec_ring	sc_rb;	/* Packet Ring Buffer */
    150  1.1       pk 
    151  1.1       pk 	/* MAC address */
    152  1.1       pk 	u_int8_t sc_enaddr[6];
    153  1.1       pk };
    154  1.1       pk 
    155  1.1       pk int	bematch __P((struct device *, struct cfdata *, void *));
    156  1.1       pk void	beattach __P((struct device *, struct device *, void *));
    157  1.1       pk 
    158  1.1       pk void	beinit __P((struct be_softc *));
    159  1.1       pk void	bestart __P((struct ifnet *));
    160  1.1       pk void	bestop __P((struct be_softc *));
    161  1.1       pk void	bewatchdog __P((struct ifnet *));
    162  1.1       pk int	beioctl __P((struct ifnet *, u_long, caddr_t));
    163  1.1       pk void	bereset __P((struct be_softc *));
    164  1.1       pk 
    165  1.1       pk int	beintr __P((void *));
    166  1.1       pk int	berint __P((struct be_softc *));
    167  1.1       pk int	betint __P((struct be_softc *));
    168  1.1       pk int	beqint __P((struct be_softc *, u_int32_t));
    169  1.1       pk int	beeint __P((struct be_softc *, u_int32_t));
    170  1.1       pk 
    171  1.1       pk static void	be_read __P((struct be_softc *, int, int));
    172  1.1       pk static int	be_put __P((struct be_softc *, int, struct mbuf *));
    173  1.1       pk static struct mbuf *be_get __P((struct be_softc *, int, int));
    174  1.1       pk 
    175  1.1       pk void	be_tcvr_init __P((struct be_softc *));
    176  1.1       pk 
    177  1.1       pk /* ifmedia callbacks */
    178  1.1       pk void	be_ifmedia_sts __P((struct ifnet *, struct ifmediareq *));
    179  1.1       pk int	be_ifmedia_upd __P((struct ifnet *));
    180  1.2       pk 
    181  1.1       pk void	be_mcreset __P((struct be_softc *));
    182  1.1       pk 
    183  1.1       pk /* MII methods & callbacks */
    184  1.1       pk static int	be_mii_readreg __P((struct device *, int, int));
    185  1.1       pk static void	be_mii_writereg __P((struct device *, int, int, int));
    186  1.1       pk static void	be_statchg __P((struct device *));
    187  1.1       pk 
    188  1.1       pk /* MII helpers */
    189  1.1       pk static void	be_mii_sync __P((struct be_softc *));
    190  1.1       pk static void	be_mii_sendbits __P((struct be_softc *, int, u_int32_t, int));
    191  1.1       pk static int	be_mii_reset __P((struct be_softc *, int));
    192  1.1       pk static int	be_tcvr_read_bit __P((struct be_softc *, int));
    193  1.1       pk static void	be_tcvr_write_bit __P((struct be_softc *, int, int));
    194  1.1       pk 
    195  1.1       pk void		be_tick __P((void *));
    196  1.1       pk void		be_internal_phy_auto __P((struct be_softc *));
    197  1.1       pk 
    198  1.1       pk 
    199  1.1       pk struct cfattach be_ca = {
    200  1.1       pk 	sizeof(struct be_softc), bematch, beattach
    201  1.1       pk };
    202  1.1       pk 
    203  1.1       pk int
    204  1.1       pk bematch(parent, cf, aux)
    205  1.1       pk 	struct device *parent;
    206  1.1       pk 	struct cfdata *cf;
    207  1.1       pk 	void *aux;
    208  1.1       pk {
    209  1.1       pk 	struct sbus_attach_args *sa = aux;
    210  1.1       pk 
    211  1.1       pk 	return (strcmp(cf->cf_driver->cd_name, sa->sa_name) == 0);
    212  1.1       pk }
    213  1.1       pk 
    214  1.1       pk void
    215  1.1       pk beattach(parent, self, aux)
    216  1.1       pk 	struct device *parent, *self;
    217  1.1       pk 	void *aux;
    218  1.1       pk {
    219  1.1       pk 	struct sbus_attach_args *sa = aux;
    220  1.1       pk 	struct qec_softc *qec = (struct qec_softc *)parent;
    221  1.1       pk 	struct be_softc *sc = (struct be_softc *)self;
    222  1.1       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    223  1.1       pk 	struct mii_data *mii = &sc->sc_mii;
    224  1.1       pk 	int node = sa->sa_node;
    225  1.1       pk 	bus_dma_segment_t seg;
    226  1.1       pk 	bus_size_t size;
    227  1.1       pk 	int rseg, error;
    228  1.1       pk 	extern void myetheraddr __P((u_char *));
    229  1.1       pk 
    230  1.1       pk 	if (sa->sa_nreg < 3) {
    231  1.1       pk 		printf("%s: only %d register sets\n",
    232  1.1       pk 			self->dv_xname, sa->sa_nreg);
    233  1.1       pk 		return;
    234  1.1       pk 	}
    235  1.1       pk 
    236  1.1       pk 	if (bus_space_map2(sa->sa_bustag,
    237  1.1       pk 			  (bus_type_t)sa->sa_reg[0].sbr_slot,
    238  1.1       pk 			  (bus_addr_t)sa->sa_reg[0].sbr_offset,
    239  1.1       pk 			  (bus_size_t)sa->sa_reg[0].sbr_size,
    240  1.1       pk 			  BUS_SPACE_MAP_LINEAR, 0, &sc->sc_cr) != 0) {
    241  1.1       pk 		printf("beattach: cannot map registers\n");
    242  1.1       pk 		return;
    243  1.1       pk 	}
    244  1.1       pk 
    245  1.1       pk 	if (bus_space_map2(sa->sa_bustag,
    246  1.1       pk 			  (bus_type_t)sa->sa_reg[1].sbr_slot,
    247  1.1       pk 			  (bus_addr_t)sa->sa_reg[1].sbr_offset,
    248  1.1       pk 			  (bus_size_t)sa->sa_reg[1].sbr_size,
    249  1.1       pk 			  BUS_SPACE_MAP_LINEAR, 0, &sc->sc_br) != 0) {
    250  1.1       pk 		printf("beattach: cannot map registers\n");
    251  1.1       pk 		return;
    252  1.1       pk 	}
    253  1.1       pk 
    254  1.1       pk 	if (bus_space_map2(sa->sa_bustag,
    255  1.1       pk 			  (bus_type_t)sa->sa_reg[2].sbr_slot,
    256  1.1       pk 			  (bus_addr_t)sa->sa_reg[2].sbr_offset,
    257  1.1       pk 			  (bus_size_t)sa->sa_reg[2].sbr_size,
    258  1.1       pk 			  BUS_SPACE_MAP_LINEAR, 0, &sc->sc_tr) != 0) {
    259  1.1       pk 		printf("beattach: cannot map registers\n");
    260  1.1       pk 		return;
    261  1.1       pk 	}
    262  1.1       pk 
    263  1.1       pk 	sc->sc_qec = qec;
    264  1.1       pk 	sc->sc_qr = qec->sc_regs;
    265  1.1       pk 
    266  1.1       pk 	sc->sc_rev = getpropint(node, "board-version", -1);
    267  1.1       pk 	printf(" rev %x", sc->sc_rev);
    268  1.1       pk 
    269  1.1       pk 	bestop(sc);
    270  1.1       pk 
    271  1.1       pk 	sc->sc_channel = getpropint(node, "channel#", -1);
    272  1.1       pk 	if (sc->sc_channel == -1)
    273  1.1       pk 		sc->sc_channel = 0;
    274  1.1       pk 
    275  1.1       pk 	sc->sc_burst = getpropint(node, "burst-sizes", -1);
    276  1.1       pk 	if (sc->sc_burst == -1)
    277  1.1       pk 		sc->sc_burst = qec->sc_burst;
    278  1.1       pk 
    279  1.1       pk 	/* Clamp at parent's burst sizes */
    280  1.1       pk 	sc->sc_burst &= qec->sc_burst;
    281  1.1       pk 
    282  1.1       pk 	(void)bus_intr_establish(sa->sa_bustag, sa->sa_pri, 0, beintr, sc);
    283  1.1       pk 
    284  1.1       pk 	myetheraddr(sc->sc_enaddr);
    285  1.1       pk 	printf(" address %s\n", ether_sprintf(sc->sc_enaddr));
    286  1.1       pk 
    287  1.1       pk 	/*
    288  1.1       pk 	 * Allocate descriptor ring and buffers.
    289  1.1       pk 	 */
    290  1.2       pk 
    291  1.2       pk 	/* for now, allocate as many bufs as there are ring descriptors */
    292  1.2       pk 	sc->sc_rb.rb_ntbuf = QEC_XD_RING_MAXSIZE;
    293  1.2       pk 	sc->sc_rb.rb_nrbuf = QEC_XD_RING_MAXSIZE;
    294  1.1       pk 
    295  1.1       pk 	size =	QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
    296  1.1       pk 		QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
    297  1.2       pk 		sc->sc_rb.rb_ntbuf * BE_PKT_BUF_SZ +
    298  1.2       pk 		sc->sc_rb.rb_nrbuf * BE_PKT_BUF_SZ;
    299  1.1       pk 	if ((error = bus_dmamem_alloc(sa->sa_dmatag, size,
    300  1.1       pk 				      NBPG, 0,
    301  1.1       pk 				      &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
    302  1.1       pk 		printf("%s: DMA buffer alloc error %d\n",
    303  1.1       pk 			self->dv_xname, error);
    304  1.1       pk 		return;
    305  1.1       pk 	}
    306  1.2       pk 	sc->sc_rb.rb_dmabase = seg.ds_addr;
    307  1.1       pk 
    308  1.1       pk 	if ((error = bus_dmamem_map(sa->sa_dmatag, &seg, rseg, size,
    309  1.2       pk 			            &sc->sc_rb.rb_membase,
    310  1.1       pk 			            BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    311  1.1       pk 		printf("%s: DMA buffer map error %d\n",
    312  1.1       pk 			self->dv_xname, error);
    313  1.1       pk 		bus_dmamem_free(sa->sa_dmatag, &seg, rseg);
    314  1.1       pk 		return;
    315  1.1       pk 	}
    316  1.1       pk 
    317  1.1       pk 	/*
    318  1.1       pk 	 * Initialize transceiver and determine which PHY connection to use.
    319  1.1       pk 	 */
    320  1.1       pk 	be_tcvr_init(sc);
    321  1.1       pk 
    322  1.1       pk 	/*
    323  1.1       pk 	 * Initialize our media structures and MII info.
    324  1.1       pk 	 */
    325  1.1       pk 	mii->mii_ifp = ifp;
    326  1.1       pk 	mii->mii_readreg = be_mii_readreg;
    327  1.1       pk 	mii->mii_writereg = be_mii_writereg;
    328  1.1       pk 	mii->mii_statchg = be_statchg;
    329  1.1       pk 
    330  1.1       pk 	ifmedia_init(&mii->mii_media, 0, be_ifmedia_upd, be_ifmedia_sts);
    331  1.1       pk 
    332  1.1       pk 	if ((sc->sc_conf & BE_CONF_MII) != 0) {
    333  1.1       pk #if 1
    334  1.7  thorpej 		mii_phy_probe(&sc->sc_dev, mii, 0xffffffff, MII_PHY_ANY,
    335  1.7  thorpej 		    MII_OFFSET_ANY);
    336  1.1       pk #else
    337  1.1       pk 		/* TEST */
    338  1.1       pk 		extern int mii_print __P((void *, const char *));
    339  1.1       pk 		struct mii_attach_args ma;
    340  1.1       pk 		struct mii_softc *child;
    341  1.1       pk 
    342  1.1       pk 		bzero(&ma, sizeof(ma));
    343  1.1       pk 		ma.mii_phyno = BE_PHY_INTERNAL;
    344  1.1       pk 		ma.mii_data = mii;
    345  1.1       pk 		ma.mii_capmask = 0xffffffff;
    346  1.1       pk 		if ((child = (struct mii_softc *)
    347  1.1       pk 			config_found(&sc->sc_dev, &ma, mii_print)) != NULL) {
    348  1.1       pk 			/*
    349  1.1       pk 			 * Link it up in the parent's MII data.
    350  1.1       pk 			 */
    351  1.1       pk 			LIST_INSERT_HEAD(&mii->mii_phys, child, mii_list);
    352  1.1       pk 			mii->mii_instance++;
    353  1.1       pk 		}
    354  1.1       pk #endif
    355  1.1       pk 
    356  1.1       pk 		if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    357  1.1       pk 			/* No PHY attached */
    358  1.1       pk 			ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_NONE, 0, NULL);
    359  1.1       pk 			ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_NONE);
    360  1.1       pk 		} else {
    361  1.1       pk 			/*
    362  1.1       pk 			 * XXX - we can really do the following ONLY if the
    363  1.1       pk 			 * phy indeed has the auto negotiation capability!!
    364  1.1       pk 			 */
    365  1.1       pk 			ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_AUTO);
    366  1.1       pk 		}
    367  1.1       pk 	} else {
    368  1.1       pk 		/*
    369  1.1       pk 		 * The be internal phy looks vaguely like MII hardware,
    370  1.1       pk 		 * but not enough to be able to use the MII device
    371  1.1       pk 		 * layer. Hence, we have to take care of media selection
    372  1.1       pk 		 * ourselves.
    373  1.1       pk 		 */
    374  1.1       pk 
    375  1.1       pk 		/* Use `ifm_data' to store BMCR bits */
    376  1.1       pk 		ifmedia_add(&sc->sc_media,
    377  1.1       pk 			    IFM_MAKEWORD(IFM_ETHER,IFM_10_T,0,0),
    378  1.1       pk 			    0, NULL);
    379  1.1       pk 		ifmedia_add(&sc->sc_media,
    380  1.1       pk 			    IFM_MAKEWORD(IFM_ETHER,IFM_10_T,IFM_FDX,0),
    381  1.1       pk 			    BMCR_FDX, NULL);
    382  1.1       pk 		ifmedia_add(&sc->sc_media,
    383  1.1       pk 			    IFM_MAKEWORD(IFM_ETHER,IFM_100_TX,0,0),
    384  1.1       pk 			    BMCR_S100, NULL);
    385  1.1       pk 		ifmedia_add(&sc->sc_media,
    386  1.1       pk 			    IFM_MAKEWORD(IFM_ETHER,IFM_100_TX,IFM_FDX,0),
    387  1.1       pk 			    BMCR_S100|BMCR_FDX, NULL);
    388  1.1       pk 		ifmedia_add(&sc->sc_media,
    389  1.1       pk 			    IFM_MAKEWORD(IFM_ETHER,IFM_AUTO,0,0),
    390  1.1       pk 			    0, NULL);
    391  1.1       pk 		ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_AUTO);
    392  1.1       pk 	}
    393  1.1       pk 
    394  1.1       pk 	bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
    395  1.1       pk 	ifp->if_softc = sc;
    396  1.1       pk 	ifp->if_start = bestart;
    397  1.1       pk 	ifp->if_ioctl = beioctl;
    398  1.1       pk 	ifp->if_watchdog = bewatchdog;
    399  1.1       pk 	ifp->if_flags =
    400  1.1       pk 		IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS | IFF_MULTICAST;
    401  1.1       pk 
    402  1.1       pk 	/* Attach the interface. */
    403  1.1       pk 	if_attach(ifp);
    404  1.1       pk 	ether_ifattach(ifp, sc->sc_enaddr);
    405  1.1       pk 
    406  1.1       pk #if NBPFILTER > 0
    407  1.1       pk 	bpfattach(&ifp->if_bpf, ifp, DLT_EN10MB,
    408  1.1       pk 	    sizeof(struct ether_header));
    409  1.1       pk #endif
    410  1.1       pk }
    411  1.1       pk 
    412  1.1       pk 
    413  1.1       pk /*
    414  1.1       pk  * Routine to copy from mbuf chain to transmit buffer in
    415  1.1       pk  * network buffer memory.
    416  1.1       pk  */
    417  1.1       pk static __inline__ int
    418  1.1       pk be_put(sc, idx, m)
    419  1.1       pk 	struct be_softc *sc;
    420  1.1       pk 	int idx;
    421  1.1       pk 	struct mbuf *m;
    422  1.1       pk {
    423  1.1       pk 	struct mbuf *n;
    424  1.1       pk 	int len, tlen = 0, boff = 0;
    425  1.2       pk 	caddr_t bp;
    426  1.2       pk 
    427  1.2       pk 	bp = sc->sc_rb.rb_txbuf + (idx % sc->sc_rb.rb_ntbuf) * BE_PKT_BUF_SZ;
    428  1.1       pk 
    429  1.1       pk 	for (; m; m = n) {
    430  1.1       pk 		len = m->m_len;
    431  1.1       pk 		if (len == 0) {
    432  1.1       pk 			MFREE(m, n);
    433  1.1       pk 			continue;
    434  1.1       pk 		}
    435  1.1       pk 		bcopy(mtod(m, caddr_t), bp+boff, len);
    436  1.1       pk 		boff += len;
    437  1.1       pk 		tlen += len;
    438  1.1       pk 		MFREE(m, n);
    439  1.1       pk 	}
    440  1.1       pk 	return (tlen);
    441  1.1       pk }
    442  1.1       pk 
    443  1.1       pk /*
    444  1.1       pk  * Pull data off an interface.
    445  1.1       pk  * Len is the length of data, with local net header stripped.
    446  1.1       pk  * We copy the data into mbufs.  When full cluster sized units are present,
    447  1.1       pk  * we copy into clusters.
    448  1.1       pk  */
    449  1.1       pk static __inline__ struct mbuf *
    450  1.1       pk be_get(sc, idx, totlen)
    451  1.1       pk 	struct be_softc *sc;
    452  1.1       pk 	int idx, totlen;
    453  1.1       pk {
    454  1.1       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    455  1.1       pk 	struct mbuf *m;
    456  1.1       pk 	struct mbuf *top, **mp;
    457  1.1       pk 	int len, pad, boff = 0;
    458  1.2       pk 	caddr_t bp;
    459  1.2       pk 
    460  1.2       pk 	bp = sc->sc_rb.rb_rxbuf + (idx % sc->sc_rb.rb_nrbuf) * BE_PKT_BUF_SZ;
    461  1.1       pk 
    462  1.1       pk 	MGETHDR(m, M_DONTWAIT, MT_DATA);
    463  1.1       pk 	if (m == NULL)
    464  1.1       pk 		return (NULL);
    465  1.1       pk 	m->m_pkthdr.rcvif = ifp;
    466  1.1       pk 	m->m_pkthdr.len = totlen;
    467  1.1       pk 
    468  1.1       pk 	pad = ALIGN(sizeof(struct ether_header)) - sizeof(struct ether_header);
    469  1.1       pk 	m->m_data += pad;
    470  1.1       pk 	len = MHLEN - pad;
    471  1.1       pk 	top = NULL;
    472  1.1       pk 	mp = &top;
    473  1.1       pk 
    474  1.1       pk 	while (totlen > 0) {
    475  1.1       pk 		if (top) {
    476  1.1       pk 			MGET(m, M_DONTWAIT, MT_DATA);
    477  1.1       pk 			if (m == NULL) {
    478  1.1       pk 				m_freem(top);
    479  1.1       pk 				return (NULL);
    480  1.1       pk 			}
    481  1.1       pk 			len = MLEN;
    482  1.1       pk 		}
    483  1.1       pk 		if (top && totlen >= MINCLSIZE) {
    484  1.1       pk 			MCLGET(m, M_DONTWAIT);
    485  1.1       pk 			if (m->m_flags & M_EXT)
    486  1.1       pk 				len = MCLBYTES;
    487  1.1       pk 		}
    488  1.1       pk 		m->m_len = len = min(totlen, len);
    489  1.1       pk 		bcopy(bp + boff, mtod(m, caddr_t), len);
    490  1.1       pk 		boff += len;
    491  1.1       pk 		totlen -= len;
    492  1.1       pk 		*mp = m;
    493  1.1       pk 		mp = &m->m_next;
    494  1.1       pk 	}
    495  1.1       pk 
    496  1.1       pk 	return (top);
    497  1.1       pk }
    498  1.1       pk 
    499  1.1       pk /*
    500  1.1       pk  * Pass a packet to the higher levels.
    501  1.1       pk  */
    502  1.1       pk static __inline__ void
    503  1.1       pk be_read(sc, idx, len)
    504  1.1       pk 	struct be_softc *sc;
    505  1.1       pk 	int idx, len;
    506  1.1       pk {
    507  1.1       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    508  1.1       pk 	struct mbuf *m;
    509  1.1       pk 
    510  1.1       pk 	if (len <= sizeof(struct ether_header) ||
    511  1.1       pk 	    len > ETHERMTU + sizeof(struct ether_header)) {
    512  1.1       pk 
    513  1.1       pk 		printf("%s: invalid packet size %d; dropping\n",
    514  1.1       pk 			ifp->if_xname, len);
    515  1.1       pk 
    516  1.1       pk 		ifp->if_ierrors++;
    517  1.1       pk 		return;
    518  1.1       pk 	}
    519  1.1       pk 
    520  1.1       pk 	/*
    521  1.1       pk 	 * Pull packet off interface.
    522  1.1       pk 	 */
    523  1.1       pk 	m = be_get(sc, idx, len);
    524  1.1       pk 	if (m == NULL) {
    525  1.1       pk 		ifp->if_ierrors++;
    526  1.1       pk 		return;
    527  1.1       pk 	}
    528  1.1       pk 	ifp->if_ipackets++;
    529  1.1       pk 
    530  1.1       pk #if NBPFILTER > 0
    531  1.1       pk 	/*
    532  1.1       pk 	 * Check if there's a BPF listener on this interface.
    533  1.1       pk 	 * If so, hand off the raw packet to BPF.
    534  1.1       pk 	 */
    535  1.1       pk 	if (ifp->if_bpf)
    536  1.1       pk 		bpf_mtap(ifp->if_bpf, m);
    537  1.1       pk #endif
    538  1.6  thorpej 	/* Pass the packet up. */
    539  1.6  thorpej 	(*ifp->if_input)(ifp, m);
    540  1.1       pk }
    541  1.1       pk 
    542  1.1       pk /*
    543  1.1       pk  * Start output on interface.
    544  1.1       pk  * We make two assumptions here:
    545  1.1       pk  *  1) that the current priority is set to splnet _before_ this code
    546  1.1       pk  *     is called *and* is returned to the appropriate priority after
    547  1.1       pk  *     return
    548  1.1       pk  *  2) that the IFF_OACTIVE flag is checked before this code is called
    549  1.1       pk  *     (i.e. that the output part of the interface is idle)
    550  1.1       pk  */
    551  1.1       pk void
    552  1.1       pk bestart(ifp)
    553  1.1       pk 	struct ifnet *ifp;
    554  1.1       pk {
    555  1.1       pk 	struct be_softc *sc = (struct be_softc *)ifp->if_softc;
    556  1.2       pk 	struct qec_xd *txd = sc->sc_rb.rb_txd;
    557  1.1       pk 	struct mbuf *m;
    558  1.1       pk 	unsigned int bix, len;
    559  1.2       pk 	unsigned int ntbuf = sc->sc_rb.rb_ntbuf;
    560  1.1       pk 
    561  1.1       pk 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
    562  1.1       pk 		return;
    563  1.1       pk 
    564  1.2       pk 	bix = sc->sc_rb.rb_tdhead;
    565  1.1       pk 
    566  1.1       pk 	for (;;) {
    567  1.1       pk 		IF_DEQUEUE(&ifp->if_snd, m);
    568  1.1       pk 		if (m == 0)
    569  1.1       pk 			break;
    570  1.1       pk 
    571  1.1       pk #if NBPFILTER > 0
    572  1.1       pk 		/*
    573  1.1       pk 		 * If BPF is listening on this interface, let it see the
    574  1.1       pk 		 * packet before we commit it to the wire.
    575  1.1       pk 		 */
    576  1.1       pk 		if (ifp->if_bpf)
    577  1.1       pk 			bpf_mtap(ifp->if_bpf, m);
    578  1.1       pk #endif
    579  1.1       pk 
    580  1.1       pk 		/*
    581  1.1       pk 		 * Copy the mbuf chain into the transmit buffer.
    582  1.1       pk 		 */
    583  1.1       pk 		len = be_put(sc, bix, m);
    584  1.1       pk 
    585  1.1       pk 		/*
    586  1.1       pk 		 * Initialize transmit registers and start transmission
    587  1.1       pk 		 */
    588  1.1       pk 		txd[bix].xd_flags = QEC_XD_OWN | QEC_XD_SOP | QEC_XD_EOP |
    589  1.1       pk 				    (len & QEC_XD_LENGTH);
    590  1.1       pk 		bus_space_write_4(sc->sc_bustag, sc->sc_cr, BE_CRI_CTRL,
    591  1.1       pk 				  BE_CR_CTRL_TWAKEUP);
    592  1.1       pk 
    593  1.1       pk 		if (++bix == QEC_XD_RING_MAXSIZE)
    594  1.1       pk 			bix = 0;
    595  1.1       pk 
    596  1.2       pk 		if (++sc->sc_rb.rb_td_nbusy == ntbuf) {
    597  1.1       pk 			ifp->if_flags |= IFF_OACTIVE;
    598  1.1       pk 			break;
    599  1.1       pk 		}
    600  1.1       pk 	}
    601  1.1       pk 
    602  1.2       pk 	sc->sc_rb.rb_tdhead = bix;
    603  1.1       pk }
    604  1.1       pk 
    605  1.1       pk void
    606  1.1       pk bestop(sc)
    607  1.1       pk 	struct be_softc *sc;
    608  1.1       pk {
    609  1.1       pk 	int n;
    610  1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
    611  1.1       pk 	bus_space_handle_t br = sc->sc_br;
    612  1.1       pk 
    613  1.1       pk 	untimeout(be_tick, sc);
    614  1.1       pk 
    615  1.1       pk 	/* Stop the transmitter */
    616  1.1       pk 	bus_space_write_4(t, br, BE_BRI_TXCFG, 0);
    617  1.1       pk 	for (n = 32; n > 0; n--) {
    618  1.1       pk 		if (bus_space_read_4(t, br, BE_BRI_TXCFG) == 0)
    619  1.1       pk 			break;
    620  1.1       pk 		DELAY(20);
    621  1.1       pk 	}
    622  1.1       pk 
    623  1.1       pk 	/* Stop the receiver */
    624  1.1       pk 	bus_space_write_4(t, br, BE_BRI_RXCFG, 0);
    625  1.1       pk 	for (n = 32; n > 0; n--) {
    626  1.1       pk 		if (bus_space_read_4(t, br, BE_BRI_RXCFG) == 0)
    627  1.1       pk 			break;
    628  1.1       pk 		DELAY(20);
    629  1.1       pk 	}
    630  1.1       pk }
    631  1.1       pk 
    632  1.1       pk /*
    633  1.1       pk  * Reset interface.
    634  1.1       pk  */
    635  1.1       pk void
    636  1.1       pk bereset(sc)
    637  1.1       pk 	struct be_softc *sc;
    638  1.1       pk {
    639  1.1       pk 	int s;
    640  1.1       pk 
    641  1.1       pk 	s = splnet();
    642  1.1       pk 	bestop(sc);
    643  1.1       pk 	beinit(sc);
    644  1.1       pk 	splx(s);
    645  1.1       pk }
    646  1.1       pk 
    647  1.1       pk void
    648  1.1       pk bewatchdog(ifp)
    649  1.1       pk 	struct ifnet *ifp;
    650  1.1       pk {
    651  1.1       pk 	struct be_softc *sc = ifp->if_softc;
    652  1.1       pk 
    653  1.1       pk 	log(LOG_ERR, "%s: device timeout\n", sc->sc_dev.dv_xname);
    654  1.1       pk 	++sc->sc_ethercom.ec_if.if_oerrors;
    655  1.1       pk 
    656  1.1       pk 	bereset(sc);
    657  1.1       pk }
    658  1.1       pk 
    659  1.1       pk int
    660  1.1       pk beintr(v)
    661  1.1       pk 	void *v;
    662  1.1       pk {
    663  1.1       pk 	struct be_softc *sc = (struct be_softc *)v;
    664  1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
    665  1.1       pk 	u_int32_t whyq, whyb, whyc;
    666  1.1       pk 	int r = 0;
    667  1.1       pk 
    668  1.1       pk 	/* Read QEC status, channel status and BE status */
    669  1.1       pk 	whyq = bus_space_read_4(t, sc->sc_qr, QEC_QRI_STAT);
    670  1.1       pk 	whyc = bus_space_read_4(t, sc->sc_cr, BE_CRI_STAT);
    671  1.1       pk 	whyb = bus_space_read_4(t, sc->sc_br, BE_BRI_STAT);
    672  1.1       pk 
    673  1.1       pk 	if (whyq & QEC_STAT_BM)
    674  1.1       pk 		r |= beeint(sc, whyb);
    675  1.1       pk 
    676  1.1       pk 	if (whyq & QEC_STAT_ER)
    677  1.1       pk 		r |= beqint(sc, whyc);
    678  1.1       pk 
    679  1.1       pk 	if (whyq & QEC_STAT_TX && whyc & BE_CR_STAT_TXIRQ)
    680  1.1       pk 		r |= betint(sc);
    681  1.1       pk 
    682  1.1       pk 	if (whyq & QEC_STAT_RX && whyc & BE_CR_STAT_RXIRQ)
    683  1.1       pk 		r |= berint(sc);
    684  1.1       pk 
    685  1.1       pk 	return (r);
    686  1.1       pk }
    687  1.1       pk 
    688  1.1       pk /*
    689  1.1       pk  * QEC Interrupt.
    690  1.1       pk  */
    691  1.1       pk int
    692  1.1       pk beqint(sc, why)
    693  1.1       pk 	struct be_softc *sc;
    694  1.1       pk 	u_int32_t why;
    695  1.1       pk {
    696  1.1       pk 	int r = 0, rst = 0;
    697  1.1       pk 
    698  1.1       pk 	if (why & BE_CR_STAT_TXIRQ)
    699  1.1       pk 		r |= 1;
    700  1.1       pk 	if (why & BE_CR_STAT_RXIRQ)
    701  1.1       pk 		r |= 1;
    702  1.1       pk 
    703  1.1       pk 	if (why & BE_CR_STAT_BERROR) {
    704  1.1       pk 		r |= 1;
    705  1.1       pk 		rst = 1;
    706  1.1       pk 		printf("%s: bigmac error\n", sc->sc_dev.dv_xname);
    707  1.1       pk 	}
    708  1.1       pk 
    709  1.1       pk 	if (why & BE_CR_STAT_TXDERR) {
    710  1.1       pk 		r |= 1;
    711  1.1       pk 		rst = 1;
    712  1.1       pk 		printf("%s: bogus tx descriptor\n", sc->sc_dev.dv_xname);
    713  1.1       pk 	}
    714  1.1       pk 
    715  1.1       pk 	if (why & (BE_CR_STAT_TXLERR | BE_CR_STAT_TXPERR | BE_CR_STAT_TXSERR)) {
    716  1.1       pk 		r |= 1;
    717  1.1       pk 		rst = 1;
    718  1.1       pk 		printf("%s: tx dma error ( ", sc->sc_dev.dv_xname);
    719  1.1       pk 		if (why & BE_CR_STAT_TXLERR)
    720  1.1       pk 			printf("Late ");
    721  1.1       pk 		if (why & BE_CR_STAT_TXPERR)
    722  1.1       pk 			printf("Parity ");
    723  1.1       pk 		if (why & BE_CR_STAT_TXSERR)
    724  1.1       pk 			printf("Generic ");
    725  1.1       pk 		printf(")\n");
    726  1.1       pk 	}
    727  1.1       pk 
    728  1.1       pk 	if (why & BE_CR_STAT_RXDROP) {
    729  1.1       pk 		r |= 1;
    730  1.1       pk 		rst = 1;
    731  1.1       pk 		printf("%s: out of rx descriptors\n", sc->sc_dev.dv_xname);
    732  1.1       pk 	}
    733  1.1       pk 
    734  1.1       pk 	if (why & BE_CR_STAT_RXSMALL) {
    735  1.1       pk 		r |= 1;
    736  1.1       pk 		rst = 1;
    737  1.1       pk 		printf("%s: rx descriptor too small\n", sc->sc_dev.dv_xname);
    738  1.1       pk 	}
    739  1.1       pk 
    740  1.1       pk 	if (why & (BE_CR_STAT_RXLERR | BE_CR_STAT_RXPERR | BE_CR_STAT_RXSERR)) {
    741  1.1       pk 		r |= 1;
    742  1.1       pk 		rst = 1;
    743  1.1       pk 		printf("%s: rx dma error ( ", sc->sc_dev.dv_xname);
    744  1.1       pk 		if (why & BE_CR_STAT_RXLERR)
    745  1.1       pk 			printf("Late ");
    746  1.1       pk 		if (why & BE_CR_STAT_RXPERR)
    747  1.1       pk 			printf("Parity ");
    748  1.1       pk 		if (why & BE_CR_STAT_RXSERR)
    749  1.1       pk 			printf("Generic ");
    750  1.1       pk 		printf(")\n");
    751  1.1       pk 	}
    752  1.1       pk 
    753  1.1       pk 	if (!r) {
    754  1.1       pk 		rst = 1;
    755  1.1       pk 		printf("%s: unexpected error interrupt %08x\n",
    756  1.1       pk 			sc->sc_dev.dv_xname, why);
    757  1.1       pk 	}
    758  1.1       pk 
    759  1.1       pk 	if (rst) {
    760  1.1       pk 		printf("%s: resetting\n", sc->sc_dev.dv_xname);
    761  1.1       pk 		bereset(sc);
    762  1.1       pk 	}
    763  1.1       pk 
    764  1.1       pk 	return (r);
    765  1.1       pk }
    766  1.1       pk 
    767  1.1       pk /*
    768  1.1       pk  * Error interrupt.
    769  1.1       pk  */
    770  1.1       pk int
    771  1.1       pk beeint(sc, why)
    772  1.1       pk 	struct be_softc *sc;
    773  1.1       pk 	u_int32_t why;
    774  1.1       pk {
    775  1.1       pk 	int r = 0, rst = 0;
    776  1.1       pk 
    777  1.1       pk 	if (why & BE_BR_STAT_RFIFOVF) {
    778  1.1       pk 		r |= 1;
    779  1.1       pk 		rst = 1;
    780  1.1       pk 		printf("%s: receive fifo overrun\n", sc->sc_dev.dv_xname);
    781  1.1       pk 	}
    782  1.1       pk 	if (why & BE_BR_STAT_TFIFO_UND) {
    783  1.1       pk 		r |= 1;
    784  1.1       pk 		rst = 1;
    785  1.1       pk 		printf("%s: transmit fifo underrun\n", sc->sc_dev.dv_xname);
    786  1.1       pk 	}
    787  1.1       pk 	if (why & BE_BR_STAT_MAXPKTERR) {
    788  1.1       pk 		r |= 1;
    789  1.1       pk 		rst = 1;
    790  1.1       pk 		printf("%s: max packet size error\n", sc->sc_dev.dv_xname);
    791  1.1       pk 	}
    792  1.1       pk 
    793  1.1       pk 	if (!r) {
    794  1.1       pk 		rst = 1;
    795  1.1       pk 		printf("%s: unexpected error interrupt %08x\n",
    796  1.1       pk 			sc->sc_dev.dv_xname, why);
    797  1.1       pk 	}
    798  1.1       pk 
    799  1.1       pk 	if (rst) {
    800  1.1       pk 		printf("%s: resetting\n", sc->sc_dev.dv_xname);
    801  1.1       pk 		bereset(sc);
    802  1.1       pk 	}
    803  1.1       pk 
    804  1.1       pk 	return (r);
    805  1.1       pk }
    806  1.1       pk 
    807  1.1       pk /*
    808  1.1       pk  * Transmit interrupt.
    809  1.1       pk  */
    810  1.1       pk int
    811  1.1       pk betint(sc)
    812  1.1       pk 	struct be_softc *sc;
    813  1.1       pk {
    814  1.1       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    815  1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
    816  1.1       pk 	bus_space_handle_t br = sc->sc_br;
    817  1.1       pk 	unsigned int bix, txflags;
    818  1.1       pk 
    819  1.1       pk 	/*
    820  1.1       pk 	 * Unload collision counters
    821  1.1       pk 	 */
    822  1.1       pk 	ifp->if_collisions +=
    823  1.1       pk 		bus_space_read_4(t, br, BE_BRI_NCCNT) +
    824  1.1       pk 		bus_space_read_4(t, br, BE_BRI_FCCNT) +
    825  1.1       pk 		bus_space_read_4(t, br, BE_BRI_EXCNT) +
    826  1.1       pk 		bus_space_read_4(t, br, BE_BRI_LTCNT);
    827  1.1       pk 
    828  1.1       pk 	/*
    829  1.1       pk 	 * the clear the hardware counters
    830  1.1       pk 	 */
    831  1.1       pk 	bus_space_write_4(t, br, BE_BRI_NCCNT, 0);
    832  1.1       pk 	bus_space_write_4(t, br, BE_BRI_FCCNT, 0);
    833  1.1       pk 	bus_space_write_4(t, br, BE_BRI_EXCNT, 0);
    834  1.1       pk 	bus_space_write_4(t, br, BE_BRI_LTCNT, 0);
    835  1.1       pk 
    836  1.2       pk 	bix = sc->sc_rb.rb_tdtail;
    837  1.1       pk 
    838  1.1       pk 	for (;;) {
    839  1.2       pk 		if (sc->sc_rb.rb_td_nbusy <= 0)
    840  1.1       pk 			break;
    841  1.1       pk 
    842  1.2       pk 		txflags = sc->sc_rb.rb_txd[bix].xd_flags;
    843  1.1       pk 
    844  1.1       pk 		if (txflags & QEC_XD_OWN)
    845  1.1       pk 			break;
    846  1.1       pk 
    847  1.1       pk 		ifp->if_flags &= ~IFF_OACTIVE;
    848  1.1       pk 		ifp->if_opackets++;
    849  1.1       pk 
    850  1.1       pk 		if (++bix == QEC_XD_RING_MAXSIZE)
    851  1.1       pk 			bix = 0;
    852  1.1       pk 
    853  1.2       pk 		--sc->sc_rb.rb_td_nbusy;
    854  1.1       pk 	}
    855  1.1       pk 
    856  1.2       pk 	sc->sc_rb.rb_tdtail = bix;
    857  1.1       pk 
    858  1.1       pk 	bestart(ifp);
    859  1.1       pk 
    860  1.2       pk 	if (sc->sc_rb.rb_td_nbusy == 0)
    861  1.1       pk 		ifp->if_timer = 0;
    862  1.1       pk 
    863  1.1       pk 	return (1);
    864  1.1       pk }
    865  1.1       pk 
    866  1.1       pk /*
    867  1.1       pk  * Receive interrupt.
    868  1.1       pk  */
    869  1.1       pk int
    870  1.1       pk berint(sc)
    871  1.1       pk 	struct be_softc *sc;
    872  1.1       pk {
    873  1.2       pk 	struct qec_xd *xd = sc->sc_rb.rb_rxd;
    874  1.1       pk 	unsigned int bix, len;
    875  1.2       pk 	unsigned int nrbuf = sc->sc_rb.rb_nrbuf;
    876  1.1       pk 
    877  1.2       pk 	bix = sc->sc_rb.rb_rdtail;
    878  1.1       pk 
    879  1.1       pk 	/*
    880  1.1       pk 	 * Process all buffers with valid data.
    881  1.1       pk 	 */
    882  1.1       pk 	for (;;) {
    883  1.1       pk 		len = xd[bix].xd_flags;
    884  1.1       pk 		if (len & QEC_XD_OWN)
    885  1.1       pk 			break;
    886  1.1       pk 
    887  1.1       pk 		len &= QEC_XD_LENGTH;
    888  1.1       pk 		be_read(sc, bix, len);
    889  1.1       pk 
    890  1.1       pk 		/* ... */
    891  1.1       pk 		xd[(bix+nrbuf) % QEC_XD_RING_MAXSIZE].xd_flags =
    892  1.1       pk 			QEC_XD_OWN | (BE_PKT_BUF_SZ & QEC_XD_LENGTH);
    893  1.1       pk 
    894  1.1       pk 		if (++bix == QEC_XD_RING_MAXSIZE)
    895  1.1       pk 			bix = 0;
    896  1.1       pk 	}
    897  1.1       pk 
    898  1.2       pk 	sc->sc_rb.rb_rdtail = bix;
    899  1.1       pk 
    900  1.1       pk 	return (1);
    901  1.1       pk }
    902  1.1       pk 
    903  1.1       pk int
    904  1.1       pk beioctl(ifp, cmd, data)
    905  1.1       pk 	struct ifnet *ifp;
    906  1.1       pk 	u_long cmd;
    907  1.1       pk 	caddr_t data;
    908  1.1       pk {
    909  1.1       pk 	struct be_softc *sc = ifp->if_softc;
    910  1.1       pk 	struct ifaddr *ifa = (struct ifaddr *)data;
    911  1.1       pk 	struct ifreq *ifr = (struct ifreq *)data;
    912  1.1       pk 	int s, error = 0;
    913  1.1       pk 
    914  1.1       pk 	s = splnet();
    915  1.1       pk 
    916  1.1       pk 	switch (cmd) {
    917  1.1       pk 	case SIOCSIFADDR:
    918  1.1       pk 		ifp->if_flags |= IFF_UP;
    919  1.1       pk 		switch (ifa->ifa_addr->sa_family) {
    920  1.1       pk #ifdef INET
    921  1.1       pk 		case AF_INET:
    922  1.1       pk 			beinit(sc);
    923  1.1       pk 			arp_ifinit(ifp, ifa);
    924  1.1       pk 			break;
    925  1.1       pk #endif /* INET */
    926  1.1       pk #ifdef NS
    927  1.1       pk 		case AF_NS:
    928  1.1       pk 		    {
    929  1.1       pk 			struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
    930  1.1       pk 
    931  1.1       pk 			if (ns_nullhost(*ina))
    932  1.3       pk 				ina->x_host =
    933  1.3       pk 					*(union ns_host *)LLADDR(ifp->if_sadl);
    934  1.1       pk 			else
    935  1.3       pk 				bcopy(ina->x_host.c_host, LLADDR(ifp->if_sadl),
    936  1.3       pk 				      sizeof(sc->sc_enaddr));
    937  1.1       pk 			/* Set new address. */
    938  1.1       pk 			beinit(sc);
    939  1.1       pk 			break;
    940  1.1       pk 		    }
    941  1.1       pk #endif /* NS */
    942  1.1       pk 		default:
    943  1.1       pk 			beinit(sc);
    944  1.1       pk 			break;
    945  1.1       pk 		}
    946  1.1       pk 		break;
    947  1.1       pk 
    948  1.1       pk 	case SIOCSIFFLAGS:
    949  1.1       pk 		if ((ifp->if_flags & IFF_UP) == 0 &&
    950  1.1       pk 		    (ifp->if_flags & IFF_RUNNING) != 0) {
    951  1.1       pk 			/*
    952  1.1       pk 			 * If interface is marked down and it is running, then
    953  1.1       pk 			 * stop it.
    954  1.1       pk 			 */
    955  1.1       pk 			bestop(sc);
    956  1.1       pk 			ifp->if_flags &= ~IFF_RUNNING;
    957  1.1       pk 		} else if ((ifp->if_flags & IFF_UP) != 0 &&
    958  1.1       pk 		    (ifp->if_flags & IFF_RUNNING) == 0) {
    959  1.1       pk 			/*
    960  1.1       pk 			 * If interface is marked up and it is stopped, then
    961  1.1       pk 			 * start it.
    962  1.1       pk 			 */
    963  1.1       pk 			beinit(sc);
    964  1.1       pk 		} else {
    965  1.1       pk 			/*
    966  1.1       pk 			 * Reset the interface to pick up changes in any other
    967  1.1       pk 			 * flags that affect hardware registers.
    968  1.1       pk 			 */
    969  1.1       pk 			bestop(sc);
    970  1.1       pk 			beinit(sc);
    971  1.1       pk 		}
    972  1.1       pk #ifdef BEDEBUG
    973  1.1       pk 		if (ifp->if_flags & IFF_DEBUG)
    974  1.2       pk 			sc->sc_debug = 1;
    975  1.1       pk 		else
    976  1.1       pk 			sc->sc_debug = 0;
    977  1.1       pk #endif
    978  1.1       pk 		break;
    979  1.1       pk 
    980  1.1       pk 	case SIOCADDMULTI:
    981  1.1       pk 	case SIOCDELMULTI:
    982  1.1       pk 		error = (cmd == SIOCADDMULTI) ?
    983  1.1       pk 		    ether_addmulti(ifr, &sc->sc_ethercom):
    984  1.1       pk 		    ether_delmulti(ifr, &sc->sc_ethercom);
    985  1.1       pk 
    986  1.1       pk 		if (error == ENETRESET) {
    987  1.1       pk 			/*
    988  1.1       pk 			 * Multicast list has changed; set the hardware filter
    989  1.1       pk 			 * accordingly.
    990  1.1       pk 			 */
    991  1.1       pk 			be_mcreset(sc);
    992  1.1       pk 			error = 0;
    993  1.1       pk 		}
    994  1.1       pk 		break;
    995  1.1       pk 	case SIOCGIFMEDIA:
    996  1.1       pk 	case SIOCSIFMEDIA:
    997  1.1       pk 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, cmd);
    998  1.1       pk 		break;
    999  1.1       pk 	default:
   1000  1.1       pk 		error = EINVAL;
   1001  1.1       pk 		break;
   1002  1.1       pk 	}
   1003  1.1       pk 	splx(s);
   1004  1.1       pk 	return (error);
   1005  1.1       pk }
   1006  1.1       pk 
   1007  1.1       pk 
   1008  1.1       pk void
   1009  1.1       pk beinit(sc)
   1010  1.1       pk 	struct be_softc *sc;
   1011  1.1       pk {
   1012  1.2       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1013  1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
   1014  1.1       pk 	bus_space_handle_t br = sc->sc_br;
   1015  1.1       pk 	bus_space_handle_t cr = sc->sc_cr;
   1016  1.1       pk 	struct qec_softc *qec = sc->sc_qec;
   1017  1.1       pk 	u_int32_t qecaddr;
   1018  1.1       pk 	u_int8_t *ea;
   1019  1.1       pk 	int s;
   1020  1.1       pk 
   1021  1.1       pk 	s = splimp();
   1022  1.1       pk 
   1023  1.2       pk 	qec_meminit(&sc->sc_rb, BE_PKT_BUF_SZ);
   1024  1.1       pk 	be_tcvr_init(sc);
   1025  1.1       pk 
   1026  1.1       pk 	be_ifmedia_upd(ifp);
   1027  1.1       pk 
   1028  1.1       pk 	bestop(sc);
   1029  1.1       pk 
   1030  1.1       pk 	ea = sc->sc_enaddr;
   1031  1.1       pk 	bus_space_write_4(t, br, BE_BRI_MACADDR0, (ea[0] << 8) | ea[1]);
   1032  1.1       pk 	bus_space_write_4(t, br, BE_BRI_MACADDR1, (ea[2] << 8) | ea[3]);
   1033  1.1       pk 	bus_space_write_4(t, br, BE_BRI_MACADDR2, (ea[4] << 8) | ea[5]);
   1034  1.1       pk 
   1035  1.1       pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB0, 0);
   1036  1.1       pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB1, 0);
   1037  1.1       pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB2, 0);
   1038  1.1       pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB3, 0);
   1039  1.1       pk 
   1040  1.5       pk 	be_mcreset(sc);
   1041  1.1       pk 
   1042  1.1       pk 	bus_space_write_4(t, br, BE_BRI_RANDSEED, 0xbd);
   1043  1.1       pk 
   1044  1.1       pk 	bus_space_write_4(t, br, BE_BRI_XIFCFG,
   1045  1.1       pk 			  BE_BR_XCFG_ODENABLE | BE_BR_XCFG_RESV);
   1046  1.1       pk 
   1047  1.1       pk 	bus_space_write_4(t, br, BE_BRI_JSIZE, 4);
   1048  1.1       pk 
   1049  1.1       pk 	/*
   1050  1.1       pk 	 * Turn off counter expiration interrupts as well as
   1051  1.1       pk 	 * 'gotframe' and 'sentframe'
   1052  1.1       pk 	 */
   1053  1.1       pk 	bus_space_write_4(t, br, BE_BRI_IMASK,
   1054  1.1       pk 			  BE_BR_IMASK_GOTFRAME	|
   1055  1.1       pk 			  BE_BR_IMASK_RCNTEXP	|
   1056  1.1       pk 			  BE_BR_IMASK_ACNTEXP	|
   1057  1.1       pk 			  BE_BR_IMASK_CCNTEXP	|
   1058  1.1       pk 			  BE_BR_IMASK_LCNTEXP	|
   1059  1.1       pk 			  BE_BR_IMASK_CVCNTEXP	|
   1060  1.1       pk 			  BE_BR_IMASK_SENTFRAME	|
   1061  1.1       pk 			  BE_BR_IMASK_NCNTEXP	|
   1062  1.1       pk 			  BE_BR_IMASK_ECNTEXP	|
   1063  1.1       pk 			  BE_BR_IMASK_LCCNTEXP	|
   1064  1.1       pk 			  BE_BR_IMASK_FCNTEXP	|
   1065  1.1       pk 			  BE_BR_IMASK_DTIMEXP);
   1066  1.1       pk 
   1067  1.1       pk 	/* Channel registers: */
   1068  1.2       pk 	bus_space_write_4(t, cr, BE_CRI_RXDS, (u_int32_t)sc->sc_rb.rb_rxddma);
   1069  1.2       pk 	bus_space_write_4(t, cr, BE_CRI_TXDS, (u_int32_t)sc->sc_rb.rb_txddma);
   1070  1.1       pk 
   1071  1.1       pk 	qecaddr = sc->sc_channel * qec->sc_msize;
   1072  1.1       pk 	bus_space_write_4(t, cr, BE_CRI_RXWBUF, qecaddr);
   1073  1.1       pk 	bus_space_write_4(t, cr, BE_CRI_RXRBUF, qecaddr);
   1074  1.1       pk 	bus_space_write_4(t, cr, BE_CRI_TXWBUF, qecaddr + qec->sc_rsize);
   1075  1.1       pk 	bus_space_write_4(t, cr, BE_CRI_TXRBUF, qecaddr + qec->sc_rsize);
   1076  1.1       pk 
   1077  1.1       pk 	bus_space_write_4(t, cr, BE_CRI_RIMASK, 0);
   1078  1.1       pk 	bus_space_write_4(t, cr, BE_CRI_TIMASK, 0);
   1079  1.1       pk 	bus_space_write_4(t, cr, BE_CRI_QMASK, 0);
   1080  1.1       pk 	bus_space_write_4(t, cr, BE_CRI_BMASK, 0);
   1081  1.1       pk 	bus_space_write_4(t, cr, BE_CRI_CCNT, 0);
   1082  1.1       pk 
   1083  1.1       pk 	/* Enable transmitter */
   1084  1.1       pk 	bus_space_write_4(t, br, BE_BRI_TXCFG,
   1085  1.1       pk 			  BE_BR_TXCFG_FIFO | BE_BR_TXCFG_ENABLE);
   1086  1.1       pk 
   1087  1.1       pk 	/* Enable receiver */
   1088  1.1       pk 	bus_space_write_4(t, br, BE_BRI_RXCFG,
   1089  1.1       pk 			  BE_BR_RXCFG_HENABLE | BE_BR_RXCFG_FIFO |
   1090  1.1       pk 			  BE_BR_RXCFG_ENABLE);
   1091  1.1       pk 
   1092  1.1       pk 	ifp->if_flags |= IFF_RUNNING;
   1093  1.1       pk 	ifp->if_flags &= ~IFF_OACTIVE;
   1094  1.1       pk 
   1095  1.1       pk 	timeout(be_tick, sc, hz);
   1096  1.1       pk 	splx(s);
   1097  1.1       pk }
   1098  1.1       pk 
   1099  1.1       pk void
   1100  1.1       pk be_mcreset(sc)
   1101  1.1       pk 	struct be_softc *sc;
   1102  1.1       pk {
   1103  1.2       pk 	struct ethercom *ec = &sc->sc_ethercom;
   1104  1.1       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1105  1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
   1106  1.1       pk 	bus_space_handle_t br = sc->sc_br;
   1107  1.1       pk 	u_int32_t crc;
   1108  1.1       pk 	u_int16_t hash[4];
   1109  1.1       pk 	u_int8_t octet;
   1110  1.5       pk 	u_int32_t v;
   1111  1.1       pk 	int i, j;
   1112  1.1       pk 	struct ether_multi *enm;
   1113  1.1       pk 	struct ether_multistep step;
   1114  1.1       pk 
   1115  1.5       pk 	if (ifp->if_flags & IFF_PROMISC) {
   1116  1.5       pk 		v = bus_space_read_4(t, br, BE_BRI_RXCFG);
   1117  1.5       pk 		v |= BE_BR_RXCFG_PMISC;
   1118  1.5       pk 		bus_space_write_4(t, br, BE_BRI_RXCFG, v);
   1119  1.5       pk 		return;
   1120  1.5       pk 	}
   1121  1.5       pk 
   1122  1.5       pk 	v = bus_space_read_4(t, br, BE_BRI_RXCFG);
   1123  1.5       pk 	v &= ~BE_BR_RXCFG_PMISC;
   1124  1.5       pk 	bus_space_write_4(t, br, BE_BRI_RXCFG, v);
   1125  1.5       pk 
   1126  1.1       pk 	if (ifp->if_flags & IFF_ALLMULTI) {
   1127  1.1       pk 		bus_space_write_4(t, br, BE_BRI_HASHTAB0, 0xffff);
   1128  1.1       pk 		bus_space_write_4(t, br, BE_BRI_HASHTAB1, 0xffff);
   1129  1.1       pk 		bus_space_write_4(t, br, BE_BRI_HASHTAB2, 0xffff);
   1130  1.1       pk 		bus_space_write_4(t, br, BE_BRI_HASHTAB3, 0xffff);
   1131  1.1       pk 		return;
   1132  1.1       pk 	}
   1133  1.1       pk 
   1134  1.1       pk 	hash[3] = hash[2] = hash[1] = hash[0] = 0;
   1135  1.1       pk 
   1136  1.2       pk 	ETHER_FIRST_MULTI(step, ec, enm);
   1137  1.1       pk 	while (enm != NULL) {
   1138  1.1       pk 		if (bcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   1139  1.1       pk 			/*
   1140  1.1       pk 			 * We must listen to a range of multicast
   1141  1.1       pk 			 * addresses.  For now, just accept all
   1142  1.1       pk 			 * multicasts, rather than trying to set only
   1143  1.1       pk 			 * those filter bits needed to match the range.
   1144  1.1       pk 			 * (At this time, the only use of address
   1145  1.1       pk 			 * ranges is for IP multicast routing, for
   1146  1.1       pk 			 * which the range is big enough to require
   1147  1.1       pk 			 * all bits set.)
   1148  1.1       pk 			 */
   1149  1.1       pk 			bus_space_write_4(t, br, BE_BRI_HASHTAB0, 0xffff);
   1150  1.1       pk 			bus_space_write_4(t, br, BE_BRI_HASHTAB1, 0xffff);
   1151  1.1       pk 			bus_space_write_4(t, br, BE_BRI_HASHTAB2, 0xffff);
   1152  1.1       pk 			bus_space_write_4(t, br, BE_BRI_HASHTAB3, 0xffff);
   1153  1.1       pk 			ifp->if_flags |= IFF_ALLMULTI;
   1154  1.1       pk 			return;
   1155  1.1       pk 		}
   1156  1.1       pk 
   1157  1.1       pk 		crc = 0xffffffff;
   1158  1.1       pk 
   1159  1.1       pk 		for (i = 0; i < ETHER_ADDR_LEN; i++) {
   1160  1.1       pk 			octet = enm->enm_addrlo[i];
   1161  1.1       pk 
   1162  1.1       pk 			for (j = 0; j < 8; j++) {
   1163  1.1       pk 				if ((crc & 1) ^ (octet & 1)) {
   1164  1.1       pk 					crc >>= 1;
   1165  1.1       pk 					crc ^= MC_POLY_LE;
   1166  1.1       pk 				}
   1167  1.1       pk 				else
   1168  1.1       pk 					crc >>= 1;
   1169  1.1       pk 				octet >>= 1;
   1170  1.1       pk 			}
   1171  1.1       pk 		}
   1172  1.1       pk 
   1173  1.1       pk 		crc >>= 26;
   1174  1.1       pk 		hash[crc >> 4] |= 1 << (crc & 0xf);
   1175  1.1       pk 		ETHER_NEXT_MULTI(step, enm);
   1176  1.1       pk 	}
   1177  1.1       pk 
   1178  1.1       pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB0, hash[0]);
   1179  1.1       pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB1, hash[1]);
   1180  1.1       pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB2, hash[2]);
   1181  1.1       pk 	bus_space_write_4(t, br, BE_BRI_HASHTAB3, hash[3]);
   1182  1.1       pk 	ifp->if_flags &= ~IFF_ALLMULTI;
   1183  1.1       pk }
   1184  1.1       pk 
   1185  1.1       pk /*
   1186  1.1       pk  * Set the tcvr to an idle state
   1187  1.1       pk  */
   1188  1.1       pk void
   1189  1.1       pk be_mii_sync(sc)
   1190  1.1       pk 	struct be_softc *sc;
   1191  1.1       pk {
   1192  1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
   1193  1.1       pk 	bus_space_handle_t tr = sc->sc_tr;
   1194  1.1       pk 	int n = 20;
   1195  1.1       pk 
   1196  1.1       pk 	while (n--) {
   1197  1.1       pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
   1198  1.1       pk 				  MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO |
   1199  1.1       pk 				  MGMT_PAL_OENAB);
   1200  1.1       pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1201  1.1       pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
   1202  1.1       pk 				  MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO |
   1203  1.1       pk 				  MGMT_PAL_OENAB | MGMT_PAL_DCLOCK);
   1204  1.1       pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1205  1.1       pk 	}
   1206  1.1       pk }
   1207  1.1       pk 
   1208  1.1       pk /*
   1209  1.1       pk  * Initialize the transceiver and figure out whether we're using the
   1210  1.1       pk  * external or internal one.
   1211  1.1       pk  */
   1212  1.1       pk void
   1213  1.1       pk be_tcvr_init(sc)
   1214  1.1       pk 	struct be_softc *sc;
   1215  1.1       pk {
   1216  1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
   1217  1.1       pk 	bus_space_handle_t tr = sc->sc_tr;
   1218  1.1       pk 	u_int32_t v;
   1219  1.1       pk 
   1220  1.1       pk 	be_mii_sync(sc);
   1221  1.1       pk 
   1222  1.1       pk 	if (sc->sc_rev != 1) {
   1223  1.1       pk 		printf("%s: rev %d PAL not supported.\n",
   1224  1.1       pk 			sc->sc_dev.dv_xname,
   1225  1.1       pk 			sc->sc_rev);
   1226  1.1       pk 		return;
   1227  1.1       pk 	}
   1228  1.1       pk 
   1229  1.1       pk 	bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
   1230  1.1       pk 			  MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO |
   1231  1.1       pk 			  MGMT_PAL_DCLOCK);
   1232  1.1       pk 	(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1233  1.1       pk 
   1234  1.1       pk 	bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
   1235  1.1       pk 			  MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO);
   1236  1.1       pk 	(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1237  1.1       pk 	DELAY(200);
   1238  1.1       pk 
   1239  1.1       pk 	v = bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1240  1.2       pk #ifdef BEDEBUG
   1241  1.2       pk 	if (sc->sc_debug != 0) {
   1242  1.1       pk 		char bits[64];
   1243  1.1       pk 		printf("be_tcvr_init: MGMTPAL=%s\n",
   1244  1.1       pk 		       bitmask_snprintf(v, MGMT_PAL_BITS, bits, sizeof(bits)));
   1245  1.1       pk 	}
   1246  1.1       pk #endif
   1247  1.4       pk {
   1248  1.4       pk 	char bits[64];
   1249  1.4       pk 	printf("be_tcvr_init: MGMTPAL=%s\n",
   1250  1.4       pk 	       bitmask_snprintf(v, MGMT_PAL_BITS, bits, sizeof(bits)));
   1251  1.4       pk 	if ((v & MGMT_PAL_EXT_MDIO) != 0) {
   1252  1.4       pk 		printf("EXTERNAL\n");
   1253  1.4       pk 	}
   1254  1.4       pk }
   1255  1.2       pk 	if ((v & MGMT_PAL_EXT_MDIO) != 0) {
   1256  1.1       pk 		sc->sc_conf |= BE_CONF_MII;
   1257  1.1       pk 		/*sc->sc_tcvr_type = BE_TCVR_EXTERNAL;*/
   1258  1.1       pk 		bus_space_write_4(t, tr, BE_TRI_TCVRPAL,
   1259  1.1       pk 				  ~(TCVR_PAL_EXTLBACK | TCVR_PAL_MSENSE |
   1260  1.1       pk 				    TCVR_PAL_LTENABLE));
   1261  1.1       pk 
   1262  1.1       pk 		(void)bus_space_read_4(t, tr, BE_TRI_TCVRPAL);
   1263  1.2       pk 	} else if ((v & MGMT_PAL_INT_MDIO) != 0) {
   1264  1.1       pk 		/*sc->sc_tcvr_type = BE_TCVR_INTERNAL;*/
   1265  1.1       pk 		bus_space_write_4(t, tr, BE_TRI_TCVRPAL,
   1266  1.1       pk 				  ~(TCVR_PAL_EXTLBACK | TCVR_PAL_MSENSE |
   1267  1.1       pk 				    TCVR_PAL_LTENABLE | TCVR_PAL_SERIAL));
   1268  1.1       pk 		(void)bus_space_read_4(t, tr, BE_TRI_TCVRPAL);
   1269  1.2       pk 	} else {
   1270  1.1       pk 		printf("%s: no internal or external transceiver found.\n",
   1271  1.1       pk 			sc->sc_dev.dv_xname);
   1272  1.1       pk 	}
   1273  1.1       pk }
   1274  1.1       pk 
   1275  1.1       pk 
   1276  1.1       pk static __inline__ int
   1277  1.1       pk be_tcvr_read_bit(sc, phy)
   1278  1.1       pk 	struct be_softc *sc;
   1279  1.1       pk 	int phy;
   1280  1.1       pk {
   1281  1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
   1282  1.1       pk 	bus_space_handle_t tr = sc->sc_tr;
   1283  1.1       pk 	int ret;
   1284  1.1       pk 
   1285  1.1       pk 	if (phy == BE_PHY_INTERNAL) {
   1286  1.1       pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL, MGMT_PAL_EXT_MDIO);
   1287  1.1       pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1288  1.1       pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
   1289  1.1       pk 				  MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK);
   1290  1.1       pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1291  1.1       pk 		DELAY(20);
   1292  1.1       pk 		ret = (bus_space_read_4(t, tr, BE_TRI_MGMTPAL) &
   1293  1.1       pk 			MGMT_PAL_INT_MDIO) >> 3;
   1294  1.1       pk 	} else {
   1295  1.1       pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL, MGMT_PAL_INT_MDIO);
   1296  1.1       pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1297  1.1       pk 		DELAY(20);
   1298  1.1       pk 		ret = (bus_space_read_4(t, tr, BE_TRI_MGMTPAL) &
   1299  1.1       pk 			MGMT_PAL_EXT_MDIO) >> 2;
   1300  1.1       pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
   1301  1.1       pk 				  MGMT_PAL_INT_MDIO | MGMT_PAL_DCLOCK);
   1302  1.1       pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1303  1.1       pk 	}
   1304  1.1       pk 
   1305  1.1       pk 	return (ret);
   1306  1.1       pk }
   1307  1.1       pk 
   1308  1.1       pk static __inline__ void
   1309  1.1       pk be_tcvr_write_bit(sc, phy, bit)
   1310  1.1       pk 	struct be_softc *sc;
   1311  1.1       pk 	int phy;
   1312  1.1       pk 	int bit;
   1313  1.1       pk {
   1314  1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
   1315  1.1       pk 	bus_space_handle_t tr = sc->sc_tr;
   1316  1.1       pk 
   1317  1.1       pk 	if (phy == BE_PHY_INTERNAL) {
   1318  1.1       pk 		bit = ((bit & 1) << 3) | MGMT_PAL_OENAB | MGMT_PAL_EXT_MDIO;
   1319  1.1       pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL, bit);
   1320  1.1       pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1321  1.1       pk 
   1322  1.1       pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL, bit | MGMT_PAL_DCLOCK);
   1323  1.1       pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1324  1.1       pk 	} else {
   1325  1.1       pk 		bit = ((bit & 1) << 2) | MGMT_PAL_OENAB | MGMT_PAL_INT_MDIO;
   1326  1.1       pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL, bit);
   1327  1.1       pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1328  1.1       pk 		bus_space_write_4(t, tr, BE_TRI_MGMTPAL, bit | MGMT_PAL_DCLOCK);
   1329  1.1       pk 		(void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
   1330  1.1       pk 	}
   1331  1.1       pk }
   1332  1.1       pk 
   1333  1.1       pk static __inline__ void
   1334  1.1       pk be_mii_sendbits(sc, phy, data, nbits)
   1335  1.1       pk 	struct be_softc *sc;
   1336  1.1       pk 	int phy;
   1337  1.1       pk 	u_int32_t data;
   1338  1.1       pk 	int nbits;
   1339  1.1       pk {
   1340  1.1       pk 	int i;
   1341  1.1       pk 
   1342  1.1       pk 	for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
   1343  1.1       pk 		be_tcvr_write_bit(sc, phy, (data & i) != 0);
   1344  1.1       pk 	}
   1345  1.1       pk }
   1346  1.1       pk 
   1347  1.4       pk static int
   1348  1.4       pk be_mii_readreg(self, phy, reg)
   1349  1.1       pk 	struct device *self;
   1350  1.1       pk 	int phy, reg;
   1351  1.1       pk {
   1352  1.1       pk 	struct be_softc *sc = (struct be_softc *)self;
   1353  1.1       pk 	int val = 0, i;
   1354  1.1       pk 
   1355  1.4       pk 	/* The `be' internal PHY is not treated as an MII device */
   1356  1.4       pk 	if (phy == BE_PHY_INTERNAL)
   1357  1.4       pk 		return (0);
   1358  1.4       pk 
   1359  1.1       pk 	/*
   1360  1.1       pk 	 * Read the PHY register by manually driving the MII control lines.
   1361  1.1       pk 	 */
   1362  1.1       pk 	be_mii_sync(sc);
   1363  1.1       pk 	be_mii_sendbits(sc, phy, MII_COMMAND_START, 2);
   1364  1.1       pk 	be_mii_sendbits(sc, phy, MII_COMMAND_READ, 2);
   1365  1.1       pk 	be_mii_sendbits(sc, phy, phy, 5);
   1366  1.1       pk 	be_mii_sendbits(sc, phy, reg, 5);
   1367  1.1       pk 
   1368  1.1       pk 	(void) be_tcvr_read_bit(sc, phy);
   1369  1.1       pk 	(void) be_tcvr_read_bit(sc, phy);
   1370  1.1       pk 
   1371  1.1       pk 	for (i = 15; i >= 0; i--)
   1372  1.1       pk 		val |= (be_tcvr_read_bit(sc, phy) << i);
   1373  1.1       pk 
   1374  1.1       pk 	(void) be_tcvr_read_bit(sc, phy);
   1375  1.1       pk 	(void) be_tcvr_read_bit(sc, phy);
   1376  1.1       pk 	(void) be_tcvr_read_bit(sc, phy);
   1377  1.1       pk 
   1378  1.1       pk 	return (val);
   1379  1.1       pk }
   1380  1.1       pk 
   1381  1.1       pk void
   1382  1.1       pk be_mii_writereg(self, phy, reg, val)
   1383  1.1       pk 	struct device *self;
   1384  1.1       pk 	int phy, reg, val;
   1385  1.1       pk {
   1386  1.1       pk 	struct be_softc *sc = (struct be_softc *)self;
   1387  1.1       pk 	int i;
   1388  1.1       pk 
   1389  1.1       pk 	/*
   1390  1.1       pk 	 * Write the PHY register by manually driving the MII control lines.
   1391  1.1       pk 	 */
   1392  1.1       pk 	be_mii_sync(sc);
   1393  1.1       pk 	be_mii_sendbits(sc, phy, MII_COMMAND_START, 2);
   1394  1.1       pk 	be_mii_sendbits(sc, phy, MII_COMMAND_WRITE, 2);
   1395  1.1       pk 	be_mii_sendbits(sc, phy, phy, 5);
   1396  1.1       pk 	be_mii_sendbits(sc, phy, reg, 5);
   1397  1.1       pk 
   1398  1.1       pk 	be_tcvr_write_bit(sc, phy, 1);
   1399  1.1       pk 	be_tcvr_write_bit(sc, phy, 0);
   1400  1.1       pk 
   1401  1.1       pk 	for (i = 15; i >= 0; i--)
   1402  1.1       pk 		be_tcvr_write_bit(sc, phy, (val >> i) & 1);
   1403  1.1       pk }
   1404  1.1       pk 
   1405  1.1       pk int
   1406  1.1       pk be_mii_reset(sc, phy)
   1407  1.1       pk 	struct be_softc *sc;
   1408  1.1       pk 	int phy;
   1409  1.1       pk {
   1410  1.1       pk 	int n;
   1411  1.1       pk 
   1412  1.1       pk 	be_mii_writereg((struct device *)sc, phy, MII_BMCR,
   1413  1.1       pk 			BMCR_LOOP | BMCR_PDOWN | BMCR_ISO);
   1414  1.1       pk 	be_mii_writereg((struct device *)sc, phy, MII_BMCR, BMCR_RESET);
   1415  1.1       pk 
   1416  1.1       pk 	for (n = 16; n >= 0; n--) {
   1417  1.1       pk 		int bmcr = be_mii_readreg((struct device *)sc, phy, MII_BMCR);
   1418  1.1       pk 		if ((bmcr & BMCR_RESET) == 0)
   1419  1.1       pk 			break;
   1420  1.1       pk 		DELAY(20);
   1421  1.1       pk 	}
   1422  1.1       pk 	if (n == 0) {
   1423  1.1       pk 		printf("%s: bmcr reset failed\n", sc->sc_dev.dv_xname);
   1424  1.1       pk 		return (EIO);
   1425  1.1       pk 	}
   1426  1.1       pk 	return (0);
   1427  1.1       pk }
   1428  1.1       pk 
   1429  1.1       pk void
   1430  1.1       pk be_statchg(self)
   1431  1.1       pk 	struct device *self;
   1432  1.1       pk {
   1433  1.1       pk 	struct be_softc *sc = (struct be_softc *)self;
   1434  1.1       pk 
   1435  1.1       pk 	printf("be_statchg: media_active=%x\n", sc->sc_mii.mii_media_active);
   1436  1.1       pk }
   1437  1.1       pk 
   1438  1.1       pk void
   1439  1.1       pk be_tick(arg)
   1440  1.1       pk 	void	*arg;
   1441  1.1       pk {
   1442  1.1       pk 	struct be_softc *sc = arg;
   1443  1.1       pk 	int s = splnet();
   1444  1.1       pk 
   1445  1.1       pk 	if ((sc->sc_conf & BE_CONF_MII) != 0)
   1446  1.1       pk 		mii_tick(&sc->sc_mii);
   1447  1.1       pk 	else
   1448  1.1       pk 		be_internal_phy_auto(sc);
   1449  1.1       pk 
   1450  1.1       pk 	splx(s);
   1451  1.1       pk 	timeout(be_tick, sc, hz);
   1452  1.1       pk }
   1453  1.1       pk 
   1454  1.1       pk void
   1455  1.1       pk be_internal_phy_auto(sc)
   1456  1.1       pk 	struct be_softc *sc;
   1457  1.1       pk {
   1458  1.1       pk 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1459  1.1       pk 	int bmcr, bmsr;
   1460  1.1       pk 
   1461  1.1       pk 	/*
   1462  1.1       pk 	 * Check link status; if we don't have a link, try another
   1463  1.1       pk 	 * speed. We can't detect duplex mode, so half-duplex is
   1464  1.1       pk 	 * what we have to settle for.
   1465  1.1       pk 	 */
   1466  1.1       pk 
   1467  1.1       pk 	/* Only used for automatic media selection */
   1468  1.1       pk 	if (IFM_SUBTYPE(sc->sc_media.ifm_cur->ifm_media) != IFM_AUTO)
   1469  1.1       pk 		return;
   1470  1.1       pk 
   1471  1.1       pk 	/* Don't bother if interface isn't up */
   1472  1.1       pk 	if ((ifp->if_flags & IFF_UP) == 0)
   1473  1.1       pk 		return;
   1474  1.1       pk 
   1475  1.1       pk 	/* Read twice in case the register is latched */
   1476  1.4       pk 	bmsr = be_mii_readreg((struct device *)sc, BE_PHY_INTERNAL, MII_BMSR)|
   1477  1.4       pk 	       be_mii_readreg((struct device *)sc, BE_PHY_INTERNAL, MII_BMSR);
   1478  1.1       pk 
   1479  1.1       pk 	if ((bmsr & BMSR_LINK) != 0) {
   1480  1.1       pk 		/* We have a carrier */
   1481  1.1       pk 		return;
   1482  1.1       pk 	}
   1483  1.1       pk 
   1484  1.4       pk 	bmcr = be_mii_readreg((struct device *)sc, BE_PHY_INTERNAL, MII_BMCR);
   1485  1.1       pk 	/* Just flip the fast speed bit */
   1486  1.1       pk 	bmcr ^= BMCR_S100;
   1487  1.1       pk 	be_mii_writereg((struct device *)sc, BE_PHY_INTERNAL, MII_BMCR, bmcr);
   1488  1.1       pk }
   1489  1.1       pk 
   1490  1.1       pk /*
   1491  1.1       pk  * Get current media settings.
   1492  1.1       pk  */
   1493  1.1       pk void
   1494  1.1       pk be_ifmedia_sts(ifp, ifmr)
   1495  1.1       pk 	struct ifnet *ifp;
   1496  1.1       pk 	struct ifmediareq *ifmr;
   1497  1.1       pk {
   1498  1.1       pk 	struct be_softc *sc = ifp->if_softc;
   1499  1.1       pk 	int bmcr, bmsr;
   1500  1.1       pk 
   1501  1.1       pk 	if ((sc->sc_conf & BE_CONF_MII) != 0) {
   1502  1.1       pk 		mii_pollstat(&sc->sc_mii);
   1503  1.1       pk 		ifmr->ifm_status = sc->sc_mii.mii_media_status;
   1504  1.1       pk 		ifmr->ifm_active = sc->sc_mii.mii_media_active;
   1505  1.1       pk 		return;
   1506  1.1       pk 	}
   1507  1.1       pk 
   1508  1.1       pk 	/*
   1509  1.1       pk 	 * Internal transceiver; do the work here.
   1510  1.1       pk 	 */
   1511  1.4       pk 	bmcr = be_mii_readreg((struct device *)sc, BE_PHY_INTERNAL, MII_BMCR);
   1512  1.1       pk 
   1513  1.1       pk 	switch (bmcr & (BMCR_S100 | BMCR_FDX)) {
   1514  1.1       pk 	case (BMCR_S100 | BMCR_FDX):
   1515  1.1       pk 		ifmr->ifm_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
   1516  1.1       pk 		break;
   1517  1.1       pk 	case BMCR_S100:
   1518  1.1       pk 		ifmr->ifm_active = IFM_ETHER | IFM_100_TX | IFM_HDX;
   1519  1.1       pk 		break;
   1520  1.1       pk 	case BMCR_FDX:
   1521  1.1       pk 		ifmr->ifm_active = IFM_ETHER | IFM_10_T | IFM_FDX;
   1522  1.1       pk 		break;
   1523  1.1       pk 	case 0:
   1524  1.1       pk 		ifmr->ifm_active = IFM_ETHER | IFM_10_T | IFM_HDX;
   1525  1.1       pk 		break;
   1526  1.1       pk 	}
   1527  1.1       pk 
   1528  1.1       pk 	/* Read twice in case the register is latched */
   1529  1.4       pk 	bmsr = be_mii_readreg((struct device *)sc, BE_PHY_INTERNAL, MII_BMSR)|
   1530  1.4       pk 	       be_mii_readreg((struct device *)sc, BE_PHY_INTERNAL, MII_BMSR);
   1531  1.1       pk 	if (bmsr & BMSR_LINK)
   1532  1.1       pk 		ifmr->ifm_status |=  IFM_AVALID | IFM_ACTIVE;
   1533  1.1       pk 	else {
   1534  1.1       pk 		ifmr->ifm_status |=  IFM_AVALID;
   1535  1.1       pk 		ifmr->ifm_status &= ~IFM_ACTIVE;
   1536  1.1       pk 	}
   1537  1.1       pk }
   1538  1.1       pk 
   1539  1.1       pk /*
   1540  1.1       pk  * Set media options.
   1541  1.1       pk  */
   1542  1.1       pk int
   1543  1.1       pk be_ifmedia_upd(ifp)
   1544  1.1       pk 	struct ifnet *ifp;
   1545  1.1       pk {
   1546  1.1       pk 	struct be_softc *sc = ifp->if_softc;
   1547  1.1       pk 	struct ifmedia *ifm = &sc->sc_media;
   1548  1.1       pk 	int newmedia = ifm->ifm_media;
   1549  1.1       pk 	int n, error, phy, bmcr;
   1550  1.1       pk 	char *speed, *mode;
   1551  1.1       pk 	u_int32_t v;
   1552  1.1       pk 	bus_space_tag_t t = sc->sc_bustag;
   1553  1.1       pk 	bus_space_handle_t br = sc->sc_br;
   1554  1.1       pk 
   1555  1.1       pk 	if (IFM_TYPE(newmedia) != IFM_ETHER)
   1556  1.1       pk 		return (EINVAL);
   1557  1.1       pk 
   1558  1.1       pk 	if ((sc->sc_conf & BE_CONF_MII) != 0) {
   1559  1.1       pk 		int error;
   1560  1.1       pk 
   1561  1.1       pk 		if ((error = mii_mediachg(&sc->sc_mii)) != 0)
   1562  1.1       pk 			return (error);
   1563  1.1       pk 
   1564  1.1       pk 		v = bus_space_read_4(t, br, BE_BRI_TXCFG);
   1565  1.1       pk 		if ((IFM_OPTIONS(sc->sc_mii.mii_media_active) & IFM_FDX) != 0)
   1566  1.1       pk 			v |= BE_BR_TXCFG_FULLDPLX;
   1567  1.1       pk 		else
   1568  1.1       pk 			v &= ~BE_BR_TXCFG_FULLDPLX;
   1569  1.1       pk 		bus_space_write_4(t, br, BE_BRI_TXCFG, v);
   1570  1.1       pk 
   1571  1.1       pk 		return (0);
   1572  1.1       pk 	}
   1573  1.1       pk 
   1574  1.1       pk 	/*
   1575  1.1       pk 	 * The rest of this routine is devoted to the
   1576  1.1       pk 	 * not-quite-a-phy internal transceiver case.
   1577  1.1       pk 	 */
   1578  1.1       pk 	phy = BE_PHY_INTERNAL;
   1579  1.1       pk 
   1580  1.1       pk 	/* Why must we reset the device? */
   1581  1.1       pk 	if ((error = be_mii_reset(sc, phy)) != 0)
   1582  1.1       pk 		return (error);
   1583  1.1       pk 
   1584  1.1       pk 	bmcr = be_mii_readreg((struct device *)sc, phy, MII_BMCR);
   1585  1.1       pk 
   1586  1.1       pk 	if (IFM_SUBTYPE(newmedia) == IFM_100_TX) {
   1587  1.1       pk 		bmcr |= BMCR_S100;
   1588  1.1       pk 		speed = "100baseTX";
   1589  1.1       pk 	} else if (IFM_SUBTYPE(newmedia) == IFM_10_T) {
   1590  1.1       pk 		bmcr &= ~BMCR_S100;
   1591  1.1       pk 		speed = "10baseT";
   1592  1.1       pk 	} else {
   1593  1.1       pk 		speed = "auto sense";
   1594  1.1       pk 	}
   1595  1.1       pk 
   1596  1.1       pk 	printf("%s: selecting %s", sc->sc_dev.dv_xname, speed);
   1597  1.1       pk 
   1598  1.1       pk 	v = bus_space_read_4(t, br, BE_BRI_TXCFG);
   1599  1.1       pk 	if ((IFM_OPTIONS(newmedia) & IFM_FDX) != 0) {
   1600  1.1       pk 		bmcr |= BMCR_FDX;
   1601  1.1       pk 		v |= BE_BR_TXCFG_FULLDPLX;
   1602  1.1       pk 		mode = "full";
   1603  1.1       pk 	} else {
   1604  1.1       pk 		bmcr &= ~BMCR_FDX;
   1605  1.1       pk 		v &= ~BE_BR_TXCFG_FULLDPLX;
   1606  1.1       pk 		mode = "half";
   1607  1.1       pk 	}
   1608  1.1       pk 	bus_space_write_4(t, br, BE_BRI_TXCFG, v);
   1609  1.1       pk 	printf(" %s-duplex\n", mode);
   1610  1.1       pk 
   1611  1.1       pk 	/* Select the new mode and take out of isolation */
   1612  1.1       pk 	be_mii_writereg((struct device *)sc, phy, MII_BMCR, bmcr & ~BMCR_ISO);
   1613  1.1       pk 
   1614  1.1       pk 	for (n = 32; n >= 0; n--) {
   1615  1.1       pk 		bmcr = be_mii_readreg((struct device *)sc, phy, MII_BMCR);
   1616  1.1       pk 		if ((bmcr & BMCR_ISO) == 0)
   1617  1.1       pk 			break;
   1618  1.1       pk 		DELAY(20);
   1619  1.1       pk 	}
   1620  1.1       pk 	if (n == 0) {
   1621  1.1       pk 		printf("%s: bmcr unisolate failed\n", sc->sc_dev.dv_xname);
   1622  1.1       pk 		return (EIO);
   1623  1.1       pk 	}
   1624  1.1       pk 
   1625  1.1       pk 	return (0);
   1626  1.1       pk }
   1627