be.c revision 1.83 1 1.83 ozaki /* $NetBSD: be.c,v 1.83 2016/06/10 13:27:15 ozaki-r Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.1 pk * Copyright (c) 1999 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Paul Kranenburg.
9 1.1 pk *
10 1.1 pk * Redistribution and use in source and binary forms, with or without
11 1.1 pk * modification, are permitted provided that the following conditions
12 1.1 pk * are met:
13 1.1 pk * 1. Redistributions of source code must retain the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer.
15 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 pk * notice, this list of conditions and the following disclaimer in the
17 1.1 pk * documentation and/or other materials provided with the distribution.
18 1.1 pk *
19 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
30 1.1 pk */
31 1.1 pk
32 1.1 pk /*
33 1.1 pk * Copyright (c) 1998 Theo de Raadt and Jason L. Wright.
34 1.1 pk * All rights reserved.
35 1.1 pk *
36 1.1 pk * Redistribution and use in source and binary forms, with or without
37 1.1 pk * modification, are permitted provided that the following conditions
38 1.1 pk * are met:
39 1.1 pk * 1. Redistributions of source code must retain the above copyright
40 1.1 pk * notice, this list of conditions and the following disclaimer.
41 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
42 1.1 pk * notice, this list of conditions and the following disclaimer in the
43 1.1 pk * documentation and/or other materials provided with the distribution.
44 1.1 pk * 3. The name of the authors may not be used to endorse or promote products
45 1.1 pk * derived from this software without specific prior written permission.
46 1.1 pk *
47 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
48 1.1 pk * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
49 1.1 pk * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
50 1.1 pk * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
51 1.1 pk * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
52 1.1 pk * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
53 1.1 pk * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
54 1.1 pk * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
55 1.1 pk * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
56 1.1 pk * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
57 1.1 pk */
58 1.29 lukem
59 1.29 lukem #include <sys/cdefs.h>
60 1.83 ozaki __KERNEL_RCSID(0, "$NetBSD: be.c,v 1.83 2016/06/10 13:27:15 ozaki-r Exp $");
61 1.1 pk
62 1.1 pk #include "opt_ddb.h"
63 1.1 pk #include "opt_inet.h"
64 1.1 pk
65 1.1 pk #include <sys/param.h>
66 1.1 pk #include <sys/systm.h>
67 1.17 thorpej #include <sys/callout.h>
68 1.1 pk #include <sys/kernel.h>
69 1.1 pk #include <sys/errno.h>
70 1.1 pk #include <sys/ioctl.h>
71 1.1 pk #include <sys/mbuf.h>
72 1.1 pk #include <sys/socket.h>
73 1.1 pk #include <sys/syslog.h>
74 1.1 pk #include <sys/device.h>
75 1.1 pk #include <sys/malloc.h>
76 1.1 pk
77 1.1 pk #include <net/if.h>
78 1.1 pk #include <net/if_dl.h>
79 1.1 pk #include <net/if_types.h>
80 1.1 pk #include <net/netisr.h>
81 1.1 pk #include <net/if_media.h>
82 1.1 pk #include <net/if_ether.h>
83 1.1 pk
84 1.1 pk #ifdef INET
85 1.1 pk #include <netinet/in.h>
86 1.1 pk #include <netinet/if_inarp.h>
87 1.1 pk #include <netinet/in_systm.h>
88 1.1 pk #include <netinet/in_var.h>
89 1.1 pk #include <netinet/ip.h>
90 1.1 pk #endif
91 1.1 pk
92 1.3 pk
93 1.1 pk #include <net/bpf.h>
94 1.1 pk #include <net/bpfdesc.h>
95 1.1 pk
96 1.55 ad #include <sys/bus.h>
97 1.55 ad #include <sys/intr.h>
98 1.1 pk #include <machine/autoconf.h>
99 1.1 pk
100 1.1 pk #include <dev/sbus/sbusvar.h>
101 1.1 pk
102 1.1 pk #include <dev/mii/mii.h>
103 1.1 pk #include <dev/mii/miivar.h>
104 1.1 pk
105 1.1 pk #include <dev/sbus/qecreg.h>
106 1.1 pk #include <dev/sbus/qecvar.h>
107 1.1 pk #include <dev/sbus/bereg.h>
108 1.1 pk
109 1.1 pk struct be_softc {
110 1.69 tsutsui device_t sc_dev;
111 1.39 wiz bus_space_tag_t sc_bustag; /* bus & DMA tags */
112 1.1 pk bus_dma_tag_t sc_dmatag;
113 1.18 pk bus_dmamap_t sc_dmamap;
114 1.1 pk struct ethercom sc_ethercom;
115 1.1 pk /*struct ifmedia sc_ifmedia; -* interface media */
116 1.1 pk struct mii_data sc_mii; /* MII media control */
117 1.1 pk #define sc_media sc_mii.mii_media/* shorthand */
118 1.11 pk int sc_phys[2]; /* MII instance -> phy */
119 1.1 pk
120 1.17 thorpej struct callout sc_tick_ch;
121 1.17 thorpej
122 1.12 pk /*
123 1.12 pk * Some `mii_softc' items we need to emulate MII operation
124 1.12 pk * for our internal transceiver.
125 1.12 pk */
126 1.12 pk int sc_mii_inst; /* instance of internal phy */
127 1.12 pk int sc_mii_active; /* currently active medium */
128 1.12 pk int sc_mii_ticks; /* tick counter */
129 1.13 pk int sc_mii_flags; /* phy status flags */
130 1.13 pk #define MIIF_HAVELINK 0x04000000
131 1.13 pk int sc_intphy_curspeed; /* Established link speed */
132 1.12 pk
133 1.1 pk struct qec_softc *sc_qec; /* QEC parent */
134 1.1 pk
135 1.1 pk bus_space_handle_t sc_qr; /* QEC registers */
136 1.1 pk bus_space_handle_t sc_br; /* BE registers */
137 1.1 pk bus_space_handle_t sc_cr; /* channel registers */
138 1.1 pk bus_space_handle_t sc_tr; /* transceiver registers */
139 1.1 pk
140 1.1 pk u_int sc_rev;
141 1.1 pk
142 1.1 pk int sc_channel; /* channel number */
143 1.1 pk int sc_burst;
144 1.1 pk
145 1.2 pk struct qec_ring sc_rb; /* Packet Ring Buffer */
146 1.1 pk
147 1.1 pk /* MAC address */
148 1.73 tsutsui uint8_t sc_enaddr[ETHER_ADDR_LEN];
149 1.43 pk #ifdef BEDEBUG
150 1.43 pk int sc_debug;
151 1.43 pk #endif
152 1.1 pk };
153 1.1 pk
154 1.72 tsutsui static int bematch(device_t, cfdata_t, void *);
155 1.72 tsutsui static void beattach(device_t, device_t, void *);
156 1.1 pk
157 1.72 tsutsui static int beinit(struct ifnet *);
158 1.72 tsutsui static void bestart(struct ifnet *);
159 1.72 tsutsui static void bestop(struct ifnet *, int);
160 1.72 tsutsui static void bewatchdog(struct ifnet *);
161 1.72 tsutsui static int beioctl(struct ifnet *, u_long, void *);
162 1.72 tsutsui static void bereset(struct be_softc *);
163 1.72 tsutsui static void behwreset(struct be_softc *);
164 1.72 tsutsui
165 1.72 tsutsui static int beintr(void *);
166 1.72 tsutsui static int berint(struct be_softc *);
167 1.72 tsutsui static int betint(struct be_softc *);
168 1.73 tsutsui static int beqint(struct be_softc *, uint32_t);
169 1.73 tsutsui static int beeint(struct be_softc *, uint32_t);
170 1.45 perry
171 1.45 perry static void be_read(struct be_softc *, int, int);
172 1.45 perry static int be_put(struct be_softc *, int, struct mbuf *);
173 1.45 perry static struct mbuf *be_get(struct be_softc *, int, int);
174 1.1 pk
175 1.72 tsutsui static void be_pal_gate(struct be_softc *, int);
176 1.1 pk
177 1.1 pk /* ifmedia callbacks */
178 1.72 tsutsui static void be_ifmedia_sts(struct ifnet *, struct ifmediareq *);
179 1.72 tsutsui static int be_ifmedia_upd(struct ifnet *);
180 1.2 pk
181 1.72 tsutsui static void be_mcreset(struct be_softc *);
182 1.1 pk
183 1.1 pk /* MII methods & callbacks */
184 1.65 cegger static int be_mii_readreg(device_t, int, int);
185 1.65 cegger static void be_mii_writereg(device_t, int, int, int);
186 1.79 matt static void be_mii_statchg(struct ifnet *);
187 1.1 pk
188 1.1 pk /* MII helpers */
189 1.45 perry static void be_mii_sync(struct be_softc *);
190 1.73 tsutsui static void be_mii_sendbits(struct be_softc *, int, uint32_t, int);
191 1.45 perry static int be_mii_reset(struct be_softc *, int);
192 1.45 perry static int be_tcvr_read_bit(struct be_softc *, int);
193 1.45 perry static void be_tcvr_write_bit(struct be_softc *, int, int);
194 1.45 perry
195 1.72 tsutsui static void be_tick(void *);
196 1.72 tsutsui #if 0
197 1.72 tsutsui static void be_intphy_auto(struct be_softc *);
198 1.72 tsutsui #endif
199 1.72 tsutsui static void be_intphy_status(struct be_softc *);
200 1.72 tsutsui static int be_intphy_service(struct be_softc *, struct mii_data *, int);
201 1.1 pk
202 1.1 pk
203 1.69 tsutsui CFATTACH_DECL_NEW(be, sizeof(struct be_softc),
204 1.37 thorpej bematch, beattach, NULL, NULL);
205 1.1 pk
206 1.1 pk int
207 1.65 cegger bematch(device_t parent, cfdata_t cf, void *aux)
208 1.1 pk {
209 1.1 pk struct sbus_attach_args *sa = aux;
210 1.1 pk
211 1.73 tsutsui return strcmp(cf->cf_name, sa->sa_name) == 0;
212 1.1 pk }
213 1.1 pk
214 1.1 pk void
215 1.65 cegger beattach(device_t parent, device_t self, void *aux)
216 1.1 pk {
217 1.1 pk struct sbus_attach_args *sa = aux;
218 1.67 tsutsui struct qec_softc *qec = device_private(parent);
219 1.67 tsutsui struct be_softc *sc = device_private(self);
220 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
221 1.1 pk struct mii_data *mii = &sc->sc_mii;
222 1.11 pk struct mii_softc *child;
223 1.1 pk int node = sa->sa_node;
224 1.18 pk bus_dma_tag_t dmatag = sa->sa_dmatag;
225 1.1 pk bus_dma_segment_t seg;
226 1.1 pk bus_size_t size;
227 1.18 pk int instance;
228 1.1 pk int rseg, error;
229 1.73 tsutsui uint32_t v;
230 1.1 pk
231 1.69 tsutsui sc->sc_dev = self;
232 1.69 tsutsui
233 1.1 pk if (sa->sa_nreg < 3) {
234 1.70 tsutsui printf(": only %d register sets\n", sa->sa_nreg);
235 1.1 pk return;
236 1.1 pk }
237 1.1 pk
238 1.30 pk if (bus_space_map(sa->sa_bustag,
239 1.73 tsutsui (bus_addr_t)BUS_ADDR(sa->sa_reg[0].oa_space, sa->sa_reg[0].oa_base),
240 1.73 tsutsui (bus_size_t)sa->sa_reg[0].oa_size,
241 1.73 tsutsui 0, &sc->sc_cr) != 0) {
242 1.70 tsutsui printf(": cannot map registers\n");
243 1.1 pk return;
244 1.1 pk }
245 1.1 pk
246 1.30 pk if (bus_space_map(sa->sa_bustag,
247 1.73 tsutsui (bus_addr_t)BUS_ADDR(sa->sa_reg[1].oa_space, sa->sa_reg[1].oa_base),
248 1.73 tsutsui (bus_size_t)sa->sa_reg[1].oa_size,
249 1.73 tsutsui 0, &sc->sc_br) != 0) {
250 1.70 tsutsui printf(": cannot map registers\n");
251 1.1 pk return;
252 1.1 pk }
253 1.1 pk
254 1.30 pk if (bus_space_map(sa->sa_bustag,
255 1.73 tsutsui (bus_addr_t)BUS_ADDR(sa->sa_reg[2].oa_space, sa->sa_reg[2].oa_base),
256 1.73 tsutsui (bus_size_t)sa->sa_reg[2].oa_size,
257 1.73 tsutsui 0, &sc->sc_tr) != 0) {
258 1.70 tsutsui printf(": cannot map registers\n");
259 1.1 pk return;
260 1.1 pk }
261 1.1 pk
262 1.27 eeh sc->sc_bustag = sa->sa_bustag;
263 1.1 pk sc->sc_qec = qec;
264 1.1 pk sc->sc_qr = qec->sc_regs;
265 1.1 pk
266 1.42 pk sc->sc_rev = prom_getpropint(node, "board-version", -1);
267 1.70 tsutsui printf(": rev %x,", sc->sc_rev);
268 1.1 pk
269 1.61 macallan callout_init(&sc->sc_tick_ch, 0);
270 1.61 macallan
271 1.42 pk sc->sc_channel = prom_getpropint(node, "channel#", -1);
272 1.1 pk if (sc->sc_channel == -1)
273 1.1 pk sc->sc_channel = 0;
274 1.1 pk
275 1.42 pk sc->sc_burst = prom_getpropint(node, "burst-sizes", -1);
276 1.1 pk if (sc->sc_burst == -1)
277 1.1 pk sc->sc_burst = qec->sc_burst;
278 1.1 pk
279 1.1 pk /* Clamp at parent's burst sizes */
280 1.1 pk sc->sc_burst &= qec->sc_burst;
281 1.1 pk
282 1.9 pk /* Establish interrupt handler */
283 1.9 pk if (sa->sa_nintr)
284 1.21 pk (void)bus_intr_establish(sa->sa_bustag, sa->sa_pri, IPL_NET,
285 1.73 tsutsui beintr, sc);
286 1.1 pk
287 1.41 pk prom_getether(node, sc->sc_enaddr);
288 1.1 pk printf(" address %s\n", ether_sprintf(sc->sc_enaddr));
289 1.1 pk
290 1.1 pk /*
291 1.1 pk * Allocate descriptor ring and buffers.
292 1.1 pk */
293 1.2 pk
294 1.2 pk /* for now, allocate as many bufs as there are ring descriptors */
295 1.2 pk sc->sc_rb.rb_ntbuf = QEC_XD_RING_MAXSIZE;
296 1.2 pk sc->sc_rb.rb_nrbuf = QEC_XD_RING_MAXSIZE;
297 1.1 pk
298 1.73 tsutsui size =
299 1.73 tsutsui QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
300 1.73 tsutsui QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
301 1.73 tsutsui sc->sc_rb.rb_ntbuf * BE_PKT_BUF_SZ +
302 1.73 tsutsui sc->sc_rb.rb_nrbuf * BE_PKT_BUF_SZ;
303 1.18 pk
304 1.19 pk /* Get a DMA handle */
305 1.19 pk if ((error = bus_dmamap_create(dmatag, size, 1, size, 0,
306 1.73 tsutsui BUS_DMA_NOWAIT, &sc->sc_dmamap)) != 0) {
307 1.57 cegger aprint_error_dev(self, "DMA map create error %d\n", error);
308 1.18 pk return;
309 1.18 pk }
310 1.18 pk
311 1.18 pk /* Allocate DMA buffer */
312 1.20 pk if ((error = bus_dmamem_alloc(sa->sa_dmatag, size, 0, 0,
313 1.73 tsutsui &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
314 1.73 tsutsui aprint_error_dev(self, "DMA buffer alloc error %d\n", error);
315 1.1 pk return;
316 1.1 pk }
317 1.18 pk
318 1.18 pk /* Map DMA memory in CPU addressable space */
319 1.1 pk if ((error = bus_dmamem_map(sa->sa_dmatag, &seg, rseg, size,
320 1.73 tsutsui &sc->sc_rb.rb_membase, BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
321 1.73 tsutsui aprint_error_dev(self, "DMA buffer map error %d\n", error);
322 1.1 pk bus_dmamem_free(sa->sa_dmatag, &seg, rseg);
323 1.25 thorpej return;
324 1.25 thorpej }
325 1.25 thorpej
326 1.25 thorpej /* Load the buffer */
327 1.25 thorpej if ((error = bus_dmamap_load(dmatag, sc->sc_dmamap,
328 1.73 tsutsui sc->sc_rb.rb_membase, size, NULL, BUS_DMA_NOWAIT)) != 0) {
329 1.73 tsutsui aprint_error_dev(self, "DMA buffer map load error %d\n", error);
330 1.25 thorpej bus_dmamem_unmap(dmatag, sc->sc_rb.rb_membase, size);
331 1.25 thorpej bus_dmamem_free(dmatag, &seg, rseg);
332 1.1 pk return;
333 1.1 pk }
334 1.26 pk sc->sc_rb.rb_dmabase = sc->sc_dmamap->dm_segs[0].ds_addr;
335 1.1 pk
336 1.1 pk /*
337 1.1 pk * Initialize our media structures and MII info.
338 1.1 pk */
339 1.1 pk mii->mii_ifp = ifp;
340 1.1 pk mii->mii_readreg = be_mii_readreg;
341 1.1 pk mii->mii_writereg = be_mii_writereg;
342 1.10 pk mii->mii_statchg = be_mii_statchg;
343 1.1 pk
344 1.1 pk ifmedia_init(&mii->mii_media, 0, be_ifmedia_upd, be_ifmedia_sts);
345 1.1 pk
346 1.11 pk /*
347 1.11 pk * Initialize transceiver and determine which PHY connection to use.
348 1.11 pk */
349 1.11 pk be_mii_sync(sc);
350 1.11 pk v = bus_space_read_4(sc->sc_bustag, sc->sc_tr, BE_TRI_MGMTPAL);
351 1.11 pk
352 1.11 pk instance = 0;
353 1.11 pk
354 1.11 pk if ((v & MGMT_PAL_EXT_MDIO) != 0) {
355 1.10 pk
356 1.67 tsutsui mii_attach(self, mii, 0xffffffff, BE_PHY_EXTERNAL,
357 1.15 thorpej MII_OFFSET_ANY, 0);
358 1.1 pk
359 1.11 pk child = LIST_FIRST(&mii->mii_phys);
360 1.11 pk if (child == NULL) {
361 1.1 pk /* No PHY attached */
362 1.11 pk ifmedia_add(&sc->sc_media,
363 1.73 tsutsui IFM_MAKEWORD(IFM_ETHER, IFM_NONE, 0, instance),
364 1.73 tsutsui 0, NULL);
365 1.11 pk ifmedia_set(&sc->sc_media,
366 1.73 tsutsui IFM_MAKEWORD(IFM_ETHER, IFM_NONE, 0, instance));
367 1.1 pk } else {
368 1.1 pk /*
369 1.11 pk * Note: we support just one PHY on the external
370 1.11 pk * MII connector.
371 1.11 pk */
372 1.11 pk #ifdef DIAGNOSTIC
373 1.11 pk if (LIST_NEXT(child, mii_list) != NULL) {
374 1.67 tsutsui aprint_error_dev(self,
375 1.67 tsutsui "spurious MII device %s attached\n",
376 1.67 tsutsui device_xname(child->mii_dev));
377 1.11 pk }
378 1.11 pk #endif
379 1.11 pk if (child->mii_phy != BE_PHY_EXTERNAL ||
380 1.11 pk child->mii_inst > 0) {
381 1.67 tsutsui aprint_error_dev(self,
382 1.67 tsutsui "cannot accommodate MII device %s"
383 1.67 tsutsui " at phy %d, instance %d\n",
384 1.59 xtraeme device_xname(child->mii_dev),
385 1.11 pk child->mii_phy, child->mii_inst);
386 1.11 pk } else {
387 1.11 pk sc->sc_phys[instance] = child->mii_phy;
388 1.11 pk }
389 1.11 pk
390 1.11 pk /*
391 1.1 pk * XXX - we can really do the following ONLY if the
392 1.1 pk * phy indeed has the auto negotiation capability!!
393 1.1 pk */
394 1.11 pk ifmedia_set(&sc->sc_media,
395 1.73 tsutsui IFM_MAKEWORD(IFM_ETHER, IFM_AUTO, 0, instance));
396 1.11 pk
397 1.11 pk /* Mark our current media setting */
398 1.11 pk be_pal_gate(sc, BE_PHY_EXTERNAL);
399 1.11 pk instance++;
400 1.1 pk }
401 1.11 pk
402 1.11 pk }
403 1.11 pk
404 1.11 pk if ((v & MGMT_PAL_INT_MDIO) != 0) {
405 1.1 pk /*
406 1.1 pk * The be internal phy looks vaguely like MII hardware,
407 1.1 pk * but not enough to be able to use the MII device
408 1.1 pk * layer. Hence, we have to take care of media selection
409 1.1 pk * ourselves.
410 1.1 pk */
411 1.1 pk
412 1.12 pk sc->sc_mii_inst = instance;
413 1.11 pk sc->sc_phys[instance] = BE_PHY_INTERNAL;
414 1.11 pk
415 1.1 pk /* Use `ifm_data' to store BMCR bits */
416 1.1 pk ifmedia_add(&sc->sc_media,
417 1.73 tsutsui IFM_MAKEWORD(IFM_ETHER, IFM_10_T, 0, instance),
418 1.73 tsutsui 0, NULL);
419 1.1 pk ifmedia_add(&sc->sc_media,
420 1.73 tsutsui IFM_MAKEWORD(IFM_ETHER, IFM_100_TX, 0, instance),
421 1.73 tsutsui BMCR_S100, NULL);
422 1.1 pk ifmedia_add(&sc->sc_media,
423 1.73 tsutsui IFM_MAKEWORD(IFM_ETHER, IFM_AUTO, 0, instance),
424 1.73 tsutsui 0, NULL);
425 1.11 pk
426 1.13 pk printf("on-board transceiver at %s: 10baseT, 100baseTX, auto\n",
427 1.73 tsutsui device_xname(self));
428 1.13 pk
429 1.12 pk be_mii_reset(sc, BE_PHY_INTERNAL);
430 1.11 pk /* Only set default medium here if there's no external PHY */
431 1.11 pk if (instance == 0) {
432 1.11 pk be_pal_gate(sc, BE_PHY_INTERNAL);
433 1.11 pk ifmedia_set(&sc->sc_media,
434 1.73 tsutsui IFM_MAKEWORD(IFM_ETHER, IFM_AUTO, 0, instance));
435 1.12 pk } else
436 1.67 tsutsui be_mii_writereg(self,
437 1.73 tsutsui BE_PHY_INTERNAL, MII_BMCR, BMCR_ISO);
438 1.1 pk }
439 1.1 pk
440 1.67 tsutsui memcpy(ifp->if_xname, device_xname(self), IFNAMSIZ);
441 1.1 pk ifp->if_softc = sc;
442 1.1 pk ifp->if_start = bestart;
443 1.1 pk ifp->if_ioctl = beioctl;
444 1.1 pk ifp->if_watchdog = bewatchdog;
445 1.68 tsutsui ifp->if_init = beinit;
446 1.68 tsutsui ifp->if_stop = bestop;
447 1.1 pk ifp->if_flags =
448 1.73 tsutsui IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS | IFF_MULTICAST;
449 1.23 thorpej IFQ_SET_READY(&ifp->if_snd);
450 1.1 pk
451 1.40 pk /* claim 802.1q capability */
452 1.40 pk sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
453 1.40 pk
454 1.1 pk /* Attach the interface. */
455 1.1 pk if_attach(ifp);
456 1.1 pk ether_ifattach(ifp, sc->sc_enaddr);
457 1.1 pk }
458 1.1 pk
459 1.1 pk
460 1.1 pk /*
461 1.1 pk * Routine to copy from mbuf chain to transmit buffer in
462 1.1 pk * network buffer memory.
463 1.1 pk */
464 1.48 perry static inline int
465 1.62 dsl be_put(struct be_softc *sc, int idx, struct mbuf *m)
466 1.1 pk {
467 1.1 pk struct mbuf *n;
468 1.1 pk int len, tlen = 0, boff = 0;
469 1.75 tsutsui uint8_t *bp;
470 1.2 pk
471 1.71 tsutsui bp = sc->sc_rb.rb_txbuf + (idx % sc->sc_rb.rb_ntbuf) * BE_PKT_BUF_SZ;
472 1.1 pk
473 1.1 pk for (; m; m = n) {
474 1.1 pk len = m->m_len;
475 1.1 pk if (len == 0) {
476 1.1 pk MFREE(m, n);
477 1.1 pk continue;
478 1.1 pk }
479 1.75 tsutsui memcpy(bp + boff, mtod(m, void *), len);
480 1.1 pk boff += len;
481 1.1 pk tlen += len;
482 1.1 pk MFREE(m, n);
483 1.1 pk }
484 1.73 tsutsui return tlen;
485 1.1 pk }
486 1.1 pk
487 1.1 pk /*
488 1.1 pk * Pull data off an interface.
489 1.1 pk * Len is the length of data, with local net header stripped.
490 1.1 pk * We copy the data into mbufs. When full cluster sized units are present,
491 1.1 pk * we copy into clusters.
492 1.1 pk */
493 1.48 perry static inline struct mbuf *
494 1.63 dsl be_get(struct be_softc *sc, int idx, int totlen)
495 1.1 pk {
496 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
497 1.1 pk struct mbuf *m;
498 1.1 pk struct mbuf *top, **mp;
499 1.1 pk int len, pad, boff = 0;
500 1.75 tsutsui uint8_t *bp;
501 1.2 pk
502 1.71 tsutsui bp = sc->sc_rb.rb_rxbuf + (idx % sc->sc_rb.rb_nrbuf) * BE_PKT_BUF_SZ;
503 1.1 pk
504 1.1 pk MGETHDR(m, M_DONTWAIT, MT_DATA);
505 1.1 pk if (m == NULL)
506 1.1 pk return (NULL);
507 1.83 ozaki m_set_rcvif(m, ifp);
508 1.1 pk m->m_pkthdr.len = totlen;
509 1.1 pk
510 1.1 pk pad = ALIGN(sizeof(struct ether_header)) - sizeof(struct ether_header);
511 1.1 pk m->m_data += pad;
512 1.1 pk len = MHLEN - pad;
513 1.1 pk top = NULL;
514 1.1 pk mp = ⊤
515 1.1 pk
516 1.1 pk while (totlen > 0) {
517 1.1 pk if (top) {
518 1.1 pk MGET(m, M_DONTWAIT, MT_DATA);
519 1.1 pk if (m == NULL) {
520 1.1 pk m_freem(top);
521 1.1 pk return (NULL);
522 1.1 pk }
523 1.1 pk len = MLEN;
524 1.1 pk }
525 1.1 pk if (top && totlen >= MINCLSIZE) {
526 1.1 pk MCLGET(m, M_DONTWAIT);
527 1.1 pk if (m->m_flags & M_EXT)
528 1.1 pk len = MCLBYTES;
529 1.1 pk }
530 1.1 pk m->m_len = len = min(totlen, len);
531 1.75 tsutsui memcpy(mtod(m, void *), bp + boff, len);
532 1.1 pk boff += len;
533 1.1 pk totlen -= len;
534 1.1 pk *mp = m;
535 1.1 pk mp = &m->m_next;
536 1.1 pk }
537 1.1 pk
538 1.73 tsutsui return top;
539 1.1 pk }
540 1.1 pk
541 1.1 pk /*
542 1.1 pk * Pass a packet to the higher levels.
543 1.1 pk */
544 1.48 perry static inline void
545 1.63 dsl be_read(struct be_softc *sc, int idx, int len)
546 1.1 pk {
547 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
548 1.1 pk struct mbuf *m;
549 1.1 pk
550 1.43 pk if (len <= sizeof(struct ether_header) ||
551 1.46 bouyer len > ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN) {
552 1.43 pk #ifdef BEDEBUG
553 1.43 pk if (sc->sc_debug)
554 1.43 pk printf("%s: invalid packet size %d; dropping\n",
555 1.73 tsutsui ifp->if_xname, len);
556 1.43 pk #endif
557 1.1 pk ifp->if_ierrors++;
558 1.1 pk return;
559 1.1 pk }
560 1.1 pk
561 1.1 pk /*
562 1.1 pk * Pull packet off interface.
563 1.1 pk */
564 1.1 pk m = be_get(sc, idx, len);
565 1.1 pk if (m == NULL) {
566 1.1 pk ifp->if_ierrors++;
567 1.1 pk return;
568 1.1 pk }
569 1.1 pk ifp->if_ipackets++;
570 1.1 pk
571 1.1 pk /*
572 1.1 pk * Check if there's a BPF listener on this interface.
573 1.1 pk * If so, hand off the raw packet to BPF.
574 1.1 pk */
575 1.77 joerg bpf_mtap(ifp, m);
576 1.6 thorpej /* Pass the packet up. */
577 1.82 ozaki if_percpuq_enqueue(ifp->if_percpuq, m);
578 1.1 pk }
579 1.1 pk
580 1.1 pk /*
581 1.1 pk * Start output on interface.
582 1.1 pk * We make two assumptions here:
583 1.1 pk * 1) that the current priority is set to splnet _before_ this code
584 1.1 pk * is called *and* is returned to the appropriate priority after
585 1.1 pk * return
586 1.1 pk * 2) that the IFF_OACTIVE flag is checked before this code is called
587 1.1 pk * (i.e. that the output part of the interface is idle)
588 1.1 pk */
589 1.1 pk void
590 1.62 dsl bestart(struct ifnet *ifp)
591 1.1 pk {
592 1.67 tsutsui struct be_softc *sc = ifp->if_softc;
593 1.2 pk struct qec_xd *txd = sc->sc_rb.rb_txd;
594 1.1 pk struct mbuf *m;
595 1.1 pk unsigned int bix, len;
596 1.2 pk unsigned int ntbuf = sc->sc_rb.rb_ntbuf;
597 1.1 pk
598 1.1 pk if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
599 1.1 pk return;
600 1.1 pk
601 1.2 pk bix = sc->sc_rb.rb_tdhead;
602 1.1 pk
603 1.1 pk for (;;) {
604 1.23 thorpej IFQ_DEQUEUE(&ifp->if_snd, m);
605 1.1 pk if (m == 0)
606 1.1 pk break;
607 1.1 pk
608 1.1 pk /*
609 1.1 pk * If BPF is listening on this interface, let it see the
610 1.1 pk * packet before we commit it to the wire.
611 1.1 pk */
612 1.77 joerg bpf_mtap(ifp, m);
613 1.1 pk
614 1.1 pk /*
615 1.1 pk * Copy the mbuf chain into the transmit buffer.
616 1.1 pk */
617 1.1 pk len = be_put(sc, bix, m);
618 1.1 pk
619 1.1 pk /*
620 1.1 pk * Initialize transmit registers and start transmission
621 1.1 pk */
622 1.1 pk txd[bix].xd_flags = QEC_XD_OWN | QEC_XD_SOP | QEC_XD_EOP |
623 1.73 tsutsui (len & QEC_XD_LENGTH);
624 1.73 tsutsui bus_space_write_4(sc->sc_bustag, sc->sc_cr,
625 1.73 tsutsui BE_CRI_CTRL, BE_CR_CTRL_TWAKEUP);
626 1.1 pk
627 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
628 1.1 pk bix = 0;
629 1.1 pk
630 1.2 pk if (++sc->sc_rb.rb_td_nbusy == ntbuf) {
631 1.1 pk ifp->if_flags |= IFF_OACTIVE;
632 1.1 pk break;
633 1.1 pk }
634 1.1 pk }
635 1.1 pk
636 1.2 pk sc->sc_rb.rb_tdhead = bix;
637 1.1 pk }
638 1.1 pk
639 1.1 pk void
640 1.68 tsutsui bestop(struct ifnet *ifp, int disable)
641 1.1 pk {
642 1.68 tsutsui struct be_softc *sc = ifp->if_softc;
643 1.1 pk
644 1.17 thorpej callout_stop(&sc->sc_tick_ch);
645 1.8 thorpej
646 1.12 pk /* Down the MII. */
647 1.12 pk mii_down(&sc->sc_mii);
648 1.12 pk (void)be_intphy_service(sc, &sc->sc_mii, MII_DOWN);
649 1.1 pk
650 1.68 tsutsui behwreset(sc);
651 1.68 tsutsui }
652 1.68 tsutsui
653 1.68 tsutsui void
654 1.68 tsutsui behwreset(struct be_softc *sc)
655 1.68 tsutsui {
656 1.68 tsutsui int n;
657 1.68 tsutsui bus_space_tag_t t = sc->sc_bustag;
658 1.68 tsutsui bus_space_handle_t br = sc->sc_br;
659 1.68 tsutsui
660 1.1 pk /* Stop the transmitter */
661 1.1 pk bus_space_write_4(t, br, BE_BRI_TXCFG, 0);
662 1.1 pk for (n = 32; n > 0; n--) {
663 1.1 pk if (bus_space_read_4(t, br, BE_BRI_TXCFG) == 0)
664 1.1 pk break;
665 1.1 pk DELAY(20);
666 1.1 pk }
667 1.1 pk
668 1.1 pk /* Stop the receiver */
669 1.1 pk bus_space_write_4(t, br, BE_BRI_RXCFG, 0);
670 1.1 pk for (n = 32; n > 0; n--) {
671 1.1 pk if (bus_space_read_4(t, br, BE_BRI_RXCFG) == 0)
672 1.1 pk break;
673 1.1 pk DELAY(20);
674 1.1 pk }
675 1.1 pk }
676 1.1 pk
677 1.1 pk /*
678 1.1 pk * Reset interface.
679 1.1 pk */
680 1.1 pk void
681 1.62 dsl bereset(struct be_softc *sc)
682 1.1 pk {
683 1.68 tsutsui struct ifnet *ifp = &sc->sc_ethercom.ec_if;
684 1.1 pk int s;
685 1.1 pk
686 1.1 pk s = splnet();
687 1.68 tsutsui behwreset(sc);
688 1.13 pk if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP) != 0)
689 1.68 tsutsui beinit(ifp);
690 1.1 pk splx(s);
691 1.1 pk }
692 1.1 pk
693 1.1 pk void
694 1.62 dsl bewatchdog(struct ifnet *ifp)
695 1.1 pk {
696 1.1 pk struct be_softc *sc = ifp->if_softc;
697 1.1 pk
698 1.69 tsutsui log(LOG_ERR, "%s: device timeout\n", device_xname(sc->sc_dev));
699 1.1 pk ++sc->sc_ethercom.ec_if.if_oerrors;
700 1.1 pk
701 1.1 pk bereset(sc);
702 1.1 pk }
703 1.1 pk
704 1.1 pk int
705 1.67 tsutsui beintr(void *arg)
706 1.1 pk {
707 1.67 tsutsui struct be_softc *sc = arg;
708 1.1 pk bus_space_tag_t t = sc->sc_bustag;
709 1.73 tsutsui uint32_t whyq, whyb, whyc;
710 1.1 pk int r = 0;
711 1.1 pk
712 1.1 pk /* Read QEC status, channel status and BE status */
713 1.1 pk whyq = bus_space_read_4(t, sc->sc_qr, QEC_QRI_STAT);
714 1.1 pk whyc = bus_space_read_4(t, sc->sc_cr, BE_CRI_STAT);
715 1.1 pk whyb = bus_space_read_4(t, sc->sc_br, BE_BRI_STAT);
716 1.1 pk
717 1.1 pk if (whyq & QEC_STAT_BM)
718 1.1 pk r |= beeint(sc, whyb);
719 1.1 pk
720 1.1 pk if (whyq & QEC_STAT_ER)
721 1.1 pk r |= beqint(sc, whyc);
722 1.1 pk
723 1.1 pk if (whyq & QEC_STAT_TX && whyc & BE_CR_STAT_TXIRQ)
724 1.1 pk r |= betint(sc);
725 1.1 pk
726 1.1 pk if (whyq & QEC_STAT_RX && whyc & BE_CR_STAT_RXIRQ)
727 1.1 pk r |= berint(sc);
728 1.1 pk
729 1.73 tsutsui return r;
730 1.1 pk }
731 1.1 pk
732 1.1 pk /*
733 1.1 pk * QEC Interrupt.
734 1.1 pk */
735 1.1 pk int
736 1.73 tsutsui beqint(struct be_softc *sc, uint32_t why)
737 1.1 pk {
738 1.69 tsutsui device_t self = sc->sc_dev;
739 1.1 pk int r = 0, rst = 0;
740 1.1 pk
741 1.1 pk if (why & BE_CR_STAT_TXIRQ)
742 1.1 pk r |= 1;
743 1.1 pk if (why & BE_CR_STAT_RXIRQ)
744 1.1 pk r |= 1;
745 1.1 pk
746 1.1 pk if (why & BE_CR_STAT_BERROR) {
747 1.1 pk r |= 1;
748 1.1 pk rst = 1;
749 1.67 tsutsui aprint_error_dev(self, "bigmac error\n");
750 1.1 pk }
751 1.1 pk
752 1.1 pk if (why & BE_CR_STAT_TXDERR) {
753 1.1 pk r |= 1;
754 1.1 pk rst = 1;
755 1.67 tsutsui aprint_error_dev(self, "bogus tx descriptor\n");
756 1.1 pk }
757 1.1 pk
758 1.1 pk if (why & (BE_CR_STAT_TXLERR | BE_CR_STAT_TXPERR | BE_CR_STAT_TXSERR)) {
759 1.1 pk r |= 1;
760 1.1 pk rst = 1;
761 1.67 tsutsui aprint_error_dev(self, "tx DMA error ( ");
762 1.1 pk if (why & BE_CR_STAT_TXLERR)
763 1.1 pk printf("Late ");
764 1.1 pk if (why & BE_CR_STAT_TXPERR)
765 1.1 pk printf("Parity ");
766 1.1 pk if (why & BE_CR_STAT_TXSERR)
767 1.1 pk printf("Generic ");
768 1.1 pk printf(")\n");
769 1.1 pk }
770 1.1 pk
771 1.1 pk if (why & BE_CR_STAT_RXDROP) {
772 1.1 pk r |= 1;
773 1.1 pk rst = 1;
774 1.67 tsutsui aprint_error_dev(self, "out of rx descriptors\n");
775 1.1 pk }
776 1.1 pk
777 1.1 pk if (why & BE_CR_STAT_RXSMALL) {
778 1.1 pk r |= 1;
779 1.1 pk rst = 1;
780 1.67 tsutsui aprint_error_dev(self, "rx descriptor too small\n");
781 1.1 pk }
782 1.1 pk
783 1.1 pk if (why & (BE_CR_STAT_RXLERR | BE_CR_STAT_RXPERR | BE_CR_STAT_RXSERR)) {
784 1.1 pk r |= 1;
785 1.1 pk rst = 1;
786 1.67 tsutsui aprint_error_dev(self, "rx DMA error ( ");
787 1.1 pk if (why & BE_CR_STAT_RXLERR)
788 1.1 pk printf("Late ");
789 1.1 pk if (why & BE_CR_STAT_RXPERR)
790 1.1 pk printf("Parity ");
791 1.1 pk if (why & BE_CR_STAT_RXSERR)
792 1.1 pk printf("Generic ");
793 1.1 pk printf(")\n");
794 1.1 pk }
795 1.1 pk
796 1.1 pk if (!r) {
797 1.1 pk rst = 1;
798 1.67 tsutsui aprint_error_dev(self, "unexpected error interrupt %08x\n",
799 1.73 tsutsui why);
800 1.1 pk }
801 1.1 pk
802 1.1 pk if (rst) {
803 1.67 tsutsui printf("%s: resetting\n", device_xname(self));
804 1.1 pk bereset(sc);
805 1.1 pk }
806 1.1 pk
807 1.73 tsutsui return r;
808 1.1 pk }
809 1.1 pk
810 1.1 pk /*
811 1.1 pk * Error interrupt.
812 1.1 pk */
813 1.1 pk int
814 1.73 tsutsui beeint(struct be_softc *sc, uint32_t why)
815 1.1 pk {
816 1.69 tsutsui device_t self = sc->sc_dev;
817 1.1 pk int r = 0, rst = 0;
818 1.1 pk
819 1.1 pk if (why & BE_BR_STAT_RFIFOVF) {
820 1.1 pk r |= 1;
821 1.1 pk rst = 1;
822 1.67 tsutsui aprint_error_dev(self, "receive fifo overrun\n");
823 1.1 pk }
824 1.1 pk if (why & BE_BR_STAT_TFIFO_UND) {
825 1.1 pk r |= 1;
826 1.1 pk rst = 1;
827 1.67 tsutsui aprint_error_dev(self, "transmit fifo underrun\n");
828 1.1 pk }
829 1.1 pk if (why & BE_BR_STAT_MAXPKTERR) {
830 1.1 pk r |= 1;
831 1.1 pk rst = 1;
832 1.67 tsutsui aprint_error_dev(self, "max packet size error\n");
833 1.1 pk }
834 1.1 pk
835 1.1 pk if (!r) {
836 1.1 pk rst = 1;
837 1.67 tsutsui aprint_error_dev(self, "unexpected error interrupt %08x\n",
838 1.73 tsutsui why);
839 1.1 pk }
840 1.1 pk
841 1.1 pk if (rst) {
842 1.67 tsutsui printf("%s: resetting\n", device_xname(self));
843 1.1 pk bereset(sc);
844 1.1 pk }
845 1.1 pk
846 1.73 tsutsui return r;
847 1.1 pk }
848 1.1 pk
849 1.1 pk /*
850 1.1 pk * Transmit interrupt.
851 1.1 pk */
852 1.1 pk int
853 1.62 dsl betint(struct be_softc *sc)
854 1.1 pk {
855 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
856 1.1 pk bus_space_tag_t t = sc->sc_bustag;
857 1.1 pk bus_space_handle_t br = sc->sc_br;
858 1.1 pk unsigned int bix, txflags;
859 1.1 pk
860 1.1 pk /*
861 1.1 pk * Unload collision counters
862 1.1 pk */
863 1.1 pk ifp->if_collisions +=
864 1.73 tsutsui bus_space_read_4(t, br, BE_BRI_NCCNT) +
865 1.73 tsutsui bus_space_read_4(t, br, BE_BRI_FCCNT) +
866 1.73 tsutsui bus_space_read_4(t, br, BE_BRI_EXCNT) +
867 1.73 tsutsui bus_space_read_4(t, br, BE_BRI_LTCNT);
868 1.1 pk
869 1.1 pk /*
870 1.1 pk * the clear the hardware counters
871 1.1 pk */
872 1.1 pk bus_space_write_4(t, br, BE_BRI_NCCNT, 0);
873 1.1 pk bus_space_write_4(t, br, BE_BRI_FCCNT, 0);
874 1.1 pk bus_space_write_4(t, br, BE_BRI_EXCNT, 0);
875 1.1 pk bus_space_write_4(t, br, BE_BRI_LTCNT, 0);
876 1.1 pk
877 1.2 pk bix = sc->sc_rb.rb_tdtail;
878 1.1 pk
879 1.1 pk for (;;) {
880 1.2 pk if (sc->sc_rb.rb_td_nbusy <= 0)
881 1.1 pk break;
882 1.1 pk
883 1.2 pk txflags = sc->sc_rb.rb_txd[bix].xd_flags;
884 1.1 pk
885 1.1 pk if (txflags & QEC_XD_OWN)
886 1.1 pk break;
887 1.1 pk
888 1.1 pk ifp->if_flags &= ~IFF_OACTIVE;
889 1.1 pk ifp->if_opackets++;
890 1.1 pk
891 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
892 1.1 pk bix = 0;
893 1.1 pk
894 1.2 pk --sc->sc_rb.rb_td_nbusy;
895 1.1 pk }
896 1.1 pk
897 1.2 pk sc->sc_rb.rb_tdtail = bix;
898 1.1 pk
899 1.1 pk bestart(ifp);
900 1.1 pk
901 1.2 pk if (sc->sc_rb.rb_td_nbusy == 0)
902 1.1 pk ifp->if_timer = 0;
903 1.1 pk
904 1.73 tsutsui return 1;
905 1.1 pk }
906 1.1 pk
907 1.1 pk /*
908 1.1 pk * Receive interrupt.
909 1.1 pk */
910 1.1 pk int
911 1.62 dsl berint(struct be_softc *sc)
912 1.1 pk {
913 1.2 pk struct qec_xd *xd = sc->sc_rb.rb_rxd;
914 1.1 pk unsigned int bix, len;
915 1.2 pk unsigned int nrbuf = sc->sc_rb.rb_nrbuf;
916 1.1 pk
917 1.2 pk bix = sc->sc_rb.rb_rdtail;
918 1.1 pk
919 1.1 pk /*
920 1.1 pk * Process all buffers with valid data.
921 1.1 pk */
922 1.1 pk for (;;) {
923 1.1 pk len = xd[bix].xd_flags;
924 1.1 pk if (len & QEC_XD_OWN)
925 1.1 pk break;
926 1.1 pk
927 1.1 pk len &= QEC_XD_LENGTH;
928 1.1 pk be_read(sc, bix, len);
929 1.1 pk
930 1.1 pk /* ... */
931 1.1 pk xd[(bix+nrbuf) % QEC_XD_RING_MAXSIZE].xd_flags =
932 1.73 tsutsui QEC_XD_OWN | (BE_PKT_BUF_SZ & QEC_XD_LENGTH);
933 1.1 pk
934 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
935 1.1 pk bix = 0;
936 1.1 pk }
937 1.1 pk
938 1.2 pk sc->sc_rb.rb_rdtail = bix;
939 1.1 pk
940 1.73 tsutsui return 1;
941 1.1 pk }
942 1.1 pk
943 1.1 pk int
944 1.60 dyoung beioctl(struct ifnet *ifp, u_long cmd, void *data)
945 1.1 pk {
946 1.1 pk struct be_softc *sc = ifp->if_softc;
947 1.67 tsutsui struct ifaddr *ifa = data;
948 1.67 tsutsui struct ifreq *ifr = data;
949 1.1 pk int s, error = 0;
950 1.1 pk
951 1.1 pk s = splnet();
952 1.1 pk
953 1.1 pk switch (cmd) {
954 1.60 dyoung case SIOCINITIFADDR:
955 1.1 pk ifp->if_flags |= IFF_UP;
956 1.68 tsutsui beinit(ifp);
957 1.1 pk switch (ifa->ifa_addr->sa_family) {
958 1.1 pk #ifdef INET
959 1.1 pk case AF_INET:
960 1.1 pk arp_ifinit(ifp, ifa);
961 1.1 pk break;
962 1.1 pk #endif /* INET */
963 1.1 pk default:
964 1.1 pk break;
965 1.1 pk }
966 1.1 pk break;
967 1.1 pk
968 1.1 pk case SIOCSIFFLAGS:
969 1.60 dyoung if ((error = ifioctl_common(ifp, cmd, data)) != 0)
970 1.60 dyoung break;
971 1.60 dyoung /* XXX re-use ether_ioctl() */
972 1.60 dyoung switch (ifp->if_flags & (IFF_UP|IFF_RUNNING)) {
973 1.60 dyoung case IFF_RUNNING:
974 1.1 pk /*
975 1.1 pk * If interface is marked down and it is running, then
976 1.1 pk * stop it.
977 1.1 pk */
978 1.68 tsutsui bestop(ifp, 0);
979 1.1 pk ifp->if_flags &= ~IFF_RUNNING;
980 1.60 dyoung break;
981 1.60 dyoung case IFF_UP:
982 1.1 pk /*
983 1.1 pk * If interface is marked up and it is stopped, then
984 1.1 pk * start it.
985 1.1 pk */
986 1.68 tsutsui beinit(ifp);
987 1.60 dyoung break;
988 1.60 dyoung default:
989 1.1 pk /*
990 1.1 pk * Reset the interface to pick up changes in any other
991 1.1 pk * flags that affect hardware registers.
992 1.1 pk */
993 1.68 tsutsui bestop(ifp, 0);
994 1.68 tsutsui beinit(ifp);
995 1.60 dyoung break;
996 1.1 pk }
997 1.1 pk #ifdef BEDEBUG
998 1.1 pk if (ifp->if_flags & IFF_DEBUG)
999 1.2 pk sc->sc_debug = 1;
1000 1.1 pk else
1001 1.1 pk sc->sc_debug = 0;
1002 1.1 pk #endif
1003 1.1 pk break;
1004 1.1 pk
1005 1.68 tsutsui case SIOCGIFMEDIA:
1006 1.68 tsutsui case SIOCSIFMEDIA:
1007 1.68 tsutsui error = ifmedia_ioctl(ifp, ifr, &sc->sc_media, cmd);
1008 1.68 tsutsui break;
1009 1.68 tsutsui default:
1010 1.54 dyoung if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
1011 1.1 pk /*
1012 1.1 pk * Multicast list has changed; set the hardware filter
1013 1.1 pk * accordingly.
1014 1.1 pk */
1015 1.44 thorpej if (ifp->if_flags & IFF_RUNNING)
1016 1.68 tsutsui error = beinit(ifp);
1017 1.68 tsutsui else
1018 1.68 tsutsui error = 0;
1019 1.1 pk }
1020 1.1 pk break;
1021 1.1 pk }
1022 1.1 pk splx(s);
1023 1.73 tsutsui return error;
1024 1.1 pk }
1025 1.1 pk
1026 1.1 pk
1027 1.68 tsutsui int
1028 1.68 tsutsui beinit(struct ifnet *ifp)
1029 1.1 pk {
1030 1.68 tsutsui struct be_softc *sc = ifp->if_softc;
1031 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1032 1.1 pk bus_space_handle_t br = sc->sc_br;
1033 1.1 pk bus_space_handle_t cr = sc->sc_cr;
1034 1.1 pk struct qec_softc *qec = sc->sc_qec;
1035 1.73 tsutsui uint32_t v;
1036 1.73 tsutsui uint32_t qecaddr;
1037 1.73 tsutsui uint8_t *ea;
1038 1.56 dyoung int rc, s;
1039 1.1 pk
1040 1.24 thorpej s = splnet();
1041 1.1 pk
1042 1.2 pk qec_meminit(&sc->sc_rb, BE_PKT_BUF_SZ);
1043 1.1 pk
1044 1.68 tsutsui bestop(ifp, 1);
1045 1.1 pk
1046 1.1 pk ea = sc->sc_enaddr;
1047 1.1 pk bus_space_write_4(t, br, BE_BRI_MACADDR0, (ea[0] << 8) | ea[1]);
1048 1.1 pk bus_space_write_4(t, br, BE_BRI_MACADDR1, (ea[2] << 8) | ea[3]);
1049 1.1 pk bus_space_write_4(t, br, BE_BRI_MACADDR2, (ea[4] << 8) | ea[5]);
1050 1.1 pk
1051 1.16 pk /* Clear hash table */
1052 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB0, 0);
1053 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB1, 0);
1054 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB2, 0);
1055 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB3, 0);
1056 1.1 pk
1057 1.16 pk /* Re-initialize RX configuration */
1058 1.16 pk v = BE_BR_RXCFG_FIFO;
1059 1.16 pk bus_space_write_4(t, br, BE_BRI_RXCFG, v);
1060 1.16 pk
1061 1.5 pk be_mcreset(sc);
1062 1.1 pk
1063 1.1 pk bus_space_write_4(t, br, BE_BRI_RANDSEED, 0xbd);
1064 1.1 pk
1065 1.73 tsutsui bus_space_write_4(t, br,
1066 1.73 tsutsui BE_BRI_XIFCFG, BE_BR_XCFG_ODENABLE | BE_BR_XCFG_RESV);
1067 1.1 pk
1068 1.1 pk bus_space_write_4(t, br, BE_BRI_JSIZE, 4);
1069 1.1 pk
1070 1.1 pk /*
1071 1.1 pk * Turn off counter expiration interrupts as well as
1072 1.1 pk * 'gotframe' and 'sentframe'
1073 1.1 pk */
1074 1.1 pk bus_space_write_4(t, br, BE_BRI_IMASK,
1075 1.73 tsutsui BE_BR_IMASK_GOTFRAME |
1076 1.73 tsutsui BE_BR_IMASK_RCNTEXP |
1077 1.73 tsutsui BE_BR_IMASK_ACNTEXP |
1078 1.73 tsutsui BE_BR_IMASK_CCNTEXP |
1079 1.73 tsutsui BE_BR_IMASK_LCNTEXP |
1080 1.73 tsutsui BE_BR_IMASK_CVCNTEXP |
1081 1.73 tsutsui BE_BR_IMASK_SENTFRAME |
1082 1.73 tsutsui BE_BR_IMASK_NCNTEXP |
1083 1.73 tsutsui BE_BR_IMASK_ECNTEXP |
1084 1.73 tsutsui BE_BR_IMASK_LCCNTEXP |
1085 1.73 tsutsui BE_BR_IMASK_FCNTEXP |
1086 1.73 tsutsui BE_BR_IMASK_DTIMEXP);
1087 1.1 pk
1088 1.1 pk /* Channel registers: */
1089 1.73 tsutsui bus_space_write_4(t, cr, BE_CRI_RXDS, (uint32_t)sc->sc_rb.rb_rxddma);
1090 1.73 tsutsui bus_space_write_4(t, cr, BE_CRI_TXDS, (uint32_t)sc->sc_rb.rb_txddma);
1091 1.1 pk
1092 1.1 pk qecaddr = sc->sc_channel * qec->sc_msize;
1093 1.1 pk bus_space_write_4(t, cr, BE_CRI_RXWBUF, qecaddr);
1094 1.1 pk bus_space_write_4(t, cr, BE_CRI_RXRBUF, qecaddr);
1095 1.1 pk bus_space_write_4(t, cr, BE_CRI_TXWBUF, qecaddr + qec->sc_rsize);
1096 1.1 pk bus_space_write_4(t, cr, BE_CRI_TXRBUF, qecaddr + qec->sc_rsize);
1097 1.1 pk
1098 1.1 pk bus_space_write_4(t, cr, BE_CRI_RIMASK, 0);
1099 1.1 pk bus_space_write_4(t, cr, BE_CRI_TIMASK, 0);
1100 1.1 pk bus_space_write_4(t, cr, BE_CRI_QMASK, 0);
1101 1.1 pk bus_space_write_4(t, cr, BE_CRI_BMASK, 0);
1102 1.1 pk bus_space_write_4(t, cr, BE_CRI_CCNT, 0);
1103 1.40 pk
1104 1.40 pk /* Set max packet length */
1105 1.40 pk v = ETHER_MAX_LEN;
1106 1.40 pk if (sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_MTU)
1107 1.40 pk v += ETHER_VLAN_ENCAP_LEN;
1108 1.40 pk bus_space_write_4(t, br, BE_BRI_RXMAX, v);
1109 1.40 pk bus_space_write_4(t, br, BE_BRI_TXMAX, v);
1110 1.1 pk
1111 1.1 pk /* Enable transmitter */
1112 1.73 tsutsui bus_space_write_4(t, br,
1113 1.73 tsutsui BE_BRI_TXCFG, BE_BR_TXCFG_FIFO | BE_BR_TXCFG_ENABLE);
1114 1.1 pk
1115 1.1 pk /* Enable receiver */
1116 1.16 pk v = bus_space_read_4(t, br, BE_BRI_RXCFG);
1117 1.16 pk v |= BE_BR_RXCFG_FIFO | BE_BR_RXCFG_ENABLE;
1118 1.16 pk bus_space_write_4(t, br, BE_BRI_RXCFG, v);
1119 1.1 pk
1120 1.56 dyoung if ((rc = be_ifmedia_upd(ifp)) != 0)
1121 1.56 dyoung goto out;
1122 1.56 dyoung
1123 1.1 pk ifp->if_flags |= IFF_RUNNING;
1124 1.1 pk ifp->if_flags &= ~IFF_OACTIVE;
1125 1.1 pk
1126 1.17 thorpej callout_reset(&sc->sc_tick_ch, hz, be_tick, sc);
1127 1.68 tsutsui
1128 1.68 tsutsui return 0;
1129 1.56 dyoung out:
1130 1.1 pk splx(s);
1131 1.68 tsutsui return rc;
1132 1.1 pk }
1133 1.1 pk
1134 1.1 pk void
1135 1.62 dsl be_mcreset(struct be_softc *sc)
1136 1.1 pk {
1137 1.2 pk struct ethercom *ec = &sc->sc_ethercom;
1138 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1139 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1140 1.1 pk bus_space_handle_t br = sc->sc_br;
1141 1.74 tsutsui uint32_t v;
1142 1.73 tsutsui uint32_t crc;
1143 1.73 tsutsui uint16_t hash[4];
1144 1.1 pk struct ether_multi *enm;
1145 1.1 pk struct ether_multistep step;
1146 1.1 pk
1147 1.5 pk if (ifp->if_flags & IFF_PROMISC) {
1148 1.5 pk v = bus_space_read_4(t, br, BE_BRI_RXCFG);
1149 1.5 pk v |= BE_BR_RXCFG_PMISC;
1150 1.5 pk bus_space_write_4(t, br, BE_BRI_RXCFG, v);
1151 1.5 pk return;
1152 1.5 pk }
1153 1.5 pk
1154 1.1 pk if (ifp->if_flags & IFF_ALLMULTI) {
1155 1.16 pk hash[3] = hash[2] = hash[1] = hash[0] = 0xffff;
1156 1.16 pk goto chipit;
1157 1.1 pk }
1158 1.1 pk
1159 1.1 pk hash[3] = hash[2] = hash[1] = hash[0] = 0;
1160 1.1 pk
1161 1.2 pk ETHER_FIRST_MULTI(step, ec, enm);
1162 1.1 pk while (enm != NULL) {
1163 1.32 wiz if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1164 1.1 pk /*
1165 1.1 pk * We must listen to a range of multicast
1166 1.1 pk * addresses. For now, just accept all
1167 1.1 pk * multicasts, rather than trying to set only
1168 1.1 pk * those filter bits needed to match the range.
1169 1.1 pk * (At this time, the only use of address
1170 1.1 pk * ranges is for IP multicast routing, for
1171 1.1 pk * which the range is big enough to require
1172 1.1 pk * all bits set.)
1173 1.1 pk */
1174 1.16 pk hash[3] = hash[2] = hash[1] = hash[0] = 0xffff;
1175 1.1 pk ifp->if_flags |= IFF_ALLMULTI;
1176 1.16 pk goto chipit;
1177 1.1 pk }
1178 1.1 pk
1179 1.74 tsutsui crc = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
1180 1.74 tsutsui /* Just want the 6 most significant bits. */
1181 1.74 tsutsui crc >>= 26;
1182 1.1 pk
1183 1.1 pk hash[crc >> 4] |= 1 << (crc & 0xf);
1184 1.1 pk ETHER_NEXT_MULTI(step, enm);
1185 1.1 pk }
1186 1.1 pk
1187 1.16 pk ifp->if_flags &= ~IFF_ALLMULTI;
1188 1.16 pk
1189 1.16 pk chipit:
1190 1.16 pk /* Enable the hash filter */
1191 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB0, hash[0]);
1192 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB1, hash[1]);
1193 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB2, hash[2]);
1194 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB3, hash[3]);
1195 1.16 pk
1196 1.16 pk v = bus_space_read_4(t, br, BE_BRI_RXCFG);
1197 1.16 pk v &= ~BE_BR_RXCFG_PMISC;
1198 1.16 pk v |= BE_BR_RXCFG_HENABLE;
1199 1.16 pk bus_space_write_4(t, br, BE_BRI_RXCFG, v);
1200 1.1 pk }
1201 1.1 pk
1202 1.1 pk /*
1203 1.1 pk * Set the tcvr to an idle state
1204 1.1 pk */
1205 1.1 pk void
1206 1.62 dsl be_mii_sync(struct be_softc *sc)
1207 1.1 pk {
1208 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1209 1.1 pk bus_space_handle_t tr = sc->sc_tr;
1210 1.10 pk int n = 32;
1211 1.1 pk
1212 1.1 pk while (n--) {
1213 1.1 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
1214 1.73 tsutsui MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO | MGMT_PAL_OENAB);
1215 1.1 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1216 1.1 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
1217 1.73 tsutsui MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO |
1218 1.73 tsutsui MGMT_PAL_OENAB | MGMT_PAL_DCLOCK);
1219 1.1 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1220 1.1 pk }
1221 1.1 pk }
1222 1.1 pk
1223 1.11 pk void
1224 1.62 dsl be_pal_gate(struct be_softc *sc, int phy)
1225 1.11 pk {
1226 1.11 pk bus_space_tag_t t = sc->sc_bustag;
1227 1.11 pk bus_space_handle_t tr = sc->sc_tr;
1228 1.73 tsutsui uint32_t v;
1229 1.11 pk
1230 1.11 pk be_mii_sync(sc);
1231 1.11 pk
1232 1.11 pk v = ~(TCVR_PAL_EXTLBACK | TCVR_PAL_MSENSE | TCVR_PAL_LTENABLE);
1233 1.11 pk if (phy == BE_PHY_INTERNAL)
1234 1.11 pk v &= ~TCVR_PAL_SERIAL;
1235 1.11 pk
1236 1.11 pk bus_space_write_4(t, tr, BE_TRI_TCVRPAL, v);
1237 1.11 pk (void)bus_space_read_4(t, tr, BE_TRI_TCVRPAL);
1238 1.11 pk }
1239 1.11 pk
1240 1.10 pk static int
1241 1.62 dsl be_tcvr_read_bit(struct be_softc *sc, int phy)
1242 1.1 pk {
1243 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1244 1.1 pk bus_space_handle_t tr = sc->sc_tr;
1245 1.1 pk int ret;
1246 1.1 pk
1247 1.1 pk if (phy == BE_PHY_INTERNAL) {
1248 1.1 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL, MGMT_PAL_EXT_MDIO);
1249 1.1 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1250 1.73 tsutsui bus_space_write_4(t, tr,
1251 1.73 tsutsui BE_TRI_MGMTPAL, MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK);
1252 1.1 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1253 1.1 pk ret = (bus_space_read_4(t, tr, BE_TRI_MGMTPAL) &
1254 1.73 tsutsui MGMT_PAL_INT_MDIO) >> MGMT_PAL_INT_MDIO_SHIFT;
1255 1.1 pk } else {
1256 1.1 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL, MGMT_PAL_INT_MDIO);
1257 1.1 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1258 1.1 pk ret = (bus_space_read_4(t, tr, BE_TRI_MGMTPAL) &
1259 1.73 tsutsui MGMT_PAL_EXT_MDIO) >> MGMT_PAL_EXT_MDIO_SHIFT;
1260 1.73 tsutsui bus_space_write_4(t, tr,
1261 1.73 tsutsui BE_TRI_MGMTPAL, MGMT_PAL_INT_MDIO | MGMT_PAL_DCLOCK);
1262 1.1 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1263 1.1 pk }
1264 1.1 pk
1265 1.73 tsutsui return ret;
1266 1.1 pk }
1267 1.1 pk
1268 1.10 pk static void
1269 1.62 dsl be_tcvr_write_bit(struct be_softc *sc, int phy, int bit)
1270 1.1 pk {
1271 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1272 1.1 pk bus_space_handle_t tr = sc->sc_tr;
1273 1.73 tsutsui uint32_t v;
1274 1.1 pk
1275 1.1 pk if (phy == BE_PHY_INTERNAL) {
1276 1.10 pk v = ((bit & 1) << MGMT_PAL_INT_MDIO_SHIFT) |
1277 1.73 tsutsui MGMT_PAL_OENAB | MGMT_PAL_EXT_MDIO;
1278 1.1 pk } else {
1279 1.73 tsutsui v = ((bit & 1) << MGMT_PAL_EXT_MDIO_SHIFT) |
1280 1.73 tsutsui MGMT_PAL_OENAB | MGMT_PAL_INT_MDIO;
1281 1.1 pk }
1282 1.12 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL, v);
1283 1.12 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1284 1.12 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL, v | MGMT_PAL_DCLOCK);
1285 1.12 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1286 1.1 pk }
1287 1.1 pk
1288 1.10 pk static void
1289 1.73 tsutsui be_mii_sendbits(struct be_softc *sc, int phy, uint32_t data, int nbits)
1290 1.1 pk {
1291 1.1 pk int i;
1292 1.1 pk
1293 1.1 pk for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
1294 1.1 pk be_tcvr_write_bit(sc, phy, (data & i) != 0);
1295 1.1 pk }
1296 1.1 pk }
1297 1.1 pk
1298 1.4 pk static int
1299 1.65 cegger be_mii_readreg(device_t self, int phy, int reg)
1300 1.1 pk {
1301 1.67 tsutsui struct be_softc *sc = device_private(self);
1302 1.1 pk int val = 0, i;
1303 1.1 pk
1304 1.1 pk /*
1305 1.1 pk * Read the PHY register by manually driving the MII control lines.
1306 1.1 pk */
1307 1.1 pk be_mii_sync(sc);
1308 1.1 pk be_mii_sendbits(sc, phy, MII_COMMAND_START, 2);
1309 1.1 pk be_mii_sendbits(sc, phy, MII_COMMAND_READ, 2);
1310 1.1 pk be_mii_sendbits(sc, phy, phy, 5);
1311 1.1 pk be_mii_sendbits(sc, phy, reg, 5);
1312 1.1 pk
1313 1.73 tsutsui (void)be_tcvr_read_bit(sc, phy);
1314 1.73 tsutsui (void)be_tcvr_read_bit(sc, phy);
1315 1.1 pk
1316 1.1 pk for (i = 15; i >= 0; i--)
1317 1.1 pk val |= (be_tcvr_read_bit(sc, phy) << i);
1318 1.1 pk
1319 1.73 tsutsui (void)be_tcvr_read_bit(sc, phy);
1320 1.73 tsutsui (void)be_tcvr_read_bit(sc, phy);
1321 1.73 tsutsui (void)be_tcvr_read_bit(sc, phy);
1322 1.1 pk
1323 1.73 tsutsui return val;
1324 1.1 pk }
1325 1.1 pk
1326 1.1 pk void
1327 1.65 cegger be_mii_writereg(device_t self, int phy, int reg, int val)
1328 1.1 pk {
1329 1.67 tsutsui struct be_softc *sc = device_private(self);
1330 1.1 pk int i;
1331 1.1 pk
1332 1.1 pk /*
1333 1.1 pk * Write the PHY register by manually driving the MII control lines.
1334 1.1 pk */
1335 1.1 pk be_mii_sync(sc);
1336 1.1 pk be_mii_sendbits(sc, phy, MII_COMMAND_START, 2);
1337 1.1 pk be_mii_sendbits(sc, phy, MII_COMMAND_WRITE, 2);
1338 1.1 pk be_mii_sendbits(sc, phy, phy, 5);
1339 1.1 pk be_mii_sendbits(sc, phy, reg, 5);
1340 1.1 pk
1341 1.1 pk be_tcvr_write_bit(sc, phy, 1);
1342 1.1 pk be_tcvr_write_bit(sc, phy, 0);
1343 1.1 pk
1344 1.1 pk for (i = 15; i >= 0; i--)
1345 1.1 pk be_tcvr_write_bit(sc, phy, (val >> i) & 1);
1346 1.1 pk }
1347 1.1 pk
1348 1.1 pk int
1349 1.62 dsl be_mii_reset(struct be_softc *sc, int phy)
1350 1.1 pk {
1351 1.69 tsutsui device_t self = sc->sc_dev;
1352 1.1 pk int n;
1353 1.1 pk
1354 1.73 tsutsui be_mii_writereg(self, phy, MII_BMCR, BMCR_LOOP | BMCR_PDOWN | BMCR_ISO);
1355 1.67 tsutsui be_mii_writereg(self, phy, MII_BMCR, BMCR_RESET);
1356 1.1 pk
1357 1.1 pk for (n = 16; n >= 0; n--) {
1358 1.67 tsutsui int bmcr = be_mii_readreg(self, phy, MII_BMCR);
1359 1.1 pk if ((bmcr & BMCR_RESET) == 0)
1360 1.1 pk break;
1361 1.1 pk DELAY(20);
1362 1.1 pk }
1363 1.1 pk if (n == 0) {
1364 1.67 tsutsui aprint_error_dev(self, "bmcr reset failed\n");
1365 1.73 tsutsui return EIO;
1366 1.1 pk }
1367 1.13 pk
1368 1.73 tsutsui return 0;
1369 1.1 pk }
1370 1.1 pk
1371 1.1 pk void
1372 1.62 dsl be_tick(void *arg)
1373 1.12 pk {
1374 1.12 pk struct be_softc *sc = arg;
1375 1.12 pk int s = splnet();
1376 1.12 pk
1377 1.12 pk mii_tick(&sc->sc_mii);
1378 1.12 pk (void)be_intphy_service(sc, &sc->sc_mii, MII_TICK);
1379 1.12 pk
1380 1.12 pk splx(s);
1381 1.17 thorpej callout_reset(&sc->sc_tick_ch, hz, be_tick, sc);
1382 1.12 pk }
1383 1.12 pk
1384 1.12 pk void
1385 1.79 matt be_mii_statchg(struct ifnet *ifp)
1386 1.1 pk {
1387 1.79 matt struct be_softc *sc = ifp->if_softc;
1388 1.10 pk bus_space_tag_t t = sc->sc_bustag;
1389 1.10 pk bus_space_handle_t br = sc->sc_br;
1390 1.73 tsutsui uint instance;
1391 1.73 tsutsui uint32_t v;
1392 1.10 pk
1393 1.11 pk instance = IFM_INST(sc->sc_mii.mii_media.ifm_cur->ifm_media);
1394 1.11 pk #ifdef DIAGNOSTIC
1395 1.11 pk if (instance > 1)
1396 1.11 pk panic("be_mii_statchg: instance %d out of range", instance);
1397 1.11 pk #endif
1398 1.1 pk
1399 1.10 pk /* Update duplex mode in TX configuration */
1400 1.10 pk v = bus_space_read_4(t, br, BE_BRI_TXCFG);
1401 1.10 pk if ((IFM_OPTIONS(sc->sc_mii.mii_media_active) & IFM_FDX) != 0)
1402 1.10 pk v |= BE_BR_TXCFG_FULLDPLX;
1403 1.10 pk else
1404 1.10 pk v &= ~BE_BR_TXCFG_FULLDPLX;
1405 1.10 pk bus_space_write_4(t, br, BE_BRI_TXCFG, v);
1406 1.11 pk
1407 1.11 pk /* Change to appropriate gate in transceiver PAL */
1408 1.11 pk be_pal_gate(sc, sc->sc_phys[instance]);
1409 1.1 pk }
1410 1.1 pk
1411 1.12 pk /*
1412 1.12 pk * Get current media settings.
1413 1.12 pk */
1414 1.1 pk void
1415 1.62 dsl be_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
1416 1.12 pk {
1417 1.12 pk struct be_softc *sc = ifp->if_softc;
1418 1.12 pk
1419 1.12 pk mii_pollstat(&sc->sc_mii);
1420 1.12 pk (void)be_intphy_service(sc, &sc->sc_mii, MII_POLLSTAT);
1421 1.12 pk
1422 1.12 pk ifmr->ifm_status = sc->sc_mii.mii_media_status;
1423 1.12 pk ifmr->ifm_active = sc->sc_mii.mii_media_active;
1424 1.12 pk }
1425 1.12 pk
1426 1.12 pk /*
1427 1.12 pk * Set media options.
1428 1.12 pk */
1429 1.12 pk int
1430 1.62 dsl be_ifmedia_upd(struct ifnet *ifp)
1431 1.1 pk {
1432 1.12 pk struct be_softc *sc = ifp->if_softc;
1433 1.12 pk int error;
1434 1.1 pk
1435 1.56 dyoung if ((error = mii_mediachg(&sc->sc_mii)) == ENXIO)
1436 1.56 dyoung error = 0;
1437 1.56 dyoung else if (error != 0)
1438 1.56 dyoung return error;
1439 1.1 pk
1440 1.73 tsutsui return be_intphy_service(sc, &sc->sc_mii, MII_MEDIACHG);
1441 1.1 pk }
1442 1.1 pk
1443 1.12 pk /*
1444 1.12 pk * Service routine for our pseudo-MII internal transceiver.
1445 1.12 pk */
1446 1.12 pk int
1447 1.62 dsl be_intphy_service(struct be_softc *sc, struct mii_data *mii, int cmd)
1448 1.1 pk {
1449 1.12 pk struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
1450 1.69 tsutsui device_t self = sc->sc_dev;
1451 1.1 pk int bmcr, bmsr;
1452 1.13 pk int error;
1453 1.1 pk
1454 1.12 pk switch (cmd) {
1455 1.12 pk case MII_POLLSTAT:
1456 1.12 pk /*
1457 1.12 pk * If we're not polling our PHY instance, just return.
1458 1.12 pk */
1459 1.12 pk if (IFM_INST(ife->ifm_media) != sc->sc_mii_inst)
1460 1.73 tsutsui return 0;
1461 1.12 pk
1462 1.12 pk break;
1463 1.12 pk
1464 1.12 pk case MII_MEDIACHG:
1465 1.12 pk
1466 1.12 pk /*
1467 1.12 pk * If the media indicates a different PHY instance,
1468 1.12 pk * isolate ourselves.
1469 1.12 pk */
1470 1.12 pk if (IFM_INST(ife->ifm_media) != sc->sc_mii_inst) {
1471 1.67 tsutsui bmcr = be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMCR);
1472 1.67 tsutsui be_mii_writereg(self,
1473 1.67 tsutsui BE_PHY_INTERNAL, MII_BMCR, bmcr | BMCR_ISO);
1474 1.13 pk sc->sc_mii_flags &= ~MIIF_HAVELINK;
1475 1.13 pk sc->sc_intphy_curspeed = 0;
1476 1.73 tsutsui return 0;
1477 1.12 pk }
1478 1.12 pk
1479 1.12 pk
1480 1.13 pk if ((error = be_mii_reset(sc, BE_PHY_INTERNAL)) != 0)
1481 1.73 tsutsui return error;
1482 1.13 pk
1483 1.67 tsutsui bmcr = be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMCR);
1484 1.13 pk
1485 1.13 pk /*
1486 1.13 pk * Select the new mode and take out of isolation
1487 1.13 pk */
1488 1.12 pk if (IFM_SUBTYPE(ife->ifm_media) == IFM_100_TX)
1489 1.12 pk bmcr |= BMCR_S100;
1490 1.12 pk else if (IFM_SUBTYPE(ife->ifm_media) == IFM_10_T)
1491 1.12 pk bmcr &= ~BMCR_S100;
1492 1.13 pk else if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
1493 1.13 pk if ((sc->sc_mii_flags & MIIF_HAVELINK) != 0) {
1494 1.13 pk bmcr &= ~BMCR_S100;
1495 1.13 pk bmcr |= sc->sc_intphy_curspeed;
1496 1.13 pk } else {
1497 1.13 pk /* Keep isolated until link is up */
1498 1.13 pk bmcr |= BMCR_ISO;
1499 1.13 pk sc->sc_mii_flags |= MIIF_DOINGAUTO;
1500 1.13 pk }
1501 1.13 pk }
1502 1.12 pk
1503 1.12 pk if ((IFM_OPTIONS(ife->ifm_media) & IFM_FDX) != 0)
1504 1.12 pk bmcr |= BMCR_FDX;
1505 1.12 pk else
1506 1.12 pk bmcr &= ~BMCR_FDX;
1507 1.12 pk
1508 1.67 tsutsui be_mii_writereg(self, BE_PHY_INTERNAL, MII_BMCR, bmcr);
1509 1.12 pk break;
1510 1.12 pk
1511 1.12 pk case MII_TICK:
1512 1.12 pk /*
1513 1.12 pk * If we're not currently selected, just return.
1514 1.12 pk */
1515 1.12 pk if (IFM_INST(ife->ifm_media) != sc->sc_mii_inst)
1516 1.73 tsutsui return 0;
1517 1.12 pk
1518 1.12 pk /* Is the interface even up? */
1519 1.12 pk if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
1520 1.73 tsutsui return 0;
1521 1.12 pk
1522 1.80 msaitoh /* Only used for automatic media selection */
1523 1.80 msaitoh if (IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO)
1524 1.80 msaitoh break;
1525 1.80 msaitoh
1526 1.12 pk /*
1527 1.12 pk * Check link status; if we don't have a link, try another
1528 1.12 pk * speed. We can't detect duplex mode, so half-duplex is
1529 1.12 pk * what we have to settle for.
1530 1.12 pk */
1531 1.1 pk
1532 1.12 pk /* Read twice in case the register is latched */
1533 1.73 tsutsui bmsr =
1534 1.73 tsutsui be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMSR) |
1535 1.73 tsutsui be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMSR);
1536 1.12 pk
1537 1.12 pk if ((bmsr & BMSR_LINK) != 0) {
1538 1.12 pk /* We have a carrier */
1539 1.67 tsutsui bmcr = be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMCR);
1540 1.13 pk
1541 1.13 pk if ((sc->sc_mii_flags & MIIF_DOINGAUTO) != 0) {
1542 1.67 tsutsui bmcr = be_mii_readreg(self,
1543 1.67 tsutsui BE_PHY_INTERNAL, MII_BMCR);
1544 1.13 pk
1545 1.13 pk sc->sc_mii_flags |= MIIF_HAVELINK;
1546 1.13 pk sc->sc_intphy_curspeed = (bmcr & BMCR_S100);
1547 1.13 pk sc->sc_mii_flags &= ~MIIF_DOINGAUTO;
1548 1.13 pk
1549 1.13 pk bmcr &= ~BMCR_ISO;
1550 1.67 tsutsui be_mii_writereg(self,
1551 1.67 tsutsui BE_PHY_INTERNAL, MII_BMCR, bmcr);
1552 1.13 pk
1553 1.13 pk printf("%s: link up at %s Mbps\n",
1554 1.67 tsutsui device_xname(self),
1555 1.67 tsutsui (bmcr & BMCR_S100) ? "100" : "10");
1556 1.13 pk }
1557 1.80 msaitoh break;
1558 1.12 pk }
1559 1.1 pk
1560 1.13 pk if ((sc->sc_mii_flags & MIIF_DOINGAUTO) == 0) {
1561 1.13 pk sc->sc_mii_flags |= MIIF_DOINGAUTO;
1562 1.13 pk sc->sc_mii_flags &= ~MIIF_HAVELINK;
1563 1.13 pk sc->sc_intphy_curspeed = 0;
1564 1.67 tsutsui printf("%s: link down\n", device_xname(self));
1565 1.13 pk }
1566 1.13 pk
1567 1.12 pk /* Only retry autonegotiation every 5 seconds. */
1568 1.13 pk if (++sc->sc_mii_ticks < 5)
1569 1.73 tsutsui return 0;
1570 1.12 pk
1571 1.12 pk sc->sc_mii_ticks = 0;
1572 1.67 tsutsui bmcr = be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMCR);
1573 1.12 pk /* Just flip the fast speed bit */
1574 1.12 pk bmcr ^= BMCR_S100;
1575 1.67 tsutsui be_mii_writereg(self, BE_PHY_INTERNAL, MII_BMCR, bmcr);
1576 1.1 pk
1577 1.12 pk break;
1578 1.1 pk
1579 1.12 pk case MII_DOWN:
1580 1.13 pk /* Isolate this phy */
1581 1.67 tsutsui bmcr = be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMCR);
1582 1.67 tsutsui be_mii_writereg(self,
1583 1.67 tsutsui BE_PHY_INTERNAL, MII_BMCR, bmcr | BMCR_ISO);
1584 1.73 tsutsui return 0;
1585 1.1 pk }
1586 1.1 pk
1587 1.12 pk /* Update the media status. */
1588 1.12 pk be_intphy_status(sc);
1589 1.10 pk
1590 1.12 pk /* Callback if something changed. */
1591 1.12 pk if (sc->sc_mii_active != mii->mii_media_active || cmd == MII_MEDIACHG) {
1592 1.79 matt (*mii->mii_statchg)(mii->mii_ifp);
1593 1.12 pk sc->sc_mii_active = mii->mii_media_active;
1594 1.12 pk }
1595 1.73 tsutsui return 0;
1596 1.1 pk }
1597 1.1 pk
1598 1.1 pk /*
1599 1.12 pk * Determine status of internal transceiver
1600 1.1 pk */
1601 1.1 pk void
1602 1.62 dsl be_intphy_status(struct be_softc *sc)
1603 1.1 pk {
1604 1.12 pk struct mii_data *mii = &sc->sc_mii;
1605 1.69 tsutsui device_t self = sc->sc_dev;
1606 1.10 pk int media_active, media_status;
1607 1.1 pk int bmcr, bmsr;
1608 1.1 pk
1609 1.10 pk media_status = IFM_AVALID;
1610 1.10 pk media_active = 0;
1611 1.10 pk
1612 1.1 pk /*
1613 1.1 pk * Internal transceiver; do the work here.
1614 1.1 pk */
1615 1.67 tsutsui bmcr = be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMCR);
1616 1.1 pk
1617 1.1 pk switch (bmcr & (BMCR_S100 | BMCR_FDX)) {
1618 1.1 pk case (BMCR_S100 | BMCR_FDX):
1619 1.10 pk media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
1620 1.1 pk break;
1621 1.1 pk case BMCR_S100:
1622 1.10 pk media_active = IFM_ETHER | IFM_100_TX | IFM_HDX;
1623 1.1 pk break;
1624 1.1 pk case BMCR_FDX:
1625 1.10 pk media_active = IFM_ETHER | IFM_10_T | IFM_FDX;
1626 1.1 pk break;
1627 1.1 pk case 0:
1628 1.10 pk media_active = IFM_ETHER | IFM_10_T | IFM_HDX;
1629 1.1 pk break;
1630 1.1 pk }
1631 1.1 pk
1632 1.1 pk /* Read twice in case the register is latched */
1633 1.73 tsutsui bmsr =
1634 1.73 tsutsui be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMSR) |
1635 1.73 tsutsui be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMSR);
1636 1.1 pk if (bmsr & BMSR_LINK)
1637 1.11 pk media_status |= IFM_ACTIVE;
1638 1.10 pk
1639 1.12 pk mii->mii_media_status = media_status;
1640 1.12 pk mii->mii_media_active = media_active;
1641 1.1 pk }
1642