be.c revision 1.95 1 1.95 thorpej /* $NetBSD: be.c,v 1.95 2020/01/29 05:59:06 thorpej Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.1 pk * Copyright (c) 1999 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Paul Kranenburg.
9 1.1 pk *
10 1.1 pk * Redistribution and use in source and binary forms, with or without
11 1.1 pk * modification, are permitted provided that the following conditions
12 1.1 pk * are met:
13 1.1 pk * 1. Redistributions of source code must retain the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer.
15 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 pk * notice, this list of conditions and the following disclaimer in the
17 1.1 pk * documentation and/or other materials provided with the distribution.
18 1.1 pk *
19 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
30 1.1 pk */
31 1.1 pk
32 1.1 pk /*
33 1.1 pk * Copyright (c) 1998 Theo de Raadt and Jason L. Wright.
34 1.1 pk * All rights reserved.
35 1.1 pk *
36 1.1 pk * Redistribution and use in source and binary forms, with or without
37 1.1 pk * modification, are permitted provided that the following conditions
38 1.1 pk * are met:
39 1.1 pk * 1. Redistributions of source code must retain the above copyright
40 1.1 pk * notice, this list of conditions and the following disclaimer.
41 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
42 1.1 pk * notice, this list of conditions and the following disclaimer in the
43 1.1 pk * documentation and/or other materials provided with the distribution.
44 1.1 pk * 3. The name of the authors may not be used to endorse or promote products
45 1.1 pk * derived from this software without specific prior written permission.
46 1.1 pk *
47 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
48 1.1 pk * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
49 1.1 pk * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
50 1.1 pk * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
51 1.1 pk * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
52 1.1 pk * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
53 1.1 pk * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
54 1.1 pk * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
55 1.1 pk * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
56 1.1 pk * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
57 1.1 pk */
58 1.29 lukem
59 1.29 lukem #include <sys/cdefs.h>
60 1.95 thorpej __KERNEL_RCSID(0, "$NetBSD: be.c,v 1.95 2020/01/29 05:59:06 thorpej Exp $");
61 1.1 pk
62 1.1 pk #include "opt_ddb.h"
63 1.1 pk #include "opt_inet.h"
64 1.1 pk
65 1.1 pk #include <sys/param.h>
66 1.1 pk #include <sys/systm.h>
67 1.17 thorpej #include <sys/callout.h>
68 1.1 pk #include <sys/kernel.h>
69 1.1 pk #include <sys/errno.h>
70 1.1 pk #include <sys/ioctl.h>
71 1.1 pk #include <sys/mbuf.h>
72 1.1 pk #include <sys/socket.h>
73 1.1 pk #include <sys/syslog.h>
74 1.1 pk #include <sys/device.h>
75 1.1 pk #include <sys/malloc.h>
76 1.1 pk
77 1.1 pk #include <net/if.h>
78 1.1 pk #include <net/if_dl.h>
79 1.1 pk #include <net/if_types.h>
80 1.1 pk #include <net/netisr.h>
81 1.1 pk #include <net/if_media.h>
82 1.1 pk #include <net/if_ether.h>
83 1.87 msaitoh #include <net/bpf.h>
84 1.1 pk
85 1.1 pk #ifdef INET
86 1.1 pk #include <netinet/in.h>
87 1.1 pk #include <netinet/if_inarp.h>
88 1.1 pk #include <netinet/in_systm.h>
89 1.1 pk #include <netinet/in_var.h>
90 1.1 pk #include <netinet/ip.h>
91 1.1 pk #endif
92 1.1 pk
93 1.55 ad #include <sys/bus.h>
94 1.55 ad #include <sys/intr.h>
95 1.1 pk #include <machine/autoconf.h>
96 1.1 pk
97 1.1 pk #include <dev/mii/mii.h>
98 1.1 pk #include <dev/mii/miivar.h>
99 1.1 pk
100 1.92 msaitoh #include <dev/sbus/sbusvar.h>
101 1.1 pk #include <dev/sbus/qecreg.h>
102 1.1 pk #include <dev/sbus/qecvar.h>
103 1.1 pk #include <dev/sbus/bereg.h>
104 1.1 pk
105 1.1 pk struct be_softc {
106 1.69 tsutsui device_t sc_dev;
107 1.39 wiz bus_space_tag_t sc_bustag; /* bus & DMA tags */
108 1.1 pk bus_dma_tag_t sc_dmatag;
109 1.18 pk bus_dmamap_t sc_dmamap;
110 1.1 pk struct ethercom sc_ethercom;
111 1.1 pk /*struct ifmedia sc_ifmedia; -* interface media */
112 1.1 pk struct mii_data sc_mii; /* MII media control */
113 1.1 pk #define sc_media sc_mii.mii_media/* shorthand */
114 1.11 pk int sc_phys[2]; /* MII instance -> phy */
115 1.1 pk
116 1.17 thorpej struct callout sc_tick_ch;
117 1.17 thorpej
118 1.12 pk /*
119 1.12 pk * Some `mii_softc' items we need to emulate MII operation
120 1.12 pk * for our internal transceiver.
121 1.12 pk */
122 1.12 pk int sc_mii_inst; /* instance of internal phy */
123 1.12 pk int sc_mii_active; /* currently active medium */
124 1.12 pk int sc_mii_ticks; /* tick counter */
125 1.13 pk int sc_mii_flags; /* phy status flags */
126 1.13 pk #define MIIF_HAVELINK 0x04000000
127 1.13 pk int sc_intphy_curspeed; /* Established link speed */
128 1.12 pk
129 1.1 pk struct qec_softc *sc_qec; /* QEC parent */
130 1.1 pk
131 1.1 pk bus_space_handle_t sc_qr; /* QEC registers */
132 1.1 pk bus_space_handle_t sc_br; /* BE registers */
133 1.1 pk bus_space_handle_t sc_cr; /* channel registers */
134 1.1 pk bus_space_handle_t sc_tr; /* transceiver registers */
135 1.1 pk
136 1.1 pk u_int sc_rev;
137 1.1 pk
138 1.1 pk int sc_channel; /* channel number */
139 1.1 pk int sc_burst;
140 1.1 pk
141 1.92 msaitoh struct qec_ring sc_rb; /* Packet Ring Buffer */
142 1.1 pk
143 1.1 pk /* MAC address */
144 1.73 tsutsui uint8_t sc_enaddr[ETHER_ADDR_LEN];
145 1.43 pk #ifdef BEDEBUG
146 1.43 pk int sc_debug;
147 1.43 pk #endif
148 1.1 pk };
149 1.1 pk
150 1.72 tsutsui static int bematch(device_t, cfdata_t, void *);
151 1.72 tsutsui static void beattach(device_t, device_t, void *);
152 1.1 pk
153 1.72 tsutsui static int beinit(struct ifnet *);
154 1.72 tsutsui static void bestart(struct ifnet *);
155 1.72 tsutsui static void bestop(struct ifnet *, int);
156 1.72 tsutsui static void bewatchdog(struct ifnet *);
157 1.72 tsutsui static int beioctl(struct ifnet *, u_long, void *);
158 1.72 tsutsui static void bereset(struct be_softc *);
159 1.72 tsutsui static void behwreset(struct be_softc *);
160 1.72 tsutsui
161 1.72 tsutsui static int beintr(void *);
162 1.72 tsutsui static int berint(struct be_softc *);
163 1.72 tsutsui static int betint(struct be_softc *);
164 1.73 tsutsui static int beqint(struct be_softc *, uint32_t);
165 1.73 tsutsui static int beeint(struct be_softc *, uint32_t);
166 1.45 perry
167 1.45 perry static void be_read(struct be_softc *, int, int);
168 1.45 perry static int be_put(struct be_softc *, int, struct mbuf *);
169 1.45 perry static struct mbuf *be_get(struct be_softc *, int, int);
170 1.1 pk
171 1.72 tsutsui static void be_pal_gate(struct be_softc *, int);
172 1.1 pk
173 1.1 pk /* ifmedia callbacks */
174 1.72 tsutsui static void be_ifmedia_sts(struct ifnet *, struct ifmediareq *);
175 1.72 tsutsui static int be_ifmedia_upd(struct ifnet *);
176 1.2 pk
177 1.72 tsutsui static void be_mcreset(struct be_softc *);
178 1.1 pk
179 1.1 pk /* MII methods & callbacks */
180 1.90 msaitoh static int be_mii_readreg(device_t, int, int, uint16_t *);
181 1.90 msaitoh static int be_mii_writereg(device_t, int, int, uint16_t);
182 1.79 matt static void be_mii_statchg(struct ifnet *);
183 1.1 pk
184 1.1 pk /* MII helpers */
185 1.45 perry static void be_mii_sync(struct be_softc *);
186 1.73 tsutsui static void be_mii_sendbits(struct be_softc *, int, uint32_t, int);
187 1.45 perry static int be_mii_reset(struct be_softc *, int);
188 1.45 perry static int be_tcvr_read_bit(struct be_softc *, int);
189 1.45 perry static void be_tcvr_write_bit(struct be_softc *, int, int);
190 1.45 perry
191 1.72 tsutsui static void be_tick(void *);
192 1.72 tsutsui #if 0
193 1.72 tsutsui static void be_intphy_auto(struct be_softc *);
194 1.72 tsutsui #endif
195 1.72 tsutsui static void be_intphy_status(struct be_softc *);
196 1.72 tsutsui static int be_intphy_service(struct be_softc *, struct mii_data *, int);
197 1.1 pk
198 1.1 pk
199 1.69 tsutsui CFATTACH_DECL_NEW(be, sizeof(struct be_softc),
200 1.37 thorpej bematch, beattach, NULL, NULL);
201 1.1 pk
202 1.1 pk int
203 1.65 cegger bematch(device_t parent, cfdata_t cf, void *aux)
204 1.1 pk {
205 1.1 pk struct sbus_attach_args *sa = aux;
206 1.1 pk
207 1.73 tsutsui return strcmp(cf->cf_name, sa->sa_name) == 0;
208 1.1 pk }
209 1.1 pk
210 1.1 pk void
211 1.65 cegger beattach(device_t parent, device_t self, void *aux)
212 1.1 pk {
213 1.1 pk struct sbus_attach_args *sa = aux;
214 1.67 tsutsui struct qec_softc *qec = device_private(parent);
215 1.67 tsutsui struct be_softc *sc = device_private(self);
216 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
217 1.1 pk struct mii_data *mii = &sc->sc_mii;
218 1.11 pk struct mii_softc *child;
219 1.1 pk int node = sa->sa_node;
220 1.18 pk bus_dma_tag_t dmatag = sa->sa_dmatag;
221 1.1 pk bus_dma_segment_t seg;
222 1.1 pk bus_size_t size;
223 1.18 pk int instance;
224 1.1 pk int rseg, error;
225 1.73 tsutsui uint32_t v;
226 1.1 pk
227 1.69 tsutsui sc->sc_dev = self;
228 1.69 tsutsui
229 1.1 pk if (sa->sa_nreg < 3) {
230 1.70 tsutsui printf(": only %d register sets\n", sa->sa_nreg);
231 1.1 pk return;
232 1.1 pk }
233 1.1 pk
234 1.30 pk if (bus_space_map(sa->sa_bustag,
235 1.73 tsutsui (bus_addr_t)BUS_ADDR(sa->sa_reg[0].oa_space, sa->sa_reg[0].oa_base),
236 1.73 tsutsui (bus_size_t)sa->sa_reg[0].oa_size,
237 1.73 tsutsui 0, &sc->sc_cr) != 0) {
238 1.70 tsutsui printf(": cannot map registers\n");
239 1.1 pk return;
240 1.1 pk }
241 1.1 pk
242 1.30 pk if (bus_space_map(sa->sa_bustag,
243 1.73 tsutsui (bus_addr_t)BUS_ADDR(sa->sa_reg[1].oa_space, sa->sa_reg[1].oa_base),
244 1.73 tsutsui (bus_size_t)sa->sa_reg[1].oa_size,
245 1.73 tsutsui 0, &sc->sc_br) != 0) {
246 1.70 tsutsui printf(": cannot map registers\n");
247 1.1 pk return;
248 1.1 pk }
249 1.1 pk
250 1.30 pk if (bus_space_map(sa->sa_bustag,
251 1.73 tsutsui (bus_addr_t)BUS_ADDR(sa->sa_reg[2].oa_space, sa->sa_reg[2].oa_base),
252 1.73 tsutsui (bus_size_t)sa->sa_reg[2].oa_size,
253 1.73 tsutsui 0, &sc->sc_tr) != 0) {
254 1.70 tsutsui printf(": cannot map registers\n");
255 1.1 pk return;
256 1.1 pk }
257 1.1 pk
258 1.27 eeh sc->sc_bustag = sa->sa_bustag;
259 1.1 pk sc->sc_qec = qec;
260 1.1 pk sc->sc_qr = qec->sc_regs;
261 1.1 pk
262 1.42 pk sc->sc_rev = prom_getpropint(node, "board-version", -1);
263 1.70 tsutsui printf(": rev %x,", sc->sc_rev);
264 1.1 pk
265 1.61 macallan callout_init(&sc->sc_tick_ch, 0);
266 1.61 macallan
267 1.42 pk sc->sc_channel = prom_getpropint(node, "channel#", -1);
268 1.1 pk if (sc->sc_channel == -1)
269 1.1 pk sc->sc_channel = 0;
270 1.1 pk
271 1.42 pk sc->sc_burst = prom_getpropint(node, "burst-sizes", -1);
272 1.1 pk if (sc->sc_burst == -1)
273 1.1 pk sc->sc_burst = qec->sc_burst;
274 1.1 pk
275 1.1 pk /* Clamp at parent's burst sizes */
276 1.1 pk sc->sc_burst &= qec->sc_burst;
277 1.1 pk
278 1.9 pk /* Establish interrupt handler */
279 1.9 pk if (sa->sa_nintr)
280 1.21 pk (void)bus_intr_establish(sa->sa_bustag, sa->sa_pri, IPL_NET,
281 1.73 tsutsui beintr, sc);
282 1.1 pk
283 1.41 pk prom_getether(node, sc->sc_enaddr);
284 1.1 pk printf(" address %s\n", ether_sprintf(sc->sc_enaddr));
285 1.1 pk
286 1.1 pk /*
287 1.1 pk * Allocate descriptor ring and buffers.
288 1.1 pk */
289 1.2 pk
290 1.2 pk /* for now, allocate as many bufs as there are ring descriptors */
291 1.2 pk sc->sc_rb.rb_ntbuf = QEC_XD_RING_MAXSIZE;
292 1.2 pk sc->sc_rb.rb_nrbuf = QEC_XD_RING_MAXSIZE;
293 1.1 pk
294 1.73 tsutsui size =
295 1.73 tsutsui QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
296 1.73 tsutsui QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
297 1.73 tsutsui sc->sc_rb.rb_ntbuf * BE_PKT_BUF_SZ +
298 1.73 tsutsui sc->sc_rb.rb_nrbuf * BE_PKT_BUF_SZ;
299 1.18 pk
300 1.19 pk /* Get a DMA handle */
301 1.19 pk if ((error = bus_dmamap_create(dmatag, size, 1, size, 0,
302 1.73 tsutsui BUS_DMA_NOWAIT, &sc->sc_dmamap)) != 0) {
303 1.57 cegger aprint_error_dev(self, "DMA map create error %d\n", error);
304 1.18 pk return;
305 1.18 pk }
306 1.18 pk
307 1.18 pk /* Allocate DMA buffer */
308 1.20 pk if ((error = bus_dmamem_alloc(sa->sa_dmatag, size, 0, 0,
309 1.73 tsutsui &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
310 1.73 tsutsui aprint_error_dev(self, "DMA buffer alloc error %d\n", error);
311 1.1 pk return;
312 1.1 pk }
313 1.18 pk
314 1.18 pk /* Map DMA memory in CPU addressable space */
315 1.1 pk if ((error = bus_dmamem_map(sa->sa_dmatag, &seg, rseg, size,
316 1.92 msaitoh &sc->sc_rb.rb_membase, BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
317 1.73 tsutsui aprint_error_dev(self, "DMA buffer map error %d\n", error);
318 1.1 pk bus_dmamem_free(sa->sa_dmatag, &seg, rseg);
319 1.25 thorpej return;
320 1.25 thorpej }
321 1.25 thorpej
322 1.25 thorpej /* Load the buffer */
323 1.25 thorpej if ((error = bus_dmamap_load(dmatag, sc->sc_dmamap,
324 1.73 tsutsui sc->sc_rb.rb_membase, size, NULL, BUS_DMA_NOWAIT)) != 0) {
325 1.73 tsutsui aprint_error_dev(self, "DMA buffer map load error %d\n", error);
326 1.25 thorpej bus_dmamem_unmap(dmatag, sc->sc_rb.rb_membase, size);
327 1.25 thorpej bus_dmamem_free(dmatag, &seg, rseg);
328 1.1 pk return;
329 1.1 pk }
330 1.26 pk sc->sc_rb.rb_dmabase = sc->sc_dmamap->dm_segs[0].ds_addr;
331 1.1 pk
332 1.1 pk /*
333 1.1 pk * Initialize our media structures and MII info.
334 1.1 pk */
335 1.1 pk mii->mii_ifp = ifp;
336 1.1 pk mii->mii_readreg = be_mii_readreg;
337 1.1 pk mii->mii_writereg = be_mii_writereg;
338 1.10 pk mii->mii_statchg = be_mii_statchg;
339 1.1 pk
340 1.94 msaitoh sc->sc_ethercom.ec_mii = mii;
341 1.1 pk ifmedia_init(&mii->mii_media, 0, be_ifmedia_upd, be_ifmedia_sts);
342 1.1 pk
343 1.11 pk /*
344 1.11 pk * Initialize transceiver and determine which PHY connection to use.
345 1.11 pk */
346 1.11 pk be_mii_sync(sc);
347 1.11 pk v = bus_space_read_4(sc->sc_bustag, sc->sc_tr, BE_TRI_MGMTPAL);
348 1.11 pk
349 1.11 pk instance = 0;
350 1.11 pk
351 1.11 pk if ((v & MGMT_PAL_EXT_MDIO) != 0) {
352 1.10 pk
353 1.67 tsutsui mii_attach(self, mii, 0xffffffff, BE_PHY_EXTERNAL,
354 1.15 thorpej MII_OFFSET_ANY, 0);
355 1.1 pk
356 1.11 pk child = LIST_FIRST(&mii->mii_phys);
357 1.11 pk if (child == NULL) {
358 1.1 pk /* No PHY attached */
359 1.11 pk ifmedia_add(&sc->sc_media,
360 1.73 tsutsui IFM_MAKEWORD(IFM_ETHER, IFM_NONE, 0, instance),
361 1.73 tsutsui 0, NULL);
362 1.11 pk ifmedia_set(&sc->sc_media,
363 1.73 tsutsui IFM_MAKEWORD(IFM_ETHER, IFM_NONE, 0, instance));
364 1.1 pk } else {
365 1.1 pk /*
366 1.11 pk * Note: we support just one PHY on the external
367 1.11 pk * MII connector.
368 1.11 pk */
369 1.11 pk #ifdef DIAGNOSTIC
370 1.11 pk if (LIST_NEXT(child, mii_list) != NULL) {
371 1.67 tsutsui aprint_error_dev(self,
372 1.67 tsutsui "spurious MII device %s attached\n",
373 1.67 tsutsui device_xname(child->mii_dev));
374 1.11 pk }
375 1.11 pk #endif
376 1.11 pk if (child->mii_phy != BE_PHY_EXTERNAL ||
377 1.11 pk child->mii_inst > 0) {
378 1.67 tsutsui aprint_error_dev(self,
379 1.67 tsutsui "cannot accommodate MII device %s"
380 1.67 tsutsui " at phy %d, instance %d\n",
381 1.59 xtraeme device_xname(child->mii_dev),
382 1.11 pk child->mii_phy, child->mii_inst);
383 1.11 pk } else {
384 1.11 pk sc->sc_phys[instance] = child->mii_phy;
385 1.11 pk }
386 1.11 pk
387 1.11 pk /*
388 1.1 pk * XXX - we can really do the following ONLY if the
389 1.1 pk * phy indeed has the auto negotiation capability!!
390 1.1 pk */
391 1.11 pk ifmedia_set(&sc->sc_media,
392 1.73 tsutsui IFM_MAKEWORD(IFM_ETHER, IFM_AUTO, 0, instance));
393 1.11 pk
394 1.11 pk /* Mark our current media setting */
395 1.11 pk be_pal_gate(sc, BE_PHY_EXTERNAL);
396 1.11 pk instance++;
397 1.1 pk }
398 1.11 pk
399 1.11 pk }
400 1.11 pk
401 1.11 pk if ((v & MGMT_PAL_INT_MDIO) != 0) {
402 1.1 pk /*
403 1.1 pk * The be internal phy looks vaguely like MII hardware,
404 1.1 pk * but not enough to be able to use the MII device
405 1.1 pk * layer. Hence, we have to take care of media selection
406 1.1 pk * ourselves.
407 1.1 pk */
408 1.1 pk
409 1.12 pk sc->sc_mii_inst = instance;
410 1.11 pk sc->sc_phys[instance] = BE_PHY_INTERNAL;
411 1.11 pk
412 1.1 pk /* Use `ifm_data' to store BMCR bits */
413 1.1 pk ifmedia_add(&sc->sc_media,
414 1.73 tsutsui IFM_MAKEWORD(IFM_ETHER, IFM_10_T, 0, instance),
415 1.73 tsutsui 0, NULL);
416 1.1 pk ifmedia_add(&sc->sc_media,
417 1.73 tsutsui IFM_MAKEWORD(IFM_ETHER, IFM_100_TX, 0, instance),
418 1.73 tsutsui BMCR_S100, NULL);
419 1.1 pk ifmedia_add(&sc->sc_media,
420 1.73 tsutsui IFM_MAKEWORD(IFM_ETHER, IFM_AUTO, 0, instance),
421 1.73 tsutsui 0, NULL);
422 1.11 pk
423 1.13 pk printf("on-board transceiver at %s: 10baseT, 100baseTX, auto\n",
424 1.73 tsutsui device_xname(self));
425 1.13 pk
426 1.12 pk be_mii_reset(sc, BE_PHY_INTERNAL);
427 1.11 pk /* Only set default medium here if there's no external PHY */
428 1.11 pk if (instance == 0) {
429 1.11 pk be_pal_gate(sc, BE_PHY_INTERNAL);
430 1.11 pk ifmedia_set(&sc->sc_media,
431 1.73 tsutsui IFM_MAKEWORD(IFM_ETHER, IFM_AUTO, 0, instance));
432 1.12 pk } else
433 1.67 tsutsui be_mii_writereg(self,
434 1.73 tsutsui BE_PHY_INTERNAL, MII_BMCR, BMCR_ISO);
435 1.1 pk }
436 1.1 pk
437 1.67 tsutsui memcpy(ifp->if_xname, device_xname(self), IFNAMSIZ);
438 1.1 pk ifp->if_softc = sc;
439 1.1 pk ifp->if_start = bestart;
440 1.1 pk ifp->if_ioctl = beioctl;
441 1.1 pk ifp->if_watchdog = bewatchdog;
442 1.68 tsutsui ifp->if_init = beinit;
443 1.68 tsutsui ifp->if_stop = bestop;
444 1.91 msaitoh ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
445 1.23 thorpej IFQ_SET_READY(&ifp->if_snd);
446 1.1 pk
447 1.40 pk /* claim 802.1q capability */
448 1.40 pk sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
449 1.40 pk
450 1.1 pk /* Attach the interface. */
451 1.1 pk if_attach(ifp);
452 1.1 pk ether_ifattach(ifp, sc->sc_enaddr);
453 1.1 pk }
454 1.1 pk
455 1.1 pk
456 1.1 pk /*
457 1.1 pk * Routine to copy from mbuf chain to transmit buffer in
458 1.1 pk * network buffer memory.
459 1.1 pk */
460 1.48 perry static inline int
461 1.62 dsl be_put(struct be_softc *sc, int idx, struct mbuf *m)
462 1.1 pk {
463 1.1 pk struct mbuf *n;
464 1.1 pk int len, tlen = 0, boff = 0;
465 1.75 tsutsui uint8_t *bp;
466 1.2 pk
467 1.71 tsutsui bp = sc->sc_rb.rb_txbuf + (idx % sc->sc_rb.rb_ntbuf) * BE_PKT_BUF_SZ;
468 1.1 pk
469 1.1 pk for (; m; m = n) {
470 1.1 pk len = m->m_len;
471 1.1 pk if (len == 0) {
472 1.84 christos n = m_free(m);
473 1.1 pk continue;
474 1.1 pk }
475 1.75 tsutsui memcpy(bp + boff, mtod(m, void *), len);
476 1.1 pk boff += len;
477 1.1 pk tlen += len;
478 1.84 christos n = m_free(m);
479 1.1 pk }
480 1.73 tsutsui return tlen;
481 1.1 pk }
482 1.1 pk
483 1.1 pk /*
484 1.1 pk * Pull data off an interface.
485 1.1 pk * Len is the length of data, with local net header stripped.
486 1.1 pk * We copy the data into mbufs. When full cluster sized units are present,
487 1.1 pk * we copy into clusters.
488 1.1 pk */
489 1.48 perry static inline struct mbuf *
490 1.63 dsl be_get(struct be_softc *sc, int idx, int totlen)
491 1.1 pk {
492 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
493 1.1 pk struct mbuf *m;
494 1.1 pk struct mbuf *top, **mp;
495 1.1 pk int len, pad, boff = 0;
496 1.75 tsutsui uint8_t *bp;
497 1.2 pk
498 1.71 tsutsui bp = sc->sc_rb.rb_rxbuf + (idx % sc->sc_rb.rb_nrbuf) * BE_PKT_BUF_SZ;
499 1.1 pk
500 1.1 pk MGETHDR(m, M_DONTWAIT, MT_DATA);
501 1.1 pk if (m == NULL)
502 1.1 pk return (NULL);
503 1.83 ozaki m_set_rcvif(m, ifp);
504 1.1 pk m->m_pkthdr.len = totlen;
505 1.1 pk
506 1.1 pk pad = ALIGN(sizeof(struct ether_header)) - sizeof(struct ether_header);
507 1.1 pk m->m_data += pad;
508 1.1 pk len = MHLEN - pad;
509 1.1 pk top = NULL;
510 1.1 pk mp = ⊤
511 1.1 pk
512 1.1 pk while (totlen > 0) {
513 1.1 pk if (top) {
514 1.1 pk MGET(m, M_DONTWAIT, MT_DATA);
515 1.1 pk if (m == NULL) {
516 1.1 pk m_freem(top);
517 1.1 pk return (NULL);
518 1.1 pk }
519 1.1 pk len = MLEN;
520 1.1 pk }
521 1.1 pk if (top && totlen >= MINCLSIZE) {
522 1.1 pk MCLGET(m, M_DONTWAIT);
523 1.1 pk if (m->m_flags & M_EXT)
524 1.1 pk len = MCLBYTES;
525 1.1 pk }
526 1.89 riastrad m->m_len = len = uimin(totlen, len);
527 1.75 tsutsui memcpy(mtod(m, void *), bp + boff, len);
528 1.1 pk boff += len;
529 1.1 pk totlen -= len;
530 1.1 pk *mp = m;
531 1.1 pk mp = &m->m_next;
532 1.1 pk }
533 1.1 pk
534 1.73 tsutsui return top;
535 1.1 pk }
536 1.1 pk
537 1.1 pk /*
538 1.1 pk * Pass a packet to the higher levels.
539 1.1 pk */
540 1.48 perry static inline void
541 1.63 dsl be_read(struct be_softc *sc, int idx, int len)
542 1.1 pk {
543 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
544 1.1 pk struct mbuf *m;
545 1.1 pk
546 1.43 pk if (len <= sizeof(struct ether_header) ||
547 1.46 bouyer len > ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN) {
548 1.43 pk #ifdef BEDEBUG
549 1.43 pk if (sc->sc_debug)
550 1.43 pk printf("%s: invalid packet size %d; dropping\n",
551 1.73 tsutsui ifp->if_xname, len);
552 1.43 pk #endif
553 1.95 thorpej if_statinc(ifp, if_ierrors);
554 1.1 pk return;
555 1.1 pk }
556 1.1 pk
557 1.1 pk /*
558 1.1 pk * Pull packet off interface.
559 1.1 pk */
560 1.1 pk m = be_get(sc, idx, len);
561 1.1 pk if (m == NULL) {
562 1.95 thorpej if_statinc(ifp, if_ierrors);
563 1.1 pk return;
564 1.1 pk }
565 1.1 pk
566 1.6 thorpej /* Pass the packet up. */
567 1.82 ozaki if_percpuq_enqueue(ifp->if_percpuq, m);
568 1.1 pk }
569 1.1 pk
570 1.1 pk /*
571 1.1 pk * Start output on interface.
572 1.1 pk * We make two assumptions here:
573 1.1 pk * 1) that the current priority is set to splnet _before_ this code
574 1.1 pk * is called *and* is returned to the appropriate priority after
575 1.1 pk * return
576 1.1 pk * 2) that the IFF_OACTIVE flag is checked before this code is called
577 1.1 pk * (i.e. that the output part of the interface is idle)
578 1.1 pk */
579 1.1 pk void
580 1.62 dsl bestart(struct ifnet *ifp)
581 1.1 pk {
582 1.67 tsutsui struct be_softc *sc = ifp->if_softc;
583 1.2 pk struct qec_xd *txd = sc->sc_rb.rb_txd;
584 1.1 pk struct mbuf *m;
585 1.1 pk unsigned int bix, len;
586 1.2 pk unsigned int ntbuf = sc->sc_rb.rb_ntbuf;
587 1.1 pk
588 1.1 pk if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
589 1.1 pk return;
590 1.1 pk
591 1.2 pk bix = sc->sc_rb.rb_tdhead;
592 1.1 pk
593 1.1 pk for (;;) {
594 1.23 thorpej IFQ_DEQUEUE(&ifp->if_snd, m);
595 1.1 pk if (m == 0)
596 1.1 pk break;
597 1.1 pk
598 1.1 pk /*
599 1.1 pk * If BPF is listening on this interface, let it see the
600 1.1 pk * packet before we commit it to the wire.
601 1.1 pk */
602 1.88 msaitoh bpf_mtap(ifp, m, BPF_D_OUT);
603 1.1 pk
604 1.1 pk /*
605 1.1 pk * Copy the mbuf chain into the transmit buffer.
606 1.1 pk */
607 1.1 pk len = be_put(sc, bix, m);
608 1.1 pk
609 1.1 pk /*
610 1.1 pk * Initialize transmit registers and start transmission
611 1.1 pk */
612 1.1 pk txd[bix].xd_flags = QEC_XD_OWN | QEC_XD_SOP | QEC_XD_EOP |
613 1.73 tsutsui (len & QEC_XD_LENGTH);
614 1.73 tsutsui bus_space_write_4(sc->sc_bustag, sc->sc_cr,
615 1.73 tsutsui BE_CRI_CTRL, BE_CR_CTRL_TWAKEUP);
616 1.1 pk
617 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
618 1.1 pk bix = 0;
619 1.1 pk
620 1.2 pk if (++sc->sc_rb.rb_td_nbusy == ntbuf) {
621 1.1 pk ifp->if_flags |= IFF_OACTIVE;
622 1.1 pk break;
623 1.1 pk }
624 1.1 pk }
625 1.1 pk
626 1.2 pk sc->sc_rb.rb_tdhead = bix;
627 1.1 pk }
628 1.1 pk
629 1.1 pk void
630 1.68 tsutsui bestop(struct ifnet *ifp, int disable)
631 1.1 pk {
632 1.68 tsutsui struct be_softc *sc = ifp->if_softc;
633 1.1 pk
634 1.17 thorpej callout_stop(&sc->sc_tick_ch);
635 1.8 thorpej
636 1.12 pk /* Down the MII. */
637 1.12 pk mii_down(&sc->sc_mii);
638 1.12 pk (void)be_intphy_service(sc, &sc->sc_mii, MII_DOWN);
639 1.1 pk
640 1.68 tsutsui behwreset(sc);
641 1.68 tsutsui }
642 1.68 tsutsui
643 1.68 tsutsui void
644 1.68 tsutsui behwreset(struct be_softc *sc)
645 1.68 tsutsui {
646 1.68 tsutsui int n;
647 1.68 tsutsui bus_space_tag_t t = sc->sc_bustag;
648 1.68 tsutsui bus_space_handle_t br = sc->sc_br;
649 1.68 tsutsui
650 1.1 pk /* Stop the transmitter */
651 1.1 pk bus_space_write_4(t, br, BE_BRI_TXCFG, 0);
652 1.1 pk for (n = 32; n > 0; n--) {
653 1.1 pk if (bus_space_read_4(t, br, BE_BRI_TXCFG) == 0)
654 1.1 pk break;
655 1.1 pk DELAY(20);
656 1.1 pk }
657 1.1 pk
658 1.1 pk /* Stop the receiver */
659 1.1 pk bus_space_write_4(t, br, BE_BRI_RXCFG, 0);
660 1.1 pk for (n = 32; n > 0; n--) {
661 1.1 pk if (bus_space_read_4(t, br, BE_BRI_RXCFG) == 0)
662 1.1 pk break;
663 1.1 pk DELAY(20);
664 1.1 pk }
665 1.1 pk }
666 1.1 pk
667 1.1 pk /*
668 1.1 pk * Reset interface.
669 1.1 pk */
670 1.1 pk void
671 1.62 dsl bereset(struct be_softc *sc)
672 1.1 pk {
673 1.68 tsutsui struct ifnet *ifp = &sc->sc_ethercom.ec_if;
674 1.1 pk int s;
675 1.1 pk
676 1.1 pk s = splnet();
677 1.68 tsutsui behwreset(sc);
678 1.13 pk if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP) != 0)
679 1.68 tsutsui beinit(ifp);
680 1.1 pk splx(s);
681 1.1 pk }
682 1.1 pk
683 1.1 pk void
684 1.62 dsl bewatchdog(struct ifnet *ifp)
685 1.1 pk {
686 1.1 pk struct be_softc *sc = ifp->if_softc;
687 1.1 pk
688 1.69 tsutsui log(LOG_ERR, "%s: device timeout\n", device_xname(sc->sc_dev));
689 1.95 thorpej if_statinc(ifp, if_oerrors);
690 1.1 pk
691 1.1 pk bereset(sc);
692 1.1 pk }
693 1.1 pk
694 1.1 pk int
695 1.67 tsutsui beintr(void *arg)
696 1.1 pk {
697 1.67 tsutsui struct be_softc *sc = arg;
698 1.1 pk bus_space_tag_t t = sc->sc_bustag;
699 1.73 tsutsui uint32_t whyq, whyb, whyc;
700 1.1 pk int r = 0;
701 1.1 pk
702 1.1 pk /* Read QEC status, channel status and BE status */
703 1.1 pk whyq = bus_space_read_4(t, sc->sc_qr, QEC_QRI_STAT);
704 1.1 pk whyc = bus_space_read_4(t, sc->sc_cr, BE_CRI_STAT);
705 1.1 pk whyb = bus_space_read_4(t, sc->sc_br, BE_BRI_STAT);
706 1.1 pk
707 1.1 pk if (whyq & QEC_STAT_BM)
708 1.1 pk r |= beeint(sc, whyb);
709 1.1 pk
710 1.1 pk if (whyq & QEC_STAT_ER)
711 1.1 pk r |= beqint(sc, whyc);
712 1.1 pk
713 1.1 pk if (whyq & QEC_STAT_TX && whyc & BE_CR_STAT_TXIRQ)
714 1.1 pk r |= betint(sc);
715 1.1 pk
716 1.1 pk if (whyq & QEC_STAT_RX && whyc & BE_CR_STAT_RXIRQ)
717 1.1 pk r |= berint(sc);
718 1.1 pk
719 1.73 tsutsui return r;
720 1.1 pk }
721 1.1 pk
722 1.1 pk /*
723 1.1 pk * QEC Interrupt.
724 1.1 pk */
725 1.1 pk int
726 1.73 tsutsui beqint(struct be_softc *sc, uint32_t why)
727 1.1 pk {
728 1.69 tsutsui device_t self = sc->sc_dev;
729 1.1 pk int r = 0, rst = 0;
730 1.1 pk
731 1.1 pk if (why & BE_CR_STAT_TXIRQ)
732 1.1 pk r |= 1;
733 1.1 pk if (why & BE_CR_STAT_RXIRQ)
734 1.1 pk r |= 1;
735 1.1 pk
736 1.1 pk if (why & BE_CR_STAT_BERROR) {
737 1.1 pk r |= 1;
738 1.1 pk rst = 1;
739 1.67 tsutsui aprint_error_dev(self, "bigmac error\n");
740 1.1 pk }
741 1.1 pk
742 1.1 pk if (why & BE_CR_STAT_TXDERR) {
743 1.1 pk r |= 1;
744 1.1 pk rst = 1;
745 1.67 tsutsui aprint_error_dev(self, "bogus tx descriptor\n");
746 1.1 pk }
747 1.1 pk
748 1.1 pk if (why & (BE_CR_STAT_TXLERR | BE_CR_STAT_TXPERR | BE_CR_STAT_TXSERR)) {
749 1.1 pk r |= 1;
750 1.1 pk rst = 1;
751 1.67 tsutsui aprint_error_dev(self, "tx DMA error ( ");
752 1.1 pk if (why & BE_CR_STAT_TXLERR)
753 1.1 pk printf("Late ");
754 1.1 pk if (why & BE_CR_STAT_TXPERR)
755 1.1 pk printf("Parity ");
756 1.1 pk if (why & BE_CR_STAT_TXSERR)
757 1.1 pk printf("Generic ");
758 1.1 pk printf(")\n");
759 1.1 pk }
760 1.1 pk
761 1.1 pk if (why & BE_CR_STAT_RXDROP) {
762 1.1 pk r |= 1;
763 1.1 pk rst = 1;
764 1.67 tsutsui aprint_error_dev(self, "out of rx descriptors\n");
765 1.1 pk }
766 1.1 pk
767 1.1 pk if (why & BE_CR_STAT_RXSMALL) {
768 1.1 pk r |= 1;
769 1.1 pk rst = 1;
770 1.67 tsutsui aprint_error_dev(self, "rx descriptor too small\n");
771 1.1 pk }
772 1.1 pk
773 1.1 pk if (why & (BE_CR_STAT_RXLERR | BE_CR_STAT_RXPERR | BE_CR_STAT_RXSERR)) {
774 1.1 pk r |= 1;
775 1.1 pk rst = 1;
776 1.67 tsutsui aprint_error_dev(self, "rx DMA error ( ");
777 1.1 pk if (why & BE_CR_STAT_RXLERR)
778 1.1 pk printf("Late ");
779 1.1 pk if (why & BE_CR_STAT_RXPERR)
780 1.1 pk printf("Parity ");
781 1.1 pk if (why & BE_CR_STAT_RXSERR)
782 1.1 pk printf("Generic ");
783 1.1 pk printf(")\n");
784 1.1 pk }
785 1.1 pk
786 1.1 pk if (!r) {
787 1.1 pk rst = 1;
788 1.67 tsutsui aprint_error_dev(self, "unexpected error interrupt %08x\n",
789 1.73 tsutsui why);
790 1.1 pk }
791 1.1 pk
792 1.1 pk if (rst) {
793 1.67 tsutsui printf("%s: resetting\n", device_xname(self));
794 1.1 pk bereset(sc);
795 1.1 pk }
796 1.1 pk
797 1.73 tsutsui return r;
798 1.1 pk }
799 1.1 pk
800 1.1 pk /*
801 1.1 pk * Error interrupt.
802 1.1 pk */
803 1.1 pk int
804 1.73 tsutsui beeint(struct be_softc *sc, uint32_t why)
805 1.1 pk {
806 1.69 tsutsui device_t self = sc->sc_dev;
807 1.1 pk int r = 0, rst = 0;
808 1.1 pk
809 1.1 pk if (why & BE_BR_STAT_RFIFOVF) {
810 1.1 pk r |= 1;
811 1.1 pk rst = 1;
812 1.67 tsutsui aprint_error_dev(self, "receive fifo overrun\n");
813 1.1 pk }
814 1.1 pk if (why & BE_BR_STAT_TFIFO_UND) {
815 1.1 pk r |= 1;
816 1.1 pk rst = 1;
817 1.67 tsutsui aprint_error_dev(self, "transmit fifo underrun\n");
818 1.1 pk }
819 1.1 pk if (why & BE_BR_STAT_MAXPKTERR) {
820 1.1 pk r |= 1;
821 1.1 pk rst = 1;
822 1.67 tsutsui aprint_error_dev(self, "max packet size error\n");
823 1.1 pk }
824 1.1 pk
825 1.1 pk if (!r) {
826 1.1 pk rst = 1;
827 1.67 tsutsui aprint_error_dev(self, "unexpected error interrupt %08x\n",
828 1.73 tsutsui why);
829 1.1 pk }
830 1.1 pk
831 1.1 pk if (rst) {
832 1.67 tsutsui printf("%s: resetting\n", device_xname(self));
833 1.1 pk bereset(sc);
834 1.1 pk }
835 1.1 pk
836 1.73 tsutsui return r;
837 1.1 pk }
838 1.1 pk
839 1.1 pk /*
840 1.1 pk * Transmit interrupt.
841 1.1 pk */
842 1.1 pk int
843 1.62 dsl betint(struct be_softc *sc)
844 1.1 pk {
845 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
846 1.1 pk bus_space_tag_t t = sc->sc_bustag;
847 1.1 pk bus_space_handle_t br = sc->sc_br;
848 1.1 pk unsigned int bix, txflags;
849 1.1 pk
850 1.1 pk /*
851 1.1 pk * Unload collision counters
852 1.1 pk */
853 1.95 thorpej if_statadd(ifp, if_collisions,
854 1.73 tsutsui bus_space_read_4(t, br, BE_BRI_NCCNT) +
855 1.73 tsutsui bus_space_read_4(t, br, BE_BRI_FCCNT) +
856 1.73 tsutsui bus_space_read_4(t, br, BE_BRI_EXCNT) +
857 1.95 thorpej bus_space_read_4(t, br, BE_BRI_LTCNT));
858 1.1 pk
859 1.1 pk /*
860 1.1 pk * the clear the hardware counters
861 1.1 pk */
862 1.1 pk bus_space_write_4(t, br, BE_BRI_NCCNT, 0);
863 1.1 pk bus_space_write_4(t, br, BE_BRI_FCCNT, 0);
864 1.1 pk bus_space_write_4(t, br, BE_BRI_EXCNT, 0);
865 1.1 pk bus_space_write_4(t, br, BE_BRI_LTCNT, 0);
866 1.1 pk
867 1.2 pk bix = sc->sc_rb.rb_tdtail;
868 1.1 pk
869 1.1 pk for (;;) {
870 1.2 pk if (sc->sc_rb.rb_td_nbusy <= 0)
871 1.1 pk break;
872 1.1 pk
873 1.2 pk txflags = sc->sc_rb.rb_txd[bix].xd_flags;
874 1.1 pk
875 1.1 pk if (txflags & QEC_XD_OWN)
876 1.1 pk break;
877 1.1 pk
878 1.1 pk ifp->if_flags &= ~IFF_OACTIVE;
879 1.95 thorpej if_statinc(ifp, if_opackets);
880 1.1 pk
881 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
882 1.1 pk bix = 0;
883 1.1 pk
884 1.2 pk --sc->sc_rb.rb_td_nbusy;
885 1.1 pk }
886 1.1 pk
887 1.2 pk sc->sc_rb.rb_tdtail = bix;
888 1.1 pk
889 1.1 pk bestart(ifp);
890 1.1 pk
891 1.2 pk if (sc->sc_rb.rb_td_nbusy == 0)
892 1.1 pk ifp->if_timer = 0;
893 1.1 pk
894 1.73 tsutsui return 1;
895 1.1 pk }
896 1.1 pk
897 1.1 pk /*
898 1.1 pk * Receive interrupt.
899 1.1 pk */
900 1.1 pk int
901 1.62 dsl berint(struct be_softc *sc)
902 1.1 pk {
903 1.2 pk struct qec_xd *xd = sc->sc_rb.rb_rxd;
904 1.1 pk unsigned int bix, len;
905 1.2 pk unsigned int nrbuf = sc->sc_rb.rb_nrbuf;
906 1.1 pk
907 1.2 pk bix = sc->sc_rb.rb_rdtail;
908 1.1 pk
909 1.1 pk /*
910 1.1 pk * Process all buffers with valid data.
911 1.1 pk */
912 1.1 pk for (;;) {
913 1.1 pk len = xd[bix].xd_flags;
914 1.1 pk if (len & QEC_XD_OWN)
915 1.1 pk break;
916 1.1 pk
917 1.1 pk len &= QEC_XD_LENGTH;
918 1.1 pk be_read(sc, bix, len);
919 1.1 pk
920 1.1 pk /* ... */
921 1.1 pk xd[(bix+nrbuf) % QEC_XD_RING_MAXSIZE].xd_flags =
922 1.73 tsutsui QEC_XD_OWN | (BE_PKT_BUF_SZ & QEC_XD_LENGTH);
923 1.1 pk
924 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
925 1.1 pk bix = 0;
926 1.1 pk }
927 1.1 pk
928 1.2 pk sc->sc_rb.rb_rdtail = bix;
929 1.1 pk
930 1.73 tsutsui return 1;
931 1.1 pk }
932 1.1 pk
933 1.1 pk int
934 1.60 dyoung beioctl(struct ifnet *ifp, u_long cmd, void *data)
935 1.1 pk {
936 1.94 msaitoh #ifdef BEDEBUG
937 1.1 pk struct be_softc *sc = ifp->if_softc;
938 1.94 msaitoh #endif
939 1.67 tsutsui struct ifaddr *ifa = data;
940 1.1 pk int s, error = 0;
941 1.1 pk
942 1.1 pk s = splnet();
943 1.1 pk
944 1.1 pk switch (cmd) {
945 1.60 dyoung case SIOCINITIFADDR:
946 1.1 pk ifp->if_flags |= IFF_UP;
947 1.68 tsutsui beinit(ifp);
948 1.1 pk switch (ifa->ifa_addr->sa_family) {
949 1.1 pk #ifdef INET
950 1.1 pk case AF_INET:
951 1.1 pk arp_ifinit(ifp, ifa);
952 1.1 pk break;
953 1.1 pk #endif /* INET */
954 1.1 pk default:
955 1.1 pk break;
956 1.1 pk }
957 1.1 pk break;
958 1.1 pk
959 1.1 pk case SIOCSIFFLAGS:
960 1.60 dyoung if ((error = ifioctl_common(ifp, cmd, data)) != 0)
961 1.60 dyoung break;
962 1.60 dyoung /* XXX re-use ether_ioctl() */
963 1.92 msaitoh switch (ifp->if_flags & (IFF_UP | IFF_RUNNING)) {
964 1.60 dyoung case IFF_RUNNING:
965 1.1 pk /*
966 1.1 pk * If interface is marked down and it is running, then
967 1.1 pk * stop it.
968 1.1 pk */
969 1.68 tsutsui bestop(ifp, 0);
970 1.1 pk ifp->if_flags &= ~IFF_RUNNING;
971 1.60 dyoung break;
972 1.60 dyoung case IFF_UP:
973 1.1 pk /*
974 1.1 pk * If interface is marked up and it is stopped, then
975 1.1 pk * start it.
976 1.1 pk */
977 1.68 tsutsui beinit(ifp);
978 1.60 dyoung break;
979 1.60 dyoung default:
980 1.1 pk /*
981 1.1 pk * Reset the interface to pick up changes in any other
982 1.1 pk * flags that affect hardware registers.
983 1.1 pk */
984 1.68 tsutsui bestop(ifp, 0);
985 1.68 tsutsui beinit(ifp);
986 1.60 dyoung break;
987 1.1 pk }
988 1.1 pk #ifdef BEDEBUG
989 1.1 pk if (ifp->if_flags & IFF_DEBUG)
990 1.2 pk sc->sc_debug = 1;
991 1.1 pk else
992 1.1 pk sc->sc_debug = 0;
993 1.1 pk #endif
994 1.1 pk break;
995 1.1 pk
996 1.68 tsutsui default:
997 1.54 dyoung if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
998 1.1 pk /*
999 1.1 pk * Multicast list has changed; set the hardware filter
1000 1.1 pk * accordingly.
1001 1.1 pk */
1002 1.44 thorpej if (ifp->if_flags & IFF_RUNNING)
1003 1.68 tsutsui error = beinit(ifp);
1004 1.68 tsutsui else
1005 1.68 tsutsui error = 0;
1006 1.1 pk }
1007 1.1 pk break;
1008 1.1 pk }
1009 1.1 pk splx(s);
1010 1.73 tsutsui return error;
1011 1.1 pk }
1012 1.1 pk
1013 1.1 pk
1014 1.68 tsutsui int
1015 1.68 tsutsui beinit(struct ifnet *ifp)
1016 1.1 pk {
1017 1.68 tsutsui struct be_softc *sc = ifp->if_softc;
1018 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1019 1.1 pk bus_space_handle_t br = sc->sc_br;
1020 1.1 pk bus_space_handle_t cr = sc->sc_cr;
1021 1.1 pk struct qec_softc *qec = sc->sc_qec;
1022 1.73 tsutsui uint32_t v;
1023 1.73 tsutsui uint32_t qecaddr;
1024 1.73 tsutsui uint8_t *ea;
1025 1.56 dyoung int rc, s;
1026 1.1 pk
1027 1.24 thorpej s = splnet();
1028 1.1 pk
1029 1.2 pk qec_meminit(&sc->sc_rb, BE_PKT_BUF_SZ);
1030 1.1 pk
1031 1.68 tsutsui bestop(ifp, 1);
1032 1.1 pk
1033 1.1 pk ea = sc->sc_enaddr;
1034 1.1 pk bus_space_write_4(t, br, BE_BRI_MACADDR0, (ea[0] << 8) | ea[1]);
1035 1.1 pk bus_space_write_4(t, br, BE_BRI_MACADDR1, (ea[2] << 8) | ea[3]);
1036 1.1 pk bus_space_write_4(t, br, BE_BRI_MACADDR2, (ea[4] << 8) | ea[5]);
1037 1.1 pk
1038 1.16 pk /* Clear hash table */
1039 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB0, 0);
1040 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB1, 0);
1041 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB2, 0);
1042 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB3, 0);
1043 1.1 pk
1044 1.16 pk /* Re-initialize RX configuration */
1045 1.16 pk v = BE_BR_RXCFG_FIFO;
1046 1.16 pk bus_space_write_4(t, br, BE_BRI_RXCFG, v);
1047 1.16 pk
1048 1.5 pk be_mcreset(sc);
1049 1.1 pk
1050 1.1 pk bus_space_write_4(t, br, BE_BRI_RANDSEED, 0xbd);
1051 1.1 pk
1052 1.73 tsutsui bus_space_write_4(t, br,
1053 1.73 tsutsui BE_BRI_XIFCFG, BE_BR_XCFG_ODENABLE | BE_BR_XCFG_RESV);
1054 1.1 pk
1055 1.1 pk bus_space_write_4(t, br, BE_BRI_JSIZE, 4);
1056 1.1 pk
1057 1.1 pk /*
1058 1.1 pk * Turn off counter expiration interrupts as well as
1059 1.1 pk * 'gotframe' and 'sentframe'
1060 1.1 pk */
1061 1.1 pk bus_space_write_4(t, br, BE_BRI_IMASK,
1062 1.73 tsutsui BE_BR_IMASK_GOTFRAME |
1063 1.73 tsutsui BE_BR_IMASK_RCNTEXP |
1064 1.73 tsutsui BE_BR_IMASK_ACNTEXP |
1065 1.73 tsutsui BE_BR_IMASK_CCNTEXP |
1066 1.73 tsutsui BE_BR_IMASK_LCNTEXP |
1067 1.73 tsutsui BE_BR_IMASK_CVCNTEXP |
1068 1.73 tsutsui BE_BR_IMASK_SENTFRAME |
1069 1.73 tsutsui BE_BR_IMASK_NCNTEXP |
1070 1.73 tsutsui BE_BR_IMASK_ECNTEXP |
1071 1.73 tsutsui BE_BR_IMASK_LCCNTEXP |
1072 1.73 tsutsui BE_BR_IMASK_FCNTEXP |
1073 1.73 tsutsui BE_BR_IMASK_DTIMEXP);
1074 1.1 pk
1075 1.1 pk /* Channel registers: */
1076 1.73 tsutsui bus_space_write_4(t, cr, BE_CRI_RXDS, (uint32_t)sc->sc_rb.rb_rxddma);
1077 1.73 tsutsui bus_space_write_4(t, cr, BE_CRI_TXDS, (uint32_t)sc->sc_rb.rb_txddma);
1078 1.1 pk
1079 1.1 pk qecaddr = sc->sc_channel * qec->sc_msize;
1080 1.1 pk bus_space_write_4(t, cr, BE_CRI_RXWBUF, qecaddr);
1081 1.1 pk bus_space_write_4(t, cr, BE_CRI_RXRBUF, qecaddr);
1082 1.1 pk bus_space_write_4(t, cr, BE_CRI_TXWBUF, qecaddr + qec->sc_rsize);
1083 1.1 pk bus_space_write_4(t, cr, BE_CRI_TXRBUF, qecaddr + qec->sc_rsize);
1084 1.1 pk
1085 1.1 pk bus_space_write_4(t, cr, BE_CRI_RIMASK, 0);
1086 1.1 pk bus_space_write_4(t, cr, BE_CRI_TIMASK, 0);
1087 1.1 pk bus_space_write_4(t, cr, BE_CRI_QMASK, 0);
1088 1.1 pk bus_space_write_4(t, cr, BE_CRI_BMASK, 0);
1089 1.1 pk bus_space_write_4(t, cr, BE_CRI_CCNT, 0);
1090 1.40 pk
1091 1.40 pk /* Set max packet length */
1092 1.40 pk v = ETHER_MAX_LEN;
1093 1.40 pk if (sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_MTU)
1094 1.40 pk v += ETHER_VLAN_ENCAP_LEN;
1095 1.40 pk bus_space_write_4(t, br, BE_BRI_RXMAX, v);
1096 1.40 pk bus_space_write_4(t, br, BE_BRI_TXMAX, v);
1097 1.1 pk
1098 1.1 pk /* Enable transmitter */
1099 1.73 tsutsui bus_space_write_4(t, br,
1100 1.73 tsutsui BE_BRI_TXCFG, BE_BR_TXCFG_FIFO | BE_BR_TXCFG_ENABLE);
1101 1.1 pk
1102 1.1 pk /* Enable receiver */
1103 1.16 pk v = bus_space_read_4(t, br, BE_BRI_RXCFG);
1104 1.16 pk v |= BE_BR_RXCFG_FIFO | BE_BR_RXCFG_ENABLE;
1105 1.16 pk bus_space_write_4(t, br, BE_BRI_RXCFG, v);
1106 1.1 pk
1107 1.56 dyoung if ((rc = be_ifmedia_upd(ifp)) != 0)
1108 1.56 dyoung goto out;
1109 1.56 dyoung
1110 1.1 pk ifp->if_flags |= IFF_RUNNING;
1111 1.1 pk ifp->if_flags &= ~IFF_OACTIVE;
1112 1.1 pk
1113 1.17 thorpej callout_reset(&sc->sc_tick_ch, hz, be_tick, sc);
1114 1.68 tsutsui
1115 1.86 maxv splx(s);
1116 1.68 tsutsui return 0;
1117 1.56 dyoung out:
1118 1.1 pk splx(s);
1119 1.68 tsutsui return rc;
1120 1.1 pk }
1121 1.1 pk
1122 1.1 pk void
1123 1.62 dsl be_mcreset(struct be_softc *sc)
1124 1.1 pk {
1125 1.2 pk struct ethercom *ec = &sc->sc_ethercom;
1126 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1127 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1128 1.1 pk bus_space_handle_t br = sc->sc_br;
1129 1.74 tsutsui uint32_t v;
1130 1.73 tsutsui uint32_t crc;
1131 1.73 tsutsui uint16_t hash[4];
1132 1.1 pk struct ether_multi *enm;
1133 1.1 pk struct ether_multistep step;
1134 1.1 pk
1135 1.5 pk if (ifp->if_flags & IFF_PROMISC) {
1136 1.5 pk v = bus_space_read_4(t, br, BE_BRI_RXCFG);
1137 1.5 pk v |= BE_BR_RXCFG_PMISC;
1138 1.5 pk bus_space_write_4(t, br, BE_BRI_RXCFG, v);
1139 1.5 pk return;
1140 1.5 pk }
1141 1.5 pk
1142 1.1 pk if (ifp->if_flags & IFF_ALLMULTI) {
1143 1.16 pk hash[3] = hash[2] = hash[1] = hash[0] = 0xffff;
1144 1.16 pk goto chipit;
1145 1.1 pk }
1146 1.1 pk
1147 1.1 pk hash[3] = hash[2] = hash[1] = hash[0] = 0;
1148 1.1 pk
1149 1.93 msaitoh ETHER_LOCK(ec);
1150 1.2 pk ETHER_FIRST_MULTI(step, ec, enm);
1151 1.1 pk while (enm != NULL) {
1152 1.32 wiz if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1153 1.1 pk /*
1154 1.1 pk * We must listen to a range of multicast
1155 1.1 pk * addresses. For now, just accept all
1156 1.1 pk * multicasts, rather than trying to set only
1157 1.1 pk * those filter bits needed to match the range.
1158 1.1 pk * (At this time, the only use of address
1159 1.1 pk * ranges is for IP multicast routing, for
1160 1.1 pk * which the range is big enough to require
1161 1.1 pk * all bits set.)
1162 1.1 pk */
1163 1.16 pk hash[3] = hash[2] = hash[1] = hash[0] = 0xffff;
1164 1.1 pk ifp->if_flags |= IFF_ALLMULTI;
1165 1.93 msaitoh ETHER_UNLOCK(ec);
1166 1.16 pk goto chipit;
1167 1.1 pk }
1168 1.1 pk
1169 1.74 tsutsui crc = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
1170 1.74 tsutsui /* Just want the 6 most significant bits. */
1171 1.74 tsutsui crc >>= 26;
1172 1.1 pk
1173 1.1 pk hash[crc >> 4] |= 1 << (crc & 0xf);
1174 1.1 pk ETHER_NEXT_MULTI(step, enm);
1175 1.1 pk }
1176 1.93 msaitoh ETHER_UNLOCK(ec);
1177 1.1 pk
1178 1.16 pk ifp->if_flags &= ~IFF_ALLMULTI;
1179 1.16 pk
1180 1.16 pk chipit:
1181 1.16 pk /* Enable the hash filter */
1182 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB0, hash[0]);
1183 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB1, hash[1]);
1184 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB2, hash[2]);
1185 1.1 pk bus_space_write_4(t, br, BE_BRI_HASHTAB3, hash[3]);
1186 1.16 pk
1187 1.16 pk v = bus_space_read_4(t, br, BE_BRI_RXCFG);
1188 1.16 pk v &= ~BE_BR_RXCFG_PMISC;
1189 1.16 pk v |= BE_BR_RXCFG_HENABLE;
1190 1.16 pk bus_space_write_4(t, br, BE_BRI_RXCFG, v);
1191 1.1 pk }
1192 1.1 pk
1193 1.1 pk /*
1194 1.1 pk * Set the tcvr to an idle state
1195 1.1 pk */
1196 1.1 pk void
1197 1.62 dsl be_mii_sync(struct be_softc *sc)
1198 1.1 pk {
1199 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1200 1.1 pk bus_space_handle_t tr = sc->sc_tr;
1201 1.10 pk int n = 32;
1202 1.1 pk
1203 1.1 pk while (n--) {
1204 1.1 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
1205 1.73 tsutsui MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO | MGMT_PAL_OENAB);
1206 1.1 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1207 1.1 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL,
1208 1.73 tsutsui MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO |
1209 1.73 tsutsui MGMT_PAL_OENAB | MGMT_PAL_DCLOCK);
1210 1.1 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1211 1.1 pk }
1212 1.1 pk }
1213 1.1 pk
1214 1.11 pk void
1215 1.62 dsl be_pal_gate(struct be_softc *sc, int phy)
1216 1.11 pk {
1217 1.11 pk bus_space_tag_t t = sc->sc_bustag;
1218 1.11 pk bus_space_handle_t tr = sc->sc_tr;
1219 1.73 tsutsui uint32_t v;
1220 1.11 pk
1221 1.11 pk be_mii_sync(sc);
1222 1.11 pk
1223 1.11 pk v = ~(TCVR_PAL_EXTLBACK | TCVR_PAL_MSENSE | TCVR_PAL_LTENABLE);
1224 1.11 pk if (phy == BE_PHY_INTERNAL)
1225 1.11 pk v &= ~TCVR_PAL_SERIAL;
1226 1.11 pk
1227 1.11 pk bus_space_write_4(t, tr, BE_TRI_TCVRPAL, v);
1228 1.11 pk (void)bus_space_read_4(t, tr, BE_TRI_TCVRPAL);
1229 1.11 pk }
1230 1.11 pk
1231 1.10 pk static int
1232 1.62 dsl be_tcvr_read_bit(struct be_softc *sc, int phy)
1233 1.1 pk {
1234 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1235 1.1 pk bus_space_handle_t tr = sc->sc_tr;
1236 1.1 pk int ret;
1237 1.1 pk
1238 1.1 pk if (phy == BE_PHY_INTERNAL) {
1239 1.1 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL, MGMT_PAL_EXT_MDIO);
1240 1.1 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1241 1.73 tsutsui bus_space_write_4(t, tr,
1242 1.73 tsutsui BE_TRI_MGMTPAL, MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK);
1243 1.1 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1244 1.1 pk ret = (bus_space_read_4(t, tr, BE_TRI_MGMTPAL) &
1245 1.73 tsutsui MGMT_PAL_INT_MDIO) >> MGMT_PAL_INT_MDIO_SHIFT;
1246 1.1 pk } else {
1247 1.1 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL, MGMT_PAL_INT_MDIO);
1248 1.1 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1249 1.1 pk ret = (bus_space_read_4(t, tr, BE_TRI_MGMTPAL) &
1250 1.73 tsutsui MGMT_PAL_EXT_MDIO) >> MGMT_PAL_EXT_MDIO_SHIFT;
1251 1.73 tsutsui bus_space_write_4(t, tr,
1252 1.73 tsutsui BE_TRI_MGMTPAL, MGMT_PAL_INT_MDIO | MGMT_PAL_DCLOCK);
1253 1.1 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1254 1.1 pk }
1255 1.1 pk
1256 1.73 tsutsui return ret;
1257 1.1 pk }
1258 1.1 pk
1259 1.10 pk static void
1260 1.62 dsl be_tcvr_write_bit(struct be_softc *sc, int phy, int bit)
1261 1.1 pk {
1262 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1263 1.1 pk bus_space_handle_t tr = sc->sc_tr;
1264 1.73 tsutsui uint32_t v;
1265 1.1 pk
1266 1.1 pk if (phy == BE_PHY_INTERNAL) {
1267 1.10 pk v = ((bit & 1) << MGMT_PAL_INT_MDIO_SHIFT) |
1268 1.73 tsutsui MGMT_PAL_OENAB | MGMT_PAL_EXT_MDIO;
1269 1.1 pk } else {
1270 1.73 tsutsui v = ((bit & 1) << MGMT_PAL_EXT_MDIO_SHIFT) |
1271 1.73 tsutsui MGMT_PAL_OENAB | MGMT_PAL_INT_MDIO;
1272 1.1 pk }
1273 1.12 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL, v);
1274 1.12 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1275 1.12 pk bus_space_write_4(t, tr, BE_TRI_MGMTPAL, v | MGMT_PAL_DCLOCK);
1276 1.12 pk (void)bus_space_read_4(t, tr, BE_TRI_MGMTPAL);
1277 1.1 pk }
1278 1.1 pk
1279 1.10 pk static void
1280 1.73 tsutsui be_mii_sendbits(struct be_softc *sc, int phy, uint32_t data, int nbits)
1281 1.1 pk {
1282 1.1 pk int i;
1283 1.1 pk
1284 1.1 pk for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
1285 1.1 pk be_tcvr_write_bit(sc, phy, (data & i) != 0);
1286 1.1 pk }
1287 1.1 pk }
1288 1.1 pk
1289 1.4 pk static int
1290 1.90 msaitoh be_mii_readreg(device_t self, int phy, int reg, uint16_t *val)
1291 1.1 pk {
1292 1.67 tsutsui struct be_softc *sc = device_private(self);
1293 1.90 msaitoh int i;
1294 1.90 msaitoh uint16_t data = 0;
1295 1.1 pk
1296 1.1 pk /*
1297 1.1 pk * Read the PHY register by manually driving the MII control lines.
1298 1.1 pk */
1299 1.1 pk be_mii_sync(sc);
1300 1.1 pk be_mii_sendbits(sc, phy, MII_COMMAND_START, 2);
1301 1.1 pk be_mii_sendbits(sc, phy, MII_COMMAND_READ, 2);
1302 1.1 pk be_mii_sendbits(sc, phy, phy, 5);
1303 1.1 pk be_mii_sendbits(sc, phy, reg, 5);
1304 1.1 pk
1305 1.73 tsutsui (void)be_tcvr_read_bit(sc, phy);
1306 1.73 tsutsui (void)be_tcvr_read_bit(sc, phy);
1307 1.1 pk
1308 1.1 pk for (i = 15; i >= 0; i--)
1309 1.90 msaitoh data |= (be_tcvr_read_bit(sc, phy) << i);
1310 1.1 pk
1311 1.73 tsutsui (void)be_tcvr_read_bit(sc, phy);
1312 1.73 tsutsui (void)be_tcvr_read_bit(sc, phy);
1313 1.73 tsutsui (void)be_tcvr_read_bit(sc, phy);
1314 1.1 pk
1315 1.90 msaitoh *val = data;
1316 1.90 msaitoh return 0;
1317 1.1 pk }
1318 1.1 pk
1319 1.90 msaitoh int
1320 1.90 msaitoh be_mii_writereg(device_t self, int phy, int reg, uint16_t val)
1321 1.1 pk {
1322 1.67 tsutsui struct be_softc *sc = device_private(self);
1323 1.1 pk int i;
1324 1.1 pk
1325 1.1 pk /*
1326 1.1 pk * Write the PHY register by manually driving the MII control lines.
1327 1.1 pk */
1328 1.1 pk be_mii_sync(sc);
1329 1.1 pk be_mii_sendbits(sc, phy, MII_COMMAND_START, 2);
1330 1.1 pk be_mii_sendbits(sc, phy, MII_COMMAND_WRITE, 2);
1331 1.1 pk be_mii_sendbits(sc, phy, phy, 5);
1332 1.1 pk be_mii_sendbits(sc, phy, reg, 5);
1333 1.1 pk
1334 1.1 pk be_tcvr_write_bit(sc, phy, 1);
1335 1.1 pk be_tcvr_write_bit(sc, phy, 0);
1336 1.1 pk
1337 1.1 pk for (i = 15; i >= 0; i--)
1338 1.1 pk be_tcvr_write_bit(sc, phy, (val >> i) & 1);
1339 1.90 msaitoh
1340 1.90 msaitoh return 0;
1341 1.1 pk }
1342 1.1 pk
1343 1.1 pk int
1344 1.62 dsl be_mii_reset(struct be_softc *sc, int phy)
1345 1.1 pk {
1346 1.69 tsutsui device_t self = sc->sc_dev;
1347 1.1 pk int n;
1348 1.1 pk
1349 1.73 tsutsui be_mii_writereg(self, phy, MII_BMCR, BMCR_LOOP | BMCR_PDOWN | BMCR_ISO);
1350 1.67 tsutsui be_mii_writereg(self, phy, MII_BMCR, BMCR_RESET);
1351 1.1 pk
1352 1.1 pk for (n = 16; n >= 0; n--) {
1353 1.90 msaitoh uint16_t bmcr;
1354 1.90 msaitoh
1355 1.90 msaitoh be_mii_readreg(self, phy, MII_BMCR, &bmcr);
1356 1.1 pk if ((bmcr & BMCR_RESET) == 0)
1357 1.1 pk break;
1358 1.1 pk DELAY(20);
1359 1.1 pk }
1360 1.1 pk if (n == 0) {
1361 1.67 tsutsui aprint_error_dev(self, "bmcr reset failed\n");
1362 1.73 tsutsui return EIO;
1363 1.1 pk }
1364 1.13 pk
1365 1.73 tsutsui return 0;
1366 1.1 pk }
1367 1.1 pk
1368 1.1 pk void
1369 1.62 dsl be_tick(void *arg)
1370 1.12 pk {
1371 1.12 pk struct be_softc *sc = arg;
1372 1.12 pk int s = splnet();
1373 1.12 pk
1374 1.12 pk mii_tick(&sc->sc_mii);
1375 1.12 pk (void)be_intphy_service(sc, &sc->sc_mii, MII_TICK);
1376 1.12 pk
1377 1.12 pk splx(s);
1378 1.17 thorpej callout_reset(&sc->sc_tick_ch, hz, be_tick, sc);
1379 1.12 pk }
1380 1.12 pk
1381 1.12 pk void
1382 1.79 matt be_mii_statchg(struct ifnet *ifp)
1383 1.1 pk {
1384 1.79 matt struct be_softc *sc = ifp->if_softc;
1385 1.10 pk bus_space_tag_t t = sc->sc_bustag;
1386 1.10 pk bus_space_handle_t br = sc->sc_br;
1387 1.73 tsutsui uint instance;
1388 1.73 tsutsui uint32_t v;
1389 1.10 pk
1390 1.11 pk instance = IFM_INST(sc->sc_mii.mii_media.ifm_cur->ifm_media);
1391 1.11 pk #ifdef DIAGNOSTIC
1392 1.11 pk if (instance > 1)
1393 1.11 pk panic("be_mii_statchg: instance %d out of range", instance);
1394 1.11 pk #endif
1395 1.1 pk
1396 1.10 pk /* Update duplex mode in TX configuration */
1397 1.10 pk v = bus_space_read_4(t, br, BE_BRI_TXCFG);
1398 1.10 pk if ((IFM_OPTIONS(sc->sc_mii.mii_media_active) & IFM_FDX) != 0)
1399 1.10 pk v |= BE_BR_TXCFG_FULLDPLX;
1400 1.10 pk else
1401 1.10 pk v &= ~BE_BR_TXCFG_FULLDPLX;
1402 1.10 pk bus_space_write_4(t, br, BE_BRI_TXCFG, v);
1403 1.11 pk
1404 1.11 pk /* Change to appropriate gate in transceiver PAL */
1405 1.11 pk be_pal_gate(sc, sc->sc_phys[instance]);
1406 1.1 pk }
1407 1.1 pk
1408 1.12 pk /*
1409 1.12 pk * Get current media settings.
1410 1.12 pk */
1411 1.1 pk void
1412 1.62 dsl be_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
1413 1.12 pk {
1414 1.12 pk struct be_softc *sc = ifp->if_softc;
1415 1.12 pk
1416 1.12 pk mii_pollstat(&sc->sc_mii);
1417 1.12 pk (void)be_intphy_service(sc, &sc->sc_mii, MII_POLLSTAT);
1418 1.12 pk
1419 1.12 pk ifmr->ifm_status = sc->sc_mii.mii_media_status;
1420 1.12 pk ifmr->ifm_active = sc->sc_mii.mii_media_active;
1421 1.12 pk }
1422 1.12 pk
1423 1.12 pk /*
1424 1.12 pk * Set media options.
1425 1.12 pk */
1426 1.12 pk int
1427 1.62 dsl be_ifmedia_upd(struct ifnet *ifp)
1428 1.1 pk {
1429 1.12 pk struct be_softc *sc = ifp->if_softc;
1430 1.12 pk int error;
1431 1.1 pk
1432 1.56 dyoung if ((error = mii_mediachg(&sc->sc_mii)) == ENXIO)
1433 1.56 dyoung error = 0;
1434 1.56 dyoung else if (error != 0)
1435 1.56 dyoung return error;
1436 1.1 pk
1437 1.73 tsutsui return be_intphy_service(sc, &sc->sc_mii, MII_MEDIACHG);
1438 1.1 pk }
1439 1.1 pk
1440 1.12 pk /*
1441 1.12 pk * Service routine for our pseudo-MII internal transceiver.
1442 1.12 pk */
1443 1.12 pk int
1444 1.62 dsl be_intphy_service(struct be_softc *sc, struct mii_data *mii, int cmd)
1445 1.1 pk {
1446 1.12 pk struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
1447 1.69 tsutsui device_t self = sc->sc_dev;
1448 1.90 msaitoh uint16_t bmcr, bmsr;
1449 1.13 pk int error;
1450 1.1 pk
1451 1.12 pk switch (cmd) {
1452 1.12 pk case MII_POLLSTAT:
1453 1.12 pk /*
1454 1.12 pk * If we're not polling our PHY instance, just return.
1455 1.12 pk */
1456 1.12 pk if (IFM_INST(ife->ifm_media) != sc->sc_mii_inst)
1457 1.73 tsutsui return 0;
1458 1.12 pk
1459 1.12 pk break;
1460 1.12 pk
1461 1.12 pk case MII_MEDIACHG:
1462 1.12 pk
1463 1.12 pk /*
1464 1.12 pk * If the media indicates a different PHY instance,
1465 1.12 pk * isolate ourselves.
1466 1.12 pk */
1467 1.12 pk if (IFM_INST(ife->ifm_media) != sc->sc_mii_inst) {
1468 1.90 msaitoh be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMCR, &bmcr);
1469 1.67 tsutsui be_mii_writereg(self,
1470 1.67 tsutsui BE_PHY_INTERNAL, MII_BMCR, bmcr | BMCR_ISO);
1471 1.13 pk sc->sc_mii_flags &= ~MIIF_HAVELINK;
1472 1.13 pk sc->sc_intphy_curspeed = 0;
1473 1.73 tsutsui return 0;
1474 1.12 pk }
1475 1.12 pk
1476 1.12 pk
1477 1.13 pk if ((error = be_mii_reset(sc, BE_PHY_INTERNAL)) != 0)
1478 1.73 tsutsui return error;
1479 1.13 pk
1480 1.90 msaitoh be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMCR, &bmcr);
1481 1.13 pk
1482 1.13 pk /*
1483 1.13 pk * Select the new mode and take out of isolation
1484 1.13 pk */
1485 1.12 pk if (IFM_SUBTYPE(ife->ifm_media) == IFM_100_TX)
1486 1.12 pk bmcr |= BMCR_S100;
1487 1.12 pk else if (IFM_SUBTYPE(ife->ifm_media) == IFM_10_T)
1488 1.12 pk bmcr &= ~BMCR_S100;
1489 1.13 pk else if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
1490 1.13 pk if ((sc->sc_mii_flags & MIIF_HAVELINK) != 0) {
1491 1.13 pk bmcr &= ~BMCR_S100;
1492 1.13 pk bmcr |= sc->sc_intphy_curspeed;
1493 1.13 pk } else {
1494 1.13 pk /* Keep isolated until link is up */
1495 1.13 pk bmcr |= BMCR_ISO;
1496 1.13 pk sc->sc_mii_flags |= MIIF_DOINGAUTO;
1497 1.13 pk }
1498 1.13 pk }
1499 1.12 pk
1500 1.12 pk if ((IFM_OPTIONS(ife->ifm_media) & IFM_FDX) != 0)
1501 1.12 pk bmcr |= BMCR_FDX;
1502 1.12 pk else
1503 1.12 pk bmcr &= ~BMCR_FDX;
1504 1.12 pk
1505 1.67 tsutsui be_mii_writereg(self, BE_PHY_INTERNAL, MII_BMCR, bmcr);
1506 1.12 pk break;
1507 1.12 pk
1508 1.12 pk case MII_TICK:
1509 1.12 pk /*
1510 1.12 pk * If we're not currently selected, just return.
1511 1.12 pk */
1512 1.12 pk if (IFM_INST(ife->ifm_media) != sc->sc_mii_inst)
1513 1.73 tsutsui return 0;
1514 1.12 pk
1515 1.12 pk /* Is the interface even up? */
1516 1.12 pk if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
1517 1.73 tsutsui return 0;
1518 1.12 pk
1519 1.80 msaitoh /* Only used for automatic media selection */
1520 1.80 msaitoh if (IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO)
1521 1.80 msaitoh break;
1522 1.80 msaitoh
1523 1.12 pk /*
1524 1.12 pk * Check link status; if we don't have a link, try another
1525 1.12 pk * speed. We can't detect duplex mode, so half-duplex is
1526 1.12 pk * what we have to settle for.
1527 1.12 pk */
1528 1.1 pk
1529 1.12 pk /* Read twice in case the register is latched */
1530 1.90 msaitoh be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMSR, &bmsr);
1531 1.90 msaitoh be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMSR, &bmsr);
1532 1.12 pk
1533 1.12 pk if ((bmsr & BMSR_LINK) != 0) {
1534 1.12 pk /* We have a carrier */
1535 1.90 msaitoh be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMCR, &bmcr);
1536 1.13 pk
1537 1.13 pk if ((sc->sc_mii_flags & MIIF_DOINGAUTO) != 0) {
1538 1.90 msaitoh be_mii_readreg(self,
1539 1.90 msaitoh BE_PHY_INTERNAL, MII_BMCR, &bmcr);
1540 1.13 pk
1541 1.13 pk sc->sc_mii_flags |= MIIF_HAVELINK;
1542 1.13 pk sc->sc_intphy_curspeed = (bmcr & BMCR_S100);
1543 1.13 pk sc->sc_mii_flags &= ~MIIF_DOINGAUTO;
1544 1.13 pk
1545 1.13 pk bmcr &= ~BMCR_ISO;
1546 1.67 tsutsui be_mii_writereg(self,
1547 1.67 tsutsui BE_PHY_INTERNAL, MII_BMCR, bmcr);
1548 1.13 pk
1549 1.13 pk printf("%s: link up at %s Mbps\n",
1550 1.67 tsutsui device_xname(self),
1551 1.67 tsutsui (bmcr & BMCR_S100) ? "100" : "10");
1552 1.13 pk }
1553 1.80 msaitoh break;
1554 1.12 pk }
1555 1.1 pk
1556 1.13 pk if ((sc->sc_mii_flags & MIIF_DOINGAUTO) == 0) {
1557 1.13 pk sc->sc_mii_flags |= MIIF_DOINGAUTO;
1558 1.13 pk sc->sc_mii_flags &= ~MIIF_HAVELINK;
1559 1.13 pk sc->sc_intphy_curspeed = 0;
1560 1.67 tsutsui printf("%s: link down\n", device_xname(self));
1561 1.13 pk }
1562 1.13 pk
1563 1.12 pk /* Only retry autonegotiation every 5 seconds. */
1564 1.13 pk if (++sc->sc_mii_ticks < 5)
1565 1.73 tsutsui return 0;
1566 1.12 pk
1567 1.12 pk sc->sc_mii_ticks = 0;
1568 1.90 msaitoh be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMCR, &bmcr);
1569 1.12 pk /* Just flip the fast speed bit */
1570 1.12 pk bmcr ^= BMCR_S100;
1571 1.67 tsutsui be_mii_writereg(self, BE_PHY_INTERNAL, MII_BMCR, bmcr);
1572 1.1 pk
1573 1.12 pk break;
1574 1.1 pk
1575 1.12 pk case MII_DOWN:
1576 1.13 pk /* Isolate this phy */
1577 1.90 msaitoh be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMCR, &bmcr);
1578 1.67 tsutsui be_mii_writereg(self,
1579 1.67 tsutsui BE_PHY_INTERNAL, MII_BMCR, bmcr | BMCR_ISO);
1580 1.73 tsutsui return 0;
1581 1.1 pk }
1582 1.1 pk
1583 1.12 pk /* Update the media status. */
1584 1.12 pk be_intphy_status(sc);
1585 1.10 pk
1586 1.12 pk /* Callback if something changed. */
1587 1.12 pk if (sc->sc_mii_active != mii->mii_media_active || cmd == MII_MEDIACHG) {
1588 1.79 matt (*mii->mii_statchg)(mii->mii_ifp);
1589 1.12 pk sc->sc_mii_active = mii->mii_media_active;
1590 1.12 pk }
1591 1.73 tsutsui return 0;
1592 1.1 pk }
1593 1.1 pk
1594 1.1 pk /*
1595 1.12 pk * Determine status of internal transceiver
1596 1.1 pk */
1597 1.1 pk void
1598 1.62 dsl be_intphy_status(struct be_softc *sc)
1599 1.1 pk {
1600 1.12 pk struct mii_data *mii = &sc->sc_mii;
1601 1.69 tsutsui device_t self = sc->sc_dev;
1602 1.10 pk int media_active, media_status;
1603 1.90 msaitoh uint16_t bmcr, bmsr;
1604 1.1 pk
1605 1.10 pk media_status = IFM_AVALID;
1606 1.10 pk media_active = 0;
1607 1.10 pk
1608 1.1 pk /*
1609 1.1 pk * Internal transceiver; do the work here.
1610 1.1 pk */
1611 1.90 msaitoh be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMCR, &bmcr);
1612 1.1 pk
1613 1.1 pk switch (bmcr & (BMCR_S100 | BMCR_FDX)) {
1614 1.1 pk case (BMCR_S100 | BMCR_FDX):
1615 1.10 pk media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
1616 1.1 pk break;
1617 1.1 pk case BMCR_S100:
1618 1.10 pk media_active = IFM_ETHER | IFM_100_TX | IFM_HDX;
1619 1.1 pk break;
1620 1.1 pk case BMCR_FDX:
1621 1.10 pk media_active = IFM_ETHER | IFM_10_T | IFM_FDX;
1622 1.1 pk break;
1623 1.1 pk case 0:
1624 1.10 pk media_active = IFM_ETHER | IFM_10_T | IFM_HDX;
1625 1.1 pk break;
1626 1.1 pk }
1627 1.1 pk
1628 1.1 pk /* Read twice in case the register is latched */
1629 1.90 msaitoh be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMSR, &bmsr);
1630 1.90 msaitoh be_mii_readreg(self, BE_PHY_INTERNAL, MII_BMSR, &bmsr);
1631 1.1 pk if (bmsr & BMSR_LINK)
1632 1.92 msaitoh media_status |= IFM_ACTIVE;
1633 1.10 pk
1634 1.12 pk mii->mii_media_status = media_status;
1635 1.12 pk mii->mii_media_active = media_active;
1636 1.1 pk }
1637