Home | History | Annotate | Line # | Download | only in sbus
bpp.c revision 1.34
      1  1.34    cegger /*	$NetBSD: bpp.c,v 1.34 2008/04/05 18:35:31 cegger Exp $ */
      2   1.7       eeh 
      3   1.1        pk /*-
      4   1.1        pk  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5   1.1        pk  * All rights reserved.
      6   1.1        pk  *
      7   1.1        pk  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1        pk  * by Paul Kranenburg.
      9   1.1        pk  *
     10   1.1        pk  * Redistribution and use in source and binary forms, with or without
     11   1.1        pk  * modification, are permitted provided that the following conditions
     12   1.1        pk  * are met:
     13   1.1        pk  * 1. Redistributions of source code must retain the above copyright
     14   1.1        pk  *    notice, this list of conditions and the following disclaimer.
     15   1.1        pk  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1        pk  *    notice, this list of conditions and the following disclaimer in the
     17   1.1        pk  *    documentation and/or other materials provided with the distribution.
     18   1.1        pk  * 3. All advertising materials mentioning features or use of this software
     19   1.1        pk  *    must display the following acknowledgement:
     20   1.1        pk  *        This product includes software developed by the NetBSD
     21   1.1        pk  *        Foundation, Inc. and its contributors.
     22   1.1        pk  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23   1.1        pk  *    contributors may be used to endorse or promote products derived
     24   1.1        pk  *    from this software without specific prior written permission.
     25   1.1        pk  *
     26   1.1        pk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27   1.1        pk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28   1.1        pk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29   1.1        pk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30   1.1        pk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31   1.1        pk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32   1.1        pk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33   1.1        pk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34   1.1        pk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35   1.1        pk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36   1.1        pk  * POSSIBILITY OF SUCH DAMAGE.
     37   1.1        pk  */
     38  1.10     lukem 
     39  1.10     lukem #include <sys/cdefs.h>
     40  1.34    cegger __KERNEL_RCSID(0, "$NetBSD: bpp.c,v 1.34 2008/04/05 18:35:31 cegger Exp $");
     41   1.1        pk 
     42   1.1        pk #include <sys/param.h>
     43   1.1        pk #include <sys/ioctl.h>
     44   1.1        pk #include <sys/fcntl.h>
     45   1.1        pk #include <sys/systm.h>
     46   1.1        pk #include <sys/kernel.h>
     47   1.1        pk #include <sys/vnode.h>
     48   1.1        pk #include <sys/poll.h>
     49   1.1        pk #include <sys/select.h>
     50   1.1        pk #include <sys/malloc.h>
     51   1.1        pk #include <sys/proc.h>
     52   1.1        pk #include <sys/signalvar.h>
     53   1.1        pk #include <sys/conf.h>
     54   1.1        pk #include <sys/errno.h>
     55   1.1        pk #include <sys/device.h>
     56   1.1        pk 
     57  1.30        ad #include <sys/bus.h>
     58  1.30        ad #include <sys/intr.h>
     59   1.1        pk #include <machine/autoconf.h>
     60   1.1        pk 
     61   1.1        pk #include <dev/ic/lsi64854reg.h>
     62   1.1        pk #include <dev/ic/lsi64854var.h>
     63   1.1        pk 
     64   1.1        pk #include <dev/sbus/sbusvar.h>
     65   1.1        pk #include <dev/sbus/bppreg.h>
     66   1.1        pk 
     67   1.1        pk #define splbpp()	spltty()	/* XXX */
     68   1.1        pk 
     69   1.6       eeh #ifdef DEBUG
     70   1.6       eeh #define DPRINTF(x) do { if (bppdebug) printf x ; } while (0)
     71   1.6       eeh int bppdebug = 1;
     72   1.6       eeh #else
     73   1.6       eeh #define DPRINTF(x)
     74   1.6       eeh #endif
     75   1.6       eeh 
     76   1.1        pk #if 0
     77   1.1        pk struct bpp_param {
     78   1.1        pk 	int	bpp_dss;		/* data setup to strobe */
     79   1.1        pk 	int	bpp_dsw;		/* data strobe width */
     80   1.1        pk 	int	bpp_outputpins;		/* Select/Autofeed/Init pins */
     81   1.1        pk 	int	bpp_inputpins;		/* Error/Select/Paperout pins */
     82   1.1        pk };
     83   1.1        pk #endif
     84   1.1        pk 
     85   1.1        pk struct hwstate {
     86   1.1        pk 	u_int16_t	hw_hcr;		/* Hardware config register */
     87   1.1        pk 	u_int16_t	hw_ocr;		/* Operation config register */
     88   1.1        pk 	u_int8_t	hw_tcr;		/* Transfer Control register */
     89   1.1        pk 	u_int8_t	hw_or;		/* Output register */
     90   1.1        pk 	u_int16_t	hw_irq;		/* IRQ; polarity bits only */
     91   1.1        pk };
     92   1.1        pk 
     93   1.1        pk struct bpp_softc {
     94   1.1        pk 	struct lsi64854_softc	sc_lsi64854;	/* base device */
     95   1.1        pk 	struct sbusdev	sc_sd;			/* sbus device */
     96   1.1        pk 
     97   1.1        pk 	size_t		sc_bufsz;		/* temp buffer */
     98  1.28  christos 	void *		sc_buf;
     99   1.1        pk 
    100   1.1        pk 	int		sc_error;		/* bottom-half error */
    101   1.1        pk 	int		sc_flags;
    102   1.1        pk #define BPP_OPEN	0x01		/* Device is open */
    103   1.1        pk #define BPP_XCLUDE	0x02		/* Exclusive-open mode */
    104   1.1        pk #define BPP_ASYNC	0x04		/* Asynchronous I/O mode */
    105   1.1        pk #define BPP_LOCKED	0x08		/* DMA in progress */
    106   1.1        pk #define BPP_WANT	0x10		/* Waiting for DMA */
    107   1.1        pk 
    108   1.1        pk 	struct selinfo	sc_rsel;
    109   1.1        pk 	struct selinfo	sc_wsel;
    110   1.1        pk 	struct proc	*sc_asyncproc;	/* Process to notify if async */
    111   1.1        pk 
    112   1.1        pk 	/* Hardware state */
    113   1.1        pk 	struct hwstate		sc_hwdefault;
    114   1.1        pk 	struct hwstate		sc_hwcurrent;
    115   1.1        pk };
    116   1.1        pk 
    117  1.23     perry static int	bppmatch(struct device *, struct cfdata *, void *);
    118  1.23     perry static void	bppattach(struct device *, struct device *, void *);
    119  1.23     perry static int	bppintr		(void *);
    120  1.23     perry static void	bpp_setparams(struct bpp_softc *, struct hwstate *);
    121   1.1        pk 
    122  1.15   thorpej CFATTACH_DECL(bpp, sizeof(struct bpp_softc),
    123  1.16   thorpej     bppmatch, bppattach, NULL, NULL);
    124   1.1        pk 
    125   1.1        pk extern struct cfdriver bpp_cd;
    126  1.13   gehenna 
    127  1.13   gehenna dev_type_open(bppopen);
    128  1.13   gehenna dev_type_close(bppclose);
    129  1.13   gehenna dev_type_write(bppwrite);
    130  1.13   gehenna dev_type_ioctl(bppioctl);
    131  1.13   gehenna dev_type_poll(bpppoll);
    132  1.17  jdolecek dev_type_kqfilter(bppkqfilter);
    133  1.13   gehenna 
    134  1.13   gehenna const struct cdevsw bpp_cdevsw = {
    135  1.13   gehenna 	bppopen, bppclose, noread, bppwrite, bppioctl,
    136  1.26    martin 	nostop, notty, bpppoll, nommap, bppkqfilter, D_TTY
    137  1.13   gehenna };
    138  1.13   gehenna 
    139   1.1        pk #define BPPUNIT(dev)	(minor(dev))
    140   1.1        pk 
    141   1.1        pk 
    142   1.1        pk int
    143   1.1        pk bppmatch(parent, cf, aux)
    144   1.1        pk 	struct device *parent;
    145   1.1        pk 	struct cfdata *cf;
    146   1.1        pk 	void *aux;
    147   1.1        pk {
    148   1.1        pk 	struct sbus_attach_args *sa = aux;
    149   1.1        pk 
    150   1.1        pk 	return (strcmp("SUNW,bpp", sa->sa_name) == 0);
    151   1.1        pk }
    152   1.1        pk 
    153   1.1        pk void
    154   1.1        pk bppattach(parent, self, aux)
    155   1.1        pk 	struct device *parent, *self;
    156   1.1        pk 	void *aux;
    157   1.1        pk {
    158   1.1        pk 	struct sbus_attach_args *sa = aux;
    159   1.1        pk 	struct bpp_softc *dsc = (void *)self;
    160   1.1        pk 	struct lsi64854_softc *sc = &dsc->sc_lsi64854;
    161   1.1        pk 	int burst, sbusburst;
    162   1.1        pk 	int node;
    163   1.1        pk 
    164  1.33  nakayama 	selinit(&dsc->sc_rsel);
    165  1.33  nakayama 	selinit(&dsc->sc_wsel);
    166  1.32     rmind 
    167   1.1        pk 	sc->sc_bustag = sa->sa_bustag;
    168   1.1        pk 	sc->sc_dmatag = sa->sa_dmatag;
    169   1.1        pk 	node = sa->sa_node;
    170   1.1        pk 
    171   1.1        pk 	/* Map device registers */
    172  1.11        pk 	if (sbus_bus_map(sa->sa_bustag,
    173  1.11        pk 			 sa->sa_slot, sa->sa_offset, sa->sa_size,
    174  1.12       eeh 			 0, &sc->sc_regs) != 0) {
    175  1.34    cegger 		aprint_error_dev(self, "cannot map registers\n");
    176   1.1        pk 		return;
    177   1.1        pk 	}
    178   1.1        pk 
    179   1.1        pk 	/*
    180   1.1        pk 	 * Get transfer burst size from PROM and plug it into the
    181   1.1        pk 	 * controller registers. This is needed on the Sun4m; do
    182   1.1        pk 	 * others need it too?
    183   1.1        pk 	 */
    184   1.1        pk 	sbusburst = ((struct sbus_softc *)parent)->sc_burst;
    185   1.1        pk 	if (sbusburst == 0)
    186   1.1        pk 		sbusburst = SBUS_BURST_32 - 1; /* 1->16 */
    187   1.1        pk 
    188  1.22        pk 	burst = prom_getpropint(node, "burst-sizes", -1);
    189   1.1        pk 	if (burst == -1)
    190   1.1        pk 		/* take SBus burst sizes */
    191   1.1        pk 		burst = sbusburst;
    192   1.1        pk 
    193   1.1        pk 	/* Clamp at parent's burst sizes */
    194   1.1        pk 	burst &= sbusburst;
    195   1.1        pk 	sc->sc_burst = (burst & SBUS_BURST_32) ? 32 :
    196   1.1        pk 		       (burst & SBUS_BURST_16) ? 16 : 0;
    197   1.1        pk 
    198   1.1        pk 	/* Join the Sbus device family */
    199   1.1        pk 	dsc->sc_sd.sd_reset = (void *)0;
    200   1.1        pk 	sbus_establish(&dsc->sc_sd, self);
    201   1.1        pk 
    202   1.1        pk 	/* Initialize the DMA channel */
    203   1.1        pk 	sc->sc_channel = L64854_CHANNEL_PP;
    204   1.1        pk 	lsi64854_attach(sc);
    205   1.1        pk 
    206   1.3        pk 	/* Establish interrupt handler */
    207   1.3        pk 	if (sa->sa_nintr) {
    208   1.3        pk 		sc->sc_intrchain = bppintr;
    209   1.3        pk 		sc->sc_intrchainarg = dsc;
    210  1.19        pk 		(void)bus_intr_establish(sa->sa_bustag, sa->sa_pri, IPL_TTY,
    211   1.6       eeh 					 bppintr, sc);
    212   1.3        pk 	}
    213   1.1        pk 
    214   1.1        pk 	/* Allocate buffer XXX - should actually use dmamap_uio() */
    215   1.1        pk 	dsc->sc_bufsz = 1024;
    216   1.1        pk 	dsc->sc_buf = malloc(dsc->sc_bufsz, M_DEVBUF, M_NOWAIT);
    217   1.1        pk 
    218   1.1        pk 	/* XXX read default state */
    219   1.1        pk 	{
    220   1.1        pk 	bus_space_handle_t h = sc->sc_regs;
    221   1.1        pk 	struct hwstate *hw = &dsc->sc_hwdefault;
    222   1.6       eeh 	int ack_rate = sa->sa_frequency/1000000;
    223   1.6       eeh 
    224   1.1        pk 	hw->hw_hcr = bus_space_read_2(sc->sc_bustag, h, L64854_REG_HCR);
    225   1.1        pk 	hw->hw_ocr = bus_space_read_2(sc->sc_bustag, h, L64854_REG_OCR);
    226   1.1        pk 	hw->hw_tcr = bus_space_read_1(sc->sc_bustag, h, L64854_REG_TCR);
    227   1.1        pk 	hw->hw_or = bus_space_read_1(sc->sc_bustag, h, L64854_REG_OR);
    228   1.6       eeh 
    229   1.6       eeh 	DPRINTF(("bpp: hcr %x ocr %x tcr %x or %x\n",
    230   1.6       eeh 		 hw->hw_hcr, hw->hw_ocr, hw->hw_tcr, hw->hw_or));
    231   1.6       eeh 	/* Set these to sane values */
    232   1.6       eeh 	hw->hw_hcr = ((ack_rate<<BPP_HCR_DSS_SHFT)&BPP_HCR_DSS_MASK)
    233   1.6       eeh 		| ((ack_rate<<BPP_HCR_DSW_SHFT)&BPP_HCR_DSW_MASK);
    234   1.6       eeh 	hw->hw_ocr |= BPP_OCR_ACK_OP;
    235   1.1        pk 	}
    236   1.1        pk }
    237   1.1        pk 
    238   1.1        pk void
    239   1.1        pk bpp_setparams(sc, hw)
    240   1.1        pk 	struct bpp_softc *sc;
    241   1.1        pk 	struct hwstate *hw;
    242   1.1        pk {
    243   1.1        pk 	u_int16_t irq;
    244   1.1        pk 	bus_space_tag_t t = sc->sc_lsi64854.sc_bustag;
    245   1.1        pk 	bus_space_handle_t h = sc->sc_lsi64854.sc_regs;
    246   1.1        pk 
    247   1.1        pk 	bus_space_write_2(t, h, L64854_REG_HCR, hw->hw_hcr);
    248   1.1        pk 	bus_space_write_2(t, h, L64854_REG_OCR, hw->hw_ocr);
    249   1.1        pk 	bus_space_write_1(t, h, L64854_REG_TCR, hw->hw_tcr);
    250   1.1        pk 	bus_space_write_1(t, h, L64854_REG_OR, hw->hw_or);
    251   1.1        pk 
    252   1.1        pk 	/* Only change IRP settings in interrupt status register */
    253   1.1        pk 	irq = bus_space_read_2(t, h, L64854_REG_ICR);
    254   1.1        pk 	irq &= ~BPP_ALLIRP;
    255   1.1        pk 	irq |= (hw->hw_irq & BPP_ALLIRP);
    256   1.1        pk 	bus_space_write_2(t, h, L64854_REG_ICR, irq);
    257   1.6       eeh 	DPRINTF(("bpp_setparams: hcr %x ocr %x tcr %x or %x, irq %x\n",
    258   1.6       eeh 		 hw->hw_hcr, hw->hw_ocr, hw->hw_tcr, hw->hw_or, irq));
    259   1.1        pk }
    260   1.1        pk 
    261   1.1        pk int
    262  1.25  christos bppopen(dev, flags, mode, l)
    263   1.1        pk 	dev_t dev;
    264   1.1        pk 	int flags, mode;
    265  1.25  christos 	struct lwp *l;
    266   1.1        pk {
    267   1.1        pk 	int unit = BPPUNIT(dev);
    268   1.1        pk 	struct bpp_softc *sc;
    269   1.1        pk 	struct lsi64854_softc *lsi;
    270   1.1        pk 	u_int16_t irq;
    271   1.1        pk 	int s;
    272   1.1        pk 
    273   1.1        pk 	if (unit >= bpp_cd.cd_ndevs)
    274   1.1        pk 		return (ENXIO);
    275   1.1        pk 	sc = bpp_cd.cd_devs[unit];
    276   1.1        pk 
    277   1.1        pk 	if ((sc->sc_flags & (BPP_OPEN|BPP_XCLUDE)) == (BPP_OPEN|BPP_XCLUDE))
    278   1.1        pk 		return (EBUSY);
    279   1.1        pk 
    280   1.1        pk 	lsi = &sc->sc_lsi64854;
    281   1.1        pk 
    282   1.1        pk 	/* Set default parameters */
    283   1.1        pk 	sc->sc_hwcurrent = sc->sc_hwdefault;
    284   1.1        pk 	s = splbpp();
    285   1.1        pk 	bpp_setparams(sc, &sc->sc_hwdefault);
    286   1.1        pk 	splx(s);
    287   1.1        pk 
    288   1.1        pk 	/* Enable interrupts */
    289   1.6       eeh 	irq = BPP_ERR_IRQ_EN;
    290   1.1        pk 	irq |= sc->sc_hwdefault.hw_irq;
    291   1.1        pk 	bus_space_write_2(lsi->sc_bustag, lsi->sc_regs, L64854_REG_ICR, irq);
    292   1.1        pk 	return (0);
    293   1.1        pk }
    294   1.1        pk 
    295   1.1        pk int
    296  1.25  christos bppclose(dev, flags, mode, l)
    297   1.1        pk 	dev_t dev;
    298   1.1        pk 	int flags, mode;
    299  1.25  christos 	struct lwp *l;
    300   1.1        pk {
    301   1.1        pk 	struct bpp_softc *sc = bpp_cd.cd_devs[BPPUNIT(dev)];
    302   1.1        pk 	struct lsi64854_softc *lsi = &sc->sc_lsi64854;
    303   1.1        pk 	u_int16_t irq;
    304   1.1        pk 
    305   1.1        pk 	/* Turn off all interrupt enables */
    306   1.1        pk 	irq = sc->sc_hwdefault.hw_irq | BPP_ALLIRQ;
    307   1.1        pk 	irq &= ~BPP_ALLEN;
    308   1.1        pk 	bus_space_write_2(lsi->sc_bustag, lsi->sc_regs, L64854_REG_ICR, irq);
    309   1.1        pk 
    310   1.1        pk 	sc->sc_asyncproc = NULL;
    311   1.1        pk 	sc->sc_flags = 0;
    312   1.1        pk 	return (0);
    313   1.1        pk }
    314   1.1        pk 
    315   1.1        pk int
    316   1.1        pk bppwrite(dev, uio, flags)
    317   1.1        pk 	dev_t dev;
    318   1.1        pk 	struct uio *uio;
    319   1.1        pk 	int flags;
    320   1.1        pk {
    321   1.1        pk 	struct bpp_softc *sc = bpp_cd.cd_devs[BPPUNIT(dev)];
    322   1.1        pk 	struct lsi64854_softc *lsi = &sc->sc_lsi64854;
    323   1.1        pk 	int error = 0;
    324   1.1        pk 	int s;
    325   1.1        pk 
    326   1.1        pk 	/*
    327   1.4        pk 	 * Wait until the DMA engine is free.
    328   1.1        pk 	 */
    329   1.1        pk 	s = splbpp();
    330   1.1        pk 	while ((sc->sc_flags & BPP_LOCKED) != 0) {
    331   1.1        pk 		if ((flags & IO_NDELAY) != 0) {
    332   1.1        pk 			splx(s);
    333   1.1        pk 			return (EWOULDBLOCK);
    334   1.1        pk 		}
    335   1.1        pk 
    336   1.1        pk 		sc->sc_flags |= BPP_WANT;
    337   1.1        pk 		error = tsleep(sc->sc_buf, PZERO|PCATCH, "bppwrite", 0);
    338   1.1        pk 		if (error != 0) {
    339   1.1        pk 			splx(s);
    340   1.1        pk 			return (error);
    341   1.1        pk 		}
    342   1.1        pk 	}
    343   1.1        pk 	sc->sc_flags |= BPP_LOCKED;
    344   1.1        pk 	splx(s);
    345   1.1        pk 
    346   1.1        pk 	/*
    347   1.1        pk 	 * Move data from user space into our private buffer
    348   1.1        pk 	 * and start DMA.
    349   1.1        pk 	 */
    350   1.1        pk 	while (uio->uio_resid > 0) {
    351  1.28  christos 		void *bp = sc->sc_buf;
    352   1.1        pk 		size_t len = min(sc->sc_bufsz, uio->uio_resid);
    353   1.1        pk 
    354   1.1        pk 		if ((error = uiomove(bp, len, uio)) != 0)
    355   1.1        pk 			break;
    356   1.1        pk 
    357   1.1        pk 		while (len > 0) {
    358   1.1        pk 			u_int8_t tcr;
    359   1.1        pk 			size_t size = len;
    360   1.1        pk 			DMA_SETUP(lsi, &bp, &len, 0, &size);
    361  1.24     perry 
    362   1.6       eeh #ifdef DEBUG
    363  1.24     perry 			if (bppdebug) {
    364   1.6       eeh 				int i;
    365  1.29  christos 				unsigned char *b = bp;
    366   1.8       eeh 				printf("bpp: writing %ld : ", len);
    367  1.29  christos 				for (i=0; i<len; i++) printf("%c(0x%x)", b[i],
    368  1.29  christos 				    b[i]);
    369   1.6       eeh 				printf("\n");
    370   1.6       eeh 			}
    371   1.6       eeh #endif
    372   1.1        pk 
    373   1.1        pk 			/* Clear direction control bit */
    374   1.1        pk 			tcr = bus_space_read_1(lsi->sc_bustag, lsi->sc_regs,
    375   1.1        pk 						L64854_REG_TCR);
    376   1.1        pk 			tcr &= ~BPP_TCR_DIR;
    377   1.2        pk 			bus_space_write_1(lsi->sc_bustag, lsi->sc_regs,
    378   1.2        pk 					  L64854_REG_TCR, tcr);
    379   1.1        pk 
    380   1.1        pk 			/* Enable DMA */
    381   1.4        pk 			s = splbpp();
    382   1.1        pk 			DMA_GO(lsi);
    383   1.1        pk 			error = tsleep(sc, PZERO|PCATCH, "bppdma", 0);
    384   1.4        pk 			splx(s);
    385   1.1        pk 			if (error != 0)
    386   1.1        pk 				goto out;
    387   1.1        pk 
    388   1.1        pk 			/* Bail out if bottom half reported an error */
    389   1.1        pk 			if ((error = sc->sc_error) != 0)
    390   1.1        pk 				goto out;
    391   1.4        pk 
    392  1.24     perry 			/*
    393   1.6       eeh 			 * lsi64854_pp_intr() does this part.
    394   1.6       eeh 			 *
    395   1.6       eeh 			 * len -= size;
    396   1.6       eeh 			 */
    397   1.1        pk 		}
    398   1.1        pk 	}
    399   1.1        pk 
    400   1.1        pk out:
    401   1.6       eeh 	DPRINTF(("bpp done %x\n", error));
    402   1.1        pk 	s = splbpp();
    403   1.1        pk 	sc->sc_flags &= ~BPP_LOCKED;
    404   1.1        pk 	if ((sc->sc_flags & BPP_WANT) != 0) {
    405   1.1        pk 		sc->sc_flags &= ~BPP_WANT;
    406   1.1        pk 		wakeup(sc->sc_buf);
    407   1.1        pk 	}
    408   1.1        pk 	splx(s);
    409   1.1        pk 	return (error);
    410   1.1        pk }
    411   1.1        pk 
    412   1.1        pk /* move to header: */
    413   1.1        pk #define BPPIOCSPARAM	_IOW('P', 0x1, struct hwstate)
    414   1.1        pk #define BPPIOCGPARAM	_IOR('P', 0x2, struct hwstate)
    415   1.1        pk 
    416   1.1        pk int
    417  1.25  christos bppioctl(dev, cmd, data, flag, l)
    418   1.1        pk 	dev_t	dev;
    419   1.1        pk 	u_long	cmd;
    420  1.28  christos 	void *	data;
    421   1.1        pk 	int	flag;
    422  1.25  christos 	struct	lwp *l;
    423   1.1        pk {
    424   1.1        pk 	struct bpp_softc *sc = bpp_cd.cd_devs[BPPUNIT(dev)];
    425  1.25  christos 	struct proc *p = l->l_proc;
    426   1.1        pk 	struct hwstate *hw, *chw;
    427   1.1        pk 	int error = 0;
    428   1.1        pk 	int s;
    429   1.1        pk 
    430   1.1        pk 	switch(cmd) {
    431   1.1        pk 	case BPPIOCSPARAM:
    432   1.1        pk 		chw = &sc->sc_hwcurrent;
    433   1.1        pk 		hw = (struct hwstate *)data;
    434   1.1        pk 
    435   1.1        pk 		/*
    436   1.1        pk 		 * Extract and store user-settable bits.
    437   1.1        pk 		 */
    438   1.1        pk #define _bpp_set(reg,mask) do {		\
    439   1.1        pk 	chw->reg &= ~(mask);		\
    440   1.1        pk 	chw->reg |= (hw->reg & (mask));	\
    441   1.1        pk } while (0)
    442   1.1        pk 		_bpp_set(hw_hcr, BPP_HCR_DSS_MASK|BPP_HCR_DSW_MASK);
    443   1.1        pk 		_bpp_set(hw_ocr, BPP_OCR_USER);
    444   1.1        pk 		_bpp_set(hw_tcr, BPP_TCR_USER);
    445   1.1        pk 		_bpp_set(hw_or,  BPP_OR_USER);
    446   1.1        pk 		_bpp_set(hw_irq, BPP_IRQ_USER);
    447   1.1        pk #undef _bpp_set
    448   1.1        pk 
    449   1.1        pk 		/* Apply settings */
    450   1.1        pk 		s = splbpp();
    451   1.1        pk 		bpp_setparams(sc, chw);
    452   1.1        pk 		splx(s);
    453   1.1        pk 		break;
    454   1.1        pk 	case BPPIOCGPARAM:
    455   1.1        pk 		*((struct hwstate *)data) = sc->sc_hwcurrent;
    456   1.1        pk 		break;
    457   1.1        pk 	case TIOCEXCL:
    458   1.1        pk 		s = splbpp();
    459   1.1        pk 		sc->sc_flags |= BPP_XCLUDE;
    460   1.1        pk 		splx(s);
    461   1.1        pk 		break;
    462   1.1        pk 	case TIOCNXCL:
    463   1.1        pk 		s = splbpp();
    464   1.1        pk 		sc->sc_flags &= ~BPP_XCLUDE;
    465   1.1        pk 		splx(s);
    466   1.1        pk 		break;
    467   1.1        pk 	case FIOASYNC:
    468   1.1        pk 		s = splbpp();
    469   1.1        pk 		if (*(int *)data) {
    470   1.1        pk 			if (sc->sc_asyncproc != NULL)
    471   1.1        pk 				error = EBUSY;
    472   1.1        pk 			else
    473  1.21      fvdl 				sc->sc_asyncproc = p;
    474   1.1        pk 		} else
    475   1.1        pk 			sc->sc_asyncproc = NULL;
    476   1.1        pk 		splx(s);
    477   1.1        pk 		break;
    478   1.1        pk 	default:
    479   1.1        pk 		break;
    480   1.1        pk 	}
    481   1.1        pk 
    482   1.1        pk 	return (error);
    483   1.1        pk }
    484   1.1        pk 
    485   1.1        pk int
    486  1.25  christos bpppoll(dev, events, l)
    487   1.1        pk 	dev_t dev;
    488   1.1        pk 	int events;
    489  1.25  christos 	struct lwp *l;
    490   1.1        pk {
    491   1.1        pk 	struct bpp_softc *sc = bpp_cd.cd_devs[BPPUNIT(dev)];
    492   1.1        pk 	int revents = 0;
    493   1.1        pk 
    494   1.1        pk 	if (events & (POLLIN | POLLRDNORM)) {
    495   1.1        pk 		/* read is not yet implemented */
    496   1.1        pk 	}
    497   1.1        pk 
    498   1.1        pk 	if (events & (POLLOUT | POLLWRNORM)) {
    499   1.1        pk 		if ((sc->sc_flags & BPP_LOCKED) == 0)
    500   1.1        pk 			revents |= (POLLOUT | POLLWRNORM);
    501   1.1        pk 	}
    502   1.1        pk 
    503   1.1        pk 	if (revents == 0) {
    504   1.1        pk 		if (events & (POLLIN | POLLRDNORM))
    505  1.25  christos 			selrecord(l, &sc->sc_rsel);
    506   1.1        pk 		if (events & (POLLOUT | POLLWRNORM))
    507  1.25  christos 			selrecord(l, &sc->sc_wsel);
    508   1.1        pk 	}
    509   1.1        pk 
    510   1.1        pk 	return (revents);
    511   1.1        pk }
    512   1.1        pk 
    513  1.17  jdolecek static void
    514  1.17  jdolecek filt_bpprdetach(struct knote *kn)
    515  1.17  jdolecek {
    516  1.17  jdolecek 	struct bpp_softc *sc = kn->kn_hook;
    517  1.17  jdolecek 	int s;
    518  1.17  jdolecek 
    519  1.17  jdolecek 	s = splbpp();
    520  1.18  christos 	SLIST_REMOVE(&sc->sc_rsel.sel_klist, kn, knote, kn_selnext);
    521  1.17  jdolecek 	splx(s);
    522  1.17  jdolecek }
    523  1.17  jdolecek 
    524  1.17  jdolecek static int
    525  1.17  jdolecek filt_bppread(struct knote *kn, long hint)
    526  1.17  jdolecek {
    527  1.17  jdolecek 	/* XXX Read not yet implemented. */
    528  1.17  jdolecek 	return (0);
    529  1.17  jdolecek }
    530  1.17  jdolecek 
    531  1.17  jdolecek static const struct filterops bppread_filtops =
    532  1.17  jdolecek 	{ 1, NULL, filt_bpprdetach, filt_bppread };
    533  1.17  jdolecek 
    534  1.17  jdolecek static void
    535  1.17  jdolecek filt_bppwdetach(struct knote *kn)
    536  1.17  jdolecek {
    537  1.17  jdolecek 	struct bpp_softc *sc = kn->kn_hook;
    538  1.17  jdolecek 	int s;
    539  1.17  jdolecek 
    540  1.17  jdolecek 	s = splbpp();
    541  1.18  christos 	SLIST_REMOVE(&sc->sc_wsel.sel_klist, kn, knote, kn_selnext);
    542  1.17  jdolecek 	splx(s);
    543  1.17  jdolecek }
    544  1.17  jdolecek 
    545  1.17  jdolecek static int
    546  1.17  jdolecek filt_bpfwrite(struct knote *kn, long hint)
    547  1.17  jdolecek {
    548  1.17  jdolecek 	struct bpp_softc *sc = kn->kn_hook;
    549  1.17  jdolecek 
    550  1.17  jdolecek 	if (sc->sc_flags & BPP_LOCKED)
    551  1.17  jdolecek 		return (0);
    552  1.17  jdolecek 
    553  1.17  jdolecek 	kn->kn_data = 0;	/* XXXLUKEM (thorpej): what to put here? */
    554  1.17  jdolecek 	return (1);
    555  1.17  jdolecek }
    556  1.17  jdolecek 
    557  1.17  jdolecek static const struct filterops bppwrite_filtops =
    558  1.17  jdolecek 	{ 1, NULL, filt_bppwdetach, filt_bpfwrite };
    559  1.17  jdolecek 
    560  1.17  jdolecek int
    561  1.17  jdolecek bppkqfilter(dev_t dev, struct knote *kn)
    562  1.17  jdolecek {
    563  1.17  jdolecek 	struct bpp_softc *sc = bpp_cd.cd_devs[BPPUNIT(dev)];
    564  1.17  jdolecek 	struct klist *klist;
    565  1.17  jdolecek 	int s;
    566  1.17  jdolecek 
    567  1.17  jdolecek 	switch (kn->kn_filter) {
    568  1.17  jdolecek 	case EVFILT_READ:
    569  1.18  christos 		klist = &sc->sc_rsel.sel_klist;
    570  1.17  jdolecek 		kn->kn_fop = &bppread_filtops;
    571  1.17  jdolecek 		break;
    572  1.17  jdolecek 
    573  1.17  jdolecek 	case EVFILT_WRITE:
    574  1.18  christos 		klist = &sc->sc_wsel.sel_klist;
    575  1.17  jdolecek 		kn->kn_fop = &bppwrite_filtops;
    576  1.17  jdolecek 		break;
    577  1.17  jdolecek 
    578  1.17  jdolecek 	default:
    579  1.31     pooka 		return (EINVAL);
    580  1.17  jdolecek 	}
    581  1.17  jdolecek 
    582  1.17  jdolecek 	kn->kn_hook = sc;
    583  1.17  jdolecek 
    584  1.17  jdolecek 	s = splbpp();
    585  1.17  jdolecek 	SLIST_INSERT_HEAD(klist, kn, kn_selnext);
    586  1.17  jdolecek 	splx(s);
    587  1.17  jdolecek 
    588  1.17  jdolecek 	return (0);
    589  1.17  jdolecek }
    590  1.17  jdolecek 
    591   1.1        pk int
    592   1.1        pk bppintr(arg)
    593   1.1        pk 	void *arg;
    594   1.1        pk {
    595   1.1        pk 	struct bpp_softc *sc = arg;
    596   1.1        pk 	struct lsi64854_softc *lsi = &sc->sc_lsi64854;
    597   1.1        pk 	u_int16_t irq;
    598   1.1        pk 
    599   1.6       eeh 	/* First handle any possible DMA interrupts */
    600   1.6       eeh 	if (lsi64854_pp_intr((void *)lsi) == -1)
    601   1.6       eeh 		sc->sc_error = 1;
    602   1.6       eeh 
    603   1.1        pk 	irq = bus_space_read_2(lsi->sc_bustag, lsi->sc_regs, L64854_REG_ICR);
    604   1.1        pk 	/* Ack all interrupts */
    605   1.1        pk 	bus_space_write_2(lsi->sc_bustag, lsi->sc_regs, L64854_REG_ICR,
    606   1.1        pk 			  irq | BPP_ALLIRQ);
    607   1.1        pk 
    608   1.6       eeh 	DPRINTF(("bpp_intr: %x\n", irq));
    609   1.1        pk 	/* Did our device interrupt? */
    610   1.1        pk 	if ((irq & BPP_ALLIRQ) == 0)
    611   1.1        pk 		return (0);
    612   1.1        pk 
    613   1.1        pk 	if ((sc->sc_flags & BPP_LOCKED) != 0)
    614   1.1        pk 		wakeup(sc);
    615   1.1        pk 	else if ((sc->sc_flags & BPP_WANT) != 0) {
    616   1.1        pk 		sc->sc_flags &= ~BPP_WANT;
    617   1.1        pk 		wakeup(sc->sc_buf);
    618   1.1        pk 	} else {
    619  1.32     rmind 		selnotify(&sc->sc_wsel, 0, 0);
    620  1.27        ad 		if (sc->sc_asyncproc != NULL) {
    621  1.27        ad 			mutex_enter(&proclist_mutex);
    622   1.1        pk 			psignal(sc->sc_asyncproc, SIGIO);
    623  1.27        ad 			mutex_exit(&proclist_mutex);
    624  1.27        ad 		}
    625   1.1        pk 	}
    626   1.1        pk 	return (1);
    627   1.1        pk }
    628