bpp.c revision 1.47 1 1.47 thorpej /* $NetBSD: bpp.c,v 1.47 2021/09/26 01:16:09 thorpej Exp $ */
2 1.7 eeh
3 1.1 pk /*-
4 1.1 pk * Copyright (c) 1998 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Paul Kranenburg.
9 1.1 pk *
10 1.1 pk * Redistribution and use in source and binary forms, with or without
11 1.1 pk * modification, are permitted provided that the following conditions
12 1.1 pk * are met:
13 1.1 pk * 1. Redistributions of source code must retain the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer.
15 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 pk * notice, this list of conditions and the following disclaimer in the
17 1.1 pk * documentation and/or other materials provided with the distribution.
18 1.1 pk *
19 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
30 1.1 pk */
31 1.10 lukem
32 1.10 lukem #include <sys/cdefs.h>
33 1.47 thorpej __KERNEL_RCSID(0, "$NetBSD: bpp.c,v 1.47 2021/09/26 01:16:09 thorpej Exp $");
34 1.1 pk
35 1.1 pk #include <sys/param.h>
36 1.1 pk #include <sys/ioctl.h>
37 1.1 pk #include <sys/fcntl.h>
38 1.1 pk #include <sys/systm.h>
39 1.1 pk #include <sys/kernel.h>
40 1.1 pk #include <sys/vnode.h>
41 1.1 pk #include <sys/poll.h>
42 1.1 pk #include <sys/select.h>
43 1.1 pk #include <sys/malloc.h>
44 1.1 pk #include <sys/proc.h>
45 1.1 pk #include <sys/signalvar.h>
46 1.1 pk #include <sys/conf.h>
47 1.1 pk #include <sys/errno.h>
48 1.1 pk #include <sys/device.h>
49 1.30 ad #include <sys/bus.h>
50 1.30 ad #include <sys/intr.h>
51 1.36 ad
52 1.1 pk #include <machine/autoconf.h>
53 1.1 pk
54 1.1 pk #include <dev/ic/lsi64854reg.h>
55 1.1 pk #include <dev/ic/lsi64854var.h>
56 1.1 pk
57 1.1 pk #include <dev/sbus/sbusvar.h>
58 1.1 pk #include <dev/sbus/bppreg.h>
59 1.1 pk
60 1.35 tsutsui #include "ioconf.h"
61 1.35 tsutsui
62 1.1 pk #define splbpp() spltty() /* XXX */
63 1.1 pk
64 1.6 eeh #ifdef DEBUG
65 1.6 eeh #define DPRINTF(x) do { if (bppdebug) printf x ; } while (0)
66 1.6 eeh int bppdebug = 1;
67 1.6 eeh #else
68 1.6 eeh #define DPRINTF(x)
69 1.6 eeh #endif
70 1.6 eeh
71 1.1 pk #if 0
72 1.1 pk struct bpp_param {
73 1.1 pk int bpp_dss; /* data setup to strobe */
74 1.1 pk int bpp_dsw; /* data strobe width */
75 1.1 pk int bpp_outputpins; /* Select/Autofeed/Init pins */
76 1.1 pk int bpp_inputpins; /* Error/Select/Paperout pins */
77 1.1 pk };
78 1.1 pk #endif
79 1.1 pk
80 1.1 pk struct hwstate {
81 1.35 tsutsui uint16_t hw_hcr; /* Hardware config register */
82 1.35 tsutsui uint16_t hw_ocr; /* Operation config register */
83 1.35 tsutsui uint8_t hw_tcr; /* Transfer Control register */
84 1.35 tsutsui uint8_t hw_or; /* Output register */
85 1.35 tsutsui uint16_t hw_irq; /* IRQ; polarity bits only */
86 1.1 pk };
87 1.1 pk
88 1.1 pk struct bpp_softc {
89 1.1 pk struct lsi64854_softc sc_lsi64854; /* base device */
90 1.1 pk
91 1.1 pk size_t sc_bufsz; /* temp buffer */
92 1.35 tsutsui uint8_t *sc_buf;
93 1.1 pk
94 1.1 pk int sc_error; /* bottom-half error */
95 1.1 pk int sc_flags;
96 1.1 pk #define BPP_OPEN 0x01 /* Device is open */
97 1.1 pk #define BPP_XCLUDE 0x02 /* Exclusive-open mode */
98 1.1 pk #define BPP_ASYNC 0x04 /* Asynchronous I/O mode */
99 1.1 pk #define BPP_LOCKED 0x08 /* DMA in progress */
100 1.1 pk #define BPP_WANT 0x10 /* Waiting for DMA */
101 1.1 pk
102 1.1 pk struct selinfo sc_rsel;
103 1.1 pk struct selinfo sc_wsel;
104 1.1 pk struct proc *sc_asyncproc; /* Process to notify if async */
105 1.36 ad void *sc_sih;
106 1.1 pk
107 1.1 pk /* Hardware state */
108 1.1 pk struct hwstate sc_hwdefault;
109 1.1 pk struct hwstate sc_hwcurrent;
110 1.1 pk };
111 1.1 pk
112 1.35 tsutsui static int bppmatch(device_t, cfdata_t, void *);
113 1.35 tsutsui static void bppattach(device_t, device_t, void *);
114 1.35 tsutsui static int bppintr(void *);
115 1.36 ad static void bppsoftintr(void *);
116 1.23 perry static void bpp_setparams(struct bpp_softc *, struct hwstate *);
117 1.1 pk
118 1.35 tsutsui CFATTACH_DECL_NEW(bpp, sizeof(struct bpp_softc),
119 1.16 thorpej bppmatch, bppattach, NULL, NULL);
120 1.1 pk
121 1.13 gehenna dev_type_open(bppopen);
122 1.13 gehenna dev_type_close(bppclose);
123 1.13 gehenna dev_type_write(bppwrite);
124 1.13 gehenna dev_type_ioctl(bppioctl);
125 1.13 gehenna dev_type_poll(bpppoll);
126 1.17 jdolecek dev_type_kqfilter(bppkqfilter);
127 1.13 gehenna
128 1.13 gehenna const struct cdevsw bpp_cdevsw = {
129 1.40 dholland .d_open = bppopen,
130 1.40 dholland .d_close = bppclose,
131 1.40 dholland .d_read = noread,
132 1.40 dholland .d_write = bppwrite,
133 1.40 dholland .d_ioctl = bppioctl,
134 1.40 dholland .d_stop = nostop,
135 1.40 dholland .d_tty = notty,
136 1.40 dholland .d_poll = bpppoll,
137 1.40 dholland .d_mmap = nommap,
138 1.40 dholland .d_kqfilter = bppkqfilter,
139 1.41 dholland .d_discard = nodiscard,
140 1.40 dholland .d_flag = D_TTY
141 1.13 gehenna };
142 1.13 gehenna
143 1.1 pk #define BPPUNIT(dev) (minor(dev))
144 1.1 pk
145 1.1 pk
146 1.1 pk int
147 1.35 tsutsui bppmatch(device_t parent, cfdata_t cf, void *aux)
148 1.1 pk {
149 1.1 pk struct sbus_attach_args *sa = aux;
150 1.1 pk
151 1.35 tsutsui return strcmp("SUNW,bpp", sa->sa_name) == 0;
152 1.1 pk }
153 1.1 pk
154 1.1 pk void
155 1.35 tsutsui bppattach(device_t parent, device_t self, void *aux)
156 1.1 pk {
157 1.35 tsutsui struct bpp_softc *dsc = device_private(self);
158 1.35 tsutsui struct lsi64854_softc *sc = &dsc->sc_lsi64854;
159 1.35 tsutsui struct sbus_softc *sbsc = device_private(parent);
160 1.1 pk struct sbus_attach_args *sa = aux;
161 1.1 pk int burst, sbusburst;
162 1.1 pk int node;
163 1.1 pk
164 1.35 tsutsui sc->sc_dev = self;
165 1.35 tsutsui
166 1.33 nakayama selinit(&dsc->sc_rsel);
167 1.33 nakayama selinit(&dsc->sc_wsel);
168 1.36 ad dsc->sc_sih = softint_establish(SOFTINT_CLOCK, bppsoftintr, dsc);
169 1.32 rmind
170 1.1 pk sc->sc_bustag = sa->sa_bustag;
171 1.1 pk sc->sc_dmatag = sa->sa_dmatag;
172 1.1 pk node = sa->sa_node;
173 1.1 pk
174 1.1 pk /* Map device registers */
175 1.11 pk if (sbus_bus_map(sa->sa_bustag,
176 1.11 pk sa->sa_slot, sa->sa_offset, sa->sa_size,
177 1.12 eeh 0, &sc->sc_regs) != 0) {
178 1.35 tsutsui aprint_error(": cannot map registers\n");
179 1.1 pk return;
180 1.1 pk }
181 1.1 pk
182 1.1 pk /*
183 1.1 pk * Get transfer burst size from PROM and plug it into the
184 1.1 pk * controller registers. This is needed on the Sun4m; do
185 1.1 pk * others need it too?
186 1.1 pk */
187 1.35 tsutsui sbusburst = sbsc->sc_burst;
188 1.1 pk if (sbusburst == 0)
189 1.1 pk sbusburst = SBUS_BURST_32 - 1; /* 1->16 */
190 1.1 pk
191 1.22 pk burst = prom_getpropint(node, "burst-sizes", -1);
192 1.1 pk if (burst == -1)
193 1.1 pk /* take SBus burst sizes */
194 1.1 pk burst = sbusburst;
195 1.1 pk
196 1.1 pk /* Clamp at parent's burst sizes */
197 1.1 pk burst &= sbusburst;
198 1.1 pk sc->sc_burst = (burst & SBUS_BURST_32) ? 32 :
199 1.1 pk (burst & SBUS_BURST_16) ? 16 : 0;
200 1.1 pk
201 1.1 pk /* Initialize the DMA channel */
202 1.1 pk sc->sc_channel = L64854_CHANNEL_PP;
203 1.1 pk lsi64854_attach(sc);
204 1.1 pk
205 1.3 pk /* Establish interrupt handler */
206 1.3 pk if (sa->sa_nintr) {
207 1.3 pk sc->sc_intrchain = bppintr;
208 1.3 pk sc->sc_intrchainarg = dsc;
209 1.19 pk (void)bus_intr_establish(sa->sa_bustag, sa->sa_pri, IPL_TTY,
210 1.35 tsutsui bppintr, sc);
211 1.3 pk }
212 1.1 pk
213 1.1 pk /* Allocate buffer XXX - should actually use dmamap_uio() */
214 1.1 pk dsc->sc_bufsz = 1024;
215 1.44 chs dsc->sc_buf = malloc(dsc->sc_bufsz, M_DEVBUF, M_WAITOK);
216 1.1 pk
217 1.1 pk /* XXX read default state */
218 1.1 pk {
219 1.1 pk bus_space_handle_t h = sc->sc_regs;
220 1.1 pk struct hwstate *hw = &dsc->sc_hwdefault;
221 1.35 tsutsui int ack_rate = sa->sa_frequency / 1000000;
222 1.6 eeh
223 1.1 pk hw->hw_hcr = bus_space_read_2(sc->sc_bustag, h, L64854_REG_HCR);
224 1.1 pk hw->hw_ocr = bus_space_read_2(sc->sc_bustag, h, L64854_REG_OCR);
225 1.1 pk hw->hw_tcr = bus_space_read_1(sc->sc_bustag, h, L64854_REG_TCR);
226 1.1 pk hw->hw_or = bus_space_read_1(sc->sc_bustag, h, L64854_REG_OR);
227 1.6 eeh
228 1.6 eeh DPRINTF(("bpp: hcr %x ocr %x tcr %x or %x\n",
229 1.35 tsutsui hw->hw_hcr, hw->hw_ocr, hw->hw_tcr, hw->hw_or));
230 1.6 eeh /* Set these to sane values */
231 1.6 eeh hw->hw_hcr = ((ack_rate<<BPP_HCR_DSS_SHFT)&BPP_HCR_DSS_MASK)
232 1.35 tsutsui | ((ack_rate<<BPP_HCR_DSW_SHFT)&BPP_HCR_DSW_MASK);
233 1.6 eeh hw->hw_ocr |= BPP_OCR_ACK_OP;
234 1.1 pk }
235 1.1 pk }
236 1.1 pk
237 1.1 pk void
238 1.35 tsutsui bpp_setparams(struct bpp_softc *sc, struct hwstate *hw)
239 1.1 pk {
240 1.35 tsutsui uint16_t irq;
241 1.1 pk bus_space_tag_t t = sc->sc_lsi64854.sc_bustag;
242 1.1 pk bus_space_handle_t h = sc->sc_lsi64854.sc_regs;
243 1.1 pk
244 1.1 pk bus_space_write_2(t, h, L64854_REG_HCR, hw->hw_hcr);
245 1.1 pk bus_space_write_2(t, h, L64854_REG_OCR, hw->hw_ocr);
246 1.1 pk bus_space_write_1(t, h, L64854_REG_TCR, hw->hw_tcr);
247 1.1 pk bus_space_write_1(t, h, L64854_REG_OR, hw->hw_or);
248 1.1 pk
249 1.1 pk /* Only change IRP settings in interrupt status register */
250 1.1 pk irq = bus_space_read_2(t, h, L64854_REG_ICR);
251 1.1 pk irq &= ~BPP_ALLIRP;
252 1.1 pk irq |= (hw->hw_irq & BPP_ALLIRP);
253 1.1 pk bus_space_write_2(t, h, L64854_REG_ICR, irq);
254 1.6 eeh DPRINTF(("bpp_setparams: hcr %x ocr %x tcr %x or %x, irq %x\n",
255 1.35 tsutsui hw->hw_hcr, hw->hw_ocr, hw->hw_tcr, hw->hw_or, irq));
256 1.1 pk }
257 1.1 pk
258 1.1 pk int
259 1.35 tsutsui bppopen(dev_t dev, int flags, int mode, struct lwp *l)
260 1.1 pk {
261 1.1 pk int unit = BPPUNIT(dev);
262 1.1 pk struct bpp_softc *sc;
263 1.1 pk struct lsi64854_softc *lsi;
264 1.35 tsutsui uint16_t irq;
265 1.1 pk int s;
266 1.1 pk
267 1.1 pk if (unit >= bpp_cd.cd_ndevs)
268 1.35 tsutsui return ENXIO;
269 1.35 tsutsui sc = device_lookup_private(&bpp_cd, unit);
270 1.1 pk
271 1.1 pk if ((sc->sc_flags & (BPP_OPEN|BPP_XCLUDE)) == (BPP_OPEN|BPP_XCLUDE))
272 1.35 tsutsui return EBUSY;
273 1.1 pk
274 1.1 pk lsi = &sc->sc_lsi64854;
275 1.1 pk
276 1.1 pk /* Set default parameters */
277 1.1 pk sc->sc_hwcurrent = sc->sc_hwdefault;
278 1.1 pk s = splbpp();
279 1.1 pk bpp_setparams(sc, &sc->sc_hwdefault);
280 1.1 pk splx(s);
281 1.1 pk
282 1.1 pk /* Enable interrupts */
283 1.6 eeh irq = BPP_ERR_IRQ_EN;
284 1.1 pk irq |= sc->sc_hwdefault.hw_irq;
285 1.1 pk bus_space_write_2(lsi->sc_bustag, lsi->sc_regs, L64854_REG_ICR, irq);
286 1.35 tsutsui return 0;
287 1.1 pk }
288 1.1 pk
289 1.1 pk int
290 1.35 tsutsui bppclose(dev_t dev, int flags, int mode, struct lwp *l)
291 1.1 pk {
292 1.35 tsutsui struct bpp_softc *sc;
293 1.35 tsutsui struct lsi64854_softc *lsi;
294 1.35 tsutsui uint16_t irq;
295 1.35 tsutsui
296 1.35 tsutsui sc = device_lookup_private(&bpp_cd, BPPUNIT(dev));
297 1.35 tsutsui lsi = &sc->sc_lsi64854;
298 1.1 pk
299 1.1 pk /* Turn off all interrupt enables */
300 1.1 pk irq = sc->sc_hwdefault.hw_irq | BPP_ALLIRQ;
301 1.1 pk irq &= ~BPP_ALLEN;
302 1.1 pk bus_space_write_2(lsi->sc_bustag, lsi->sc_regs, L64854_REG_ICR, irq);
303 1.1 pk
304 1.45 ad mutex_enter(&proc_lock);
305 1.1 pk sc->sc_asyncproc = NULL;
306 1.45 ad mutex_exit(&proc_lock);
307 1.1 pk sc->sc_flags = 0;
308 1.35 tsutsui return 0;
309 1.1 pk }
310 1.1 pk
311 1.1 pk int
312 1.35 tsutsui bppwrite(dev_t dev, struct uio *uio, int flags)
313 1.1 pk {
314 1.35 tsutsui struct bpp_softc *sc;
315 1.35 tsutsui struct lsi64854_softc *lsi;
316 1.1 pk int error = 0;
317 1.1 pk int s;
318 1.1 pk
319 1.35 tsutsui sc = device_lookup_private(&bpp_cd, BPPUNIT(dev));
320 1.35 tsutsui lsi = &sc->sc_lsi64854;
321 1.35 tsutsui
322 1.1 pk /*
323 1.4 pk * Wait until the DMA engine is free.
324 1.1 pk */
325 1.1 pk s = splbpp();
326 1.1 pk while ((sc->sc_flags & BPP_LOCKED) != 0) {
327 1.1 pk if ((flags & IO_NDELAY) != 0) {
328 1.1 pk splx(s);
329 1.35 tsutsui return EWOULDBLOCK;
330 1.1 pk }
331 1.1 pk
332 1.1 pk sc->sc_flags |= BPP_WANT;
333 1.1 pk error = tsleep(sc->sc_buf, PZERO|PCATCH, "bppwrite", 0);
334 1.1 pk if (error != 0) {
335 1.1 pk splx(s);
336 1.35 tsutsui return error;
337 1.1 pk }
338 1.1 pk }
339 1.1 pk sc->sc_flags |= BPP_LOCKED;
340 1.1 pk splx(s);
341 1.1 pk
342 1.1 pk /*
343 1.1 pk * Move data from user space into our private buffer
344 1.1 pk * and start DMA.
345 1.1 pk */
346 1.1 pk while (uio->uio_resid > 0) {
347 1.35 tsutsui uint8_t *bp = sc->sc_buf;
348 1.43 riastrad size_t len = uimin(sc->sc_bufsz, uio->uio_resid);
349 1.1 pk
350 1.1 pk if ((error = uiomove(bp, len, uio)) != 0)
351 1.1 pk break;
352 1.1 pk
353 1.1 pk while (len > 0) {
354 1.35 tsutsui uint8_t tcr;
355 1.1 pk size_t size = len;
356 1.1 pk DMA_SETUP(lsi, &bp, &len, 0, &size);
357 1.24 perry
358 1.6 eeh #ifdef DEBUG
359 1.24 perry if (bppdebug) {
360 1.6 eeh int i;
361 1.35 tsutsui uint8_t *b = bp;
362 1.8 eeh printf("bpp: writing %ld : ", len);
363 1.35 tsutsui for (i = 0; i < len; i++)
364 1.35 tsutsui printf("%c(0x%x)", b[i], b[i]);
365 1.6 eeh printf("\n");
366 1.6 eeh }
367 1.6 eeh #endif
368 1.1 pk
369 1.1 pk /* Clear direction control bit */
370 1.1 pk tcr = bus_space_read_1(lsi->sc_bustag, lsi->sc_regs,
371 1.35 tsutsui L64854_REG_TCR);
372 1.1 pk tcr &= ~BPP_TCR_DIR;
373 1.2 pk bus_space_write_1(lsi->sc_bustag, lsi->sc_regs,
374 1.35 tsutsui L64854_REG_TCR, tcr);
375 1.1 pk
376 1.1 pk /* Enable DMA */
377 1.4 pk s = splbpp();
378 1.1 pk DMA_GO(lsi);
379 1.1 pk error = tsleep(sc, PZERO|PCATCH, "bppdma", 0);
380 1.4 pk splx(s);
381 1.1 pk if (error != 0)
382 1.1 pk goto out;
383 1.1 pk
384 1.1 pk /* Bail out if bottom half reported an error */
385 1.1 pk if ((error = sc->sc_error) != 0)
386 1.1 pk goto out;
387 1.4 pk
388 1.24 perry /*
389 1.6 eeh * lsi64854_pp_intr() does this part.
390 1.6 eeh *
391 1.6 eeh * len -= size;
392 1.6 eeh */
393 1.1 pk }
394 1.1 pk }
395 1.1 pk
396 1.1 pk out:
397 1.6 eeh DPRINTF(("bpp done %x\n", error));
398 1.1 pk s = splbpp();
399 1.1 pk sc->sc_flags &= ~BPP_LOCKED;
400 1.1 pk if ((sc->sc_flags & BPP_WANT) != 0) {
401 1.1 pk sc->sc_flags &= ~BPP_WANT;
402 1.1 pk wakeup(sc->sc_buf);
403 1.1 pk }
404 1.1 pk splx(s);
405 1.35 tsutsui return error;
406 1.1 pk }
407 1.1 pk
408 1.1 pk /* move to header: */
409 1.1 pk #define BPPIOCSPARAM _IOW('P', 0x1, struct hwstate)
410 1.1 pk #define BPPIOCGPARAM _IOR('P', 0x2, struct hwstate)
411 1.1 pk
412 1.1 pk int
413 1.35 tsutsui bppioctl(dev_t dev, u_long cmd, void *data, int flag, struct lwp *l)
414 1.1 pk {
415 1.35 tsutsui struct bpp_softc *sc;
416 1.25 christos struct proc *p = l->l_proc;
417 1.1 pk struct hwstate *hw, *chw;
418 1.1 pk int error = 0;
419 1.1 pk int s;
420 1.1 pk
421 1.35 tsutsui sc = device_lookup_private(&bpp_cd, BPPUNIT(dev));
422 1.35 tsutsui
423 1.1 pk switch(cmd) {
424 1.1 pk case BPPIOCSPARAM:
425 1.1 pk chw = &sc->sc_hwcurrent;
426 1.1 pk hw = (struct hwstate *)data;
427 1.1 pk
428 1.1 pk /*
429 1.1 pk * Extract and store user-settable bits.
430 1.1 pk */
431 1.1 pk #define _bpp_set(reg,mask) do { \
432 1.1 pk chw->reg &= ~(mask); \
433 1.1 pk chw->reg |= (hw->reg & (mask)); \
434 1.35 tsutsui } while (/* CONSTCOND */ 0)
435 1.1 pk _bpp_set(hw_hcr, BPP_HCR_DSS_MASK|BPP_HCR_DSW_MASK);
436 1.1 pk _bpp_set(hw_ocr, BPP_OCR_USER);
437 1.1 pk _bpp_set(hw_tcr, BPP_TCR_USER);
438 1.1 pk _bpp_set(hw_or, BPP_OR_USER);
439 1.1 pk _bpp_set(hw_irq, BPP_IRQ_USER);
440 1.1 pk #undef _bpp_set
441 1.1 pk
442 1.1 pk /* Apply settings */
443 1.1 pk s = splbpp();
444 1.1 pk bpp_setparams(sc, chw);
445 1.1 pk splx(s);
446 1.1 pk break;
447 1.1 pk case BPPIOCGPARAM:
448 1.1 pk *((struct hwstate *)data) = sc->sc_hwcurrent;
449 1.1 pk break;
450 1.1 pk case TIOCEXCL:
451 1.1 pk s = splbpp();
452 1.1 pk sc->sc_flags |= BPP_XCLUDE;
453 1.1 pk splx(s);
454 1.1 pk break;
455 1.1 pk case TIOCNXCL:
456 1.1 pk s = splbpp();
457 1.1 pk sc->sc_flags &= ~BPP_XCLUDE;
458 1.1 pk splx(s);
459 1.1 pk break;
460 1.1 pk case FIOASYNC:
461 1.45 ad mutex_enter(&proc_lock);
462 1.1 pk if (*(int *)data) {
463 1.1 pk if (sc->sc_asyncproc != NULL)
464 1.1 pk error = EBUSY;
465 1.1 pk else
466 1.21 fvdl sc->sc_asyncproc = p;
467 1.1 pk } else
468 1.1 pk sc->sc_asyncproc = NULL;
469 1.45 ad mutex_exit(&proc_lock);
470 1.1 pk break;
471 1.1 pk default:
472 1.1 pk break;
473 1.1 pk }
474 1.1 pk
475 1.35 tsutsui return error;
476 1.1 pk }
477 1.1 pk
478 1.1 pk int
479 1.35 tsutsui bpppoll(dev_t dev, int events, struct lwp *l)
480 1.1 pk {
481 1.35 tsutsui struct bpp_softc *sc;
482 1.1 pk int revents = 0;
483 1.1 pk
484 1.35 tsutsui sc = device_lookup_private(&bpp_cd, BPPUNIT(dev));
485 1.35 tsutsui
486 1.1 pk if (events & (POLLIN | POLLRDNORM)) {
487 1.1 pk /* read is not yet implemented */
488 1.1 pk }
489 1.1 pk
490 1.1 pk if (events & (POLLOUT | POLLWRNORM)) {
491 1.1 pk if ((sc->sc_flags & BPP_LOCKED) == 0)
492 1.1 pk revents |= (POLLOUT | POLLWRNORM);
493 1.1 pk }
494 1.1 pk
495 1.1 pk if (revents == 0) {
496 1.1 pk if (events & (POLLIN | POLLRDNORM))
497 1.25 christos selrecord(l, &sc->sc_rsel);
498 1.1 pk if (events & (POLLOUT | POLLWRNORM))
499 1.25 christos selrecord(l, &sc->sc_wsel);
500 1.1 pk }
501 1.1 pk
502 1.35 tsutsui return revents;
503 1.1 pk }
504 1.1 pk
505 1.17 jdolecek static void
506 1.17 jdolecek filt_bpprdetach(struct knote *kn)
507 1.17 jdolecek {
508 1.17 jdolecek struct bpp_softc *sc = kn->kn_hook;
509 1.17 jdolecek int s;
510 1.17 jdolecek
511 1.17 jdolecek s = splbpp();
512 1.46 thorpej selremove_knote(&sc->sc_rsel, kn);
513 1.17 jdolecek splx(s);
514 1.17 jdolecek }
515 1.17 jdolecek
516 1.17 jdolecek static int
517 1.17 jdolecek filt_bppread(struct knote *kn, long hint)
518 1.17 jdolecek {
519 1.17 jdolecek /* XXX Read not yet implemented. */
520 1.35 tsutsui return 0;
521 1.17 jdolecek }
522 1.17 jdolecek
523 1.42 maya static const struct filterops bppread_filtops = {
524 1.47 thorpej .f_flags = FILTEROP_ISFD,
525 1.42 maya .f_attach = NULL,
526 1.42 maya .f_detach = filt_bpprdetach,
527 1.42 maya .f_event = filt_bppread,
528 1.42 maya };
529 1.17 jdolecek
530 1.17 jdolecek static void
531 1.17 jdolecek filt_bppwdetach(struct knote *kn)
532 1.17 jdolecek {
533 1.17 jdolecek struct bpp_softc *sc = kn->kn_hook;
534 1.17 jdolecek int s;
535 1.17 jdolecek
536 1.17 jdolecek s = splbpp();
537 1.46 thorpej selremove_knote(&sc->sc_wsel, kn);
538 1.17 jdolecek splx(s);
539 1.17 jdolecek }
540 1.17 jdolecek
541 1.17 jdolecek static int
542 1.17 jdolecek filt_bpfwrite(struct knote *kn, long hint)
543 1.17 jdolecek {
544 1.17 jdolecek struct bpp_softc *sc = kn->kn_hook;
545 1.17 jdolecek
546 1.17 jdolecek if (sc->sc_flags & BPP_LOCKED)
547 1.35 tsutsui return 0;
548 1.17 jdolecek
549 1.17 jdolecek kn->kn_data = 0; /* XXXLUKEM (thorpej): what to put here? */
550 1.35 tsutsui return 1;
551 1.17 jdolecek }
552 1.17 jdolecek
553 1.42 maya static const struct filterops bppwrite_filtops = {
554 1.47 thorpej .f_flags = FILTEROP_ISFD,
555 1.42 maya .f_attach = NULL,
556 1.42 maya .f_detach = filt_bppwdetach,
557 1.42 maya .f_event = filt_bpfwrite,
558 1.42 maya };
559 1.17 jdolecek
560 1.17 jdolecek int
561 1.17 jdolecek bppkqfilter(dev_t dev, struct knote *kn)
562 1.17 jdolecek {
563 1.35 tsutsui struct bpp_softc *sc;
564 1.46 thorpej struct selinfo *sip;
565 1.17 jdolecek int s;
566 1.17 jdolecek
567 1.35 tsutsui sc = device_lookup_private(&bpp_cd, BPPUNIT(dev));
568 1.35 tsutsui
569 1.17 jdolecek switch (kn->kn_filter) {
570 1.17 jdolecek case EVFILT_READ:
571 1.46 thorpej sip = &sc->sc_rsel;
572 1.17 jdolecek kn->kn_fop = &bppread_filtops;
573 1.17 jdolecek break;
574 1.17 jdolecek
575 1.17 jdolecek case EVFILT_WRITE:
576 1.46 thorpej sip = &sc->sc_wsel;
577 1.17 jdolecek kn->kn_fop = &bppwrite_filtops;
578 1.17 jdolecek break;
579 1.17 jdolecek
580 1.17 jdolecek default:
581 1.35 tsutsui return EINVAL;
582 1.17 jdolecek }
583 1.17 jdolecek
584 1.17 jdolecek kn->kn_hook = sc;
585 1.17 jdolecek
586 1.17 jdolecek s = splbpp();
587 1.46 thorpej selrecord_knote(sip, kn);
588 1.17 jdolecek splx(s);
589 1.17 jdolecek
590 1.35 tsutsui return 0;
591 1.17 jdolecek }
592 1.17 jdolecek
593 1.1 pk int
594 1.35 tsutsui bppintr(void *arg)
595 1.1 pk {
596 1.1 pk struct bpp_softc *sc = arg;
597 1.1 pk struct lsi64854_softc *lsi = &sc->sc_lsi64854;
598 1.35 tsutsui uint16_t irq;
599 1.1 pk
600 1.6 eeh /* First handle any possible DMA interrupts */
601 1.6 eeh if (lsi64854_pp_intr((void *)lsi) == -1)
602 1.6 eeh sc->sc_error = 1;
603 1.6 eeh
604 1.1 pk irq = bus_space_read_2(lsi->sc_bustag, lsi->sc_regs, L64854_REG_ICR);
605 1.1 pk /* Ack all interrupts */
606 1.1 pk bus_space_write_2(lsi->sc_bustag, lsi->sc_regs, L64854_REG_ICR,
607 1.35 tsutsui irq | BPP_ALLIRQ);
608 1.1 pk
609 1.35 tsutsui DPRINTF(("%s: %x\n", __func__, irq));
610 1.1 pk /* Did our device interrupt? */
611 1.1 pk if ((irq & BPP_ALLIRQ) == 0)
612 1.35 tsutsui return 0;
613 1.1 pk
614 1.1 pk if ((sc->sc_flags & BPP_LOCKED) != 0)
615 1.1 pk wakeup(sc);
616 1.1 pk else if ((sc->sc_flags & BPP_WANT) != 0) {
617 1.1 pk sc->sc_flags &= ~BPP_WANT;
618 1.1 pk wakeup(sc->sc_buf);
619 1.1 pk } else {
620 1.32 rmind selnotify(&sc->sc_wsel, 0, 0);
621 1.36 ad if (sc->sc_asyncproc != NULL)
622 1.36 ad softint_schedule(sc->sc_sih);
623 1.1 pk }
624 1.35 tsutsui return 1;
625 1.1 pk }
626 1.36 ad
627 1.36 ad static void
628 1.36 ad bppsoftintr(void *cookie)
629 1.36 ad {
630 1.36 ad struct bpp_softc *sc = cookie;
631 1.36 ad
632 1.45 ad mutex_enter(&proc_lock);
633 1.36 ad if (sc->sc_asyncproc)
634 1.36 ad psignal(sc->sc_asyncproc, SIGIO);
635 1.45 ad mutex_exit(&proc_lock);
636 1.36 ad }
637