cs4231_sbus.c revision 1.48 1 1.48 christos /* $NetBSD: cs4231_sbus.c,v 1.48 2011/06/02 00:23:28 christos Exp $ */
2 1.2 pk
3 1.2 pk /*-
4 1.36 ad * Copyright (c) 1998, 1999, 2002, 2007 The NetBSD Foundation, Inc.
5 1.2 pk * All rights reserved.
6 1.2 pk *
7 1.2 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.2 pk * by Paul Kranenburg.
9 1.2 pk *
10 1.2 pk * Redistribution and use in source and binary forms, with or without
11 1.2 pk * modification, are permitted provided that the following conditions
12 1.2 pk * are met:
13 1.2 pk * 1. Redistributions of source code must retain the above copyright
14 1.2 pk * notice, this list of conditions and the following disclaimer.
15 1.2 pk * 2. Redistributions in binary form must reproduce the above copyright
16 1.2 pk * notice, this list of conditions and the following disclaimer in the
17 1.2 pk * documentation and/or other materials provided with the distribution.
18 1.2 pk *
19 1.2 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.2 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.2 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.2 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.2 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.2 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.2 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.2 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.2 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.2 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.2 pk * POSSIBILITY OF SUCH DAMAGE.
30 1.2 pk */
31 1.16 lukem
32 1.16 lukem #include <sys/cdefs.h>
33 1.48 christos __KERNEL_RCSID(0, "$NetBSD: cs4231_sbus.c,v 1.48 2011/06/02 00:23:28 christos Exp $");
34 1.1 pk
35 1.1 pk #include "audio.h"
36 1.1 pk #if NAUDIO > 0
37 1.1 pk
38 1.1 pk #include <sys/param.h>
39 1.1 pk #include <sys/systm.h>
40 1.1 pk #include <sys/errno.h>
41 1.1 pk #include <sys/device.h>
42 1.1 pk #include <sys/malloc.h>
43 1.35 ad #include <sys/bus.h>
44 1.35 ad #include <sys/intr.h>
45 1.15 pk
46 1.15 pk #include <dev/sbus/sbusvar.h>
47 1.1 pk
48 1.1 pk #include <sys/audioio.h>
49 1.1 pk #include <dev/audio_if.h>
50 1.1 pk
51 1.1 pk #include <dev/ic/ad1848reg.h>
52 1.1 pk #include <dev/ic/cs4231reg.h>
53 1.1 pk #include <dev/ic/ad1848var.h>
54 1.11 mrg #include <dev/ic/cs4231var.h>
55 1.1 pk
56 1.18 uwe #include <dev/ic/apcdmareg.h>
57 1.1 pk
58 1.18 uwe #ifdef AUDIO_DEBUG
59 1.18 uwe int cs4231_sbus_debug = 0;
60 1.18 uwe #define DPRINTF(x) if (cs4231_sbus_debug) printf x
61 1.18 uwe #else
62 1.18 uwe #define DPRINTF(x)
63 1.18 uwe #endif
64 1.18 uwe
65 1.18 uwe /* where APC DMA registers are located */
66 1.18 uwe #define CS4231_APCDMA_OFFSET 16
67 1.18 uwe
68 1.18 uwe /* interrupt enable bits except those specific for playback/capture */
69 1.18 uwe #define APC_ENABLE (APC_EI | APC_IE | APC_EIE)
70 1.18 uwe
71 1.18 uwe struct cs4231_sbus_softc {
72 1.18 uwe struct cs4231_softc sc_cs4231;
73 1.18 uwe
74 1.36 ad void *sc_pint;
75 1.36 ad void *sc_rint;
76 1.19 eeh bus_space_tag_t sc_bt; /* DMA controller tag */
77 1.19 eeh bus_space_handle_t sc_bh; /* DMA controller registers */
78 1.18 uwe };
79 1.18 uwe
80 1.18 uwe
81 1.45 cegger static int cs4231_sbus_match(device_t, cfdata_t, void *);
82 1.45 cegger static void cs4231_sbus_attach(device_t, device_t, void *);
83 1.40 martin static int cs4231_sbus_pint(void *);
84 1.40 martin static int cs4231_sbus_rint(void *);
85 1.1 pk
86 1.48 christos CFATTACH_DECL_NEW(audiocs_sbus, sizeof(struct cs4231_sbus_softc),
87 1.24 thorpej cs4231_sbus_match, cs4231_sbus_attach, NULL, NULL);
88 1.18 uwe
89 1.28 wiz /* audio_hw_if methods specific to apc DMA */
90 1.18 uwe static int cs4231_sbus_trigger_output(void *, void *, void *, int,
91 1.18 uwe void (*)(void *), void *,
92 1.31 kent const audio_params_t *);
93 1.18 uwe static int cs4231_sbus_trigger_input(void *, void *, void *, int,
94 1.18 uwe void (*)(void *), void *,
95 1.31 kent const audio_params_t *);
96 1.18 uwe static int cs4231_sbus_halt_output(void *);
97 1.18 uwe static int cs4231_sbus_halt_input(void *);
98 1.18 uwe
99 1.30 yamt const struct audio_hw_if audiocs_sbus_hw_if = {
100 1.18 uwe cs4231_open,
101 1.18 uwe cs4231_close,
102 1.18 uwe NULL, /* drain */
103 1.18 uwe ad1848_query_encoding,
104 1.18 uwe ad1848_set_params,
105 1.29 uwe NULL, /* round_blocksize */
106 1.18 uwe ad1848_commit_settings,
107 1.18 uwe NULL, /* init_output */
108 1.18 uwe NULL, /* init_input */
109 1.18 uwe NULL, /* start_output */
110 1.18 uwe NULL, /* start_input */
111 1.18 uwe cs4231_sbus_halt_output,
112 1.18 uwe cs4231_sbus_halt_input,
113 1.18 uwe NULL, /* speaker_ctl */
114 1.18 uwe cs4231_getdev,
115 1.18 uwe NULL, /* setfd */
116 1.18 uwe cs4231_set_port,
117 1.18 uwe cs4231_get_port,
118 1.18 uwe cs4231_query_devinfo,
119 1.18 uwe cs4231_malloc,
120 1.18 uwe cs4231_free,
121 1.29 uwe NULL, /* round_buffersize */
122 1.32 kent NULL, /* mappage */
123 1.18 uwe cs4231_get_props,
124 1.18 uwe cs4231_sbus_trigger_output,
125 1.18 uwe cs4231_sbus_trigger_input,
126 1.18 uwe NULL, /* dev_ioctl */
127 1.34 martin NULL, /* powerstate */
128 1.1 pk };
129 1.1 pk
130 1.1 pk
131 1.18 uwe #ifdef AUDIO_DEBUG
132 1.18 uwe static void cs4231_sbus_regdump(char *, struct cs4231_sbus_softc *);
133 1.18 uwe #endif
134 1.18 uwe
135 1.18 uwe static int cs4231_sbus_intr(void *);
136 1.18 uwe
137 1.18 uwe
138 1.18 uwe
139 1.18 uwe static int
140 1.45 cegger cs4231_sbus_match(device_t parent, cfdata_t cf, void *aux)
141 1.1 pk {
142 1.32 kent struct sbus_attach_args *sa;
143 1.1 pk
144 1.32 kent sa = aux;
145 1.32 kent return strcmp(sa->sa_name, AUDIOCS_PROM_NAME) == 0;
146 1.1 pk }
147 1.1 pk
148 1.18 uwe
149 1.18 uwe static void
150 1.45 cegger cs4231_sbus_attach(device_t parent, device_t self, void *aux)
151 1.1 pk {
152 1.32 kent struct cs4231_sbus_softc *sbsc;
153 1.32 kent struct cs4231_softc *sc;
154 1.32 kent struct sbus_attach_args *sa;
155 1.1 pk bus_space_handle_t bh;
156 1.1 pk
157 1.47 tsutsui sbsc = device_private(self);
158 1.32 kent sc = &sbsc->sc_cs4231;
159 1.32 kent sa = aux;
160 1.19 eeh sbsc->sc_bt = sc->sc_bustag = sa->sa_bustag;
161 1.1 pk sc->sc_dmatag = sa->sa_dmatag;
162 1.1 pk
163 1.39 ad sbsc->sc_pint = sparc_softintr_establish(IPL_VM,
164 1.42 ad (void *)cs4231_sbus_pint, sc);
165 1.39 ad sbsc->sc_rint = sparc_softintr_establish(IPL_VM,
166 1.42 ad (void *)cs4231_sbus_rint, sc);
167 1.36 ad
168 1.1 pk /*
169 1.1 pk * Map my registers in, if they aren't already in virtual
170 1.1 pk * address space.
171 1.1 pk */
172 1.1 pk if (sa->sa_npromvaddrs) {
173 1.19 eeh sbus_promaddr_to_handle(sa->sa_bustag,
174 1.19 eeh sa->sa_promvaddrs[0], &bh);
175 1.1 pk } else {
176 1.19 eeh if (sbus_bus_map(sa->sa_bustag, sa->sa_slot,
177 1.19 eeh sa->sa_offset, sa->sa_size, 0, &bh) != 0) {
178 1.37 cegger aprint_error("%s @ sbus: cannot map registers\n",
179 1.37 cegger device_xname(self));
180 1.1 pk return;
181 1.1 pk }
182 1.1 pk }
183 1.1 pk
184 1.19 eeh bus_space_subregion(sa->sa_bustag, bh, CS4231_APCDMA_OFFSET,
185 1.29 uwe APC_DMA_SIZE, &sbsc->sc_bh);
186 1.1 pk
187 1.48 christos cs4231_common_attach(sc, self, bh);
188 1.1 pk printf("\n");
189 1.1 pk
190 1.1 pk /* Establish interrupt channel */
191 1.12 pk if (sa->sa_nintr)
192 1.12 pk bus_intr_establish(sa->sa_bustag,
193 1.36 ad sa->sa_pri, IPL_SCHED,
194 1.18 uwe cs4231_sbus_intr, sbsc);
195 1.18 uwe
196 1.47 tsutsui audio_attach_mi(&audiocs_sbus_hw_if, sbsc, self);
197 1.18 uwe }
198 1.18 uwe
199 1.18 uwe
200 1.18 uwe #ifdef AUDIO_DEBUG
201 1.18 uwe static void
202 1.32 kent cs4231_sbus_regdump(char *label, struct cs4231_sbus_softc *sc)
203 1.18 uwe {
204 1.18 uwe char bits[128];
205 1.18 uwe
206 1.18 uwe printf("cs4231regdump(%s): regs:", label);
207 1.19 eeh printf("dmapva: 0x%x; ",
208 1.29 uwe bus_space_read_4(sc->sc_bh, sc->sc_bh, APC_DMA_PVA));
209 1.19 eeh printf("dmapc: 0x%x; ",
210 1.29 uwe bus_space_read_4(sc->sc_bh, sc->sc_bh, APC_DMA_PC));
211 1.19 eeh printf("dmapnva: 0x%x; ",
212 1.29 uwe bus_space_read_4(sc->sc_bh, sc->sc_bh, APC_DMA_PNVA));
213 1.19 eeh printf("dmapnc: 0x%x\n",
214 1.29 uwe bus_space_read_4(sc->sc_bh, sc->sc_bh, APC_DMA_PNC));
215 1.32 kent printf("dmacva: 0x%x; ",
216 1.29 uwe bus_space_read_4(sc->sc_bh, sc->sc_bh, APC_DMA_CVA));
217 1.32 kent printf("dmacc: 0x%x; ",
218 1.29 uwe bus_space_read_4(sc->sc_bh, sc->sc_bh, APC_DMA_CC));
219 1.32 kent printf("dmacnva: 0x%x; ",
220 1.29 uwe bus_space_read_4(sc->sc_bh, sc->sc_bh, APC_DMA_CNVA));
221 1.32 kent printf("dmacnc: 0x%x\n",
222 1.29 uwe bus_space_read_4(sc->sc_bh, sc->sc_bh, APC_DMA_CNC));
223 1.18 uwe
224 1.43 christos snprintb(bits, sizeof(bits), APC_BITS,
225 1.43 christos bus_space_read_4(sc->sc_bh, sc->sc_bh, APC_DMA_CSR));
226 1.43 christos printf("apc_dmacsr=%s\n", bits);
227 1.18 uwe
228 1.18 uwe ad1848_dump_regs(&sc->sc_cs4231.sc_ad1848);
229 1.18 uwe }
230 1.18 uwe #endif /* AUDIO_DEBUG */
231 1.18 uwe
232 1.18 uwe
233 1.18 uwe static int
234 1.32 kent cs4231_sbus_trigger_output(void *addr, void *start, void *end, int blksize,
235 1.32 kent void (*intr)(void *), void *arg,
236 1.32 kent const audio_params_t *param)
237 1.18 uwe {
238 1.32 kent struct cs4231_sbus_softc *sbsc;
239 1.32 kent struct cs4231_softc *sc;
240 1.32 kent struct cs_transfer *t;
241 1.32 kent uint32_t csr;
242 1.18 uwe bus_addr_t dmaaddr;
243 1.18 uwe bus_size_t dmasize;
244 1.18 uwe int ret;
245 1.18 uwe #ifdef AUDIO_DEBUG
246 1.18 uwe char bits[128];
247 1.18 uwe #endif
248 1.18 uwe
249 1.32 kent sbsc = addr;
250 1.32 kent sc = &sbsc->sc_cs4231;
251 1.32 kent t = &sc->sc_playback;
252 1.18 uwe ret = cs4231_transfer_init(sc, t, &dmaaddr, &dmasize,
253 1.18 uwe start, end, blksize, intr, arg);
254 1.18 uwe if (ret != 0)
255 1.32 kent return ret;
256 1.18 uwe
257 1.18 uwe DPRINTF(("trigger_output: was: %x %d, %x %d\n",
258 1.32 kent bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PVA),
259 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PC),
260 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNVA),
261 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNC)));
262 1.18 uwe
263 1.18 uwe /* load first block */
264 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNVA, dmaaddr);
265 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNC, dmasize);
266 1.18 uwe
267 1.18 uwe DPRINTF(("trigger_output: 1st: %x %d, %x %d\n",
268 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PVA),
269 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PC),
270 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNVA),
271 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNC)));
272 1.18 uwe
273 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
274 1.43 christos #ifdef AUDIO_DEBUG
275 1.43 christos snprintb(bits, sizeof(bits), APC_BITS, csr);
276 1.43 christos #endif
277 1.43 christos DPRINTF(("trigger_output: csr=%s\n", bits));
278 1.18 uwe if ((csr & PDMA_GO) == 0 || (csr & APC_PPAUSE) != 0) {
279 1.18 uwe int cfg;
280 1.18 uwe
281 1.19 eeh csr &= ~(APC_PPAUSE | APC_PMIE | APC_INTR_MASK);
282 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR, csr);
283 1.18 uwe
284 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
285 1.19 eeh csr &= ~APC_INTR_MASK;
286 1.18 uwe csr |= APC_ENABLE | APC_PIE | APC_PMIE | PDMA_GO;
287 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR, csr);
288 1.18 uwe
289 1.18 uwe ad_write(&sc->sc_ad1848, SP_LOWER_BASE_COUNT, 0xff);
290 1.18 uwe ad_write(&sc->sc_ad1848, SP_UPPER_BASE_COUNT, 0xff);
291 1.18 uwe
292 1.18 uwe cfg = ad_read(&sc->sc_ad1848, SP_INTERFACE_CONFIG);
293 1.18 uwe ad_write(&sc->sc_ad1848, SP_INTERFACE_CONFIG,
294 1.18 uwe (cfg | PLAYBACK_ENABLE));
295 1.18 uwe } else {
296 1.43 christos #ifdef AUDIO_DEBUG
297 1.43 christos snprintb(bits, sizeof(bits), APC_BITS, csr);
298 1.43 christos #endif
299 1.43 christos DPRINTF(("trigger_output: already: csr=%s\n", bits));
300 1.43 christos
301 1.18 uwe }
302 1.18 uwe
303 1.18 uwe /* load next block if we can */
304 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
305 1.19 eeh if (csr & APC_PD) {
306 1.21 mrg cs4231_transfer_advance(t, &dmaaddr, &dmasize);
307 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNVA, dmaaddr);
308 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNC, dmasize);
309 1.19 eeh
310 1.21 mrg DPRINTF(("trigger_output: 2nd: %x %d, %x %d\n",
311 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PVA),
312 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PC),
313 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNVA),
314 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNC)));
315 1.18 uwe }
316 1.18 uwe
317 1.32 kent return 0;
318 1.18 uwe }
319 1.18 uwe
320 1.18 uwe
321 1.18 uwe static int
322 1.32 kent cs4231_sbus_halt_output(void *addr)
323 1.18 uwe {
324 1.32 kent struct cs4231_sbus_softc *sbsc;
325 1.32 kent struct cs4231_softc *sc;
326 1.32 kent uint32_t csr;
327 1.18 uwe int cfg;
328 1.18 uwe #ifdef AUDIO_DEBUG
329 1.18 uwe char bits[128];
330 1.18 uwe #endif
331 1.18 uwe
332 1.32 kent sbsc = addr;
333 1.32 kent sc = &sbsc->sc_cs4231;
334 1.18 uwe sc->sc_playback.t_active = 0;
335 1.18 uwe
336 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
337 1.43 christos #ifdef AUDIO_DEBUG
338 1.43 christos snprintb(bits, sizeof(bits), APC_BITS, csr);
339 1.43 christos #endif
340 1.43 christos DPRINTF(("halt_output: csr=%s\n", bits));
341 1.18 uwe
342 1.18 uwe csr &= ~APC_INTR_MASK; /* do not clear interrupts accidentally */
343 1.18 uwe csr |= APC_PPAUSE; /* pause playback (let current complete) */
344 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR, csr);
345 1.32 kent
346 1.18 uwe /* let the curernt transfer complete */
347 1.18 uwe if (csr & PDMA_GO)
348 1.18 uwe do {
349 1.32 kent csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh,
350 1.29 uwe APC_DMA_CSR);
351 1.43 christos #ifdef AUDIO_DEBUG
352 1.43 christos snprintb(bits, sizeof(bits), APC_BITS, csr);
353 1.43 christos #endif
354 1.43 christos DPRINTF(("halt_output: csr=%s\n", bits));
355 1.18 uwe } while ((csr & APC_PM) == 0);
356 1.1 pk
357 1.18 uwe cfg = ad_read(&sc->sc_ad1848, SP_INTERFACE_CONFIG);
358 1.18 uwe ad_write(&sc->sc_ad1848, SP_INTERFACE_CONFIG,(cfg & ~PLAYBACK_ENABLE));
359 1.18 uwe
360 1.32 kent return 0;
361 1.1 pk }
362 1.18 uwe
363 1.18 uwe
364 1.18 uwe /* NB: we don't enable APC_CMIE and won't use APC_CM */
365 1.18 uwe static int
366 1.32 kent cs4231_sbus_trigger_input(void *addr, void *start, void *end, int blksize,
367 1.32 kent void (*intr)(void *), void *arg,
368 1.32 kent const audio_params_t *param)
369 1.18 uwe {
370 1.32 kent struct cs4231_sbus_softc *sbsc;
371 1.32 kent struct cs4231_softc *sc;
372 1.32 kent struct cs_transfer *t;
373 1.32 kent uint32_t csr;
374 1.18 uwe bus_addr_t dmaaddr;
375 1.18 uwe bus_size_t dmasize;
376 1.18 uwe int ret;
377 1.18 uwe #ifdef AUDIO_DEBUG
378 1.18 uwe char bits[128];
379 1.1 pk #endif
380 1.18 uwe
381 1.32 kent sbsc = addr;
382 1.32 kent sc = &sbsc->sc_cs4231;
383 1.32 kent t = &sc->sc_capture;
384 1.18 uwe ret = cs4231_transfer_init(sc, t, &dmaaddr, &dmasize,
385 1.18 uwe start, end, blksize, intr, arg);
386 1.18 uwe if (ret != 0)
387 1.32 kent return ret;
388 1.18 uwe
389 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
390 1.43 christos #ifdef AUDIO_DEBUG
391 1.43 christos snprintb(bits, sizeof(bits), APC_BITS, csr);
392 1.43 christos #endif
393 1.43 christos DPRINTF(("trigger_input: csr=%s\n", bits));
394 1.18 uwe DPRINTF(("trigger_input: was: %x %d, %x %d\n",
395 1.32 kent bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CVA),
396 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CC),
397 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNVA),
398 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNC)));
399 1.18 uwe
400 1.18 uwe /* supply first block */
401 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNVA, dmaaddr);
402 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNC, dmasize);
403 1.18 uwe
404 1.18 uwe DPRINTF(("trigger_input: 1st: %x %d, %x %d\n",
405 1.32 kent bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CVA),
406 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CC),
407 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNVA),
408 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNC)));
409 1.18 uwe
410 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
411 1.18 uwe if ((csr & CDMA_GO) == 0 || (csr & APC_CPAUSE) != 0) {
412 1.18 uwe int cfg;
413 1.18 uwe
414 1.19 eeh csr &= ~(APC_CPAUSE | APC_CMIE | APC_INTR_MASK);
415 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR, csr);
416 1.18 uwe
417 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
418 1.19 eeh csr &= ~APC_INTR_MASK;
419 1.18 uwe csr |= APC_ENABLE | APC_CIE | CDMA_GO;
420 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR, csr);
421 1.18 uwe
422 1.18 uwe ad_write(&sc->sc_ad1848, CS_LOWER_REC_CNT, 0xff);
423 1.18 uwe ad_write(&sc->sc_ad1848, CS_UPPER_REC_CNT, 0xff);
424 1.18 uwe
425 1.18 uwe cfg = ad_read(&sc->sc_ad1848, SP_INTERFACE_CONFIG);
426 1.18 uwe ad_write(&sc->sc_ad1848, SP_INTERFACE_CONFIG,
427 1.18 uwe (cfg | CAPTURE_ENABLE));
428 1.18 uwe } else {
429 1.43 christos #ifdef AUDIO_DEBUG
430 1.43 christos snprintb(bits, sizeof(bits), APC_BITS, csr);
431 1.43 christos #endif
432 1.43 christos DPRINTF(("trigger_input: already: csr=%s\n", bits));
433 1.18 uwe }
434 1.18 uwe
435 1.18 uwe /* supply next block if we can */
436 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
437 1.21 mrg if (csr & APC_CD) {
438 1.21 mrg cs4231_transfer_advance(t, &dmaaddr, &dmasize);
439 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNVA, dmaaddr);
440 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNC, dmasize);
441 1.21 mrg DPRINTF(("trigger_input: 2nd: %x %d, %x %d\n",
442 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CVA),
443 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CC),
444 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNVA),
445 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNC)));
446 1.18 uwe }
447 1.18 uwe
448 1.32 kent return 0;
449 1.18 uwe }
450 1.18 uwe
451 1.18 uwe
452 1.18 uwe static int
453 1.32 kent cs4231_sbus_halt_input(void *addr)
454 1.18 uwe {
455 1.32 kent struct cs4231_sbus_softc *sbsc;
456 1.32 kent struct cs4231_softc *sc;
457 1.32 kent uint32_t csr;
458 1.18 uwe int cfg;
459 1.18 uwe #ifdef AUDIO_DEBUG
460 1.18 uwe char bits[128];
461 1.18 uwe #endif
462 1.18 uwe
463 1.32 kent sbsc = addr;
464 1.32 kent sc = &sbsc->sc_cs4231;
465 1.18 uwe sc->sc_capture.t_active = 0;
466 1.18 uwe
467 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
468 1.43 christos #ifdef AUDIO_DEBUG
469 1.43 christos snprintb(bits, sizeof(bits), APC_BITS, csr);
470 1.43 christos #endif
471 1.43 christos DPRINTF(("halt_input: csr=%s\n", bits));
472 1.43 christos
473 1.18 uwe
474 1.18 uwe csr &= ~APC_INTR_MASK; /* do not clear interrupts accidentally */
475 1.18 uwe csr |= APC_CPAUSE;
476 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR, csr);
477 1.18 uwe
478 1.18 uwe /* let the curernt transfer complete */
479 1.18 uwe if (csr & CDMA_GO)
480 1.18 uwe do {
481 1.19 eeh csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh,
482 1.29 uwe APC_DMA_CSR);
483 1.43 christos #ifdef AUDIO_DEBUG
484 1.43 christos snprintb(bits, sizeof(bits), APC_BITS, csr);
485 1.43 christos #endif
486 1.43 christos DPRINTF(("halt_input: csr=%s\n", bits));
487 1.43 christos
488 1.43 christos
489 1.18 uwe } while ((csr & APC_CM) == 0);
490 1.18 uwe
491 1.18 uwe cfg = ad_read(&sc->sc_ad1848, SP_INTERFACE_CONFIG);
492 1.18 uwe ad_write(&sc->sc_ad1848, SP_INTERFACE_CONFIG, (cfg & ~CAPTURE_ENABLE));
493 1.18 uwe
494 1.32 kent return 0;
495 1.18 uwe }
496 1.18 uwe
497 1.18 uwe
498 1.18 uwe static int
499 1.32 kent cs4231_sbus_intr(void *arg)
500 1.18 uwe {
501 1.32 kent struct cs4231_sbus_softc *sbsc;
502 1.32 kent struct cs4231_softc *sc;
503 1.32 kent uint32_t csr;
504 1.18 uwe int status;
505 1.18 uwe bus_addr_t dmaaddr;
506 1.18 uwe bus_size_t dmasize;
507 1.18 uwe int served;
508 1.18 uwe #if defined(AUDIO_DEBUG) || defined(DIAGNOSTIC)
509 1.18 uwe char bits[128];
510 1.18 uwe #endif
511 1.18 uwe
512 1.32 kent sbsc = arg;
513 1.32 kent sc = &sbsc->sc_cs4231;
514 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
515 1.18 uwe if ((csr & APC_INTR_MASK) == 0) /* any interrupt pedning? */
516 1.32 kent return 0;
517 1.18 uwe
518 1.19 eeh /* write back DMA status to clear interrupt */
519 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR, csr);
520 1.18 uwe ++sc->sc_intrcnt.ev_count;
521 1.18 uwe served = 0;
522 1.18 uwe
523 1.18 uwe #ifdef AUDIO_DEBUG
524 1.18 uwe if (cs4231_sbus_debug > 1)
525 1.18 uwe cs4231_sbus_regdump("audiointr", sbsc);
526 1.18 uwe #endif
527 1.18 uwe
528 1.18 uwe status = ADREAD(&sc->sc_ad1848, AD1848_STATUS);
529 1.43 christos #ifdef AUDIO_DEBUG
530 1.43 christos snprintb(bits, sizeof(bits), AD_R2_BITS, status);
531 1.43 christos #endif
532 1.48 christos DPRINTF(("%s: status: %s\n", device_xname(sc->sc_ad1848.sc_dev),
533 1.43 christos bits));
534 1.18 uwe if (status & INTERRUPT_STATUS) {
535 1.18 uwe #ifdef AUDIO_DEBUG
536 1.18 uwe int reason;
537 1.18 uwe
538 1.18 uwe reason = ad_read(&sc->sc_ad1848, CS_IRQ_STATUS);
539 1.43 christos snprintb(bits, sizeof(bits), CS_I24_BITS, reason);
540 1.48 christos DPRINTF(("%s: i24: %s\n", device_xname(sc->sc_ad1848.sc_dev),
541 1.43 christos bits));
542 1.18 uwe #endif
543 1.18 uwe /* clear ad1848 interrupt */
544 1.18 uwe ADWRITE(&sc->sc_ad1848, AD1848_STATUS, 0);
545 1.18 uwe }
546 1.32 kent
547 1.18 uwe if (csr & APC_CI) {
548 1.18 uwe if (csr & APC_CD) { /* can supply new block */
549 1.18 uwe struct cs_transfer *t = &sc->sc_capture;
550 1.18 uwe
551 1.18 uwe cs4231_transfer_advance(t, &dmaaddr, &dmasize);
552 1.19 eeh bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh,
553 1.29 uwe APC_DMA_CNVA, dmaaddr);
554 1.19 eeh bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh,
555 1.29 uwe APC_DMA_CNC, dmasize);
556 1.18 uwe
557 1.18 uwe if (t->t_intr != NULL)
558 1.39 ad sparc_softintr_schedule(sbsc->sc_rint);
559 1.18 uwe ++t->t_intrcnt.ev_count;
560 1.18 uwe served = 1;
561 1.18 uwe }
562 1.18 uwe }
563 1.18 uwe
564 1.18 uwe if (csr & APC_PMI) {
565 1.18 uwe if (!sc->sc_playback.t_active)
566 1.18 uwe served = 1; /* draining in halt_output() */
567 1.18 uwe }
568 1.18 uwe
569 1.18 uwe if (csr & APC_PI) {
570 1.18 uwe if (csr & APC_PD) { /* can load new block */
571 1.18 uwe struct cs_transfer *t = &sc->sc_playback;
572 1.18 uwe
573 1.18 uwe if (t->t_active) {
574 1.18 uwe cs4231_transfer_advance(t, &dmaaddr, &dmasize);
575 1.19 eeh bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh,
576 1.29 uwe APC_DMA_PNVA, dmaaddr);
577 1.19 eeh bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh,
578 1.29 uwe APC_DMA_PNC, dmasize);
579 1.18 uwe }
580 1.18 uwe
581 1.18 uwe if (t->t_intr != NULL)
582 1.39 ad sparc_softintr_schedule(sbsc->sc_pint);
583 1.18 uwe ++t->t_intrcnt.ev_count;
584 1.18 uwe served = 1;
585 1.18 uwe }
586 1.18 uwe }
587 1.18 uwe
588 1.18 uwe /* got an interrupt we don't know how to handle */
589 1.18 uwe if (!served) {
590 1.18 uwe #ifdef DIAGNOSTIC
591 1.43 christos snprintb(bits, sizeof(bits), APC_BITS, csr);
592 1.43 christos printf("%s: unhandled csr=%s\n",
593 1.48 christos device_xname(sc->sc_ad1848.sc_dev), bits);
594 1.18 uwe #endif
595 1.18 uwe /* evcnt? */
596 1.18 uwe }
597 1.18 uwe
598 1.32 kent return 1;
599 1.18 uwe }
600 1.18 uwe
601 1.40 martin static int
602 1.36 ad cs4231_sbus_pint(void *cookie)
603 1.36 ad {
604 1.36 ad struct cs4231_softc *sc = cookie;
605 1.39 ad struct cs_transfer *t;
606 1.36 ad
607 1.39 ad KERNEL_LOCK(1, NULL);
608 1.39 ad t = &sc->sc_playback;
609 1.36 ad if (t->t_intr != NULL)
610 1.36 ad (*t->t_intr)(t->t_arg);
611 1.39 ad KERNEL_UNLOCK_ONE(NULL);
612 1.40 martin return 0;
613 1.36 ad }
614 1.36 ad
615 1.40 martin static int
616 1.36 ad cs4231_sbus_rint(void *cookie)
617 1.36 ad {
618 1.36 ad struct cs4231_softc *sc = cookie;
619 1.39 ad struct cs_transfer *t;
620 1.36 ad
621 1.39 ad KERNEL_LOCK(1, NULL);
622 1.39 ad t = &sc->sc_capture;
623 1.36 ad if (t->t_intr != NULL)
624 1.36 ad (*t->t_intr)(t->t_arg);
625 1.39 ad KERNEL_UNLOCK_ONE(NULL);
626 1.40 martin return 0;
627 1.36 ad }
628 1.36 ad
629 1.18 uwe #endif /* NAUDIO > 0 */
630