cs4231_sbus.c revision 1.50 1 1.50 martin /* $NetBSD: cs4231_sbus.c,v 1.50 2017/05/02 08:11:16 martin Exp $ */
2 1.2 pk
3 1.2 pk /*-
4 1.36 ad * Copyright (c) 1998, 1999, 2002, 2007 The NetBSD Foundation, Inc.
5 1.2 pk * All rights reserved.
6 1.2 pk *
7 1.2 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.2 pk * by Paul Kranenburg.
9 1.2 pk *
10 1.2 pk * Redistribution and use in source and binary forms, with or without
11 1.2 pk * modification, are permitted provided that the following conditions
12 1.2 pk * are met:
13 1.2 pk * 1. Redistributions of source code must retain the above copyright
14 1.2 pk * notice, this list of conditions and the following disclaimer.
15 1.2 pk * 2. Redistributions in binary form must reproduce the above copyright
16 1.2 pk * notice, this list of conditions and the following disclaimer in the
17 1.2 pk * documentation and/or other materials provided with the distribution.
18 1.2 pk *
19 1.2 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.2 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.2 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.2 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.2 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.2 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.2 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.2 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.2 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.2 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.2 pk * POSSIBILITY OF SUCH DAMAGE.
30 1.2 pk */
31 1.16 lukem
32 1.16 lukem #include <sys/cdefs.h>
33 1.50 martin __KERNEL_RCSID(0, "$NetBSD: cs4231_sbus.c,v 1.50 2017/05/02 08:11:16 martin Exp $");
34 1.1 pk
35 1.1 pk #include "audio.h"
36 1.1 pk #if NAUDIO > 0
37 1.1 pk
38 1.1 pk #include <sys/param.h>
39 1.1 pk #include <sys/systm.h>
40 1.1 pk #include <sys/errno.h>
41 1.1 pk #include <sys/device.h>
42 1.1 pk #include <sys/malloc.h>
43 1.35 ad #include <sys/bus.h>
44 1.35 ad #include <sys/intr.h>
45 1.15 pk
46 1.15 pk #include <dev/sbus/sbusvar.h>
47 1.1 pk
48 1.1 pk #include <sys/audioio.h>
49 1.1 pk #include <dev/audio_if.h>
50 1.1 pk
51 1.1 pk #include <dev/ic/ad1848reg.h>
52 1.1 pk #include <dev/ic/cs4231reg.h>
53 1.1 pk #include <dev/ic/ad1848var.h>
54 1.11 mrg #include <dev/ic/cs4231var.h>
55 1.1 pk
56 1.18 uwe #include <dev/ic/apcdmareg.h>
57 1.1 pk
58 1.18 uwe #ifdef AUDIO_DEBUG
59 1.18 uwe int cs4231_sbus_debug = 0;
60 1.18 uwe #define DPRINTF(x) if (cs4231_sbus_debug) printf x
61 1.18 uwe #else
62 1.18 uwe #define DPRINTF(x)
63 1.18 uwe #endif
64 1.18 uwe
65 1.18 uwe /* where APC DMA registers are located */
66 1.18 uwe #define CS4231_APCDMA_OFFSET 16
67 1.18 uwe
68 1.18 uwe /* interrupt enable bits except those specific for playback/capture */
69 1.18 uwe #define APC_ENABLE (APC_EI | APC_IE | APC_EIE)
70 1.18 uwe
71 1.18 uwe struct cs4231_sbus_softc {
72 1.18 uwe struct cs4231_softc sc_cs4231;
73 1.18 uwe
74 1.36 ad void *sc_pint;
75 1.36 ad void *sc_rint;
76 1.19 eeh bus_space_tag_t sc_bt; /* DMA controller tag */
77 1.19 eeh bus_space_handle_t sc_bh; /* DMA controller registers */
78 1.18 uwe };
79 1.18 uwe
80 1.18 uwe
81 1.45 cegger static int cs4231_sbus_match(device_t, cfdata_t, void *);
82 1.45 cegger static void cs4231_sbus_attach(device_t, device_t, void *);
83 1.40 martin static int cs4231_sbus_pint(void *);
84 1.40 martin static int cs4231_sbus_rint(void *);
85 1.1 pk
86 1.48 christos CFATTACH_DECL_NEW(audiocs_sbus, sizeof(struct cs4231_sbus_softc),
87 1.24 thorpej cs4231_sbus_match, cs4231_sbus_attach, NULL, NULL);
88 1.18 uwe
89 1.28 wiz /* audio_hw_if methods specific to apc DMA */
90 1.18 uwe static int cs4231_sbus_trigger_output(void *, void *, void *, int,
91 1.18 uwe void (*)(void *), void *,
92 1.31 kent const audio_params_t *);
93 1.18 uwe static int cs4231_sbus_trigger_input(void *, void *, void *, int,
94 1.18 uwe void (*)(void *), void *,
95 1.31 kent const audio_params_t *);
96 1.18 uwe static int cs4231_sbus_halt_output(void *);
97 1.18 uwe static int cs4231_sbus_halt_input(void *);
98 1.18 uwe
99 1.30 yamt const struct audio_hw_if audiocs_sbus_hw_if = {
100 1.18 uwe cs4231_open,
101 1.18 uwe cs4231_close,
102 1.18 uwe NULL, /* drain */
103 1.18 uwe ad1848_query_encoding,
104 1.18 uwe ad1848_set_params,
105 1.29 uwe NULL, /* round_blocksize */
106 1.18 uwe ad1848_commit_settings,
107 1.18 uwe NULL, /* init_output */
108 1.18 uwe NULL, /* init_input */
109 1.18 uwe NULL, /* start_output */
110 1.18 uwe NULL, /* start_input */
111 1.18 uwe cs4231_sbus_halt_output,
112 1.18 uwe cs4231_sbus_halt_input,
113 1.18 uwe NULL, /* speaker_ctl */
114 1.18 uwe cs4231_getdev,
115 1.18 uwe NULL, /* setfd */
116 1.18 uwe cs4231_set_port,
117 1.18 uwe cs4231_get_port,
118 1.18 uwe cs4231_query_devinfo,
119 1.18 uwe cs4231_malloc,
120 1.18 uwe cs4231_free,
121 1.29 uwe NULL, /* round_buffersize */
122 1.32 kent NULL, /* mappage */
123 1.18 uwe cs4231_get_props,
124 1.18 uwe cs4231_sbus_trigger_output,
125 1.18 uwe cs4231_sbus_trigger_input,
126 1.18 uwe NULL, /* dev_ioctl */
127 1.49 jmcneill ad1848_get_locks,
128 1.1 pk };
129 1.1 pk
130 1.1 pk
131 1.18 uwe #ifdef AUDIO_DEBUG
132 1.50 martin static void cs4231_sbus_regdump(const char *, struct cs4231_sbus_softc *);
133 1.18 uwe #endif
134 1.18 uwe
135 1.18 uwe static int cs4231_sbus_intr(void *);
136 1.18 uwe
137 1.18 uwe
138 1.18 uwe
139 1.18 uwe static int
140 1.45 cegger cs4231_sbus_match(device_t parent, cfdata_t cf, void *aux)
141 1.1 pk {
142 1.32 kent struct sbus_attach_args *sa;
143 1.1 pk
144 1.32 kent sa = aux;
145 1.32 kent return strcmp(sa->sa_name, AUDIOCS_PROM_NAME) == 0;
146 1.1 pk }
147 1.1 pk
148 1.18 uwe
149 1.18 uwe static void
150 1.45 cegger cs4231_sbus_attach(device_t parent, device_t self, void *aux)
151 1.1 pk {
152 1.32 kent struct cs4231_sbus_softc *sbsc;
153 1.32 kent struct cs4231_softc *sc;
154 1.32 kent struct sbus_attach_args *sa;
155 1.1 pk bus_space_handle_t bh;
156 1.1 pk
157 1.47 tsutsui sbsc = device_private(self);
158 1.32 kent sc = &sbsc->sc_cs4231;
159 1.32 kent sa = aux;
160 1.19 eeh sbsc->sc_bt = sc->sc_bustag = sa->sa_bustag;
161 1.1 pk sc->sc_dmatag = sa->sa_dmatag;
162 1.1 pk
163 1.49 jmcneill sbsc->sc_pint = sparc_softintr_establish(IPL_SCHED,
164 1.42 ad (void *)cs4231_sbus_pint, sc);
165 1.49 jmcneill sbsc->sc_rint = sparc_softintr_establish(IPL_SCHED,
166 1.42 ad (void *)cs4231_sbus_rint, sc);
167 1.36 ad
168 1.1 pk /*
169 1.1 pk * Map my registers in, if they aren't already in virtual
170 1.1 pk * address space.
171 1.1 pk */
172 1.1 pk if (sa->sa_npromvaddrs) {
173 1.19 eeh sbus_promaddr_to_handle(sa->sa_bustag,
174 1.19 eeh sa->sa_promvaddrs[0], &bh);
175 1.1 pk } else {
176 1.19 eeh if (sbus_bus_map(sa->sa_bustag, sa->sa_slot,
177 1.19 eeh sa->sa_offset, sa->sa_size, 0, &bh) != 0) {
178 1.37 cegger aprint_error("%s @ sbus: cannot map registers\n",
179 1.37 cegger device_xname(self));
180 1.1 pk return;
181 1.1 pk }
182 1.1 pk }
183 1.1 pk
184 1.19 eeh bus_space_subregion(sa->sa_bustag, bh, CS4231_APCDMA_OFFSET,
185 1.29 uwe APC_DMA_SIZE, &sbsc->sc_bh);
186 1.1 pk
187 1.48 christos cs4231_common_attach(sc, self, bh);
188 1.1 pk printf("\n");
189 1.1 pk
190 1.49 jmcneill ad1848_init_locks(&sc->sc_ad1848, IPL_SCHED);
191 1.1 pk /* Establish interrupt channel */
192 1.12 pk if (sa->sa_nintr)
193 1.12 pk bus_intr_establish(sa->sa_bustag,
194 1.36 ad sa->sa_pri, IPL_SCHED,
195 1.18 uwe cs4231_sbus_intr, sbsc);
196 1.18 uwe
197 1.47 tsutsui audio_attach_mi(&audiocs_sbus_hw_if, sbsc, self);
198 1.18 uwe }
199 1.18 uwe
200 1.18 uwe
201 1.18 uwe #ifdef AUDIO_DEBUG
202 1.18 uwe static void
203 1.50 martin cs4231_sbus_regdump(const char *label, struct cs4231_sbus_softc *sc)
204 1.18 uwe {
205 1.18 uwe char bits[128];
206 1.18 uwe
207 1.18 uwe printf("cs4231regdump(%s): regs:", label);
208 1.19 eeh printf("dmapva: 0x%x; ",
209 1.50 martin bus_space_read_4(sc->sc_bt, sc->sc_bh, APC_DMA_PVA));
210 1.19 eeh printf("dmapc: 0x%x; ",
211 1.50 martin bus_space_read_4(sc->sc_bt, sc->sc_bh, APC_DMA_PC));
212 1.19 eeh printf("dmapnva: 0x%x; ",
213 1.50 martin bus_space_read_4(sc->sc_bt, sc->sc_bh, APC_DMA_PNVA));
214 1.19 eeh printf("dmapnc: 0x%x\n",
215 1.50 martin bus_space_read_4(sc->sc_bt, sc->sc_bh, APC_DMA_PNC));
216 1.32 kent printf("dmacva: 0x%x; ",
217 1.50 martin bus_space_read_4(sc->sc_bt, sc->sc_bh, APC_DMA_CVA));
218 1.32 kent printf("dmacc: 0x%x; ",
219 1.50 martin bus_space_read_4(sc->sc_bt, sc->sc_bh, APC_DMA_CC));
220 1.32 kent printf("dmacnva: 0x%x; ",
221 1.50 martin bus_space_read_4(sc->sc_bt, sc->sc_bh, APC_DMA_CNVA));
222 1.32 kent printf("dmacnc: 0x%x\n",
223 1.50 martin bus_space_read_4(sc->sc_bt, sc->sc_bh, APC_DMA_CNC));
224 1.18 uwe
225 1.43 christos snprintb(bits, sizeof(bits), APC_BITS,
226 1.50 martin bus_space_read_4(sc->sc_bt, sc->sc_bh, APC_DMA_CSR));
227 1.43 christos printf("apc_dmacsr=%s\n", bits);
228 1.18 uwe
229 1.18 uwe ad1848_dump_regs(&sc->sc_cs4231.sc_ad1848);
230 1.18 uwe }
231 1.18 uwe #endif /* AUDIO_DEBUG */
232 1.18 uwe
233 1.18 uwe
234 1.18 uwe static int
235 1.32 kent cs4231_sbus_trigger_output(void *addr, void *start, void *end, int blksize,
236 1.32 kent void (*intr)(void *), void *arg,
237 1.32 kent const audio_params_t *param)
238 1.18 uwe {
239 1.32 kent struct cs4231_sbus_softc *sbsc;
240 1.32 kent struct cs4231_softc *sc;
241 1.32 kent struct cs_transfer *t;
242 1.32 kent uint32_t csr;
243 1.18 uwe bus_addr_t dmaaddr;
244 1.18 uwe bus_size_t dmasize;
245 1.18 uwe int ret;
246 1.18 uwe #ifdef AUDIO_DEBUG
247 1.18 uwe char bits[128];
248 1.18 uwe #endif
249 1.18 uwe
250 1.32 kent sbsc = addr;
251 1.32 kent sc = &sbsc->sc_cs4231;
252 1.32 kent t = &sc->sc_playback;
253 1.18 uwe ret = cs4231_transfer_init(sc, t, &dmaaddr, &dmasize,
254 1.18 uwe start, end, blksize, intr, arg);
255 1.18 uwe if (ret != 0)
256 1.32 kent return ret;
257 1.18 uwe
258 1.18 uwe DPRINTF(("trigger_output: was: %x %d, %x %d\n",
259 1.32 kent bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PVA),
260 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PC),
261 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNVA),
262 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNC)));
263 1.18 uwe
264 1.18 uwe /* load first block */
265 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNVA, dmaaddr);
266 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNC, dmasize);
267 1.18 uwe
268 1.18 uwe DPRINTF(("trigger_output: 1st: %x %d, %x %d\n",
269 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PVA),
270 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PC),
271 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNVA),
272 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNC)));
273 1.18 uwe
274 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
275 1.43 christos #ifdef AUDIO_DEBUG
276 1.43 christos snprintb(bits, sizeof(bits), APC_BITS, csr);
277 1.43 christos #endif
278 1.43 christos DPRINTF(("trigger_output: csr=%s\n", bits));
279 1.18 uwe if ((csr & PDMA_GO) == 0 || (csr & APC_PPAUSE) != 0) {
280 1.18 uwe int cfg;
281 1.18 uwe
282 1.19 eeh csr &= ~(APC_PPAUSE | APC_PMIE | APC_INTR_MASK);
283 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR, csr);
284 1.18 uwe
285 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
286 1.19 eeh csr &= ~APC_INTR_MASK;
287 1.18 uwe csr |= APC_ENABLE | APC_PIE | APC_PMIE | PDMA_GO;
288 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR, csr);
289 1.18 uwe
290 1.18 uwe ad_write(&sc->sc_ad1848, SP_LOWER_BASE_COUNT, 0xff);
291 1.18 uwe ad_write(&sc->sc_ad1848, SP_UPPER_BASE_COUNT, 0xff);
292 1.18 uwe
293 1.18 uwe cfg = ad_read(&sc->sc_ad1848, SP_INTERFACE_CONFIG);
294 1.18 uwe ad_write(&sc->sc_ad1848, SP_INTERFACE_CONFIG,
295 1.18 uwe (cfg | PLAYBACK_ENABLE));
296 1.18 uwe } else {
297 1.43 christos #ifdef AUDIO_DEBUG
298 1.43 christos snprintb(bits, sizeof(bits), APC_BITS, csr);
299 1.43 christos #endif
300 1.43 christos DPRINTF(("trigger_output: already: csr=%s\n", bits));
301 1.43 christos
302 1.18 uwe }
303 1.18 uwe
304 1.18 uwe /* load next block if we can */
305 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
306 1.19 eeh if (csr & APC_PD) {
307 1.21 mrg cs4231_transfer_advance(t, &dmaaddr, &dmasize);
308 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNVA, dmaaddr);
309 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNC, dmasize);
310 1.19 eeh
311 1.21 mrg DPRINTF(("trigger_output: 2nd: %x %d, %x %d\n",
312 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PVA),
313 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PC),
314 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNVA),
315 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_PNC)));
316 1.18 uwe }
317 1.18 uwe
318 1.32 kent return 0;
319 1.18 uwe }
320 1.18 uwe
321 1.18 uwe
322 1.18 uwe static int
323 1.32 kent cs4231_sbus_halt_output(void *addr)
324 1.18 uwe {
325 1.32 kent struct cs4231_sbus_softc *sbsc;
326 1.32 kent struct cs4231_softc *sc;
327 1.32 kent uint32_t csr;
328 1.18 uwe int cfg;
329 1.18 uwe #ifdef AUDIO_DEBUG
330 1.18 uwe char bits[128];
331 1.18 uwe #endif
332 1.18 uwe
333 1.32 kent sbsc = addr;
334 1.32 kent sc = &sbsc->sc_cs4231;
335 1.18 uwe sc->sc_playback.t_active = 0;
336 1.18 uwe
337 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
338 1.43 christos #ifdef AUDIO_DEBUG
339 1.43 christos snprintb(bits, sizeof(bits), APC_BITS, csr);
340 1.43 christos #endif
341 1.43 christos DPRINTF(("halt_output: csr=%s\n", bits));
342 1.18 uwe
343 1.18 uwe csr &= ~APC_INTR_MASK; /* do not clear interrupts accidentally */
344 1.18 uwe csr |= APC_PPAUSE; /* pause playback (let current complete) */
345 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR, csr);
346 1.32 kent
347 1.18 uwe /* let the curernt transfer complete */
348 1.18 uwe if (csr & PDMA_GO)
349 1.18 uwe do {
350 1.32 kent csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh,
351 1.29 uwe APC_DMA_CSR);
352 1.43 christos #ifdef AUDIO_DEBUG
353 1.43 christos snprintb(bits, sizeof(bits), APC_BITS, csr);
354 1.43 christos #endif
355 1.43 christos DPRINTF(("halt_output: csr=%s\n", bits));
356 1.18 uwe } while ((csr & APC_PM) == 0);
357 1.1 pk
358 1.18 uwe cfg = ad_read(&sc->sc_ad1848, SP_INTERFACE_CONFIG);
359 1.18 uwe ad_write(&sc->sc_ad1848, SP_INTERFACE_CONFIG,(cfg & ~PLAYBACK_ENABLE));
360 1.18 uwe
361 1.32 kent return 0;
362 1.1 pk }
363 1.18 uwe
364 1.18 uwe
365 1.18 uwe /* NB: we don't enable APC_CMIE and won't use APC_CM */
366 1.18 uwe static int
367 1.32 kent cs4231_sbus_trigger_input(void *addr, void *start, void *end, int blksize,
368 1.32 kent void (*intr)(void *), void *arg,
369 1.32 kent const audio_params_t *param)
370 1.18 uwe {
371 1.32 kent struct cs4231_sbus_softc *sbsc;
372 1.32 kent struct cs4231_softc *sc;
373 1.32 kent struct cs_transfer *t;
374 1.32 kent uint32_t csr;
375 1.18 uwe bus_addr_t dmaaddr;
376 1.18 uwe bus_size_t dmasize;
377 1.18 uwe int ret;
378 1.18 uwe #ifdef AUDIO_DEBUG
379 1.18 uwe char bits[128];
380 1.1 pk #endif
381 1.18 uwe
382 1.32 kent sbsc = addr;
383 1.32 kent sc = &sbsc->sc_cs4231;
384 1.32 kent t = &sc->sc_capture;
385 1.18 uwe ret = cs4231_transfer_init(sc, t, &dmaaddr, &dmasize,
386 1.18 uwe start, end, blksize, intr, arg);
387 1.18 uwe if (ret != 0)
388 1.32 kent return ret;
389 1.18 uwe
390 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
391 1.43 christos #ifdef AUDIO_DEBUG
392 1.43 christos snprintb(bits, sizeof(bits), APC_BITS, csr);
393 1.43 christos #endif
394 1.43 christos DPRINTF(("trigger_input: csr=%s\n", bits));
395 1.18 uwe DPRINTF(("trigger_input: was: %x %d, %x %d\n",
396 1.32 kent bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CVA),
397 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CC),
398 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNVA),
399 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNC)));
400 1.18 uwe
401 1.18 uwe /* supply first block */
402 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNVA, dmaaddr);
403 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNC, dmasize);
404 1.18 uwe
405 1.18 uwe DPRINTF(("trigger_input: 1st: %x %d, %x %d\n",
406 1.32 kent bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CVA),
407 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CC),
408 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNVA),
409 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNC)));
410 1.18 uwe
411 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
412 1.18 uwe if ((csr & CDMA_GO) == 0 || (csr & APC_CPAUSE) != 0) {
413 1.18 uwe int cfg;
414 1.18 uwe
415 1.19 eeh csr &= ~(APC_CPAUSE | APC_CMIE | APC_INTR_MASK);
416 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR, csr);
417 1.18 uwe
418 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
419 1.19 eeh csr &= ~APC_INTR_MASK;
420 1.18 uwe csr |= APC_ENABLE | APC_CIE | CDMA_GO;
421 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR, csr);
422 1.18 uwe
423 1.18 uwe ad_write(&sc->sc_ad1848, CS_LOWER_REC_CNT, 0xff);
424 1.18 uwe ad_write(&sc->sc_ad1848, CS_UPPER_REC_CNT, 0xff);
425 1.18 uwe
426 1.18 uwe cfg = ad_read(&sc->sc_ad1848, SP_INTERFACE_CONFIG);
427 1.18 uwe ad_write(&sc->sc_ad1848, SP_INTERFACE_CONFIG,
428 1.18 uwe (cfg | CAPTURE_ENABLE));
429 1.18 uwe } else {
430 1.43 christos #ifdef AUDIO_DEBUG
431 1.43 christos snprintb(bits, sizeof(bits), APC_BITS, csr);
432 1.43 christos #endif
433 1.43 christos DPRINTF(("trigger_input: already: csr=%s\n", bits));
434 1.18 uwe }
435 1.18 uwe
436 1.18 uwe /* supply next block if we can */
437 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
438 1.21 mrg if (csr & APC_CD) {
439 1.21 mrg cs4231_transfer_advance(t, &dmaaddr, &dmasize);
440 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNVA, dmaaddr);
441 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNC, dmasize);
442 1.21 mrg DPRINTF(("trigger_input: 2nd: %x %d, %x %d\n",
443 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CVA),
444 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CC),
445 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNVA),
446 1.29 uwe bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CNC)));
447 1.18 uwe }
448 1.18 uwe
449 1.32 kent return 0;
450 1.18 uwe }
451 1.18 uwe
452 1.18 uwe
453 1.18 uwe static int
454 1.32 kent cs4231_sbus_halt_input(void *addr)
455 1.18 uwe {
456 1.32 kent struct cs4231_sbus_softc *sbsc;
457 1.32 kent struct cs4231_softc *sc;
458 1.32 kent uint32_t csr;
459 1.18 uwe int cfg;
460 1.18 uwe #ifdef AUDIO_DEBUG
461 1.18 uwe char bits[128];
462 1.18 uwe #endif
463 1.18 uwe
464 1.32 kent sbsc = addr;
465 1.32 kent sc = &sbsc->sc_cs4231;
466 1.18 uwe sc->sc_capture.t_active = 0;
467 1.18 uwe
468 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
469 1.43 christos #ifdef AUDIO_DEBUG
470 1.43 christos snprintb(bits, sizeof(bits), APC_BITS, csr);
471 1.43 christos #endif
472 1.43 christos DPRINTF(("halt_input: csr=%s\n", bits));
473 1.43 christos
474 1.18 uwe
475 1.18 uwe csr &= ~APC_INTR_MASK; /* do not clear interrupts accidentally */
476 1.18 uwe csr |= APC_CPAUSE;
477 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR, csr);
478 1.18 uwe
479 1.18 uwe /* let the curernt transfer complete */
480 1.18 uwe if (csr & CDMA_GO)
481 1.18 uwe do {
482 1.19 eeh csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh,
483 1.29 uwe APC_DMA_CSR);
484 1.43 christos #ifdef AUDIO_DEBUG
485 1.43 christos snprintb(bits, sizeof(bits), APC_BITS, csr);
486 1.43 christos #endif
487 1.43 christos DPRINTF(("halt_input: csr=%s\n", bits));
488 1.43 christos
489 1.43 christos
490 1.18 uwe } while ((csr & APC_CM) == 0);
491 1.18 uwe
492 1.18 uwe cfg = ad_read(&sc->sc_ad1848, SP_INTERFACE_CONFIG);
493 1.18 uwe ad_write(&sc->sc_ad1848, SP_INTERFACE_CONFIG, (cfg & ~CAPTURE_ENABLE));
494 1.18 uwe
495 1.32 kent return 0;
496 1.18 uwe }
497 1.18 uwe
498 1.18 uwe
499 1.18 uwe static int
500 1.32 kent cs4231_sbus_intr(void *arg)
501 1.18 uwe {
502 1.32 kent struct cs4231_sbus_softc *sbsc;
503 1.32 kent struct cs4231_softc *sc;
504 1.32 kent uint32_t csr;
505 1.18 uwe int status;
506 1.18 uwe bus_addr_t dmaaddr;
507 1.18 uwe bus_size_t dmasize;
508 1.18 uwe int served;
509 1.18 uwe #if defined(AUDIO_DEBUG) || defined(DIAGNOSTIC)
510 1.18 uwe char bits[128];
511 1.18 uwe #endif
512 1.18 uwe
513 1.32 kent sbsc = arg;
514 1.32 kent sc = &sbsc->sc_cs4231;
515 1.29 uwe csr = bus_space_read_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR);
516 1.18 uwe if ((csr & APC_INTR_MASK) == 0) /* any interrupt pedning? */
517 1.32 kent return 0;
518 1.18 uwe
519 1.49 jmcneill mutex_spin_enter(&sc->sc_ad1848.sc_intr_lock);
520 1.49 jmcneill
521 1.19 eeh /* write back DMA status to clear interrupt */
522 1.29 uwe bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh, APC_DMA_CSR, csr);
523 1.18 uwe ++sc->sc_intrcnt.ev_count;
524 1.18 uwe served = 0;
525 1.18 uwe
526 1.18 uwe #ifdef AUDIO_DEBUG
527 1.18 uwe if (cs4231_sbus_debug > 1)
528 1.18 uwe cs4231_sbus_regdump("audiointr", sbsc);
529 1.18 uwe #endif
530 1.18 uwe
531 1.18 uwe status = ADREAD(&sc->sc_ad1848, AD1848_STATUS);
532 1.43 christos #ifdef AUDIO_DEBUG
533 1.43 christos snprintb(bits, sizeof(bits), AD_R2_BITS, status);
534 1.43 christos #endif
535 1.48 christos DPRINTF(("%s: status: %s\n", device_xname(sc->sc_ad1848.sc_dev),
536 1.43 christos bits));
537 1.18 uwe if (status & INTERRUPT_STATUS) {
538 1.18 uwe #ifdef AUDIO_DEBUG
539 1.18 uwe int reason;
540 1.18 uwe
541 1.18 uwe reason = ad_read(&sc->sc_ad1848, CS_IRQ_STATUS);
542 1.43 christos snprintb(bits, sizeof(bits), CS_I24_BITS, reason);
543 1.48 christos DPRINTF(("%s: i24: %s\n", device_xname(sc->sc_ad1848.sc_dev),
544 1.43 christos bits));
545 1.18 uwe #endif
546 1.18 uwe /* clear ad1848 interrupt */
547 1.18 uwe ADWRITE(&sc->sc_ad1848, AD1848_STATUS, 0);
548 1.18 uwe }
549 1.32 kent
550 1.18 uwe if (csr & APC_CI) {
551 1.18 uwe if (csr & APC_CD) { /* can supply new block */
552 1.18 uwe struct cs_transfer *t = &sc->sc_capture;
553 1.18 uwe
554 1.18 uwe cs4231_transfer_advance(t, &dmaaddr, &dmasize);
555 1.19 eeh bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh,
556 1.29 uwe APC_DMA_CNVA, dmaaddr);
557 1.19 eeh bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh,
558 1.29 uwe APC_DMA_CNC, dmasize);
559 1.18 uwe
560 1.18 uwe if (t->t_intr != NULL)
561 1.39 ad sparc_softintr_schedule(sbsc->sc_rint);
562 1.18 uwe ++t->t_intrcnt.ev_count;
563 1.18 uwe served = 1;
564 1.18 uwe }
565 1.18 uwe }
566 1.18 uwe
567 1.18 uwe if (csr & APC_PMI) {
568 1.18 uwe if (!sc->sc_playback.t_active)
569 1.18 uwe served = 1; /* draining in halt_output() */
570 1.18 uwe }
571 1.18 uwe
572 1.18 uwe if (csr & APC_PI) {
573 1.18 uwe if (csr & APC_PD) { /* can load new block */
574 1.18 uwe struct cs_transfer *t = &sc->sc_playback;
575 1.18 uwe
576 1.18 uwe if (t->t_active) {
577 1.18 uwe cs4231_transfer_advance(t, &dmaaddr, &dmasize);
578 1.19 eeh bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh,
579 1.29 uwe APC_DMA_PNVA, dmaaddr);
580 1.19 eeh bus_space_write_4(sbsc->sc_bt, sbsc->sc_bh,
581 1.29 uwe APC_DMA_PNC, dmasize);
582 1.18 uwe }
583 1.18 uwe
584 1.18 uwe if (t->t_intr != NULL)
585 1.39 ad sparc_softintr_schedule(sbsc->sc_pint);
586 1.18 uwe ++t->t_intrcnt.ev_count;
587 1.18 uwe served = 1;
588 1.18 uwe }
589 1.18 uwe }
590 1.18 uwe
591 1.18 uwe /* got an interrupt we don't know how to handle */
592 1.18 uwe if (!served) {
593 1.18 uwe #ifdef DIAGNOSTIC
594 1.43 christos snprintb(bits, sizeof(bits), APC_BITS, csr);
595 1.43 christos printf("%s: unhandled csr=%s\n",
596 1.48 christos device_xname(sc->sc_ad1848.sc_dev), bits);
597 1.18 uwe #endif
598 1.18 uwe /* evcnt? */
599 1.18 uwe }
600 1.18 uwe
601 1.49 jmcneill mutex_spin_exit(&sc->sc_ad1848.sc_intr_lock);
602 1.49 jmcneill
603 1.32 kent return 1;
604 1.18 uwe }
605 1.18 uwe
606 1.40 martin static int
607 1.36 ad cs4231_sbus_pint(void *cookie)
608 1.36 ad {
609 1.36 ad struct cs4231_softc *sc = cookie;
610 1.39 ad struct cs_transfer *t;
611 1.36 ad
612 1.49 jmcneill mutex_spin_enter(&sc->sc_ad1848.sc_intr_lock);
613 1.39 ad t = &sc->sc_playback;
614 1.36 ad if (t->t_intr != NULL)
615 1.36 ad (*t->t_intr)(t->t_arg);
616 1.49 jmcneill mutex_spin_exit(&sc->sc_ad1848.sc_intr_lock);
617 1.40 martin return 0;
618 1.36 ad }
619 1.36 ad
620 1.40 martin static int
621 1.36 ad cs4231_sbus_rint(void *cookie)
622 1.36 ad {
623 1.36 ad struct cs4231_softc *sc = cookie;
624 1.39 ad struct cs_transfer *t;
625 1.36 ad
626 1.49 jmcneill mutex_spin_enter(&sc->sc_ad1848.sc_intr_lock);
627 1.39 ad t = &sc->sc_capture;
628 1.36 ad if (t->t_intr != NULL)
629 1.36 ad (*t->t_intr)(t->t_arg);
630 1.49 jmcneill mutex_spin_exit(&sc->sc_ad1848.sc_intr_lock);
631 1.40 martin return 0;
632 1.36 ad }
633 1.36 ad
634 1.18 uwe #endif /* NAUDIO > 0 */
635