dbri.c revision 1.18 1 1.18 cegger /* $NetBSD: dbri.c,v 1.18 2008/04/05 18:35:31 cegger Exp $ */
2 1.1 macallan
3 1.1 macallan /*
4 1.2 macallan * Copyright (C) 1997 Rudolf Koenig (rfkoenig (at) immd4.informatik.uni-erlangen.de)
5 1.2 macallan * Copyright (c) 1998, 1999 Brent Baccala (baccala (at) freesoft.org)
6 1.2 macallan * Copyright (c) 2001, 2002 Jared D. McNeill <jmcneill (at) netbsd.org>
7 1.14 macallan * Copyright (c) 2005, 2007 Michael Lorenz <macallan (at) netbsd.org>
8 1.1 macallan * All rights reserved.
9 1.1 macallan *
10 1.5 blymn * This driver is losely based on a Linux driver written by Rudolf Koenig and
11 1.5 blymn * Brent Baccala who kindly gave their permission to use their code in a
12 1.2 macallan * BSD-licensed driver.
13 1.2 macallan *
14 1.1 macallan * Redistribution and use in source and binary forms, with or without
15 1.1 macallan * modification, are permitted provided that the following conditions
16 1.1 macallan * are met:
17 1.1 macallan * 1. Redistributions of source code must retain the above copyright
18 1.1 macallan * notice, this list of conditions and the following disclaimer.
19 1.1 macallan * 2. Redistributions in binary form must reproduce the above copyright
20 1.1 macallan * notice, this list of conditions and the following disclaimer in the
21 1.1 macallan * documentation and/or other materials provided with the distribution.
22 1.1 macallan * 3. All advertising materials mentioning features or use of this software
23 1.1 macallan * must display the following acknowledgement:
24 1.5 blymn * This product includes software developed by Rudolf Koenig, Brent
25 1.2 macallan * Baccala, Jared D. McNeill.
26 1.1 macallan * 4. Neither the name of the author nor the names of any contributors may
27 1.1 macallan * be used to endorse or promote products derived from this software
28 1.1 macallan * without specific prior written permission.
29 1.1 macallan *
30 1.1 macallan * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
31 1.1 macallan * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
32 1.1 macallan * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
33 1.1 macallan * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
34 1.1 macallan * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
35 1.1 macallan * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
36 1.1 macallan * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
37 1.1 macallan * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
38 1.1 macallan * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
39 1.1 macallan * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
40 1.1 macallan * SUCH DAMAGE.
41 1.1 macallan *
42 1.1 macallan */
43 1.1 macallan
44 1.1 macallan #include <sys/cdefs.h>
45 1.18 cegger __KERNEL_RCSID(0, "$NetBSD: dbri.c,v 1.18 2008/04/05 18:35:31 cegger Exp $");
46 1.1 macallan
47 1.1 macallan #include "audio.h"
48 1.1 macallan #if NAUDIO > 0
49 1.1 macallan
50 1.1 macallan #include <sys/param.h>
51 1.1 macallan #include <sys/systm.h>
52 1.1 macallan #include <sys/errno.h>
53 1.1 macallan #include <sys/device.h>
54 1.1 macallan #include <sys/malloc.h>
55 1.1 macallan #include <sys/proc.h>
56 1.15 macallan #include <sys/kernel.h>
57 1.16 ad #include <sys/bus.h>
58 1.16 ad #include <sys/intr.h>
59 1.1 macallan
60 1.1 macallan #include <dev/sbus/sbusvar.h>
61 1.1 macallan #include <sparc/sparc/auxreg.h>
62 1.1 macallan #include <machine/autoconf.h>
63 1.1 macallan
64 1.1 macallan #include <sys/audioio.h>
65 1.1 macallan #include <dev/audio_if.h>
66 1.1 macallan #include <dev/auconv.h>
67 1.1 macallan
68 1.1 macallan #include <dev/ic/cs4215reg.h>
69 1.1 macallan #include <dev/ic/cs4215var.h>
70 1.1 macallan #include <dev/sbus/dbrireg.h>
71 1.1 macallan #include <dev/sbus/dbrivar.h>
72 1.1 macallan
73 1.4 macallan #include "opt_sbus_dbri.h"
74 1.4 macallan
75 1.1 macallan #define DBRI_ROM_NAME_PREFIX "SUNW,DBRI"
76 1.1 macallan
77 1.4 macallan #ifdef DBRI_DEBUG
78 1.11 macallan # define DPRINTF aprint_normal
79 1.4 macallan #else
80 1.10 macallan # define DPRINTF while (0) printf
81 1.4 macallan #endif
82 1.1 macallan
83 1.1 macallan static const char *dbri_supported[] = {
84 1.1 macallan "e",
85 1.1 macallan "s3",
86 1.1 macallan ""
87 1.1 macallan };
88 1.1 macallan
89 1.1 macallan enum ms {
90 1.1 macallan CHImaster,
91 1.1 macallan CHIslave
92 1.1 macallan };
93 1.1 macallan
94 1.1 macallan enum io {
95 1.1 macallan PIPEinput,
96 1.1 macallan PIPEoutput
97 1.1 macallan };
98 1.1 macallan
99 1.1 macallan /*
100 1.1 macallan * Function prototypes
101 1.1 macallan */
102 1.1 macallan
103 1.1 macallan /* softc stuff */
104 1.1 macallan static void dbri_attach_sbus(struct device *, struct device *, void *);
105 1.1 macallan static int dbri_match_sbus(struct device *, struct cfdata *, void *);
106 1.1 macallan
107 1.1 macallan static void dbri_config_interrupts(struct device *);
108 1.1 macallan
109 1.1 macallan /* interrupt handler */
110 1.1 macallan static int dbri_intr(void *);
111 1.17 ad static void dbri_softint(void *);
112 1.1 macallan
113 1.1 macallan /* supporting subroutines */
114 1.1 macallan static int dbri_init(struct dbri_softc *);
115 1.1 macallan static int dbri_reset(struct dbri_softc *);
116 1.1 macallan static volatile u_int32_t *dbri_command_lock(struct dbri_softc *);
117 1.1 macallan static void dbri_command_send(struct dbri_softc *, volatile u_int32_t *);
118 1.1 macallan static void dbri_process_interrupt_buffer(struct dbri_softc *);
119 1.1 macallan static void dbri_process_interrupt(struct dbri_softc *, int32_t);
120 1.1 macallan
121 1.1 macallan /* mmcodec subroutines */
122 1.1 macallan static int mmcodec_init(struct dbri_softc *);
123 1.1 macallan static void mmcodec_init_data(struct dbri_softc *);
124 1.1 macallan static void mmcodec_pipe_init(struct dbri_softc *);
125 1.1 macallan static void mmcodec_default(struct dbri_softc *);
126 1.1 macallan static void mmcodec_setgain(struct dbri_softc *, int);
127 1.1 macallan static int mmcodec_setcontrol(struct dbri_softc *);
128 1.1 macallan
129 1.1 macallan /* chi subroutines */
130 1.1 macallan static void chi_reset(struct dbri_softc *, enum ms, int);
131 1.1 macallan
132 1.1 macallan /* pipe subroutines */
133 1.1 macallan static void pipe_setup(struct dbri_softc *, int, int);
134 1.1 macallan static void pipe_reset(struct dbri_softc *, int);
135 1.5 blymn static void pipe_receive_fixed(struct dbri_softc *, int,
136 1.1 macallan volatile u_int32_t *);
137 1.1 macallan static void pipe_transmit_fixed(struct dbri_softc *, int, u_int32_t);
138 1.1 macallan
139 1.1 macallan static void pipe_ts_link(struct dbri_softc *, int, enum io, int, int, int);
140 1.1 macallan static int pipe_active(struct dbri_softc *, int);
141 1.1 macallan
142 1.1 macallan /* audio(9) stuff */
143 1.1 macallan static int dbri_query_encoding(void *, struct audio_encoding *);
144 1.1 macallan static int dbri_set_params(void *, int, int, struct audio_params *,
145 1.1 macallan struct audio_params *,stream_filter_list_t *, stream_filter_list_t *);
146 1.1 macallan static int dbri_round_blocksize(void *, int, int, const audio_params_t *);
147 1.1 macallan static int dbri_halt_output(void *);
148 1.13 macallan static int dbri_halt_input(void *);
149 1.1 macallan static int dbri_getdev(void *, struct audio_device *);
150 1.1 macallan static int dbri_set_port(void *, mixer_ctrl_t *);
151 1.1 macallan static int dbri_get_port(void *, mixer_ctrl_t *);
152 1.1 macallan static int dbri_query_devinfo(void *, mixer_devinfo_t *);
153 1.1 macallan static size_t dbri_round_buffersize(void *, int, size_t);
154 1.1 macallan static int dbri_get_props(void *);
155 1.4 macallan static int dbri_open(void *, int);
156 1.4 macallan static void dbri_close(void *);
157 1.1 macallan
158 1.14 macallan static void setup_ring_xmit(struct dbri_softc *, int, int, int, int,
159 1.14 macallan void (*)(void *), void *);
160 1.14 macallan static void setup_ring_recv(struct dbri_softc *, int, int, int, int,
161 1.11 macallan void (*)(void *), void *);
162 1.1 macallan
163 1.5 blymn static int dbri_trigger_output(void *, void *, void *, int,
164 1.1 macallan void (*)(void *), void *, const struct audio_params *);
165 1.13 macallan static int dbri_trigger_input(void *, void *, void *, int,
166 1.13 macallan void (*)(void *), void *, const struct audio_params *);
167 1.1 macallan
168 1.1 macallan static void *dbri_malloc(void *, int, size_t, struct malloc_type *, int);
169 1.1 macallan static void dbri_free(void *, void *, struct malloc_type *);
170 1.1 macallan static paddr_t dbri_mappage(void *, void *, off_t, int);
171 1.4 macallan static void dbri_set_power(struct dbri_softc *, int);
172 1.4 macallan static void dbri_bring_up(struct dbri_softc *);
173 1.4 macallan static void dbri_powerhook(int, void *);
174 1.1 macallan
175 1.1 macallan /* stupid support routines */
176 1.1 macallan static u_int32_t reverse_bytes(u_int32_t, int);
177 1.1 macallan
178 1.1 macallan struct audio_device dbri_device = {
179 1.1 macallan "CS4215",
180 1.1 macallan "",
181 1.1 macallan "dbri"
182 1.1 macallan };
183 1.1 macallan
184 1.1 macallan struct audio_hw_if dbri_hw_if = {
185 1.4 macallan dbri_open,
186 1.4 macallan dbri_close,
187 1.1 macallan NULL, /* drain */
188 1.1 macallan dbri_query_encoding,
189 1.1 macallan dbri_set_params,
190 1.1 macallan dbri_round_blocksize,
191 1.1 macallan NULL, /* commit_settings */
192 1.1 macallan NULL, /* init_output */
193 1.1 macallan NULL, /* init_input */
194 1.1 macallan NULL, /* start_output */
195 1.1 macallan NULL, /* start_input */
196 1.1 macallan dbri_halt_output,
197 1.13 macallan dbri_halt_input,
198 1.1 macallan NULL, /* speaker_ctl */
199 1.1 macallan dbri_getdev,
200 1.1 macallan NULL, /* setfd */
201 1.1 macallan dbri_set_port,
202 1.1 macallan dbri_get_port,
203 1.1 macallan dbri_query_devinfo,
204 1.1 macallan dbri_malloc,
205 1.1 macallan dbri_free,
206 1.1 macallan dbri_round_buffersize,
207 1.1 macallan dbri_mappage,
208 1.1 macallan dbri_get_props,
209 1.1 macallan dbri_trigger_output,
210 1.13 macallan dbri_trigger_input
211 1.1 macallan };
212 1.1 macallan
213 1.1 macallan CFATTACH_DECL(dbri, sizeof(struct dbri_softc),
214 1.1 macallan dbri_match_sbus, dbri_attach_sbus, NULL, NULL);
215 1.1 macallan
216 1.14 macallan #define DBRI_NFORMATS 4
217 1.11 macallan static const struct audio_format dbri_formats[DBRI_NFORMATS] = {
218 1.11 macallan {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_SLINEAR_BE, 16, 16,
219 1.14 macallan 2, AUFMT_STEREO, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
220 1.14 macallan 48000}},
221 1.14 macallan /* {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ULAW, 8, 8,
222 1.14 macallan 2, AUFMT_STEREO, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
223 1.14 macallan 48000}},
224 1.11 macallan {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ALAW, 8, 8,
225 1.14 macallan 2, AUFMT_STEREO, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
226 1.14 macallan 48000}},
227 1.11 macallan {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ULINEAR, 8, 8,
228 1.14 macallan 2, AUFMT_STEREO, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
229 1.14 macallan 48000}},*/
230 1.11 macallan {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ULAW, 8, 8,
231 1.14 macallan 1, AUFMT_MONAURAL, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
232 1.14 macallan 48000}},
233 1.11 macallan {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ALAW, 8, 8,
234 1.14 macallan 1, AUFMT_MONAURAL, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
235 1.14 macallan 48000}},
236 1.11 macallan {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ULINEAR, 8, 8,
237 1.14 macallan 1, AUFMT_MONAURAL, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
238 1.14 macallan 48000}},
239 1.11 macallan };
240 1.11 macallan
241 1.1 macallan enum {
242 1.13 macallan DBRI_OUTPUT_CLASS,
243 1.1 macallan DBRI_VOL_OUTPUT,
244 1.1 macallan DBRI_ENABLE_MONO,
245 1.1 macallan DBRI_ENABLE_HEADPHONE,
246 1.13 macallan DBRI_ENABLE_LINE,
247 1.13 macallan DBRI_MONITOR_CLASS,
248 1.13 macallan DBRI_VOL_MONITOR,
249 1.1 macallan DBRI_INPUT_CLASS,
250 1.1 macallan DBRI_INPUT_GAIN,
251 1.1 macallan DBRI_INPUT_SELECT,
252 1.13 macallan DBRI_RECORD_CLASS,
253 1.1 macallan DBRI_ENUM_LAST
254 1.1 macallan };
255 1.1 macallan
256 1.1 macallan /*
257 1.1 macallan * Autoconfig routines
258 1.1 macallan */
259 1.11 macallan static int
260 1.1 macallan dbri_match_sbus(struct device *parent, struct cfdata *match, void *aux)
261 1.1 macallan {
262 1.1 macallan struct sbus_attach_args *sa = aux;
263 1.1 macallan char *ver;
264 1.1 macallan int i;
265 1.1 macallan
266 1.1 macallan if (strncmp(DBRI_ROM_NAME_PREFIX, sa->sa_name, 9))
267 1.1 macallan return (0);
268 1.1 macallan
269 1.1 macallan ver = &sa->sa_name[9];
270 1.1 macallan
271 1.1 macallan for (i = 0; dbri_supported[i][0] != '\0'; i++)
272 1.1 macallan if (strcmp(dbri_supported[i], ver) == 0)
273 1.1 macallan return (1);
274 1.1 macallan
275 1.1 macallan return (0);
276 1.1 macallan }
277 1.1 macallan
278 1.11 macallan static void
279 1.1 macallan dbri_attach_sbus(struct device *parent, struct device *self, void *aux)
280 1.1 macallan {
281 1.1 macallan struct dbri_softc *sc = (struct dbri_softc *)self;
282 1.1 macallan struct sbus_attach_args *sa = aux;
283 1.1 macallan bus_space_handle_t ioh;
284 1.1 macallan bus_size_t size;
285 1.17 ad int error, rseg, pwr, i;
286 1.1 macallan char *ver = &sa->sa_name[9];
287 1.1 macallan
288 1.1 macallan sc->sc_iot = sa->sa_bustag;
289 1.1 macallan sc->sc_dmat = sa->sa_dmatag;
290 1.15 macallan sc->sc_powerstate = 1;
291 1.5 blymn
292 1.4 macallan pwr = prom_getpropint(sa->sa_node,"pwr-on-auxio",0);
293 1.13 macallan aprint_normal(": rev %s\n", ver);
294 1.10 macallan
295 1.12 macallan if (pwr) {
296 1.5 blymn /*
297 1.4 macallan * we can control DBRI power via auxio and we're initially
298 1.4 macallan * powered down
299 1.4 macallan */
300 1.5 blymn
301 1.4 macallan sc->sc_have_powerctl = 1;
302 1.4 macallan sc->sc_powerstate = 0;
303 1.4 macallan dbri_set_power(sc, 1);
304 1.18 cegger powerhook_establish(device_xname(self), dbri_powerhook, sc);
305 1.4 macallan } else {
306 1.4 macallan /* we can't control power so we're always up */
307 1.4 macallan sc->sc_have_powerctl = 0;
308 1.4 macallan sc->sc_powerstate = 1;
309 1.4 macallan }
310 1.5 blymn
311 1.17 ad for (i = 0; i < DBRI_NUM_DESCRIPTORS; i++) {
312 1.17 ad sc->sc_desc[i].softint = softint_establish(SOFTINT_SERIAL,
313 1.17 ad dbri_softint, &sc->sc_desc[i]);
314 1.17 ad }
315 1.17 ad
316 1.1 macallan if (sa->sa_npromvaddrs)
317 1.1 macallan ioh = (bus_space_handle_t)sa->sa_promvaddrs[0];
318 1.1 macallan else {
319 1.1 macallan if (sbus_bus_map(sa->sa_bustag, sa->sa_slot,
320 1.1 macallan sa->sa_offset, sa->sa_size,
321 1.1 macallan BUS_SPACE_MAP_LINEAR, /*0,*/ &ioh) != 0) {
322 1.10 macallan aprint_error("%s @ sbus: cannot map registers\n",
323 1.18 cegger device_xname(self));
324 1.1 macallan return;
325 1.1 macallan }
326 1.1 macallan }
327 1.1 macallan
328 1.1 macallan sc->sc_ioh = ioh;
329 1.1 macallan
330 1.1 macallan size = sizeof(struct dbri_dma);
331 1.1 macallan
332 1.1 macallan /* get a DMA handle */
333 1.1 macallan if ((error = bus_dmamap_create(sc->sc_dmat, size, 1, size, 0,
334 1.1 macallan BUS_DMA_NOWAIT, &sc->sc_dmamap)) != 0) {
335 1.18 cegger aprint_error_dev(self, "DMA map create error %d\n",
336 1.14 macallan error);
337 1.1 macallan return;
338 1.1 macallan }
339 1.1 macallan
340 1.1 macallan /* allocate DMA buffer */
341 1.1 macallan if ((error = bus_dmamem_alloc(sc->sc_dmat, size, 0, 0, &sc->sc_dmaseg,
342 1.1 macallan 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
343 1.18 cegger aprint_error_dev(self, "DMA buffer alloc error %d\n",
344 1.18 cegger error);
345 1.1 macallan return;
346 1.1 macallan }
347 1.1 macallan
348 1.1 macallan /* map DMA buffer into CPU addressable space */
349 1.1 macallan if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dmaseg, rseg, size,
350 1.1 macallan &sc->sc_membase,
351 1.1 macallan BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
352 1.18 cegger aprint_error_dev(self, "DMA buffer map error %d\n",
353 1.18 cegger error);
354 1.1 macallan return;
355 1.1 macallan }
356 1.1 macallan
357 1.1 macallan /* load the buffer */
358 1.1 macallan if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap,
359 1.1 macallan sc->sc_membase, size, NULL,
360 1.1 macallan BUS_DMA_NOWAIT)) != 0) {
361 1.18 cegger aprint_error_dev(self, "DMA buffer map load error %d\n",
362 1.18 cegger error);
363 1.1 macallan bus_dmamem_unmap(sc->sc_dmat, sc->sc_membase, size);
364 1.1 macallan bus_dmamem_free(sc->sc_dmat, &sc->sc_dmaseg, rseg);
365 1.1 macallan return;
366 1.1 macallan }
367 1.1 macallan
368 1.1 macallan /* map the registers into memory */
369 1.1 macallan
370 1.9 macallan /* kernel virtual address of DMA buffer */
371 1.9 macallan sc->sc_dma = (struct dbri_dma *)sc->sc_membase;
372 1.9 macallan /* physical address of DMA buffer */
373 1.9 macallan sc->sc_dmabase = sc->sc_dmamap->dm_segs[0].ds_addr;
374 1.1 macallan sc->sc_bufsiz = size;
375 1.1 macallan
376 1.1 macallan sbus_establish(&sc->sc_sd, &sc->sc_dev);
377 1.1 macallan
378 1.17 ad bus_intr_establish(sa->sa_bustag, sa->sa_pri, IPL_SCHED, dbri_intr,
379 1.12 macallan sc);
380 1.1 macallan
381 1.1 macallan sc->sc_locked = 0;
382 1.1 macallan sc->sc_desc_used = 0;
383 1.14 macallan sc->sc_refcount = 0;
384 1.13 macallan sc->sc_playing = 0;
385 1.14 macallan sc->sc_recording = 0;
386 1.13 macallan sc->sc_pmgrstate = PWR_RESUME;
387 1.1 macallan config_interrupts(self, &dbri_config_interrupts);
388 1.1 macallan
389 1.1 macallan return;
390 1.1 macallan }
391 1.1 macallan
392 1.4 macallan /*
393 1.4 macallan * lowlevel routine to switch power for the DBRI chip
394 1.4 macallan */
395 1.4 macallan static void
396 1.4 macallan dbri_set_power(struct dbri_softc *sc, int state)
397 1.4 macallan {
398 1.4 macallan int s;
399 1.5 blymn
400 1.4 macallan if (sc->sc_have_powerctl == 0)
401 1.4 macallan return;
402 1.4 macallan if (sc->sc_powerstate == state)
403 1.4 macallan return;
404 1.5 blymn
405 1.4 macallan if (state) {
406 1.18 cegger DPRINTF("%s: waiting to power up... ", device_xname(&sc->sc_dev));
407 1.4 macallan s = splhigh();
408 1.4 macallan *AUXIO4M_REG |= (AUXIO4M_MMX);
409 1.4 macallan splx(s);
410 1.9 macallan delay(10000);
411 1.13 macallan DPRINTF("done (%02x)\n", *AUXIO4M_REG);
412 1.4 macallan } else {
413 1.18 cegger DPRINTF("%s: powering down\n", device_xname(&sc->sc_dev));
414 1.4 macallan s = splhigh();
415 1.4 macallan *AUXIO4M_REG &= ~AUXIO4M_MMX;
416 1.4 macallan splx(s);
417 1.10 macallan DPRINTF("done (%02x})\n", *AUXIO4M_REG);
418 1.4 macallan }
419 1.4 macallan sc->sc_powerstate = state;
420 1.4 macallan }
421 1.4 macallan
422 1.4 macallan /*
423 1.4 macallan * power up and re-initialize the chip
424 1.4 macallan */
425 1.4 macallan static void
426 1.4 macallan dbri_bring_up(struct dbri_softc *sc)
427 1.4 macallan {
428 1.4 macallan
429 1.4 macallan if (sc->sc_have_powerctl == 0)
430 1.4 macallan return;
431 1.15 macallan
432 1.4 macallan if (sc->sc_powerstate == 1)
433 1.4 macallan return;
434 1.5 blymn
435 1.4 macallan /* ok, we really need to do something */
436 1.4 macallan dbri_set_power(sc, 1);
437 1.4 macallan
438 1.4 macallan /*
439 1.4 macallan * re-initialize the chip but skip all the probing, don't overwrite
440 1.4 macallan * any other settings either
441 1.4 macallan */
442 1.4 macallan dbri_init(sc);
443 1.4 macallan mmcodec_setgain(sc, 1);
444 1.4 macallan mmcodec_pipe_init(sc);
445 1.4 macallan mmcodec_init_data(sc);
446 1.4 macallan mmcodec_setgain(sc, 0);
447 1.4 macallan }
448 1.4 macallan
449 1.11 macallan static void
450 1.1 macallan dbri_config_interrupts(struct device *dev)
451 1.1 macallan {
452 1.1 macallan struct dbri_softc *sc = (struct dbri_softc *)dev;
453 1.9 macallan
454 1.1 macallan dbri_init(sc);
455 1.1 macallan mmcodec_init(sc);
456 1.9 macallan
457 1.1 macallan /* Attach ourselves to the high level audio interface */
458 1.1 macallan audio_attach_mi(&dbri_hw_if, sc, &sc->sc_dev);
459 1.5 blymn
460 1.4 macallan /* power down until open() */
461 1.4 macallan dbri_set_power(sc, 0);
462 1.1 macallan return;
463 1.1 macallan }
464 1.1 macallan
465 1.11 macallan static int
466 1.1 macallan dbri_intr(void *hdl)
467 1.1 macallan {
468 1.1 macallan struct dbri_softc *sc = hdl;
469 1.1 macallan bus_space_tag_t iot = sc->sc_iot;
470 1.1 macallan bus_space_handle_t ioh = sc->sc_ioh;
471 1.1 macallan int x;
472 1.1 macallan
473 1.1 macallan /* clear interrupt */
474 1.1 macallan x = bus_space_read_4(iot, ioh, DBRI_REG1);
475 1.1 macallan if (x & (DBRI_MRR | DBRI_MLE | DBRI_LBG | DBRI_MBE)) {
476 1.1 macallan u_int32_t tmp;
477 1.1 macallan
478 1.1 macallan if (x & DBRI_MRR)
479 1.18 cegger aprint_debug_dev(&sc->sc_dev, "multiple ack error on sbus\n");
480 1.1 macallan if (x & DBRI_MLE)
481 1.18 cegger aprint_debug_dev(&sc->sc_dev, "multiple late error on sbus\n");
482 1.1 macallan if (x & DBRI_LBG)
483 1.18 cegger aprint_debug_dev(&sc->sc_dev, "lost bus grant on sbus\n");
484 1.1 macallan if (x & DBRI_MBE)
485 1.18 cegger aprint_debug_dev(&sc->sc_dev, "burst error on sbus\n");
486 1.1 macallan
487 1.1 macallan /*
488 1.1 macallan * Some of these errors disable the chip's circuitry.
489 1.1 macallan * Re-enable the circuitry and keep on going.
490 1.1 macallan */
491 1.1 macallan
492 1.1 macallan tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
493 1.1 macallan tmp &= ~(DBRI_DISABLE_MASTER);
494 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
495 1.1 macallan }
496 1.1 macallan
497 1.1 macallan #if 0
498 1.1 macallan if (!x & 1) /* XXX: DBRI_INTR_REQ */
499 1.1 macallan return (1);
500 1.1 macallan #endif
501 1.1 macallan
502 1.1 macallan dbri_process_interrupt_buffer(sc);
503 1.1 macallan
504 1.1 macallan return (1);
505 1.1 macallan }
506 1.1 macallan
507 1.17 ad static void
508 1.17 ad dbri_softint(void *cookie)
509 1.17 ad {
510 1.17 ad struct dbri_desc *dd = cookie;
511 1.17 ad
512 1.17 ad if (dd->callback != NULL)
513 1.17 ad dd->callback(dd->callback_args);
514 1.17 ad }
515 1.17 ad
516 1.11 macallan static int
517 1.1 macallan dbri_init(struct dbri_softc *sc)
518 1.1 macallan {
519 1.1 macallan bus_space_tag_t iot = sc->sc_iot;
520 1.1 macallan bus_space_handle_t ioh = sc->sc_ioh;
521 1.1 macallan u_int32_t reg;
522 1.1 macallan volatile u_int32_t *cmd;
523 1.1 macallan bus_addr_t dmaaddr;
524 1.1 macallan int n;
525 1.1 macallan
526 1.1 macallan dbri_reset(sc);
527 1.1 macallan
528 1.1 macallan cmd = dbri_command_lock(sc);
529 1.1 macallan
530 1.1 macallan /* XXX: Initialize interrupt ring buffer */
531 1.1 macallan sc->sc_dma->intr[0] = (u_int32_t)sc->sc_dmabase + dbri_dma_off(intr, 0);
532 1.1 macallan sc->sc_irqp = 1;
533 1.5 blymn
534 1.1 macallan /* Initialize pipes */
535 1.1 macallan for (n = 0; n < DBRI_PIPE_MAX; n++)
536 1.1 macallan sc->sc_pipe[n].desc = sc->sc_pipe[n].next = -1;
537 1.5 blymn
538 1.12 macallan for (n = 1; n < DBRI_INT_BLOCKS; n++) {
539 1.12 macallan sc->sc_dma->intr[n] = 0;
540 1.1 macallan }
541 1.5 blymn
542 1.1 macallan /* Disable all SBus bursts */
543 1.1 macallan /* XXX 16 byte bursts cause errors, the rest works */
544 1.1 macallan reg = bus_space_read_4(iot, ioh, DBRI_REG0);
545 1.9 macallan
546 1.1 macallan /*reg &= ~(DBRI_BURST_4 | DBRI_BURST_8 | DBRI_BURST_16);*/
547 1.1 macallan reg |= (DBRI_BURST_4 | DBRI_BURST_8);
548 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG0, reg);
549 1.5 blymn
550 1.1 macallan /* setup interrupt queue */
551 1.1 macallan dmaaddr = (u_int32_t)sc->sc_dmabase + dbri_dma_off(intr, 0);
552 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_IIQ, 0, 0);
553 1.1 macallan *(cmd++) = dmaaddr;
554 1.5 blymn
555 1.1 macallan dbri_command_send(sc, cmd);
556 1.1 macallan return (0);
557 1.1 macallan }
558 1.1 macallan
559 1.11 macallan static int
560 1.1 macallan dbri_reset(struct dbri_softc *sc)
561 1.1 macallan {
562 1.12 macallan int bail = 0;
563 1.12 macallan
564 1.1 macallan bus_space_tag_t iot = sc->sc_iot;
565 1.1 macallan bus_space_handle_t ioh = sc->sc_ioh;
566 1.1 macallan
567 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG0, DBRI_SOFT_RESET);
568 1.5 blymn while ((bus_space_read_4(iot, ioh, DBRI_REG0) & DBRI_SOFT_RESET) &&
569 1.5 blymn (bail < 100000)) {
570 1.1 macallan bail++;
571 1.1 macallan delay(10);
572 1.1 macallan }
573 1.18 cegger if (bail == 100000)
574 1.18 cegger aprint_error_dev(&sc->sc_dev, "reset timed out\n");
575 1.1 macallan return (0);
576 1.1 macallan }
577 1.1 macallan
578 1.11 macallan static volatile u_int32_t *
579 1.1 macallan dbri_command_lock(struct dbri_softc *sc)
580 1.1 macallan {
581 1.1 macallan
582 1.1 macallan if (sc->sc_locked)
583 1.18 cegger aprint_debug_dev(&sc->sc_dev, "command buffer locked\n");
584 1.1 macallan
585 1.1 macallan sc->sc_locked++;
586 1.1 macallan
587 1.1 macallan return (&sc->sc_dma->command[0]);
588 1.1 macallan }
589 1.1 macallan
590 1.11 macallan static void
591 1.1 macallan dbri_command_send(struct dbri_softc *sc, volatile u_int32_t *cmd)
592 1.1 macallan {
593 1.1 macallan bus_space_handle_t ioh = sc->sc_ioh;
594 1.1 macallan bus_space_tag_t iot = sc->sc_iot;
595 1.1 macallan int maxloops = 1000000;
596 1.1 macallan int x;
597 1.1 macallan
598 1.17 ad x = splsched();
599 1.1 macallan
600 1.1 macallan sc->sc_locked--;
601 1.1 macallan
602 1.1 macallan if (sc->sc_locked != 0) {
603 1.18 cegger aprint_error_dev(&sc->sc_dev, "command buffer improperly locked\n");
604 1.1 macallan } else if ((cmd - &sc->sc_dma->command[0]) >= DBRI_NUM_COMMANDS - 1) {
605 1.18 cegger aprint_error_dev(&sc->sc_dev, "command buffer overflow\n");
606 1.1 macallan } else {
607 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_PAUSE, 0, 0);
608 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_WAIT, 1, 0);
609 1.1 macallan sc->sc_waitseen = 0;
610 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG8, sc->sc_dmabase);
611 1.1 macallan while ((--maxloops) > 0 &&
612 1.1 macallan (bus_space_read_4(iot, ioh, DBRI_REG0)
613 1.1 macallan & DBRI_COMMAND_VALID)) {
614 1.1 macallan bus_space_barrier(iot, ioh, DBRI_REG0, 4,
615 1.1 macallan BUS_SPACE_BARRIER_READ);
616 1.1 macallan delay(1000);
617 1.1 macallan }
618 1.1 macallan
619 1.1 macallan if (maxloops == 0) {
620 1.18 cegger aprint_error_dev(&sc->sc_dev,
621 1.18 cegger "chip never completed command buffer\n");
622 1.1 macallan } else {
623 1.9 macallan
624 1.10 macallan DPRINTF("%s: command completed\n",
625 1.18 cegger device_xname(&sc->sc_dev));
626 1.9 macallan
627 1.1 macallan while ((--maxloops) > 0 && (!sc->sc_waitseen))
628 1.1 macallan dbri_process_interrupt_buffer(sc);
629 1.1 macallan if (maxloops == 0) {
630 1.18 cegger aprint_error_dev(&sc->sc_dev, "chip never acked WAIT\n");
631 1.1 macallan }
632 1.1 macallan }
633 1.1 macallan }
634 1.1 macallan
635 1.1 macallan splx(x);
636 1.1 macallan
637 1.1 macallan return;
638 1.1 macallan }
639 1.1 macallan
640 1.11 macallan static void
641 1.1 macallan dbri_process_interrupt_buffer(struct dbri_softc *sc)
642 1.1 macallan {
643 1.1 macallan int32_t i;
644 1.1 macallan
645 1.1 macallan while ((i = sc->sc_dma->intr[sc->sc_irqp]) != 0) {
646 1.1 macallan sc->sc_dma->intr[sc->sc_irqp] = 0;
647 1.1 macallan sc->sc_irqp++;
648 1.1 macallan
649 1.1 macallan if (sc->sc_irqp == DBRI_INT_BLOCKS)
650 1.1 macallan sc->sc_irqp = 1;
651 1.1 macallan else if ((sc->sc_irqp & (DBRI_INT_BLOCKS - 1)) == 0)
652 1.1 macallan sc->sc_irqp++;
653 1.1 macallan
654 1.1 macallan dbri_process_interrupt(sc, i);
655 1.1 macallan }
656 1.1 macallan
657 1.1 macallan return;
658 1.1 macallan }
659 1.1 macallan
660 1.11 macallan static void
661 1.1 macallan dbri_process_interrupt(struct dbri_softc *sc, int32_t i)
662 1.1 macallan {
663 1.1 macallan #if 0
664 1.1 macallan const int liu_states[] = { 1, 0, 8, 3, 4, 5, 6, 7 };
665 1.1 macallan #endif
666 1.1 macallan int val = DBRI_INTR_GETVAL(i);
667 1.1 macallan int channel = DBRI_INTR_GETCHAN(i);
668 1.1 macallan int command = DBRI_INTR_GETCMD(i);
669 1.1 macallan int code = DBRI_INTR_GETCODE(i);
670 1.1 macallan #if 0
671 1.1 macallan int rval = DBRI_INTR_GETRVAL(i);
672 1.1 macallan #endif
673 1.1 macallan if (channel == DBRI_INTR_CMD && command == DBRI_COMMAND_WAIT)
674 1.1 macallan sc->sc_waitseen++;
675 1.1 macallan
676 1.1 macallan switch (code) {
677 1.1 macallan case DBRI_INTR_XCMP: /* transmission complete */
678 1.1 macallan {
679 1.1 macallan int td;
680 1.1 macallan struct dbri_desc *dd;
681 1.1 macallan
682 1.1 macallan td = sc->sc_pipe[channel].desc;
683 1.1 macallan dd = &sc->sc_desc[td];
684 1.5 blymn
685 1.17 ad if (dd->callback != NULL)
686 1.17 ad softint_schedule(dd->softint);
687 1.1 macallan break;
688 1.1 macallan }
689 1.1 macallan case DBRI_INTR_FXDT: /* fixed data change */
690 1.10 macallan DPRINTF("dbri_intr: Fixed data change (%d: %x)\n", channel,
691 1.10 macallan val);
692 1.14 macallan #if 0
693 1.14 macallan printf("reg: %08x\n", sc->sc_mm.status);
694 1.14 macallan #endif
695 1.1 macallan if (sc->sc_pipe[channel].sdp & DBRI_SDP_MSB)
696 1.1 macallan val = reverse_bytes(val, sc->sc_pipe[channel].length);
697 1.1 macallan if (sc->sc_pipe[channel].prec)
698 1.1 macallan *(sc->sc_pipe[channel].prec) = val;
699 1.13 macallan #ifndef DBRI_SPIN
700 1.18 cegger DPRINTF("%s: wakeup %p\n", device_xname(&sc->sc_dev), sc);
701 1.1 macallan wakeup(sc);
702 1.1 macallan #endif
703 1.1 macallan break;
704 1.1 macallan case DBRI_INTR_SBRI:
705 1.10 macallan DPRINTF("dbri_intr: SBRI\n");
706 1.1 macallan break;
707 1.1 macallan case DBRI_INTR_BRDY:
708 1.1 macallan {
709 1.14 macallan int td;
710 1.14 macallan struct dbri_desc *dd;
711 1.1 macallan
712 1.14 macallan td = sc->sc_pipe[channel].desc;
713 1.14 macallan dd = &sc->sc_desc[td];
714 1.1 macallan
715 1.14 macallan if (dd->callback != NULL)
716 1.17 ad softint_schedule(dd->softint);
717 1.1 macallan break;
718 1.1 macallan }
719 1.1 macallan case DBRI_INTR_UNDR:
720 1.1 macallan {
721 1.1 macallan volatile u_int32_t *cmd;
722 1.1 macallan int td = sc->sc_pipe[channel].desc;
723 1.1 macallan
724 1.18 cegger DPRINTF("%s: DBRI_INTR_UNDR\n", device_xname(&sc->sc_dev));
725 1.1 macallan
726 1.14 macallan sc->sc_dma->xmit[td].status = 0;
727 1.1 macallan
728 1.1 macallan cmd = dbri_command_lock(sc);
729 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP, 0,
730 1.1 macallan sc->sc_pipe[channel].sdp |
731 1.1 macallan DBRI_SDP_VALID_POINTER |
732 1.1 macallan DBRI_SDP_CLEAR |
733 1.1 macallan DBRI_SDP_2SAME);
734 1.14 macallan *(cmd++) = sc->sc_dmabase + dbri_dma_off(xmit, td);
735 1.1 macallan dbri_command_send(sc, cmd);
736 1.1 macallan break;
737 1.1 macallan }
738 1.9 macallan case DBRI_INTR_CMDI:
739 1.14 macallan DPRINTF("ok");
740 1.9 macallan break;
741 1.1 macallan default:
742 1.9 macallan
743 1.18 cegger aprint_error_dev(&sc->sc_dev, "unknown interrupt code %d\n",
744 1.18 cegger code);
745 1.1 macallan break;
746 1.1 macallan }
747 1.1 macallan
748 1.1 macallan return;
749 1.1 macallan }
750 1.1 macallan
751 1.1 macallan /*
752 1.1 macallan * mmcodec stuff
753 1.1 macallan */
754 1.1 macallan
755 1.11 macallan static int
756 1.1 macallan mmcodec_init(struct dbri_softc *sc)
757 1.1 macallan {
758 1.1 macallan bus_space_handle_t ioh = sc->sc_ioh;
759 1.1 macallan bus_space_tag_t iot = sc->sc_iot;
760 1.1 macallan u_int32_t reg2;
761 1.9 macallan int bail;
762 1.1 macallan
763 1.1 macallan reg2 = bus_space_read_4(iot, ioh, DBRI_REG2);
764 1.10 macallan DPRINTF("mmcodec_init: PIO reads %x\n", reg2);
765 1.5 blymn
766 1.1 macallan if (reg2 & DBRI_PIO2) {
767 1.18 cegger aprint_normal_dev(&sc->sc_dev, " onboard CS4215 detected\n");
768 1.1 macallan sc->sc_mm.onboard = 1;
769 1.1 macallan }
770 1.1 macallan
771 1.1 macallan if (reg2 & DBRI_PIO0) {
772 1.18 cegger aprint_normal_dev(&sc->sc_dev, "speakerbox detected\n");
773 1.15 macallan bus_space_write_4(iot, ioh, DBRI_REG2, DBRI_PIO2_ENABLE);
774 1.1 macallan sc->sc_mm.onboard = 0;
775 1.1 macallan }
776 1.1 macallan
777 1.1 macallan if ((reg2 & DBRI_PIO2) && (reg2 & DBRI_PIO0)) {
778 1.18 cegger aprint_normal_dev(&sc->sc_dev, "using speakerbox\n");
779 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG2, DBRI_PIO2_ENABLE);
780 1.1 macallan sc->sc_mm.onboard = 0;
781 1.1 macallan }
782 1.1 macallan
783 1.1 macallan if (!(reg2 & (DBRI_PIO0|DBRI_PIO2))) {
784 1.18 cegger aprint_normal_dev(&sc->sc_dev, "no mmcodec found\n");
785 1.1 macallan return -1;
786 1.1 macallan }
787 1.1 macallan
788 1.1 macallan sc->sc_version = 0xff;
789 1.1 macallan
790 1.1 macallan mmcodec_pipe_init(sc);
791 1.1 macallan mmcodec_default(sc);
792 1.1 macallan
793 1.1 macallan sc->sc_mm.offset = sc->sc_mm.onboard ? 0 : 8;
794 1.1 macallan
795 1.9 macallan /*
796 1.9 macallan * mmcodec_setcontrol() sometimes fails right after powerup
797 1.9 macallan * so we just try again until we either get a useful response or run
798 1.9 macallan * out of time
799 1.9 macallan */
800 1.9 macallan bail = 0;
801 1.9 macallan while (mmcodec_setcontrol(sc) == -1 || sc->sc_version == 0xff) {
802 1.9 macallan
803 1.9 macallan bail++;
804 1.9 macallan if (bail > 100) {
805 1.10 macallan DPRINTF("%s: cs4215 probe failed at offset %d\n",
806 1.18 cegger device_xname(&sc->sc_dev), sc->sc_mm.offset);
807 1.9 macallan return (-1);
808 1.9 macallan }
809 1.9 macallan delay(10000);
810 1.1 macallan }
811 1.1 macallan
812 1.18 cegger aprint_normal_dev(&sc->sc_dev, "cs4215 rev %c found at offset %d\n",
813 1.18 cegger 0x43 + (sc->sc_version & 0xf), sc->sc_mm.offset);
814 1.1 macallan
815 1.1 macallan /* set some sane defaults for mmcodec_init_data */
816 1.1 macallan sc->sc_params.channels = 2;
817 1.1 macallan sc->sc_params.precision = 16;
818 1.1 macallan
819 1.1 macallan mmcodec_init_data(sc);
820 1.1 macallan
821 1.1 macallan return (0);
822 1.1 macallan }
823 1.1 macallan
824 1.11 macallan static void
825 1.1 macallan mmcodec_init_data(struct dbri_softc *sc)
826 1.1 macallan {
827 1.1 macallan bus_space_tag_t iot = sc->sc_iot;
828 1.1 macallan bus_space_handle_t ioh = sc->sc_ioh;
829 1.1 macallan u_int32_t tmp;
830 1.1 macallan int data_width;
831 1.1 macallan
832 1.1 macallan tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
833 1.1 macallan tmp &= ~(DBRI_CHI_ACTIVATE); /* disable CHI */
834 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
835 1.1 macallan
836 1.1 macallan /* switch CS4215 to data mode - set PIO3 to 1 */
837 1.1 macallan tmp = DBRI_PIO_ENABLE_ALL | DBRI_PIO1 | DBRI_PIO3;
838 1.12 macallan
839 1.12 macallan /* XXX */
840 1.1 macallan tmp |= (sc->sc_mm.onboard ? DBRI_PIO0 : DBRI_PIO2);
841 1.5 blymn
842 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG2, tmp);
843 1.1 macallan chi_reset(sc, CHIslave, 128);
844 1.1 macallan
845 1.12 macallan data_width = sc->sc_params.channels * sc->sc_params.precision;
846 1.14 macallan
847 1.14 macallan if ((data_width != 32) && (data_width != 8))
848 1.14 macallan aprint_error("%s: data_width is %d\n", __func__, data_width);
849 1.14 macallan
850 1.1 macallan pipe_ts_link(sc, 20, PIPEoutput, 16, 32, sc->sc_mm.offset + 32);
851 1.1 macallan pipe_ts_link(sc, 4, PIPEoutput, 16, data_width, sc->sc_mm.offset);
852 1.1 macallan pipe_ts_link(sc, 6, PIPEinput, 16, data_width, sc->sc_mm.offset);
853 1.14 macallan pipe_ts_link(sc, 21, PIPEinput, 16, 32, sc->sc_mm.offset + 32);
854 1.14 macallan
855 1.14 macallan pipe_receive_fixed(sc, 21, &sc->sc_mm.status);
856 1.1 macallan
857 1.1 macallan mmcodec_setgain(sc, 0);
858 1.1 macallan
859 1.1 macallan tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
860 1.1 macallan tmp |= DBRI_CHI_ACTIVATE;
861 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
862 1.1 macallan
863 1.1 macallan return;
864 1.1 macallan }
865 1.1 macallan
866 1.11 macallan static void
867 1.1 macallan mmcodec_pipe_init(struct dbri_softc *sc)
868 1.1 macallan {
869 1.1 macallan
870 1.1 macallan pipe_setup(sc, 4, DBRI_SDP_MEM | DBRI_SDP_TO_SER | DBRI_SDP_MSB);
871 1.1 macallan pipe_setup(sc, 20, DBRI_SDP_FIXED | DBRI_SDP_TO_SER | DBRI_SDP_MSB);
872 1.1 macallan pipe_setup(sc, 6, DBRI_SDP_MEM | DBRI_SDP_FROM_SER | DBRI_SDP_MSB);
873 1.1 macallan pipe_setup(sc, 21, DBRI_SDP_FIXED | DBRI_SDP_FROM_SER | DBRI_SDP_MSB);
874 1.1 macallan
875 1.1 macallan pipe_setup(sc, 17, DBRI_SDP_FIXED | DBRI_SDP_TO_SER | DBRI_SDP_MSB);
876 1.1 macallan pipe_setup(sc, 18, DBRI_SDP_FIXED | DBRI_SDP_FROM_SER | DBRI_SDP_MSB);
877 1.1 macallan pipe_setup(sc, 19, DBRI_SDP_FIXED | DBRI_SDP_FROM_SER | DBRI_SDP_MSB);
878 1.1 macallan
879 1.1 macallan sc->sc_mm.status = 0;
880 1.1 macallan
881 1.1 macallan pipe_receive_fixed(sc, 18, &sc->sc_mm.status);
882 1.1 macallan pipe_receive_fixed(sc, 19, &sc->sc_mm.version);
883 1.1 macallan
884 1.1 macallan return;
885 1.1 macallan }
886 1.1 macallan
887 1.11 macallan static void
888 1.1 macallan mmcodec_default(struct dbri_softc *sc)
889 1.1 macallan {
890 1.1 macallan struct cs4215_state *mm = &sc->sc_mm;
891 1.1 macallan
892 1.1 macallan /*
893 1.1 macallan * no action, memory resetting only
894 1.1 macallan *
895 1.1 macallan * data time slots 5-8
896 1.1 macallan * speaker, line and headphone enable. set gain to half.
897 1.14 macallan * input is line
898 1.1 macallan */
899 1.9 macallan mm->d.bdata[0] = sc->sc_latt = 0x20 | CS4215_HE | CS4215_LE;
900 1.9 macallan mm->d.bdata[1] = sc->sc_ratt = 0x20 | CS4215_SE;
901 1.13 macallan sc->sc_linp = 128;
902 1.13 macallan sc->sc_rinp = 128;
903 1.13 macallan sc->sc_monitor = 0;
904 1.13 macallan sc->sc_input = 1; /* line */
905 1.13 macallan mm->d.bdata[2] = (CS4215_LG((sc->sc_linp >> 4)) & 0x0f) |
906 1.13 macallan ((sc->sc_input == 2) ? CS4215_IS : 0) | CS4215_PIO0 | CS4215_PIO1;
907 1.13 macallan mm->d.bdata[3] = (CS4215_RG((sc->sc_rinp >> 4) & 0x0f)) |
908 1.13 macallan CS4215_MA(15 - ((sc->sc_monitor >> 4) & 0x0f));
909 1.13 macallan
910 1.1 macallan
911 1.1 macallan /*
912 1.1 macallan * control time slots 1-4
913 1.1 macallan *
914 1.1 macallan * 0: default I/O voltage scale
915 1.1 macallan * 1: 8 bit ulaw, 8kHz, mono, high pass filter disabled
916 1.1 macallan * 2: serial enable, CHI master, 128 bits per frame, clock 1
917 1.1 macallan * 3: tests disabled
918 1.1 macallan */
919 1.9 macallan mm->c.bcontrol[0] = CS4215_RSRVD_1 | CS4215_MLB;
920 1.9 macallan mm->c.bcontrol[1] = CS4215_DFR_ULAW | CS4215_FREQ[0].csval;
921 1.9 macallan mm->c.bcontrol[2] = CS4215_XCLK | CS4215_BSEL_128 | CS4215_FREQ[0].xtal;
922 1.9 macallan mm->c.bcontrol[3] = 0;
923 1.1 macallan
924 1.1 macallan return;
925 1.1 macallan }
926 1.1 macallan
927 1.11 macallan static void
928 1.1 macallan mmcodec_setgain(struct dbri_softc *sc, int mute)
929 1.1 macallan {
930 1.1 macallan if (mute) {
931 1.1 macallan /* disable all outputs, max. attenuation */
932 1.9 macallan sc->sc_mm.d.bdata[0] = sc->sc_latt | 63;
933 1.9 macallan sc->sc_mm.d.bdata[1] = sc->sc_ratt | 63;
934 1.1 macallan } else {
935 1.13 macallan
936 1.9 macallan sc->sc_mm.d.bdata[0] = sc->sc_latt;
937 1.9 macallan sc->sc_mm.d.bdata[1] = sc->sc_ratt;
938 1.1 macallan }
939 1.1 macallan
940 1.13 macallan /* input stuff */
941 1.13 macallan sc->sc_mm.d.bdata[2] = CS4215_LG((sc->sc_linp >> 4) & 0x0f) |
942 1.13 macallan ((sc->sc_input == 2) ? CS4215_IS : 0) | CS4215_PIO0 | CS4215_PIO1;
943 1.13 macallan sc->sc_mm.d.bdata[3] = (CS4215_RG((sc->sc_rinp >> 4)) & 0x0f) |
944 1.13 macallan (CS4215_MA(15 - ((sc->sc_monitor >> 4) & 0x0f)));
945 1.13 macallan
946 1.4 macallan if (sc->sc_powerstate == 0)
947 1.4 macallan return;
948 1.9 macallan pipe_transmit_fixed(sc, 20, sc->sc_mm.d.ldata);
949 1.5 blymn
950 1.13 macallan DPRINTF("mmcodec_setgain: %08x\n", sc->sc_mm.d.ldata);
951 1.13 macallan /* give the chip some time to execute the command */
952 1.1 macallan delay(250);
953 1.5 blymn
954 1.1 macallan return;
955 1.1 macallan }
956 1.1 macallan
957 1.11 macallan static int
958 1.1 macallan mmcodec_setcontrol(struct dbri_softc *sc)
959 1.1 macallan {
960 1.1 macallan bus_space_tag_t iot = sc->sc_iot;
961 1.1 macallan bus_space_handle_t ioh = sc->sc_ioh;
962 1.1 macallan u_int32_t val;
963 1.1 macallan u_int32_t tmp;
964 1.15 macallan int bail = 0;
965 1.13 macallan #if DBRI_SPIN
966 1.1 macallan int i;
967 1.1 macallan #endif
968 1.1 macallan
969 1.1 macallan /*
970 1.1 macallan * Temporarily mute outputs and wait 125 us to make sure that it
971 1.1 macallan * happens. This avoids clicking noises.
972 1.1 macallan */
973 1.1 macallan mmcodec_setgain(sc, 1);
974 1.9 macallan delay(125);
975 1.1 macallan
976 1.15 macallan bus_space_write_4(iot, ioh, DBRI_REG2, 0);
977 1.15 macallan delay(125);
978 1.15 macallan
979 1.1 macallan /* enable control mode */
980 1.1 macallan val = DBRI_PIO_ENABLE_ALL | DBRI_PIO1; /* was PIO1 */
981 1.1 macallan
982 1.12 macallan /* XXX */
983 1.1 macallan val |= (sc->sc_mm.onboard ? DBRI_PIO0 : DBRI_PIO2);
984 1.1 macallan
985 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG2, val);
986 1.1 macallan
987 1.9 macallan delay(34);
988 1.1 macallan
989 1.1 macallan /*
990 1.1 macallan * in control mode, the cs4215 is the slave device, so the
991 1.1 macallan * DBRI must act as the CHI master.
992 1.1 macallan *
993 1.1 macallan * in data mode, the cs4215 must be the CHI master to insure
994 1.1 macallan * that the data stream is in sync with its codec
995 1.1 macallan */
996 1.1 macallan tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
997 1.1 macallan tmp &= ~DBRI_COMMAND_CHI;
998 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
999 1.1 macallan
1000 1.1 macallan chi_reset(sc, CHImaster, 128);
1001 1.1 macallan
1002 1.1 macallan /* control mode */
1003 1.1 macallan pipe_ts_link(sc, 17, PIPEoutput, 16, 32, sc->sc_mm.offset);
1004 1.1 macallan pipe_ts_link(sc, 18, PIPEinput, 16, 8, sc->sc_mm.offset);
1005 1.1 macallan pipe_ts_link(sc, 19, PIPEinput, 16, 8, sc->sc_mm.offset + 48);
1006 1.1 macallan
1007 1.1 macallan /* wait for the chip to echo back CLB as zero */
1008 1.9 macallan sc->sc_mm.c.bcontrol[0] &= ~CS4215_CLB;
1009 1.9 macallan pipe_transmit_fixed(sc, 17, sc->sc_mm.c.lcontrol);
1010 1.1 macallan
1011 1.1 macallan tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
1012 1.1 macallan tmp |= DBRI_CHI_ACTIVATE;
1013 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
1014 1.5 blymn
1015 1.13 macallan #if DBRI_SPIN
1016 1.1 macallan i = 1024;
1017 1.1 macallan while (((sc->sc_mm.status & 0xe4) != 0x20) && --i) {
1018 1.1 macallan delay(125);
1019 1.1 macallan }
1020 1.1 macallan
1021 1.1 macallan if (i == 0) {
1022 1.10 macallan DPRINTF("%s: cs4215 didn't respond to CLB (0x%02x)\n",
1023 1.18 cegger device_xname(&sc->sc_dev), sc->sc_mm.status);
1024 1.1 macallan return (-1);
1025 1.1 macallan }
1026 1.1 macallan #else
1027 1.15 macallan while (((sc->sc_mm.status & 0xe4) != 0x20) && (bail < 10)) {
1028 1.18 cegger DPRINTF("%s: tsleep %p\n", device_xname(&sc->sc_dev), sc);
1029 1.15 macallan tsleep(sc, PCATCH | PZERO, "dbrifxdt", hz);
1030 1.15 macallan bail++;
1031 1.1 macallan }
1032 1.1 macallan #endif
1033 1.15 macallan if (bail >= 10) {
1034 1.15 macallan DPRINTF("%s: switching to control mode timed out (%x %x)\n",
1035 1.18 cegger device_xname(&sc->sc_dev), sc->sc_mm.status,
1036 1.15 macallan bus_space_read_4(iot, ioh, DBRI_REG2));
1037 1.15 macallan return -1;
1038 1.15 macallan }
1039 1.5 blymn
1040 1.1 macallan /* copy the version information before it becomes unreadable again */
1041 1.9 macallan sc->sc_version = sc->sc_mm.version;
1042 1.1 macallan
1043 1.1 macallan /* terminate cs4215 control mode */
1044 1.9 macallan sc->sc_mm.c.bcontrol[0] |= CS4215_CLB;
1045 1.9 macallan pipe_transmit_fixed(sc, 17, sc->sc_mm.c.lcontrol);
1046 1.1 macallan
1047 1.1 macallan /* two frames of control info @ 8kHz frame rate = 250us delay */
1048 1.9 macallan delay(250);
1049 1.1 macallan
1050 1.1 macallan mmcodec_setgain(sc, 0);
1051 1.1 macallan
1052 1.1 macallan return (0);
1053 1.5 blymn
1054 1.1 macallan }
1055 1.1 macallan
1056 1.1 macallan /*
1057 1.1 macallan * CHI combo
1058 1.1 macallan */
1059 1.11 macallan static void
1060 1.1 macallan chi_reset(struct dbri_softc *sc, enum ms ms, int bpf)
1061 1.1 macallan {
1062 1.1 macallan volatile u_int32_t *cmd;
1063 1.1 macallan int val;
1064 1.1 macallan int clockrate, divisor;
1065 1.1 macallan
1066 1.1 macallan cmd = dbri_command_lock(sc);
1067 1.1 macallan
1068 1.1 macallan /* set CHI anchor: pipe 16 */
1069 1.1 macallan val = DBRI_DTS_VI | DBRI_DTS_INS | DBRI_DTS_PRVIN(16) | DBRI_PIPE(16);
1070 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_DTS, 0, val);
1071 1.1 macallan *(cmd++) = DBRI_TS_ANCHOR | DBRI_TS_NEXT(16);
1072 1.1 macallan *(cmd++) = 0;
1073 1.1 macallan
1074 1.1 macallan val = DBRI_DTS_VO | DBRI_DTS_INS | DBRI_DTS_PRVOUT(16) | DBRI_PIPE(16);
1075 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_DTS, 0, val);
1076 1.1 macallan *(cmd++) = 0;
1077 1.1 macallan *(cmd++) = DBRI_TS_ANCHOR | DBRI_TS_NEXT(16);
1078 1.1 macallan
1079 1.1 macallan sc->sc_pipe[16].sdp = 1;
1080 1.1 macallan sc->sc_pipe[16].next = 16;
1081 1.1 macallan sc->sc_chi_pipe_in = 16;
1082 1.1 macallan sc->sc_chi_pipe_out = 16;
1083 1.1 macallan
1084 1.1 macallan switch (ms) {
1085 1.1 macallan case CHIslave:
1086 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_CHI, 0, DBRI_CHI_CHICM(0));
1087 1.1 macallan break;
1088 1.1 macallan case CHImaster:
1089 1.1 macallan clockrate = bpf * 8;
1090 1.1 macallan divisor = 12288 / clockrate;
1091 1.1 macallan
1092 1.1 macallan if (divisor > 255 || divisor * clockrate != 12288)
1093 1.18 cegger aprint_error_dev(&sc->sc_dev, "illegal bits-per-frame %d\n",
1094 1.18 cegger bpf);
1095 1.1 macallan
1096 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_CHI, 0,
1097 1.1 macallan DBRI_CHI_CHICM(divisor) | DBRI_CHI_FD | DBRI_CHI_BPF(bpf));
1098 1.1 macallan break;
1099 1.1 macallan default:
1100 1.18 cegger aprint_error_dev(&sc->sc_dev, "unknown value for ms!\n");
1101 1.1 macallan break;
1102 1.1 macallan }
1103 1.1 macallan
1104 1.1 macallan sc->sc_chi_bpf = bpf;
1105 1.1 macallan
1106 1.1 macallan /* CHI data mode */
1107 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_PAUSE, 0, 0);
1108 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_CDM, 0,
1109 1.1 macallan DBRI_CDM_XCE | DBRI_CDM_XEN | DBRI_CDM_REN);
1110 1.1 macallan
1111 1.1 macallan dbri_command_send(sc, cmd);
1112 1.1 macallan
1113 1.1 macallan return;
1114 1.1 macallan }
1115 1.1 macallan
1116 1.1 macallan /*
1117 1.1 macallan * pipe stuff
1118 1.1 macallan */
1119 1.11 macallan static void
1120 1.1 macallan pipe_setup(struct dbri_softc *sc, int pipe, int sdp)
1121 1.1 macallan {
1122 1.10 macallan DPRINTF("pipe setup: %d\n", pipe);
1123 1.1 macallan if (pipe < 0 || pipe >= DBRI_PIPE_MAX) {
1124 1.18 cegger aprint_error_dev(&sc->sc_dev, "illegal pipe number %d\n",
1125 1.18 cegger pipe);
1126 1.1 macallan return;
1127 1.1 macallan }
1128 1.1 macallan
1129 1.1 macallan if ((sdp & 0xf800) != sdp)
1130 1.18 cegger aprint_error_dev(&sc->sc_dev, "strange SDP value %d\n",
1131 1.14 macallan sdp);
1132 1.1 macallan
1133 1.1 macallan if (DBRI_SDP_MODE(sdp) == DBRI_SDP_FIXED &&
1134 1.1 macallan !(sdp & DBRI_SDP_TO_SER))
1135 1.1 macallan sdp |= DBRI_SDP_CHANGE;
1136 1.1 macallan
1137 1.1 macallan sdp |= DBRI_PIPE(pipe);
1138 1.1 macallan
1139 1.1 macallan sc->sc_pipe[pipe].sdp = sdp;
1140 1.1 macallan sc->sc_pipe[pipe].desc = -1;
1141 1.1 macallan
1142 1.1 macallan pipe_reset(sc, pipe);
1143 1.1 macallan
1144 1.1 macallan return;
1145 1.1 macallan }
1146 1.1 macallan
1147 1.11 macallan static void
1148 1.1 macallan pipe_reset(struct dbri_softc *sc, int pipe)
1149 1.1 macallan {
1150 1.1 macallan struct dbri_desc *dd;
1151 1.1 macallan int sdp;
1152 1.1 macallan int desc;
1153 1.1 macallan volatile u_int32_t *cmd;
1154 1.1 macallan
1155 1.1 macallan if (pipe < 0 || pipe >= DBRI_PIPE_MAX) {
1156 1.18 cegger aprint_error_dev(&sc->sc_dev, "illegal pipe number %d\n",
1157 1.18 cegger pipe);
1158 1.1 macallan return;
1159 1.1 macallan }
1160 1.1 macallan
1161 1.1 macallan sdp = sc->sc_pipe[pipe].sdp;
1162 1.1 macallan if (sdp == 0) {
1163 1.18 cegger aprint_error_dev(&sc->sc_dev, "can not reset uninitialized pipe %d\n",
1164 1.18 cegger pipe);
1165 1.1 macallan return;
1166 1.1 macallan }
1167 1.1 macallan
1168 1.1 macallan cmd = dbri_command_lock(sc);
1169 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP, 0,
1170 1.1 macallan sdp | DBRI_SDP_CLEAR | DBRI_SDP_VALID_POINTER);
1171 1.1 macallan *(cmd++) = 0;
1172 1.1 macallan dbri_command_send(sc, cmd);
1173 1.1 macallan
1174 1.1 macallan desc = sc->sc_pipe[pipe].desc;
1175 1.1 macallan
1176 1.1 macallan dd = &sc->sc_desc[desc];
1177 1.5 blymn
1178 1.1 macallan dd->busy = 0;
1179 1.1 macallan
1180 1.12 macallan #if 0
1181 1.1 macallan if (dd->callback)
1182 1.17 ad softint_schedule(dd->softint);
1183 1.12 macallan #endif
1184 1.1 macallan
1185 1.1 macallan sc->sc_pipe[pipe].desc = -1;
1186 1.1 macallan
1187 1.1 macallan return;
1188 1.1 macallan }
1189 1.1 macallan
1190 1.11 macallan static void
1191 1.1 macallan pipe_receive_fixed(struct dbri_softc *sc, int pipe, volatile u_int32_t *prec)
1192 1.1 macallan {
1193 1.1 macallan
1194 1.1 macallan if (pipe < DBRI_PIPE_MAX / 2 || pipe >= DBRI_PIPE_MAX) {
1195 1.18 cegger aprint_error_dev(&sc->sc_dev, "illegal pipe number %d\n",
1196 1.18 cegger pipe);
1197 1.1 macallan return;
1198 1.1 macallan }
1199 1.1 macallan
1200 1.1 macallan if (DBRI_SDP_MODE(sc->sc_pipe[pipe].sdp) != DBRI_SDP_FIXED) {
1201 1.18 cegger aprint_error_dev(&sc->sc_dev, "non-fixed pipe %d\n",
1202 1.1 macallan pipe);
1203 1.1 macallan return;
1204 1.1 macallan }
1205 1.1 macallan
1206 1.1 macallan if (sc->sc_pipe[pipe].sdp & DBRI_SDP_TO_SER) {
1207 1.18 cegger aprint_error_dev(&sc->sc_dev, "can not receive on transmit pipe %d\b",
1208 1.18 cegger pipe);
1209 1.1 macallan return;
1210 1.1 macallan }
1211 1.1 macallan
1212 1.1 macallan sc->sc_pipe[pipe].prec = prec;
1213 1.1 macallan
1214 1.1 macallan return;
1215 1.1 macallan }
1216 1.1 macallan
1217 1.11 macallan static void
1218 1.1 macallan pipe_transmit_fixed(struct dbri_softc *sc, int pipe, u_int32_t data)
1219 1.1 macallan {
1220 1.1 macallan volatile u_int32_t *cmd;
1221 1.1 macallan
1222 1.1 macallan if (pipe < DBRI_PIPE_MAX / 2 || pipe >= DBRI_PIPE_MAX) {
1223 1.18 cegger aprint_error_dev(&sc->sc_dev, "illegal pipe number %d\n",
1224 1.18 cegger pipe);
1225 1.1 macallan return;
1226 1.1 macallan }
1227 1.1 macallan
1228 1.1 macallan if (DBRI_SDP_MODE(sc->sc_pipe[pipe].sdp) == 0) {
1229 1.18 cegger aprint_error_dev(&sc->sc_dev, "uninitialized pipe %d\n",
1230 1.18 cegger pipe);
1231 1.1 macallan return;
1232 1.1 macallan }
1233 1.1 macallan
1234 1.1 macallan if (DBRI_SDP_MODE(sc->sc_pipe[pipe].sdp) != DBRI_SDP_FIXED) {
1235 1.18 cegger aprint_error_dev(&sc->sc_dev, "non-fixed pipe %d\n",
1236 1.12 macallan pipe);
1237 1.1 macallan return;
1238 1.1 macallan }
1239 1.1 macallan
1240 1.1 macallan if (!(sc->sc_pipe[pipe].sdp & DBRI_SDP_TO_SER)) {
1241 1.18 cegger aprint_error_dev(&sc->sc_dev, "called on receive pipe %d\n",
1242 1.18 cegger pipe);
1243 1.1 macallan return;
1244 1.1 macallan }
1245 1.1 macallan
1246 1.1 macallan if (sc->sc_pipe[pipe].sdp & DBRI_SDP_MSB)
1247 1.1 macallan data = reverse_bytes(data, sc->sc_pipe[pipe].length);
1248 1.1 macallan
1249 1.1 macallan cmd = dbri_command_lock(sc);
1250 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_SSP, 0, pipe);
1251 1.1 macallan *(cmd++) = data;
1252 1.1 macallan
1253 1.1 macallan dbri_command_send(sc, cmd);
1254 1.1 macallan
1255 1.1 macallan return;
1256 1.1 macallan }
1257 1.1 macallan
1258 1.11 macallan static void
1259 1.14 macallan setup_ring_xmit(struct dbri_softc *sc, int pipe, int which, int num, int blksz,
1260 1.1 macallan void (*callback)(void *), void *callback_args)
1261 1.1 macallan {
1262 1.1 macallan volatile u_int32_t *cmd;
1263 1.1 macallan int x, i;
1264 1.1 macallan int td;
1265 1.1 macallan int td_first, td_last;
1266 1.1 macallan bus_addr_t dmabuf, dmabase;
1267 1.1 macallan struct dbri_desc *dd = &sc->sc_desc[which];
1268 1.1 macallan
1269 1.14 macallan switch (pipe) {
1270 1.14 macallan case 4:
1271 1.14 macallan /* output, offset 0 */
1272 1.14 macallan break;
1273 1.14 macallan default:
1274 1.14 macallan aprint_error("%s: illegal pipe number (%d)\n",
1275 1.14 macallan __func__, pipe);
1276 1.14 macallan return;
1277 1.14 macallan }
1278 1.14 macallan
1279 1.1 macallan td = 0;
1280 1.1 macallan td_first = td_last = -1;
1281 1.1 macallan
1282 1.14 macallan if (sc->sc_pipe[pipe].sdp == 0) {
1283 1.18 cegger aprint_error_dev(&sc->sc_dev, "uninitialized pipe %d\n",
1284 1.18 cegger pipe);
1285 1.1 macallan return;
1286 1.1 macallan }
1287 1.1 macallan
1288 1.14 macallan dmabuf = dd->dmabase;
1289 1.14 macallan dmabase = sc->sc_dmabase;
1290 1.14 macallan td = 0;
1291 1.14 macallan
1292 1.14 macallan for (i = 0; i < (num - 1); i++) {
1293 1.14 macallan
1294 1.14 macallan sc->sc_dma->xmit[i].flags = TX_BCNT(blksz)
1295 1.14 macallan | TX_EOF | TX_BINT;
1296 1.14 macallan sc->sc_dma->xmit[i].ba = dmabuf;
1297 1.14 macallan sc->sc_dma->xmit[i].nda = dmabase + dbri_dma_off(xmit, i + 1);
1298 1.14 macallan sc->sc_dma->xmit[i].status = 0;
1299 1.14 macallan
1300 1.14 macallan td_last = td;
1301 1.14 macallan dmabuf += blksz;
1302 1.14 macallan }
1303 1.14 macallan
1304 1.14 macallan sc->sc_dma->xmit[i].flags = TX_BCNT(blksz) | TX_EOF | TX_BINT;
1305 1.14 macallan
1306 1.14 macallan sc->sc_dma->xmit[i].ba = dmabuf;
1307 1.14 macallan sc->sc_dma->xmit[i].nda = dmabase + dbri_dma_off(xmit, 0);
1308 1.14 macallan sc->sc_dma->xmit[i].status = 0;
1309 1.14 macallan
1310 1.14 macallan dd->callback = callback;
1311 1.14 macallan dd->callback_args = callback_args;
1312 1.14 macallan
1313 1.17 ad x = splsched();
1314 1.14 macallan
1315 1.14 macallan /* the pipe shouldn't be active */
1316 1.14 macallan if (pipe_active(sc, pipe)) {
1317 1.14 macallan aprint_error("pipe active (CDP)\n");
1318 1.14 macallan /* pipe is already active */
1319 1.14 macallan #if 0
1320 1.14 macallan td_last = sc->sc_pipe[pipe].desc;
1321 1.14 macallan while (sc->sc_desc[td_last].next != -1)
1322 1.14 macallan td_last = sc->sc_desc[td_last].next;
1323 1.14 macallan
1324 1.14 macallan sc->sc_desc[td_last].next = td_first;
1325 1.14 macallan sc->sc_dma->desc[td_last].nda =
1326 1.14 macallan sc->sc_dmabase + dbri_dma_off(desc, td_first);
1327 1.14 macallan
1328 1.14 macallan cmd = dbri_command_lock(sc);
1329 1.14 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_CDP, 0, pipe);
1330 1.14 macallan dbri_command_send(sc, cmd);
1331 1.14 macallan #endif
1332 1.14 macallan } else {
1333 1.14 macallan /*
1334 1.14 macallan * pipe isn't active - issue an SDP command to start our
1335 1.14 macallan * chain of TDs running
1336 1.14 macallan */
1337 1.14 macallan sc->sc_pipe[pipe].desc = which;
1338 1.14 macallan cmd = dbri_command_lock(sc);
1339 1.14 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP, 0,
1340 1.14 macallan sc->sc_pipe[pipe].sdp |
1341 1.14 macallan DBRI_SDP_VALID_POINTER |
1342 1.14 macallan DBRI_SDP_EVERY |
1343 1.14 macallan DBRI_SDP_CLEAR);
1344 1.14 macallan *(cmd++) = sc->sc_dmabase + dbri_dma_off(xmit, 0);
1345 1.14 macallan dbri_command_send(sc, cmd);
1346 1.14 macallan DPRINTF("%s: starting DMA\n", __func__);
1347 1.14 macallan }
1348 1.14 macallan
1349 1.14 macallan splx(x);
1350 1.14 macallan
1351 1.14 macallan return;
1352 1.14 macallan }
1353 1.14 macallan
1354 1.14 macallan static void
1355 1.14 macallan setup_ring_recv(struct dbri_softc *sc, int pipe, int which, int num, int blksz,
1356 1.14 macallan void (*callback)(void *), void *callback_args)
1357 1.14 macallan {
1358 1.14 macallan volatile u_int32_t *cmd;
1359 1.14 macallan int x, i;
1360 1.14 macallan int td_first, td_last;
1361 1.14 macallan bus_addr_t dmabuf, dmabase;
1362 1.14 macallan struct dbri_desc *dd = &sc->sc_desc[which];
1363 1.14 macallan
1364 1.14 macallan switch (pipe) {
1365 1.14 macallan case 6:
1366 1.14 macallan break;
1367 1.14 macallan default:
1368 1.14 macallan aprint_error("%s: illegal pipe number (%d)\n",
1369 1.14 macallan __func__, pipe);
1370 1.14 macallan return;
1371 1.14 macallan }
1372 1.14 macallan
1373 1.14 macallan td_first = td_last = -1;
1374 1.14 macallan
1375 1.1 macallan if (sc->sc_pipe[pipe].sdp == 0) {
1376 1.18 cegger aprint_error_dev(&sc->sc_dev, "uninitialized pipe %d\n",
1377 1.18 cegger pipe);
1378 1.1 macallan return;
1379 1.1 macallan }
1380 1.1 macallan
1381 1.1 macallan dmabuf = dd->dmabase;
1382 1.1 macallan dmabase = sc->sc_dmabase;
1383 1.1 macallan
1384 1.14 macallan for (i = 0; i < (num - 1); i++) {
1385 1.1 macallan
1386 1.14 macallan sc->sc_dma->recv[i].flags = RX_BSIZE(blksz) | RX_FINAL;
1387 1.14 macallan sc->sc_dma->recv[i].ba = dmabuf;
1388 1.14 macallan sc->sc_dma->recv[i].nda = dmabase + dbri_dma_off(recv, i + 1);
1389 1.14 macallan sc->sc_dma->recv[i].status = RX_EOF;
1390 1.1 macallan
1391 1.14 macallan td_last = i;
1392 1.1 macallan dmabuf += blksz;
1393 1.1 macallan }
1394 1.5 blymn
1395 1.14 macallan sc->sc_dma->recv[i].flags = RX_BSIZE(blksz) | RX_FINAL;
1396 1.14 macallan
1397 1.14 macallan sc->sc_dma->recv[i].ba = dmabuf;
1398 1.14 macallan sc->sc_dma->recv[i].nda = dmabase + dbri_dma_off(recv, 0);
1399 1.14 macallan sc->sc_dma->recv[i].status = RX_EOF;
1400 1.5 blymn
1401 1.12 macallan dd->callback = callback;
1402 1.12 macallan dd->callback_args = callback_args;
1403 1.1 macallan
1404 1.17 ad x = splsched();
1405 1.1 macallan
1406 1.1 macallan /* the pipe shouldn't be active */
1407 1.1 macallan if (pipe_active(sc, pipe)) {
1408 1.10 macallan aprint_error("pipe active (CDP)\n");
1409 1.1 macallan /* pipe is already active */
1410 1.12 macallan #if 0
1411 1.1 macallan td_last = sc->sc_pipe[pipe].desc;
1412 1.1 macallan while (sc->sc_desc[td_last].next != -1)
1413 1.1 macallan td_last = sc->sc_desc[td_last].next;
1414 1.1 macallan
1415 1.1 macallan sc->sc_desc[td_last].next = td_first;
1416 1.1 macallan sc->sc_dma->desc[td_last].nda =
1417 1.1 macallan sc->sc_dmabase + dbri_dma_off(desc, td_first);
1418 1.1 macallan
1419 1.1 macallan cmd = dbri_command_lock(sc);
1420 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_CDP, 0, pipe);
1421 1.1 macallan dbri_command_send(sc, cmd);
1422 1.12 macallan #endif
1423 1.1 macallan } else {
1424 1.1 macallan /*
1425 1.1 macallan * pipe isn't active - issue an SDP command to start our
1426 1.1 macallan * chain of TDs running
1427 1.1 macallan */
1428 1.1 macallan sc->sc_pipe[pipe].desc = which;
1429 1.1 macallan cmd = dbri_command_lock(sc);
1430 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP, 0,
1431 1.1 macallan sc->sc_pipe[pipe].sdp |
1432 1.1 macallan DBRI_SDP_VALID_POINTER |
1433 1.1 macallan DBRI_SDP_EVERY |
1434 1.1 macallan DBRI_SDP_CLEAR);
1435 1.14 macallan *(cmd++) = sc->sc_dmabase + dbri_dma_off(recv, 0);
1436 1.1 macallan dbri_command_send(sc, cmd);
1437 1.14 macallan DPRINTF("%s: starting DMA\n", __func__);
1438 1.1 macallan }
1439 1.1 macallan
1440 1.1 macallan splx(x);
1441 1.1 macallan
1442 1.1 macallan return;
1443 1.1 macallan }
1444 1.1 macallan
1445 1.11 macallan static void
1446 1.1 macallan pipe_ts_link(struct dbri_softc *sc, int pipe, enum io dir, int basepipe,
1447 1.1 macallan int len, int cycle)
1448 1.1 macallan {
1449 1.1 macallan volatile u_int32_t *cmd;
1450 1.1 macallan int prevpipe, nextpipe;
1451 1.1 macallan int val;
1452 1.1 macallan
1453 1.14 macallan DPRINTF("%s: %d\n", __func__, pipe);
1454 1.1 macallan if (pipe < 0 || pipe >= DBRI_PIPE_MAX ||
1455 1.1 macallan basepipe < 0 || basepipe >= DBRI_PIPE_MAX) {
1456 1.18 cegger aprint_error_dev(&sc->sc_dev, "illegal pipe numbers (%d, %d)\n",
1457 1.18 cegger pipe, basepipe);
1458 1.1 macallan return;
1459 1.1 macallan }
1460 1.1 macallan
1461 1.1 macallan if (sc->sc_pipe[pipe].sdp == 0 || sc->sc_pipe[basepipe].sdp == 0) {
1462 1.18 cegger aprint_error_dev(&sc->sc_dev, "uninitialized pipe (%d, %d)\n",
1463 1.18 cegger pipe, basepipe);
1464 1.1 macallan return;
1465 1.1 macallan }
1466 1.1 macallan
1467 1.1 macallan if (basepipe == 16 && dir == PIPEoutput && cycle == 0)
1468 1.1 macallan cycle = sc->sc_chi_bpf;
1469 1.1 macallan
1470 1.1 macallan if (basepipe == pipe)
1471 1.1 macallan prevpipe = nextpipe = pipe;
1472 1.1 macallan else {
1473 1.1 macallan if (basepipe == 16) {
1474 1.1 macallan if (dir == PIPEinput) {
1475 1.1 macallan prevpipe = sc->sc_chi_pipe_in;
1476 1.1 macallan } else {
1477 1.1 macallan prevpipe = sc->sc_chi_pipe_out;
1478 1.1 macallan }
1479 1.1 macallan } else
1480 1.1 macallan prevpipe = basepipe;
1481 1.1 macallan
1482 1.1 macallan nextpipe = sc->sc_pipe[prevpipe].next;
1483 1.1 macallan
1484 1.1 macallan while (sc->sc_pipe[nextpipe].cycle < cycle &&
1485 1.1 macallan sc->sc_pipe[nextpipe].next != basepipe) {
1486 1.1 macallan prevpipe = nextpipe;
1487 1.1 macallan nextpipe = sc->sc_pipe[nextpipe].next;
1488 1.1 macallan }
1489 1.1 macallan }
1490 1.1 macallan
1491 1.1 macallan if (prevpipe == 16) {
1492 1.1 macallan if (dir == PIPEinput) {
1493 1.1 macallan sc->sc_chi_pipe_in = pipe;
1494 1.1 macallan } else {
1495 1.1 macallan sc->sc_chi_pipe_out = pipe;
1496 1.1 macallan }
1497 1.1 macallan } else
1498 1.1 macallan sc->sc_pipe[prevpipe].next = pipe;
1499 1.1 macallan
1500 1.1 macallan sc->sc_pipe[pipe].next = nextpipe;
1501 1.1 macallan sc->sc_pipe[pipe].cycle = cycle;
1502 1.1 macallan sc->sc_pipe[pipe].length = len;
1503 1.1 macallan
1504 1.1 macallan cmd = dbri_command_lock(sc);
1505 1.1 macallan
1506 1.1 macallan switch (dir) {
1507 1.1 macallan case PIPEinput:
1508 1.1 macallan val = DBRI_DTS_VI | DBRI_DTS_INS | DBRI_DTS_PRVIN(prevpipe);
1509 1.1 macallan val |= pipe;
1510 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_DTS, 0, val);
1511 1.1 macallan *(cmd++) = DBRI_TS_LEN(len) | DBRI_TS_CYCLE(cycle) |
1512 1.1 macallan DBRI_TS_NEXT(nextpipe);
1513 1.1 macallan *(cmd++) = 0;
1514 1.1 macallan break;
1515 1.1 macallan case PIPEoutput:
1516 1.1 macallan val = DBRI_DTS_VO | DBRI_DTS_INS | DBRI_DTS_PRVOUT(prevpipe);
1517 1.1 macallan val |= pipe;
1518 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_DTS, 0, val);
1519 1.1 macallan *(cmd++) = 0;
1520 1.1 macallan *(cmd++) = DBRI_TS_LEN(len) | DBRI_TS_CYCLE(cycle) |
1521 1.1 macallan DBRI_TS_NEXT(nextpipe);
1522 1.1 macallan break;
1523 1.1 macallan default:
1524 1.10 macallan DPRINTF("%s: should not have happened!\n",
1525 1.18 cegger device_xname(&sc->sc_dev));
1526 1.1 macallan break;
1527 1.1 macallan }
1528 1.1 macallan
1529 1.1 macallan dbri_command_send(sc, cmd);
1530 1.1 macallan
1531 1.1 macallan return;
1532 1.1 macallan }
1533 1.1 macallan
1534 1.11 macallan static int
1535 1.1 macallan pipe_active(struct dbri_softc *sc, int pipe)
1536 1.1 macallan {
1537 1.1 macallan
1538 1.1 macallan return (sc->sc_pipe[pipe].desc != -1);
1539 1.1 macallan }
1540 1.1 macallan
1541 1.1 macallan /*
1542 1.1 macallan * subroutines required to interface with audio(9)
1543 1.1 macallan */
1544 1.1 macallan
1545 1.11 macallan static int
1546 1.1 macallan dbri_query_encoding(void *hdl, struct audio_encoding *ae)
1547 1.1 macallan {
1548 1.1 macallan
1549 1.1 macallan switch (ae->index) {
1550 1.1 macallan case 0:
1551 1.1 macallan strcpy(ae->name, AudioEulinear);
1552 1.1 macallan ae->encoding = AUDIO_ENCODING_ULINEAR;
1553 1.1 macallan ae->precision = 8;
1554 1.11 macallan ae->flags = 0;
1555 1.1 macallan break;
1556 1.1 macallan case 1:
1557 1.1 macallan strcpy(ae->name, AudioEmulaw);
1558 1.1 macallan ae->encoding = AUDIO_ENCODING_ULAW;
1559 1.1 macallan ae->precision = 8;
1560 1.1 macallan ae->flags = 0;
1561 1.1 macallan break;
1562 1.1 macallan case 2:
1563 1.1 macallan strcpy(ae->name, AudioEalaw);
1564 1.1 macallan ae->encoding = AUDIO_ENCODING_ALAW;
1565 1.1 macallan ae->precision = 8;
1566 1.1 macallan ae->flags = 0;
1567 1.1 macallan break;
1568 1.1 macallan case 3:
1569 1.1 macallan strcpy(ae->name, AudioEslinear);
1570 1.1 macallan ae->encoding = AUDIO_ENCODING_SLINEAR;
1571 1.1 macallan ae->precision = 8;
1572 1.1 macallan ae->flags = AUDIO_ENCODINGFLAG_EMULATED;
1573 1.1 macallan break;
1574 1.1 macallan case 4:
1575 1.1 macallan strcpy(ae->name, AudioEslinear_le);
1576 1.1 macallan ae->encoding = AUDIO_ENCODING_SLINEAR_LE;
1577 1.1 macallan ae->precision = 16;
1578 1.1 macallan ae->flags = AUDIO_ENCODINGFLAG_EMULATED;
1579 1.1 macallan break;
1580 1.1 macallan case 5:
1581 1.1 macallan strcpy(ae->name, AudioEulinear_le);
1582 1.1 macallan ae->encoding = AUDIO_ENCODING_ULINEAR_LE;
1583 1.1 macallan ae->precision = 16;
1584 1.1 macallan ae->flags = AUDIO_ENCODINGFLAG_EMULATED;
1585 1.1 macallan break;
1586 1.1 macallan case 6:
1587 1.1 macallan strcpy(ae->name, AudioEslinear_be);
1588 1.1 macallan ae->encoding = AUDIO_ENCODING_SLINEAR_BE;
1589 1.1 macallan ae->precision = 16;
1590 1.1 macallan ae->flags = 0;
1591 1.1 macallan break;
1592 1.1 macallan case 7:
1593 1.1 macallan strcpy(ae->name, AudioEulinear_be);
1594 1.1 macallan ae->encoding = AUDIO_ENCODING_ULINEAR_BE;
1595 1.1 macallan ae->precision = 16;
1596 1.11 macallan ae->flags = AUDIO_ENCODINGFLAG_EMULATED;
1597 1.11 macallan break;
1598 1.11 macallan case 8:
1599 1.11 macallan strcpy(ae->name, AudioEslinear);
1600 1.11 macallan ae->encoding = AUDIO_ENCODING_SLINEAR;
1601 1.11 macallan ae->precision = 16;
1602 1.1 macallan ae->flags = 0;
1603 1.1 macallan break;
1604 1.1 macallan default:
1605 1.1 macallan return (EINVAL);
1606 1.1 macallan }
1607 1.1 macallan
1608 1.1 macallan return (0);
1609 1.1 macallan }
1610 1.1 macallan
1611 1.11 macallan static int
1612 1.1 macallan dbri_set_params(void *hdl, int setmode, int usemode,
1613 1.1 macallan struct audio_params *play, struct audio_params *rec,
1614 1.1 macallan stream_filter_list_t *pfil, stream_filter_list_t *rfil)
1615 1.1 macallan {
1616 1.1 macallan struct dbri_softc *sc = hdl;
1617 1.11 macallan int rate;
1618 1.11 macallan audio_params_t *p = NULL;
1619 1.11 macallan stream_filter_list_t *fil;
1620 1.11 macallan int mode;
1621 1.11 macallan
1622 1.11 macallan /*
1623 1.11 macallan * This device only has one clock, so make the sample rates match.
1624 1.11 macallan */
1625 1.11 macallan if (play->sample_rate != rec->sample_rate &&
1626 1.11 macallan usemode == (AUMODE_PLAY | AUMODE_RECORD)) {
1627 1.11 macallan if (setmode == AUMODE_PLAY) {
1628 1.11 macallan rec->sample_rate = play->sample_rate;
1629 1.11 macallan setmode |= AUMODE_RECORD;
1630 1.11 macallan } else if (setmode == AUMODE_RECORD) {
1631 1.11 macallan play->sample_rate = rec->sample_rate;
1632 1.11 macallan setmode |= AUMODE_PLAY;
1633 1.11 macallan } else
1634 1.11 macallan return EINVAL;
1635 1.11 macallan }
1636 1.11 macallan
1637 1.11 macallan for (mode = AUMODE_RECORD; mode != -1;
1638 1.11 macallan mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1) {
1639 1.11 macallan if ((setmode & mode) == 0)
1640 1.11 macallan continue;
1641 1.11 macallan
1642 1.11 macallan p = mode == AUMODE_PLAY ? play : rec;
1643 1.11 macallan if (p->sample_rate < 4000 || p->sample_rate > 50000) {
1644 1.11 macallan DPRINTF("dbri_set_params: invalid rate %d\n",
1645 1.11 macallan p->sample_rate);
1646 1.11 macallan return EINVAL;
1647 1.11 macallan }
1648 1.11 macallan
1649 1.11 macallan fil = mode == AUMODE_PLAY ? pfil : rfil;
1650 1.14 macallan DPRINTF("requested enc: %d rate: %d prec: %d chan: %d\n", p->encoding,
1651 1.11 macallan p->sample_rate, p->precision, p->channels);
1652 1.11 macallan if (auconv_set_converter(dbri_formats, DBRI_NFORMATS,
1653 1.11 macallan mode, p, true, fil) < 0) {
1654 1.15 macallan aprint_debug("dbri_set_params: auconv_set_converter failed\n");
1655 1.11 macallan return EINVAL;
1656 1.11 macallan }
1657 1.11 macallan if (fil->req_size > 0)
1658 1.11 macallan p = &fil->filters[0].param;
1659 1.11 macallan }
1660 1.11 macallan
1661 1.11 macallan if (p == NULL) {
1662 1.11 macallan DPRINTF("dbri_set_params: no parameters to set\n");
1663 1.11 macallan return 0;
1664 1.11 macallan }
1665 1.1 macallan
1666 1.14 macallan DPRINTF("native enc: %d rate: %d prec: %d chan: %d\n", p->encoding,
1667 1.11 macallan p->sample_rate, p->precision, p->channels);
1668 1.1 macallan
1669 1.11 macallan for (rate = 0; CS4215_FREQ[rate].freq; rate++)
1670 1.11 macallan if (CS4215_FREQ[rate].freq == p->sample_rate)
1671 1.1 macallan break;
1672 1.1 macallan
1673 1.11 macallan if (CS4215_FREQ[rate].freq == 0)
1674 1.1 macallan return (EINVAL);
1675 1.1 macallan
1676 1.1 macallan /* set frequency */
1677 1.9 macallan sc->sc_mm.c.bcontrol[1] &= ~0x38;
1678 1.11 macallan sc->sc_mm.c.bcontrol[1] |= CS4215_FREQ[rate].csval;
1679 1.9 macallan sc->sc_mm.c.bcontrol[2] &= ~0x70;
1680 1.11 macallan sc->sc_mm.c.bcontrol[2] |= CS4215_FREQ[rate].xtal;
1681 1.1 macallan
1682 1.11 macallan switch (p->encoding) {
1683 1.1 macallan case AUDIO_ENCODING_ULAW:
1684 1.9 macallan sc->sc_mm.c.bcontrol[1] &= ~3;
1685 1.9 macallan sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_ULAW;
1686 1.1 macallan break;
1687 1.1 macallan case AUDIO_ENCODING_ALAW:
1688 1.9 macallan sc->sc_mm.c.bcontrol[1] &= ~3;
1689 1.9 macallan sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_ALAW;
1690 1.1 macallan break;
1691 1.1 macallan case AUDIO_ENCODING_ULINEAR:
1692 1.9 macallan sc->sc_mm.c.bcontrol[1] &= ~3;
1693 1.11 macallan if (p->precision == 8) {
1694 1.9 macallan sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_LINEAR8;
1695 1.1 macallan } else {
1696 1.9 macallan sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_LINEAR16;
1697 1.1 macallan }
1698 1.1 macallan break;
1699 1.1 macallan case AUDIO_ENCODING_SLINEAR_BE:
1700 1.11 macallan case AUDIO_ENCODING_SLINEAR:
1701 1.9 macallan sc->sc_mm.c.bcontrol[1] &= ~3;
1702 1.9 macallan sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_LINEAR16;
1703 1.1 macallan break;
1704 1.1 macallan }
1705 1.1 macallan
1706 1.11 macallan switch (p->channels) {
1707 1.1 macallan case 1:
1708 1.9 macallan sc->sc_mm.c.bcontrol[1] &= ~CS4215_DFR_STEREO;
1709 1.1 macallan break;
1710 1.1 macallan case 2:
1711 1.9 macallan sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_STEREO;
1712 1.1 macallan break;
1713 1.1 macallan }
1714 1.1 macallan
1715 1.1 macallan return (0);
1716 1.1 macallan }
1717 1.1 macallan
1718 1.11 macallan static int
1719 1.1 macallan dbri_round_blocksize(void *hdl, int bs, int mode,
1720 1.1 macallan const audio_params_t *param)
1721 1.1 macallan {
1722 1.1 macallan
1723 1.14 macallan /* DBRI DMA segment size, rounded down to 32bit alignment */
1724 1.5 blymn return 0x1ffc;
1725 1.1 macallan }
1726 1.1 macallan
1727 1.11 macallan static int
1728 1.1 macallan dbri_halt_output(void *hdl)
1729 1.1 macallan {
1730 1.1 macallan struct dbri_softc *sc = hdl;
1731 1.1 macallan
1732 1.14 macallan if (!sc->sc_playing)
1733 1.14 macallan return 0;
1734 1.14 macallan
1735 1.13 macallan sc->sc_playing = 0;
1736 1.1 macallan pipe_reset(sc, 4);
1737 1.1 macallan return (0);
1738 1.1 macallan }
1739 1.1 macallan
1740 1.11 macallan static int
1741 1.1 macallan dbri_getdev(void *hdl, struct audio_device *ret)
1742 1.1 macallan {
1743 1.1 macallan
1744 1.1 macallan *ret = dbri_device;
1745 1.1 macallan return (0);
1746 1.1 macallan }
1747 1.1 macallan
1748 1.11 macallan static int
1749 1.1 macallan dbri_set_port(void *hdl, mixer_ctrl_t *mc)
1750 1.1 macallan {
1751 1.1 macallan struct dbri_softc *sc = hdl;
1752 1.1 macallan int latt = sc->sc_latt, ratt = sc->sc_ratt;
1753 1.1 macallan
1754 1.1 macallan switch (mc->dev) {
1755 1.1 macallan case DBRI_VOL_OUTPUT: /* master volume */
1756 1.1 macallan latt = (latt & 0xc0) | (63 -
1757 1.1 macallan min(mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] >> 2, 63));
1758 1.5 blymn ratt = (ratt & 0xc0) | (63 -
1759 1.5 blymn min(mc->un.value.level[AUDIO_MIXER_LEVEL_RIGHT] >> 2, 63));
1760 1.1 macallan break;
1761 1.1 macallan case DBRI_ENABLE_MONO: /* built-in speaker */
1762 1.1 macallan if (mc->un.ord == 1) {
1763 1.1 macallan ratt |= CS4215_SE;
1764 1.1 macallan } else
1765 1.1 macallan ratt &= ~CS4215_SE;
1766 1.1 macallan break;
1767 1.1 macallan case DBRI_ENABLE_HEADPHONE: /* headphones output */
1768 1.1 macallan if (mc->un.ord == 1) {
1769 1.1 macallan latt |= CS4215_HE;
1770 1.1 macallan } else
1771 1.1 macallan latt &= ~CS4215_HE;
1772 1.1 macallan break;
1773 1.1 macallan case DBRI_ENABLE_LINE: /* line out */
1774 1.1 macallan if (mc->un.ord == 1) {
1775 1.1 macallan latt |= CS4215_LE;
1776 1.1 macallan } else
1777 1.1 macallan latt &= ~CS4215_LE;
1778 1.1 macallan break;
1779 1.13 macallan case DBRI_VOL_MONITOR:
1780 1.13 macallan if (mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] ==
1781 1.13 macallan sc->sc_monitor)
1782 1.13 macallan return 0;
1783 1.13 macallan sc->sc_monitor = mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT];
1784 1.13 macallan break;
1785 1.13 macallan case DBRI_INPUT_GAIN:
1786 1.13 macallan sc->sc_linp = mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT];
1787 1.13 macallan sc->sc_rinp = mc->un.value.level[AUDIO_MIXER_LEVEL_RIGHT];
1788 1.13 macallan break;
1789 1.13 macallan case DBRI_INPUT_SELECT:
1790 1.13 macallan if (mc->un.mask == sc->sc_input)
1791 1.13 macallan return 0;
1792 1.13 macallan sc->sc_input = mc->un.mask;
1793 1.13 macallan break;
1794 1.1 macallan }
1795 1.5 blymn
1796 1.1 macallan sc->sc_latt = latt;
1797 1.1 macallan sc->sc_ratt = ratt;
1798 1.1 macallan
1799 1.1 macallan mmcodec_setgain(sc, 0);
1800 1.1 macallan
1801 1.1 macallan return (0);
1802 1.1 macallan }
1803 1.1 macallan
1804 1.11 macallan static int
1805 1.1 macallan dbri_get_port(void *hdl, mixer_ctrl_t *mc)
1806 1.1 macallan {
1807 1.1 macallan struct dbri_softc *sc = hdl;
1808 1.1 macallan
1809 1.1 macallan switch (mc->dev) {
1810 1.1 macallan case DBRI_VOL_OUTPUT: /* master volume */
1811 1.5 blymn mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] =
1812 1.1 macallan (63 - (sc->sc_latt & 0x3f)) << 2;
1813 1.1 macallan mc->un.value.level[AUDIO_MIXER_LEVEL_RIGHT] =
1814 1.1 macallan (63 - (sc->sc_ratt & 0x3f)) << 2;
1815 1.1 macallan return (0);
1816 1.1 macallan case DBRI_ENABLE_MONO: /* built-in speaker */
1817 1.1 macallan mc->un.ord = (sc->sc_ratt & CS4215_SE) ? 1 : 0;
1818 1.1 macallan return 0;
1819 1.1 macallan case DBRI_ENABLE_HEADPHONE: /* headphones output */
1820 1.1 macallan mc->un.ord = (sc->sc_latt & CS4215_HE) ? 1 : 0;
1821 1.1 macallan return 0;
1822 1.1 macallan case DBRI_ENABLE_LINE: /* line out */
1823 1.1 macallan mc->un.ord = (sc->sc_latt & CS4215_LE) ? 1 : 0;
1824 1.1 macallan return 0;
1825 1.13 macallan case DBRI_VOL_MONITOR:
1826 1.13 macallan mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] = sc->sc_monitor;
1827 1.13 macallan return 0;
1828 1.13 macallan case DBRI_INPUT_GAIN:
1829 1.13 macallan mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] = sc->sc_linp;
1830 1.13 macallan mc->un.value.level[AUDIO_MIXER_LEVEL_RIGHT] = sc->sc_rinp;
1831 1.13 macallan return 0;
1832 1.13 macallan case DBRI_INPUT_SELECT:
1833 1.13 macallan mc->un.mask = sc->sc_input;
1834 1.13 macallan return 0;
1835 1.1 macallan }
1836 1.1 macallan return (EINVAL);
1837 1.1 macallan }
1838 1.1 macallan
1839 1.11 macallan static int
1840 1.1 macallan dbri_query_devinfo(void *hdl, mixer_devinfo_t *di)
1841 1.1 macallan {
1842 1.1 macallan
1843 1.1 macallan switch (di->index) {
1844 1.1 macallan case DBRI_MONITOR_CLASS:
1845 1.1 macallan di->mixer_class = DBRI_MONITOR_CLASS;
1846 1.1 macallan strcpy(di->label.name, AudioCmonitor);
1847 1.1 macallan di->type = AUDIO_MIXER_CLASS;
1848 1.1 macallan di->next = di->prev = AUDIO_MIXER_LAST;
1849 1.1 macallan return 0;
1850 1.13 macallan case DBRI_OUTPUT_CLASS:
1851 1.13 macallan di->mixer_class = DBRI_OUTPUT_CLASS;
1852 1.13 macallan strcpy(di->label.name, AudioCoutputs);
1853 1.13 macallan di->type = AUDIO_MIXER_CLASS;
1854 1.13 macallan di->next = di->prev = AUDIO_MIXER_LAST;
1855 1.13 macallan return 0;
1856 1.13 macallan case DBRI_INPUT_CLASS:
1857 1.13 macallan di->mixer_class = DBRI_INPUT_CLASS;
1858 1.13 macallan strcpy(di->label.name, AudioCinputs);
1859 1.13 macallan di->type = AUDIO_MIXER_CLASS;
1860 1.13 macallan di->next = di->prev = AUDIO_MIXER_LAST;
1861 1.13 macallan return 0;
1862 1.1 macallan case DBRI_VOL_OUTPUT: /* master volume */
1863 1.13 macallan di->mixer_class = DBRI_OUTPUT_CLASS;
1864 1.1 macallan di->next = di->prev = AUDIO_MIXER_LAST;
1865 1.1 macallan strcpy(di->label.name, AudioNmaster);
1866 1.1 macallan di->type = AUDIO_MIXER_VALUE;
1867 1.1 macallan di->un.v.num_channels = 2;
1868 1.1 macallan strcpy(di->un.v.units.name, AudioNvolume);
1869 1.1 macallan return (0);
1870 1.13 macallan case DBRI_INPUT_GAIN: /* input gain */
1871 1.13 macallan di->mixer_class = DBRI_INPUT_CLASS;
1872 1.13 macallan di->next = di->prev = AUDIO_MIXER_LAST;
1873 1.13 macallan strcpy(di->label.name, AudioNrecord);
1874 1.13 macallan di->type = AUDIO_MIXER_VALUE;
1875 1.13 macallan di->un.v.num_channels = 2;
1876 1.13 macallan strcpy(di->un.v.units.name, AudioNvolume);
1877 1.13 macallan return (0);
1878 1.13 macallan case DBRI_VOL_MONITOR: /* monitor volume */
1879 1.13 macallan di->mixer_class = DBRI_MONITOR_CLASS;
1880 1.13 macallan di->next = di->prev = AUDIO_MIXER_LAST;
1881 1.13 macallan strcpy(di->label.name, AudioNmonitor);
1882 1.13 macallan di->type = AUDIO_MIXER_VALUE;
1883 1.13 macallan di->un.v.num_channels = 1;
1884 1.13 macallan strcpy(di->un.v.units.name, AudioNvolume);
1885 1.13 macallan return (0);
1886 1.1 macallan case DBRI_ENABLE_MONO: /* built-in speaker */
1887 1.13 macallan di->mixer_class = DBRI_OUTPUT_CLASS;
1888 1.1 macallan di->next = di->prev = AUDIO_MIXER_LAST;
1889 1.1 macallan strcpy(di->label.name, AudioNmono);
1890 1.1 macallan di->type = AUDIO_MIXER_ENUM;
1891 1.1 macallan di->un.e.num_mem = 2;
1892 1.1 macallan strcpy(di->un.e.member[0].label.name, AudioNoff);
1893 1.1 macallan di->un.e.member[0].ord = 0;
1894 1.1 macallan strcpy(di->un.e.member[1].label.name, AudioNon);
1895 1.1 macallan di->un.e.member[1].ord = 1;
1896 1.1 macallan return (0);
1897 1.1 macallan case DBRI_ENABLE_HEADPHONE: /* headphones output */
1898 1.13 macallan di->mixer_class = DBRI_OUTPUT_CLASS;
1899 1.1 macallan di->next = di->prev = AUDIO_MIXER_LAST;
1900 1.1 macallan strcpy(di->label.name, AudioNheadphone);
1901 1.1 macallan di->type = AUDIO_MIXER_ENUM;
1902 1.1 macallan di->un.e.num_mem = 2;
1903 1.1 macallan strcpy(di->un.e.member[0].label.name, AudioNoff);
1904 1.1 macallan di->un.e.member[0].ord = 0;
1905 1.1 macallan strcpy(di->un.e.member[1].label.name, AudioNon);
1906 1.1 macallan di->un.e.member[1].ord = 1;
1907 1.1 macallan return (0);
1908 1.1 macallan case DBRI_ENABLE_LINE: /* line out */
1909 1.13 macallan di->mixer_class = DBRI_OUTPUT_CLASS;
1910 1.1 macallan di->next = di->prev = AUDIO_MIXER_LAST;
1911 1.1 macallan strcpy(di->label.name, AudioNline);
1912 1.1 macallan di->type = AUDIO_MIXER_ENUM;
1913 1.1 macallan di->un.e.num_mem = 2;
1914 1.1 macallan strcpy(di->un.e.member[0].label.name, AudioNoff);
1915 1.1 macallan di->un.e.member[0].ord = 0;
1916 1.1 macallan strcpy(di->un.e.member[1].label.name, AudioNon);
1917 1.1 macallan di->un.e.member[1].ord = 1;
1918 1.1 macallan return (0);
1919 1.13 macallan case DBRI_INPUT_SELECT:
1920 1.13 macallan di->mixer_class = DBRI_INPUT_CLASS;
1921 1.13 macallan strcpy(di->label.name, AudioNsource);
1922 1.13 macallan di->type = AUDIO_MIXER_SET;
1923 1.13 macallan di->prev = di->next = AUDIO_MIXER_LAST;
1924 1.13 macallan di->un.s.num_mem = 2;
1925 1.13 macallan strcpy(di->un.s.member[0].label.name, AudioNline);
1926 1.13 macallan di->un.s.member[0].mask = 1 << 0;
1927 1.13 macallan strcpy(di->un.s.member[1].label.name, AudioNmicrophone);
1928 1.13 macallan di->un.s.member[1].mask = 1 << 1;
1929 1.13 macallan return 0;
1930 1.1 macallan }
1931 1.5 blymn
1932 1.1 macallan return (ENXIO);
1933 1.1 macallan }
1934 1.1 macallan
1935 1.11 macallan static size_t
1936 1.1 macallan dbri_round_buffersize(void *hdl, int dir, size_t bufsize)
1937 1.1 macallan {
1938 1.1 macallan #ifdef DBRI_BIG_BUFFER
1939 1.1 macallan return 16*0x1ffc; /* use ~128KB buffer */
1940 1.1 macallan #else
1941 1.1 macallan return bufsize;
1942 1.1 macallan #endif
1943 1.1 macallan }
1944 1.1 macallan
1945 1.11 macallan static int
1946 1.1 macallan dbri_get_props(void *hdl)
1947 1.1 macallan {
1948 1.1 macallan
1949 1.14 macallan return AUDIO_PROP_MMAP | AUDIO_PROP_FULLDUPLEX;
1950 1.1 macallan }
1951 1.1 macallan
1952 1.11 macallan static int
1953 1.1 macallan dbri_trigger_output(void *hdl, void *start, void *end, int blksize,
1954 1.1 macallan void (*intr)(void *), void *intrarg,
1955 1.1 macallan const struct audio_params *param)
1956 1.1 macallan {
1957 1.1 macallan struct dbri_softc *sc = hdl;
1958 1.14 macallan unsigned long count, num;
1959 1.14 macallan
1960 1.14 macallan if (sc->sc_playing)
1961 1.14 macallan return 0;
1962 1.1 macallan
1963 1.8 mrg count = (unsigned long)(((char *)end - (char *)start));
1964 1.1 macallan num = count / blksize;
1965 1.5 blymn
1966 1.10 macallan DPRINTF("trigger_output(%lx %lx) : %d %ld %ld\n",
1967 1.1 macallan (unsigned long)intr,
1968 1.10 macallan (unsigned long)intrarg, blksize, count, num);
1969 1.4 macallan
1970 1.1 macallan sc->sc_params = *param;
1971 1.1 macallan
1972 1.14 macallan if (sc->sc_recording == 0) {
1973 1.14 macallan /* do not muck with the codec when it's already in use */
1974 1.15 macallan if (mmcodec_setcontrol(sc) != 0)
1975 1.15 macallan return -1;
1976 1.14 macallan mmcodec_init_data(sc);
1977 1.14 macallan }
1978 1.5 blymn
1979 1.14 macallan /*
1980 1.14 macallan * always use DMA descriptor 0 for output
1981 1.14 macallan * no need to allocate them dynamically since we only ever have
1982 1.14 macallan * exactly one input stream and exactly one output stream
1983 1.14 macallan */
1984 1.14 macallan setup_ring_xmit(sc, 4, 0, num, blksize, intr, intrarg);
1985 1.14 macallan sc->sc_playing = 1;
1986 1.14 macallan return 0;
1987 1.1 macallan }
1988 1.1 macallan
1989 1.13 macallan static int
1990 1.13 macallan dbri_halt_input(void *cookie)
1991 1.13 macallan {
1992 1.14 macallan struct dbri_softc *sc = cookie;
1993 1.14 macallan
1994 1.14 macallan if (!sc->sc_recording)
1995 1.14 macallan return 0;
1996 1.14 macallan
1997 1.14 macallan sc->sc_recording = 0;
1998 1.14 macallan pipe_reset(sc, 6);
1999 1.13 macallan return 0;
2000 1.13 macallan }
2001 1.13 macallan
2002 1.13 macallan static int
2003 1.13 macallan dbri_trigger_input(void *hdl, void *start, void *end, int blksize,
2004 1.13 macallan void (*intr)(void *), void *intrarg,
2005 1.13 macallan const struct audio_params *param)
2006 1.13 macallan {
2007 1.13 macallan struct dbri_softc *sc = hdl;
2008 1.14 macallan unsigned long count, num;
2009 1.14 macallan
2010 1.14 macallan if (sc->sc_recording)
2011 1.14 macallan return 0;
2012 1.13 macallan
2013 1.13 macallan count = (unsigned long)(((char *)end - (char *)start));
2014 1.13 macallan num = count / blksize;
2015 1.13 macallan
2016 1.13 macallan DPRINTF("trigger_input(%lx %lx) : %d %ld %ld\n",
2017 1.13 macallan (unsigned long)intr,
2018 1.13 macallan (unsigned long)intrarg, blksize, count, num);
2019 1.13 macallan
2020 1.13 macallan sc->sc_params = *param;
2021 1.13 macallan
2022 1.14 macallan if (sc->sc_playing == 0) {
2023 1.13 macallan
2024 1.14 macallan /*
2025 1.14 macallan * we don't support different parameters for playing and
2026 1.14 macallan * recording anyway so don't bother whacking the codec if
2027 1.14 macallan * it's already set up
2028 1.14 macallan */
2029 1.14 macallan mmcodec_setcontrol(sc);
2030 1.14 macallan mmcodec_init_data(sc);
2031 1.13 macallan }
2032 1.14 macallan
2033 1.14 macallan sc->sc_recording = 1;
2034 1.14 macallan setup_ring_recv(sc, 6, 1, num, blksize, intr, intrarg);
2035 1.14 macallan return 0;
2036 1.13 macallan }
2037 1.13 macallan
2038 1.13 macallan
2039 1.11 macallan static u_int32_t
2040 1.1 macallan reverse_bytes(u_int32_t b, int len)
2041 1.1 macallan {
2042 1.1 macallan switch (len) {
2043 1.1 macallan case 32:
2044 1.1 macallan b = ((b & 0xffff0000) >> 16) | ((b & 0x0000ffff) << 16);
2045 1.1 macallan case 16:
2046 1.1 macallan b = ((b & 0xff00ff00) >> 8) | ((b & 0x00ff00ff) << 8);
2047 1.1 macallan case 8:
2048 1.1 macallan b = ((b & 0xf0f0f0f0) >> 4) | ((b & 0x0f0f0f0f) << 4);
2049 1.1 macallan case 4:
2050 1.1 macallan b = ((b & 0xcccccccc) >> 2) | ((b & 0x33333333) << 2);
2051 1.1 macallan case 2:
2052 1.1 macallan b = ((b & 0xaaaaaaaa) >> 1) | ((b & 0x55555555) << 1);
2053 1.1 macallan case 1:
2054 1.1 macallan case 0:
2055 1.1 macallan break;
2056 1.1 macallan default:
2057 1.10 macallan DPRINTF("reverse_bytes: unsupported length\n");
2058 1.1 macallan };
2059 1.1 macallan
2060 1.1 macallan return (b);
2061 1.1 macallan }
2062 1.1 macallan
2063 1.14 macallan static void *
2064 1.14 macallan dbri_malloc(void *v, int dir, size_t s, struct malloc_type *mt, int flags)
2065 1.1 macallan {
2066 1.1 macallan struct dbri_softc *sc = v;
2067 1.1 macallan struct dbri_desc *dd = &sc->sc_desc[sc->sc_desc_used];
2068 1.1 macallan int rseg;
2069 1.5 blymn
2070 1.5 blymn if (bus_dmamap_create(sc->sc_dmat, s, 1, s, 0, BUS_DMA_NOWAIT,
2071 1.1 macallan &dd->dmamap) == 0) {
2072 1.1 macallan if (bus_dmamem_alloc(sc->sc_dmat, s, 0, 0, &dd->dmaseg,
2073 1.1 macallan 1, &rseg, BUS_DMA_NOWAIT) == 0) {
2074 1.1 macallan if (bus_dmamem_map(sc->sc_dmat, &dd->dmaseg, rseg, s,
2075 1.5 blymn &dd->buf, BUS_DMA_NOWAIT|BUS_DMA_COHERENT) == 0) {
2076 1.14 macallan if (dd->buf != NULL) {
2077 1.5 blymn if (bus_dmamap_load(sc->sc_dmat,
2078 1.5 blymn dd->dmamap, dd->buf, s, NULL,
2079 1.1 macallan BUS_DMA_NOWAIT) == 0) {
2080 1.1 macallan dd->len = s;
2081 1.1 macallan dd->busy = 0;
2082 1.1 macallan dd->callback = NULL;
2083 1.5 blymn dd->dmabase =
2084 1.1 macallan dd->dmamap->dm_segs[0].ds_addr;
2085 1.14 macallan DPRINTF("dbri_malloc: using buffer %d %08x\n",
2086 1.14 macallan sc->sc_desc_used, (uint32_t)dd->buf);
2087 1.1 macallan sc->sc_desc_used++;
2088 1.1 macallan return dd->buf;
2089 1.1 macallan } else
2090 1.10 macallan aprint_error("dbri_malloc: load failed\n");
2091 1.1 macallan } else
2092 1.10 macallan aprint_error("dbri_malloc: map returned NULL\n");
2093 1.1 macallan } else
2094 1.10 macallan aprint_error("dbri_malloc: map failed\n");
2095 1.1 macallan bus_dmamem_free(sc->sc_dmat, &dd->dmaseg, rseg);
2096 1.1 macallan } else
2097 1.10 macallan aprint_error("dbri_malloc: malloc() failed\n");
2098 1.1 macallan bus_dmamap_destroy(sc->sc_dmat, dd->dmamap);
2099 1.1 macallan } else
2100 1.10 macallan aprint_error("dbri_malloc: bus_dmamap_create() failed\n");
2101 1.1 macallan return NULL;
2102 1.1 macallan }
2103 1.1 macallan
2104 1.1 macallan static void
2105 1.1 macallan dbri_free(void *v, void *p, struct malloc_type *mt)
2106 1.1 macallan {
2107 1.1 macallan free(p, mt);
2108 1.1 macallan }
2109 1.1 macallan
2110 1.1 macallan static paddr_t
2111 1.1 macallan dbri_mappage(void *v, void *mem, off_t off, int prot)
2112 1.1 macallan {
2113 1.1 macallan struct dbri_softc *sc = v;;
2114 1.1 macallan int current;
2115 1.5 blymn
2116 1.1 macallan if (off < 0)
2117 1.1 macallan return -1;
2118 1.5 blymn
2119 1.1 macallan current = 0;
2120 1.5 blymn while ((current < sc->sc_desc_used) &&
2121 1.5 blymn (sc->sc_desc[current].buf != mem))
2122 1.1 macallan current++;
2123 1.5 blymn
2124 1.1 macallan if (current < sc->sc_desc_used) {
2125 1.5 blymn return bus_dmamem_mmap(sc->sc_dmat,
2126 1.1 macallan &sc->sc_desc[current].dmaseg, 1, off, prot, BUS_DMA_WAITOK);
2127 1.1 macallan }
2128 1.5 blymn
2129 1.1 macallan return -1;
2130 1.1 macallan }
2131 1.1 macallan
2132 1.4 macallan static int
2133 1.4 macallan dbri_open(void *cookie, int flags)
2134 1.4 macallan {
2135 1.4 macallan struct dbri_softc *sc = cookie;
2136 1.5 blymn
2137 1.14 macallan DPRINTF("%s: %d\n", __func__, sc->sc_refcount);
2138 1.14 macallan
2139 1.14 macallan if (sc->sc_refcount == 0)
2140 1.14 macallan dbri_bring_up(sc);
2141 1.14 macallan
2142 1.14 macallan sc->sc_refcount++;
2143 1.14 macallan
2144 1.4 macallan return 0;
2145 1.4 macallan }
2146 1.4 macallan
2147 1.4 macallan static void
2148 1.4 macallan dbri_close(void *cookie)
2149 1.4 macallan {
2150 1.4 macallan struct dbri_softc *sc = cookie;
2151 1.5 blymn
2152 1.14 macallan DPRINTF("%s: %d\n", __func__, sc->sc_refcount);
2153 1.14 macallan
2154 1.14 macallan sc->sc_refcount--;
2155 1.14 macallan KASSERT(sc->sc_refcount >= 0);
2156 1.14 macallan if (sc->sc_refcount > 0)
2157 1.14 macallan return;
2158 1.14 macallan
2159 1.4 macallan dbri_set_power(sc, 0);
2160 1.14 macallan sc->sc_playing = 0;
2161 1.14 macallan sc->sc_recording = 0;
2162 1.4 macallan }
2163 1.4 macallan
2164 1.4 macallan static void
2165 1.4 macallan dbri_powerhook(int why, void *cookie)
2166 1.4 macallan {
2167 1.4 macallan struct dbri_softc *sc = cookie;
2168 1.5 blymn
2169 1.13 macallan if (why == sc->sc_pmgrstate)
2170 1.13 macallan return;
2171 1.13 macallan
2172 1.4 macallan switch(why)
2173 1.4 macallan {
2174 1.4 macallan case PWR_SUSPEND:
2175 1.4 macallan dbri_set_power(sc, 0);
2176 1.4 macallan break;
2177 1.4 macallan case PWR_RESUME:
2178 1.14 macallan if (sc->sc_powerstate != 0)
2179 1.14 macallan break;
2180 1.14 macallan aprint_verbose("resume: %d\n", sc->sc_refcount);
2181 1.13 macallan sc->sc_pmgrstate = PWR_RESUME;
2182 1.14 macallan if (sc->sc_playing) {
2183 1.14 macallan volatile u_int32_t *cmd;
2184 1.14 macallan int s;
2185 1.14 macallan
2186 1.13 macallan dbri_bring_up(sc);
2187 1.17 ad s = splsched();
2188 1.14 macallan cmd = dbri_command_lock(sc);
2189 1.14 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP,
2190 1.14 macallan 0, sc->sc_pipe[4].sdp |
2191 1.14 macallan DBRI_SDP_VALID_POINTER |
2192 1.14 macallan DBRI_SDP_EVERY | DBRI_SDP_CLEAR);
2193 1.14 macallan *(cmd++) = sc->sc_dmabase +
2194 1.14 macallan dbri_dma_off(xmit, 0);
2195 1.14 macallan dbri_command_send(sc, cmd);
2196 1.14 macallan splx(s);
2197 1.13 macallan }
2198 1.4 macallan break;
2199 1.13 macallan default:
2200 1.13 macallan return;
2201 1.4 macallan }
2202 1.13 macallan sc->sc_pmgrstate = why;
2203 1.4 macallan }
2204 1.5 blymn
2205 1.4 macallan #endif /* NAUDIO > 0 */
2206