Home | History | Annotate | Line # | Download | only in sbus
dbri.c revision 1.21.2.1
      1  1.21.2.1       jym /*	$NetBSD: dbri.c,v 1.21.2.1 2009/05/13 17:21:22 jym Exp $	*/
      2       1.1  macallan 
      3       1.1  macallan /*
      4       1.2  macallan  * Copyright (C) 1997 Rudolf Koenig (rfkoenig (at) immd4.informatik.uni-erlangen.de)
      5       1.2  macallan  * Copyright (c) 1998, 1999 Brent Baccala (baccala (at) freesoft.org)
      6       1.2  macallan  * Copyright (c) 2001, 2002 Jared D. McNeill <jmcneill (at) netbsd.org>
      7      1.19  macallan  * Copyright (c) 2005 Michael Lorenz <macallan (at) netbsd.org>
      8       1.1  macallan  * All rights reserved.
      9       1.1  macallan  *
     10      1.19  macallan  * This driver is losely based on a Linux driver written by Rudolf Koenig and
     11      1.19  macallan  * Brent Baccala who kindly gave their permission to use their code in a
     12       1.2  macallan  * BSD-licensed driver.
     13       1.2  macallan  *
     14       1.1  macallan  * Redistribution and use in source and binary forms, with or without
     15       1.1  macallan  * modification, are permitted provided that the following conditions
     16       1.1  macallan  * are met:
     17       1.1  macallan  * 1. Redistributions of source code must retain the above copyright
     18       1.1  macallan  *    notice, this list of conditions and the following disclaimer.
     19       1.1  macallan  * 2. Redistributions in binary form must reproduce the above copyright
     20       1.1  macallan  *    notice, this list of conditions and the following disclaimer in the
     21       1.1  macallan  *    documentation and/or other materials provided with the distribution.
     22       1.1  macallan  *
     23      1.19  macallan  * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
     24      1.19  macallan  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25      1.19  macallan  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26      1.19  macallan  * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
     27      1.19  macallan  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     28      1.19  macallan  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
     29      1.19  macallan  * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     30      1.19  macallan  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     31      1.19  macallan  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     32      1.19  macallan  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33       1.1  macallan  *
     34       1.1  macallan  */
     35       1.1  macallan 
     36       1.1  macallan #include <sys/cdefs.h>
     37  1.21.2.1       jym __KERNEL_RCSID(0, "$NetBSD: dbri.c,v 1.21.2.1 2009/05/13 17:21:22 jym Exp $");
     38       1.1  macallan 
     39       1.1  macallan #include "audio.h"
     40       1.1  macallan #if NAUDIO > 0
     41       1.1  macallan 
     42       1.1  macallan #include <sys/param.h>
     43       1.1  macallan #include <sys/systm.h>
     44       1.1  macallan #include <sys/errno.h>
     45       1.1  macallan #include <sys/device.h>
     46       1.1  macallan #include <sys/malloc.h>
     47       1.1  macallan #include <sys/proc.h>
     48      1.15  macallan #include <sys/kernel.h>
     49      1.16        ad #include <sys/bus.h>
     50      1.16        ad #include <sys/intr.h>
     51       1.1  macallan 
     52       1.1  macallan #include <dev/sbus/sbusvar.h>
     53       1.1  macallan #include <sparc/sparc/auxreg.h>
     54       1.1  macallan #include <machine/autoconf.h>
     55       1.1  macallan 
     56       1.1  macallan #include <sys/audioio.h>
     57       1.1  macallan #include <dev/audio_if.h>
     58       1.1  macallan #include <dev/auconv.h>
     59       1.1  macallan 
     60       1.1  macallan #include <dev/ic/cs4215reg.h>
     61       1.1  macallan #include <dev/ic/cs4215var.h>
     62       1.1  macallan #include <dev/sbus/dbrireg.h>
     63       1.1  macallan #include <dev/sbus/dbrivar.h>
     64       1.1  macallan 
     65       1.4  macallan #include "opt_sbus_dbri.h"
     66       1.4  macallan 
     67       1.1  macallan #define DBRI_ROM_NAME_PREFIX		"SUNW,DBRI"
     68       1.1  macallan 
     69       1.4  macallan #ifdef DBRI_DEBUG
     70      1.11  macallan # define DPRINTF aprint_normal
     71       1.4  macallan #else
     72      1.10  macallan # define DPRINTF while (0) printf
     73       1.4  macallan #endif
     74       1.1  macallan 
     75       1.1  macallan static const char *dbri_supported[] = {
     76       1.1  macallan 	"e",
     77       1.1  macallan 	"s3",
     78       1.1  macallan 	""
     79       1.1  macallan };
     80       1.1  macallan 
     81       1.1  macallan enum ms {
     82       1.1  macallan 	CHImaster,
     83       1.1  macallan 	CHIslave
     84       1.1  macallan };
     85       1.1  macallan 
     86       1.1  macallan enum io {
     87       1.1  macallan 	PIPEinput,
     88       1.1  macallan 	PIPEoutput
     89       1.1  macallan };
     90       1.1  macallan 
     91       1.1  macallan /*
     92       1.1  macallan  * Function prototypes
     93       1.1  macallan  */
     94       1.1  macallan 
     95       1.1  macallan /* softc stuff */
     96      1.20  macallan static void	dbri_attach_sbus(device_t, device_t, void *);
     97  1.21.2.1       jym static int	dbri_match_sbus(device_t, cfdata_t, void *);
     98       1.1  macallan 
     99      1.20  macallan static void	dbri_config_interrupts(device_t);
    100       1.1  macallan 
    101       1.1  macallan /* interrupt handler */
    102       1.1  macallan static int	dbri_intr(void *);
    103      1.17        ad static void	dbri_softint(void *);
    104       1.1  macallan 
    105       1.1  macallan /* supporting subroutines */
    106       1.1  macallan static int	dbri_init(struct dbri_softc *);
    107       1.1  macallan static int	dbri_reset(struct dbri_softc *);
    108       1.1  macallan static volatile u_int32_t *dbri_command_lock(struct dbri_softc *);
    109       1.1  macallan static void	dbri_command_send(struct dbri_softc *, volatile u_int32_t *);
    110       1.1  macallan static void	dbri_process_interrupt_buffer(struct dbri_softc *);
    111       1.1  macallan static void	dbri_process_interrupt(struct dbri_softc *, int32_t);
    112       1.1  macallan 
    113       1.1  macallan /* mmcodec subroutines */
    114       1.1  macallan static int	mmcodec_init(struct dbri_softc *);
    115       1.1  macallan static void	mmcodec_init_data(struct dbri_softc *);
    116       1.1  macallan static void	mmcodec_pipe_init(struct dbri_softc *);
    117       1.1  macallan static void	mmcodec_default(struct dbri_softc *);
    118       1.1  macallan static void	mmcodec_setgain(struct dbri_softc *, int);
    119       1.1  macallan static int	mmcodec_setcontrol(struct dbri_softc *);
    120       1.1  macallan 
    121       1.1  macallan /* chi subroutines */
    122       1.1  macallan static void	chi_reset(struct dbri_softc *, enum ms, int);
    123       1.1  macallan 
    124       1.1  macallan /* pipe subroutines */
    125       1.1  macallan static void	pipe_setup(struct dbri_softc *, int, int);
    126       1.1  macallan static void	pipe_reset(struct dbri_softc *, int);
    127       1.5     blymn static void	pipe_receive_fixed(struct dbri_softc *, int,
    128       1.1  macallan     volatile u_int32_t *);
    129       1.1  macallan static void	pipe_transmit_fixed(struct dbri_softc *, int, u_int32_t);
    130       1.1  macallan 
    131       1.1  macallan static void	pipe_ts_link(struct dbri_softc *, int, enum io, int, int, int);
    132       1.1  macallan static int	pipe_active(struct dbri_softc *, int);
    133       1.1  macallan 
    134       1.1  macallan /* audio(9) stuff */
    135       1.1  macallan static int	dbri_query_encoding(void *, struct audio_encoding *);
    136       1.1  macallan static int	dbri_set_params(void *, int, int, struct audio_params *,
    137       1.1  macallan     struct audio_params *,stream_filter_list_t *, stream_filter_list_t *);
    138       1.1  macallan static int	dbri_round_blocksize(void *, int, int, const audio_params_t *);
    139       1.1  macallan static int	dbri_halt_output(void *);
    140      1.13  macallan static int	dbri_halt_input(void *);
    141       1.1  macallan static int	dbri_getdev(void *, struct audio_device *);
    142       1.1  macallan static int	dbri_set_port(void *, mixer_ctrl_t *);
    143       1.1  macallan static int	dbri_get_port(void *, mixer_ctrl_t *);
    144       1.1  macallan static int	dbri_query_devinfo(void *, mixer_devinfo_t *);
    145       1.1  macallan static size_t	dbri_round_buffersize(void *, int, size_t);
    146       1.1  macallan static int	dbri_get_props(void *);
    147       1.4  macallan static int	dbri_open(void *, int);
    148       1.4  macallan static void	dbri_close(void *);
    149       1.1  macallan 
    150      1.14  macallan static void	setup_ring_xmit(struct dbri_softc *, int, int, int, int,
    151      1.14  macallan     void (*)(void *), void *);
    152      1.14  macallan static void	setup_ring_recv(struct dbri_softc *, int, int, int, int,
    153      1.11  macallan     void (*)(void *), void *);
    154       1.1  macallan 
    155       1.5     blymn static int	dbri_trigger_output(void *, void *, void *, int,
    156       1.1  macallan     void (*)(void *), void *, const struct audio_params *);
    157      1.13  macallan static int	dbri_trigger_input(void *, void *, void *, int,
    158      1.13  macallan     void (*)(void *), void *, const struct audio_params *);
    159       1.1  macallan 
    160       1.1  macallan static void	*dbri_malloc(void *, int, size_t, struct malloc_type *, int);
    161       1.1  macallan static void	dbri_free(void *, void *, struct malloc_type *);
    162       1.1  macallan static paddr_t	dbri_mappage(void *, void *, off_t, int);
    163       1.4  macallan static void	dbri_set_power(struct dbri_softc *, int);
    164       1.4  macallan static void	dbri_bring_up(struct dbri_softc *);
    165       1.4  macallan static void	dbri_powerhook(int, void *);
    166       1.1  macallan 
    167       1.1  macallan /* stupid support routines */
    168       1.1  macallan static u_int32_t	reverse_bytes(u_int32_t, int);
    169       1.1  macallan 
    170       1.1  macallan struct audio_device dbri_device = {
    171       1.1  macallan 	"CS4215",
    172       1.1  macallan 	"",
    173       1.1  macallan 	"dbri"
    174       1.1  macallan };
    175       1.1  macallan 
    176       1.1  macallan struct audio_hw_if dbri_hw_if = {
    177       1.4  macallan 	dbri_open,
    178       1.4  macallan 	dbri_close,
    179       1.1  macallan 	NULL,	/* drain */
    180       1.1  macallan 	dbri_query_encoding,
    181       1.1  macallan 	dbri_set_params,
    182       1.1  macallan 	dbri_round_blocksize,
    183       1.1  macallan 	NULL,	/* commit_settings */
    184       1.1  macallan 	NULL,	/* init_output */
    185       1.1  macallan 	NULL,	/* init_input */
    186       1.1  macallan 	NULL,	/* start_output */
    187       1.1  macallan 	NULL,	/* start_input */
    188       1.1  macallan 	dbri_halt_output,
    189      1.13  macallan 	dbri_halt_input,
    190       1.1  macallan 	NULL,	/* speaker_ctl */
    191       1.1  macallan 	dbri_getdev,
    192       1.1  macallan 	NULL,	/* setfd */
    193       1.1  macallan 	dbri_set_port,
    194       1.1  macallan 	dbri_get_port,
    195       1.1  macallan 	dbri_query_devinfo,
    196       1.1  macallan 	dbri_malloc,
    197       1.1  macallan 	dbri_free,
    198       1.1  macallan 	dbri_round_buffersize,
    199       1.1  macallan 	dbri_mappage,
    200       1.1  macallan 	dbri_get_props,
    201       1.1  macallan 	dbri_trigger_output,
    202      1.13  macallan 	dbri_trigger_input
    203       1.1  macallan };
    204       1.1  macallan 
    205      1.20  macallan CFATTACH_DECL_NEW(dbri, sizeof(struct dbri_softc),
    206       1.1  macallan     dbri_match_sbus, dbri_attach_sbus, NULL, NULL);
    207       1.1  macallan 
    208      1.14  macallan #define DBRI_NFORMATS		4
    209      1.11  macallan static const struct audio_format dbri_formats[DBRI_NFORMATS] = {
    210      1.11  macallan 	{NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_SLINEAR_BE, 16, 16,
    211      1.14  macallan 	 2, AUFMT_STEREO, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
    212      1.14  macallan 	 48000}},
    213      1.14  macallan /*	{NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ULAW, 8, 8,
    214      1.14  macallan 	 2, AUFMT_STEREO, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
    215      1.14  macallan 	 48000}},
    216      1.11  macallan 	{NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ALAW, 8, 8,
    217      1.14  macallan 	 2, AUFMT_STEREO, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
    218      1.14  macallan 	 48000}},
    219      1.11  macallan 	{NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ULINEAR, 8, 8,
    220      1.14  macallan 	 2, AUFMT_STEREO, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
    221      1.14  macallan 	 48000}},*/
    222      1.11  macallan 	{NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ULAW, 8, 8,
    223      1.14  macallan 	 1, AUFMT_MONAURAL, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
    224      1.14  macallan 	 48000}},
    225      1.11  macallan 	{NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ALAW, 8, 8,
    226      1.14  macallan 	 1, AUFMT_MONAURAL, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
    227      1.14  macallan 	 48000}},
    228      1.11  macallan 	{NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ULINEAR, 8, 8,
    229      1.14  macallan 	 1, AUFMT_MONAURAL, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
    230      1.14  macallan 	 48000}},
    231      1.11  macallan };
    232      1.11  macallan 
    233       1.1  macallan enum {
    234      1.13  macallan 	DBRI_OUTPUT_CLASS,
    235       1.1  macallan 	DBRI_VOL_OUTPUT,
    236       1.1  macallan 	DBRI_ENABLE_MONO,
    237       1.1  macallan 	DBRI_ENABLE_HEADPHONE,
    238      1.13  macallan 	DBRI_ENABLE_LINE,
    239      1.13  macallan 	DBRI_MONITOR_CLASS,
    240      1.13  macallan 	DBRI_VOL_MONITOR,
    241       1.1  macallan 	DBRI_INPUT_CLASS,
    242       1.1  macallan 	DBRI_INPUT_GAIN,
    243       1.1  macallan 	DBRI_INPUT_SELECT,
    244      1.13  macallan 	DBRI_RECORD_CLASS,
    245       1.1  macallan 	DBRI_ENUM_LAST
    246       1.1  macallan };
    247       1.1  macallan 
    248       1.1  macallan /*
    249       1.1  macallan  * Autoconfig routines
    250       1.1  macallan  */
    251      1.11  macallan static int
    252  1.21.2.1       jym dbri_match_sbus(device_t parent, cfdata_t match, void *aux)
    253       1.1  macallan {
    254       1.1  macallan 	struct sbus_attach_args *sa = aux;
    255       1.1  macallan 	char *ver;
    256       1.1  macallan 	int i;
    257       1.1  macallan 
    258       1.1  macallan 	if (strncmp(DBRI_ROM_NAME_PREFIX, sa->sa_name, 9))
    259       1.1  macallan 		return (0);
    260       1.1  macallan 
    261       1.1  macallan 	ver = &sa->sa_name[9];
    262       1.1  macallan 
    263       1.1  macallan 	for (i = 0; dbri_supported[i][0] != '\0'; i++)
    264       1.1  macallan 		if (strcmp(dbri_supported[i], ver) == 0)
    265       1.1  macallan 			return (1);
    266       1.1  macallan 
    267       1.1  macallan 	return (0);
    268       1.1  macallan }
    269       1.1  macallan 
    270      1.11  macallan static void
    271      1.20  macallan dbri_attach_sbus(device_t parent, device_t self, void *aux)
    272       1.1  macallan {
    273      1.20  macallan 	struct dbri_softc *sc = device_private(self);
    274       1.1  macallan 	struct sbus_attach_args *sa = aux;
    275       1.1  macallan 	bus_space_handle_t ioh;
    276       1.1  macallan 	bus_size_t size;
    277      1.17        ad 	int error, rseg, pwr, i;
    278       1.1  macallan 	char *ver = &sa->sa_name[9];
    279       1.1  macallan 
    280      1.20  macallan 	sc->sc_dev = self;
    281       1.1  macallan 	sc->sc_iot = sa->sa_bustag;
    282       1.1  macallan 	sc->sc_dmat = sa->sa_dmatag;
    283      1.15  macallan 	sc->sc_powerstate = 1;
    284       1.5     blymn 
    285       1.4  macallan 	pwr = prom_getpropint(sa->sa_node,"pwr-on-auxio",0);
    286      1.13  macallan 	aprint_normal(": rev %s\n", ver);
    287      1.10  macallan 
    288      1.12  macallan 	if (pwr) {
    289       1.5     blymn 		/*
    290       1.4  macallan 		 * we can control DBRI power via auxio and we're initially
    291       1.4  macallan 		 * powered down
    292       1.4  macallan 		 */
    293       1.5     blymn 
    294       1.4  macallan 		sc->sc_have_powerctl = 1;
    295       1.4  macallan 		sc->sc_powerstate = 0;
    296       1.4  macallan 		dbri_set_power(sc, 1);
    297      1.18    cegger 		powerhook_establish(device_xname(self), dbri_powerhook, sc);
    298       1.4  macallan 	} else {
    299       1.4  macallan 		/* we can't control power so we're always up */
    300       1.4  macallan 		sc->sc_have_powerctl = 0;
    301       1.4  macallan 		sc->sc_powerstate = 1;
    302       1.4  macallan 	}
    303       1.5     blymn 
    304      1.17        ad 	for (i = 0; i < DBRI_NUM_DESCRIPTORS; i++) {
    305      1.17        ad 		sc->sc_desc[i].softint = softint_establish(SOFTINT_SERIAL,
    306      1.17        ad 		    dbri_softint, &sc->sc_desc[i]);
    307      1.17        ad 	}
    308      1.17        ad 
    309       1.1  macallan 	if (sa->sa_npromvaddrs)
    310       1.1  macallan 		ioh = (bus_space_handle_t)sa->sa_promvaddrs[0];
    311       1.1  macallan 	else {
    312       1.1  macallan 		if (sbus_bus_map(sa->sa_bustag, sa->sa_slot,
    313       1.1  macallan 				 sa->sa_offset, sa->sa_size,
    314       1.1  macallan 				 BUS_SPACE_MAP_LINEAR, /*0,*/ &ioh) != 0) {
    315      1.10  macallan 			aprint_error("%s @ sbus: cannot map registers\n",
    316      1.18    cegger 				device_xname(self));
    317       1.1  macallan 			return;
    318       1.1  macallan 		}
    319       1.1  macallan 	}
    320       1.1  macallan 
    321       1.1  macallan 	sc->sc_ioh = ioh;
    322       1.1  macallan 
    323       1.1  macallan 	size = sizeof(struct dbri_dma);
    324       1.1  macallan 
    325       1.1  macallan 	/* get a DMA handle */
    326       1.1  macallan 	if ((error = bus_dmamap_create(sc->sc_dmat, size, 1, size, 0,
    327       1.1  macallan 				       BUS_DMA_NOWAIT, &sc->sc_dmamap)) != 0) {
    328      1.18    cegger 		aprint_error_dev(self, "DMA map create error %d\n",
    329      1.14  macallan 		    error);
    330       1.1  macallan 		return;
    331       1.1  macallan 	}
    332       1.1  macallan 
    333       1.1  macallan 	/* allocate DMA buffer */
    334       1.1  macallan 	if ((error = bus_dmamem_alloc(sc->sc_dmat, size, 0, 0, &sc->sc_dmaseg,
    335       1.1  macallan 				      1, &rseg, BUS_DMA_NOWAIT)) != 0) {
    336      1.18    cegger 		aprint_error_dev(self, "DMA buffer alloc error %d\n",
    337      1.18    cegger 		    error);
    338       1.1  macallan 		return;
    339       1.1  macallan 	}
    340       1.1  macallan 
    341       1.1  macallan 	/* map DMA buffer into CPU addressable space */
    342       1.1  macallan 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dmaseg, rseg, size,
    343       1.1  macallan 				    &sc->sc_membase,
    344       1.1  macallan 				    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    345      1.18    cegger 		aprint_error_dev(self, "DMA buffer map error %d\n",
    346      1.18    cegger 		    error);
    347       1.1  macallan 		return;
    348       1.1  macallan 	}
    349       1.1  macallan 
    350       1.1  macallan 	/* load the buffer */
    351       1.1  macallan 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap,
    352       1.1  macallan 				     sc->sc_membase, size, NULL,
    353       1.1  macallan 				     BUS_DMA_NOWAIT)) != 0) {
    354      1.18    cegger 		aprint_error_dev(self, "DMA buffer map load error %d\n",
    355      1.18    cegger 		    error);
    356       1.1  macallan 		bus_dmamem_unmap(sc->sc_dmat, sc->sc_membase, size);
    357       1.1  macallan 		bus_dmamem_free(sc->sc_dmat, &sc->sc_dmaseg, rseg);
    358       1.1  macallan 		return;
    359       1.1  macallan 	}
    360       1.1  macallan 
    361       1.1  macallan 	/* map the registers into memory */
    362       1.1  macallan 
    363       1.9  macallan 	/* kernel virtual address of DMA buffer */
    364       1.9  macallan 	sc->sc_dma = (struct dbri_dma *)sc->sc_membase;
    365       1.9  macallan 	/* physical address of DMA buffer */
    366       1.9  macallan 	sc->sc_dmabase = sc->sc_dmamap->dm_segs[0].ds_addr;
    367       1.1  macallan 	sc->sc_bufsiz = size;
    368       1.1  macallan 
    369      1.20  macallan 	sbus_establish(&sc->sc_sd, sc->sc_dev);
    370       1.1  macallan 
    371      1.17        ad 	bus_intr_establish(sa->sa_bustag, sa->sa_pri, IPL_SCHED, dbri_intr,
    372      1.12  macallan 	    sc);
    373       1.1  macallan 
    374       1.1  macallan 	sc->sc_locked = 0;
    375       1.1  macallan 	sc->sc_desc_used = 0;
    376      1.14  macallan 	sc->sc_refcount = 0;
    377      1.13  macallan 	sc->sc_playing = 0;
    378      1.14  macallan 	sc->sc_recording = 0;
    379      1.13  macallan 	sc->sc_pmgrstate = PWR_RESUME;
    380       1.1  macallan 	config_interrupts(self, &dbri_config_interrupts);
    381       1.1  macallan 
    382       1.1  macallan 	return;
    383       1.1  macallan }
    384       1.1  macallan 
    385       1.4  macallan /*
    386       1.4  macallan  * lowlevel routine to switch power for the DBRI chip
    387       1.4  macallan  */
    388       1.4  macallan static void
    389       1.4  macallan dbri_set_power(struct dbri_softc *sc, int state)
    390       1.4  macallan {
    391       1.4  macallan 	int s;
    392       1.5     blymn 
    393       1.4  macallan 	if (sc->sc_have_powerctl == 0)
    394       1.4  macallan 		return;
    395       1.4  macallan 	if (sc->sc_powerstate == state)
    396       1.4  macallan 		return;
    397       1.5     blymn 
    398       1.4  macallan 	if (state) {
    399      1.20  macallan 		DPRINTF("%s: waiting to power up... ",
    400      1.20  macallan 		    device_xname(sc->sc_dev));
    401       1.4  macallan 		s = splhigh();
    402       1.4  macallan 		*AUXIO4M_REG |= (AUXIO4M_MMX);
    403       1.4  macallan 		splx(s);
    404       1.9  macallan 		delay(10000);
    405      1.13  macallan 		DPRINTF("done (%02x)\n", *AUXIO4M_REG);
    406       1.4  macallan 	} else {
    407      1.20  macallan 		DPRINTF("%s: powering down\n", device_xname(sc->sc_dev));
    408       1.4  macallan 		s = splhigh();
    409       1.4  macallan 		*AUXIO4M_REG &= ~AUXIO4M_MMX;
    410       1.4  macallan 		splx(s);
    411      1.10  macallan 		DPRINTF("done (%02x})\n", *AUXIO4M_REG);
    412       1.4  macallan 	}
    413       1.4  macallan 	sc->sc_powerstate = state;
    414       1.4  macallan }
    415       1.4  macallan 
    416       1.4  macallan /*
    417       1.4  macallan  * power up and re-initialize the chip
    418       1.4  macallan  */
    419       1.4  macallan static void
    420       1.4  macallan dbri_bring_up(struct dbri_softc *sc)
    421       1.4  macallan {
    422       1.4  macallan 
    423       1.4  macallan 	if (sc->sc_have_powerctl == 0)
    424       1.4  macallan 		return;
    425      1.15  macallan 
    426       1.4  macallan 	if (sc->sc_powerstate == 1)
    427       1.4  macallan 		return;
    428       1.5     blymn 
    429       1.4  macallan 	/* ok, we really need to do something */
    430       1.4  macallan 	dbri_set_power(sc, 1);
    431       1.4  macallan 
    432       1.4  macallan 	/*
    433       1.4  macallan 	 * re-initialize the chip but skip all the probing, don't overwrite
    434       1.4  macallan 	 * any other settings either
    435       1.4  macallan 	 */
    436       1.4  macallan 	dbri_init(sc);
    437       1.4  macallan 	mmcodec_setgain(sc, 1);
    438       1.4  macallan 	mmcodec_pipe_init(sc);
    439       1.4  macallan 	mmcodec_init_data(sc);
    440       1.4  macallan 	mmcodec_setgain(sc, 0);
    441       1.4  macallan }
    442       1.4  macallan 
    443      1.11  macallan static void
    444      1.20  macallan dbri_config_interrupts(device_t dev)
    445       1.1  macallan {
    446      1.20  macallan 	struct dbri_softc *sc = device_private(dev);
    447       1.9  macallan 
    448       1.1  macallan 	dbri_init(sc);
    449       1.1  macallan 	mmcodec_init(sc);
    450       1.9  macallan 
    451       1.1  macallan 	/* Attach ourselves to the high level audio interface */
    452      1.20  macallan 	audio_attach_mi(&dbri_hw_if, sc, sc->sc_dev);
    453       1.5     blymn 
    454       1.4  macallan 	/* power down until open() */
    455       1.4  macallan 	dbri_set_power(sc, 0);
    456       1.1  macallan 	return;
    457       1.1  macallan }
    458       1.1  macallan 
    459      1.11  macallan static int
    460       1.1  macallan dbri_intr(void *hdl)
    461       1.1  macallan {
    462       1.1  macallan 	struct dbri_softc *sc = hdl;
    463       1.1  macallan 	bus_space_tag_t iot = sc->sc_iot;
    464       1.1  macallan 	bus_space_handle_t ioh = sc->sc_ioh;
    465       1.1  macallan 	int x;
    466       1.1  macallan 
    467       1.1  macallan 	/* clear interrupt */
    468       1.1  macallan 	x = bus_space_read_4(iot, ioh, DBRI_REG1);
    469       1.1  macallan 	if (x & (DBRI_MRR | DBRI_MLE | DBRI_LBG | DBRI_MBE)) {
    470       1.1  macallan 		u_int32_t tmp;
    471       1.1  macallan 
    472       1.1  macallan 		if (x & DBRI_MRR)
    473      1.20  macallan 			aprint_debug_dev(sc->sc_dev,
    474      1.20  macallan 			     "multiple ack error on sbus\n");
    475       1.1  macallan 		if (x & DBRI_MLE)
    476      1.20  macallan 			aprint_debug_dev(sc->sc_dev,
    477      1.20  macallan 			    "multiple late error on sbus\n");
    478       1.1  macallan 		if (x & DBRI_LBG)
    479      1.20  macallan 			aprint_debug_dev(sc->sc_dev,
    480      1.20  macallan 			    "lost bus grant on sbus\n");
    481       1.1  macallan 		if (x & DBRI_MBE)
    482      1.20  macallan 			aprint_debug_dev(sc->sc_dev, "burst error on sbus\n");
    483       1.1  macallan 
    484       1.1  macallan 		/*
    485       1.1  macallan 		 * Some of these errors disable the chip's circuitry.
    486       1.1  macallan 		 * Re-enable the circuitry and keep on going.
    487       1.1  macallan 		 */
    488       1.1  macallan 
    489       1.1  macallan 		tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
    490       1.1  macallan 		tmp &= ~(DBRI_DISABLE_MASTER);
    491       1.1  macallan 		bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
    492       1.1  macallan 	}
    493       1.1  macallan 
    494       1.1  macallan #if 0
    495       1.1  macallan 	if (!x & 1)	/* XXX: DBRI_INTR_REQ */
    496       1.1  macallan 		return (1);
    497       1.1  macallan #endif
    498       1.1  macallan 
    499       1.1  macallan 	dbri_process_interrupt_buffer(sc);
    500       1.1  macallan 
    501       1.1  macallan 	return (1);
    502       1.1  macallan }
    503       1.1  macallan 
    504      1.17        ad static void
    505      1.17        ad dbri_softint(void *cookie)
    506      1.17        ad {
    507      1.17        ad 	struct dbri_desc *dd = cookie;
    508      1.17        ad 
    509      1.17        ad 	if (dd->callback != NULL)
    510      1.17        ad 		dd->callback(dd->callback_args);
    511      1.17        ad }
    512      1.17        ad 
    513      1.11  macallan static int
    514       1.1  macallan dbri_init(struct dbri_softc *sc)
    515       1.1  macallan {
    516       1.1  macallan 	bus_space_tag_t iot = sc->sc_iot;
    517       1.1  macallan 	bus_space_handle_t ioh = sc->sc_ioh;
    518       1.1  macallan 	u_int32_t reg;
    519       1.1  macallan 	volatile u_int32_t *cmd;
    520       1.1  macallan 	bus_addr_t dmaaddr;
    521       1.1  macallan 	int n;
    522       1.1  macallan 
    523       1.1  macallan 	dbri_reset(sc);
    524       1.1  macallan 
    525       1.1  macallan 	cmd = dbri_command_lock(sc);
    526       1.1  macallan 
    527       1.1  macallan 	/* XXX: Initialize interrupt ring buffer */
    528       1.1  macallan 	sc->sc_dma->intr[0] = (u_int32_t)sc->sc_dmabase + dbri_dma_off(intr, 0);
    529       1.1  macallan 	sc->sc_irqp = 1;
    530       1.5     blymn 
    531       1.1  macallan 	/* Initialize pipes */
    532       1.1  macallan 	for (n = 0; n < DBRI_PIPE_MAX; n++)
    533       1.1  macallan 		sc->sc_pipe[n].desc = sc->sc_pipe[n].next = -1;
    534       1.5     blymn 
    535      1.12  macallan 	for (n = 1; n < DBRI_INT_BLOCKS; n++) {
    536      1.12  macallan 		sc->sc_dma->intr[n] = 0;
    537       1.1  macallan 	}
    538       1.5     blymn 
    539       1.1  macallan 	/* Disable all SBus bursts */
    540       1.1  macallan 	/* XXX 16 byte bursts cause errors, the rest works */
    541       1.1  macallan 	reg = bus_space_read_4(iot, ioh, DBRI_REG0);
    542       1.9  macallan 
    543       1.1  macallan 	/*reg &= ~(DBRI_BURST_4 | DBRI_BURST_8 | DBRI_BURST_16);*/
    544       1.1  macallan 	reg |= (DBRI_BURST_4 | DBRI_BURST_8);
    545       1.1  macallan 	bus_space_write_4(iot, ioh, DBRI_REG0, reg);
    546       1.5     blymn 
    547       1.1  macallan 	/* setup interrupt queue */
    548       1.1  macallan 	dmaaddr = (u_int32_t)sc->sc_dmabase + dbri_dma_off(intr, 0);
    549       1.1  macallan 	*(cmd++) = DBRI_CMD(DBRI_COMMAND_IIQ, 0, 0);
    550       1.1  macallan 	*(cmd++) = dmaaddr;
    551       1.5     blymn 
    552       1.1  macallan 	dbri_command_send(sc, cmd);
    553       1.1  macallan 	return (0);
    554       1.1  macallan }
    555       1.1  macallan 
    556      1.11  macallan static int
    557       1.1  macallan dbri_reset(struct dbri_softc *sc)
    558       1.1  macallan {
    559      1.12  macallan 	int bail = 0;
    560      1.12  macallan 
    561       1.1  macallan 	bus_space_tag_t iot = sc->sc_iot;
    562       1.1  macallan 	bus_space_handle_t ioh = sc->sc_ioh;
    563       1.1  macallan 
    564       1.1  macallan 	bus_space_write_4(iot, ioh, DBRI_REG0, DBRI_SOFT_RESET);
    565       1.5     blymn 	while ((bus_space_read_4(iot, ioh, DBRI_REG0) & DBRI_SOFT_RESET) &&
    566       1.5     blymn 	    (bail < 100000)) {
    567       1.1  macallan 		bail++;
    568       1.1  macallan 		delay(10);
    569       1.1  macallan 	}
    570      1.18    cegger 	if (bail == 100000)
    571      1.20  macallan 		aprint_error_dev(sc->sc_dev, "reset timed out\n");
    572       1.1  macallan 	return (0);
    573       1.1  macallan }
    574       1.1  macallan 
    575      1.11  macallan static volatile u_int32_t *
    576       1.1  macallan dbri_command_lock(struct dbri_softc *sc)
    577       1.1  macallan {
    578       1.1  macallan 
    579       1.1  macallan 	if (sc->sc_locked)
    580      1.20  macallan 		aprint_debug_dev(sc->sc_dev, "command buffer locked\n");
    581       1.1  macallan 
    582       1.1  macallan 	sc->sc_locked++;
    583       1.1  macallan 
    584       1.1  macallan 	return (&sc->sc_dma->command[0]);
    585       1.1  macallan }
    586       1.1  macallan 
    587      1.11  macallan static void
    588       1.1  macallan dbri_command_send(struct dbri_softc *sc, volatile u_int32_t *cmd)
    589       1.1  macallan {
    590       1.1  macallan 	bus_space_handle_t ioh = sc->sc_ioh;
    591       1.1  macallan 	bus_space_tag_t iot = sc->sc_iot;
    592       1.1  macallan 	int maxloops = 1000000;
    593       1.1  macallan 	int x;
    594       1.1  macallan 
    595      1.17        ad 	x = splsched();
    596       1.1  macallan 
    597       1.1  macallan 	sc->sc_locked--;
    598       1.1  macallan 
    599       1.1  macallan 	if (sc->sc_locked != 0) {
    600      1.20  macallan 		aprint_error_dev(sc->sc_dev,
    601      1.20  macallan 		    "command buffer improperly locked\n");
    602       1.1  macallan 	} else if ((cmd - &sc->sc_dma->command[0]) >= DBRI_NUM_COMMANDS - 1) {
    603      1.20  macallan 		aprint_error_dev(sc->sc_dev, "command buffer overflow\n");
    604       1.1  macallan 	} else {
    605       1.1  macallan 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_PAUSE, 0, 0);
    606       1.1  macallan 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_WAIT, 1, 0);
    607       1.1  macallan 		sc->sc_waitseen = 0;
    608       1.1  macallan 		bus_space_write_4(iot, ioh, DBRI_REG8, sc->sc_dmabase);
    609       1.1  macallan 		while ((--maxloops) > 0 &&
    610       1.1  macallan 		    (bus_space_read_4(iot, ioh, DBRI_REG0)
    611       1.1  macallan 		     & DBRI_COMMAND_VALID)) {
    612       1.1  macallan 			bus_space_barrier(iot, ioh, DBRI_REG0, 4,
    613       1.1  macallan 					  BUS_SPACE_BARRIER_READ);
    614       1.1  macallan 			delay(1000);
    615       1.1  macallan 		}
    616       1.1  macallan 
    617       1.1  macallan 		if (maxloops == 0) {
    618      1.20  macallan 			aprint_error_dev(sc->sc_dev,
    619      1.18    cegger 			    "chip never completed command buffer\n");
    620       1.1  macallan 		} else {
    621       1.9  macallan 
    622      1.10  macallan 			DPRINTF("%s: command completed\n",
    623      1.20  macallan 			    device_xname(sc->sc_dev));
    624       1.9  macallan 
    625       1.1  macallan 			while ((--maxloops) > 0 && (!sc->sc_waitseen))
    626       1.1  macallan 				dbri_process_interrupt_buffer(sc);
    627       1.1  macallan 			if (maxloops == 0) {
    628      1.20  macallan 				aprint_error_dev(sc->sc_dev, "chip never acked WAIT\n");
    629       1.1  macallan 			}
    630       1.1  macallan 		}
    631       1.1  macallan 	}
    632       1.1  macallan 
    633       1.1  macallan 	splx(x);
    634       1.1  macallan 
    635       1.1  macallan 	return;
    636       1.1  macallan }
    637       1.1  macallan 
    638      1.11  macallan static void
    639       1.1  macallan dbri_process_interrupt_buffer(struct dbri_softc *sc)
    640       1.1  macallan {
    641       1.1  macallan 	int32_t i;
    642       1.1  macallan 
    643       1.1  macallan 	while ((i = sc->sc_dma->intr[sc->sc_irqp]) != 0) {
    644       1.1  macallan 		sc->sc_dma->intr[sc->sc_irqp] = 0;
    645       1.1  macallan 		sc->sc_irqp++;
    646       1.1  macallan 
    647       1.1  macallan 		if (sc->sc_irqp == DBRI_INT_BLOCKS)
    648       1.1  macallan 			sc->sc_irqp = 1;
    649       1.1  macallan 		else if ((sc->sc_irqp & (DBRI_INT_BLOCKS - 1)) == 0)
    650       1.1  macallan 			sc->sc_irqp++;
    651       1.1  macallan 
    652       1.1  macallan 		dbri_process_interrupt(sc, i);
    653       1.1  macallan 	}
    654       1.1  macallan 
    655       1.1  macallan 	return;
    656       1.1  macallan }
    657       1.1  macallan 
    658      1.11  macallan static void
    659       1.1  macallan dbri_process_interrupt(struct dbri_softc *sc, int32_t i)
    660       1.1  macallan {
    661       1.1  macallan #if 0
    662       1.1  macallan 	const int liu_states[] = { 1, 0, 8, 3, 4, 5, 6, 7 };
    663       1.1  macallan #endif
    664       1.1  macallan 	int val = DBRI_INTR_GETVAL(i);
    665       1.1  macallan 	int channel = DBRI_INTR_GETCHAN(i);
    666       1.1  macallan 	int command = DBRI_INTR_GETCMD(i);
    667       1.1  macallan 	int code = DBRI_INTR_GETCODE(i);
    668       1.1  macallan #if 0
    669       1.1  macallan 	int rval = DBRI_INTR_GETRVAL(i);
    670       1.1  macallan #endif
    671       1.1  macallan 	if (channel == DBRI_INTR_CMD && command == DBRI_COMMAND_WAIT)
    672       1.1  macallan 		sc->sc_waitseen++;
    673       1.1  macallan 
    674       1.1  macallan 	switch (code) {
    675       1.1  macallan 	case DBRI_INTR_XCMP:	/* transmission complete */
    676       1.1  macallan 	{
    677       1.1  macallan 		int td;
    678       1.1  macallan 		struct dbri_desc *dd;
    679       1.1  macallan 
    680       1.1  macallan 		td = sc->sc_pipe[channel].desc;
    681       1.1  macallan 		dd = &sc->sc_desc[td];
    682       1.5     blymn 
    683      1.17        ad 		if (dd->callback != NULL)
    684      1.17        ad 			softint_schedule(dd->softint);
    685       1.1  macallan 		break;
    686       1.1  macallan 	}
    687       1.1  macallan 	case DBRI_INTR_FXDT:		/* fixed data change */
    688      1.10  macallan 		DPRINTF("dbri_intr: Fixed data change (%d: %x)\n", channel,
    689      1.10  macallan 		    val);
    690      1.14  macallan #if 0
    691      1.14  macallan 		printf("reg: %08x\n", sc->sc_mm.status);
    692      1.14  macallan #endif
    693       1.1  macallan 		if (sc->sc_pipe[channel].sdp & DBRI_SDP_MSB)
    694       1.1  macallan 			val = reverse_bytes(val, sc->sc_pipe[channel].length);
    695       1.1  macallan 		if (sc->sc_pipe[channel].prec)
    696       1.1  macallan 			*(sc->sc_pipe[channel].prec) = val;
    697      1.13  macallan #ifndef DBRI_SPIN
    698      1.20  macallan 		DPRINTF("%s: wakeup %p\n", device_xname(sc->sc_dev), sc);
    699       1.1  macallan 		wakeup(sc);
    700       1.1  macallan #endif
    701       1.1  macallan 		break;
    702       1.1  macallan 	case DBRI_INTR_SBRI:
    703      1.10  macallan 		DPRINTF("dbri_intr: SBRI\n");
    704       1.1  macallan 		break;
    705       1.1  macallan 	case DBRI_INTR_BRDY:
    706       1.1  macallan 	{
    707      1.14  macallan 		int td;
    708      1.14  macallan 		struct dbri_desc *dd;
    709       1.1  macallan 
    710      1.14  macallan 		td = sc->sc_pipe[channel].desc;
    711      1.14  macallan 		dd = &sc->sc_desc[td];
    712       1.1  macallan 
    713      1.14  macallan 		if (dd->callback != NULL)
    714      1.17        ad 			softint_schedule(dd->softint);
    715       1.1  macallan 		break;
    716       1.1  macallan 	}
    717       1.1  macallan 	case DBRI_INTR_UNDR:
    718       1.1  macallan 	{
    719       1.1  macallan 		volatile u_int32_t *cmd;
    720       1.1  macallan 		int td = sc->sc_pipe[channel].desc;
    721       1.1  macallan 
    722      1.20  macallan 		DPRINTF("%s: DBRI_INTR_UNDR\n", device_xname(sc->sc_dev));
    723       1.1  macallan 
    724      1.14  macallan 		sc->sc_dma->xmit[td].status = 0;
    725       1.1  macallan 
    726       1.1  macallan 		cmd = dbri_command_lock(sc);
    727       1.1  macallan 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP, 0,
    728       1.1  macallan 				    sc->sc_pipe[channel].sdp |
    729       1.1  macallan 				    DBRI_SDP_VALID_POINTER |
    730       1.1  macallan 				    DBRI_SDP_CLEAR |
    731       1.1  macallan 				    DBRI_SDP_2SAME);
    732      1.14  macallan 		*(cmd++) = sc->sc_dmabase + dbri_dma_off(xmit, td);
    733       1.1  macallan 		dbri_command_send(sc, cmd);
    734       1.1  macallan 		break;
    735       1.1  macallan 	}
    736       1.9  macallan 	case DBRI_INTR_CMDI:
    737      1.14  macallan 		DPRINTF("ok");
    738       1.9  macallan 		break;
    739       1.1  macallan 	default:
    740       1.9  macallan 
    741      1.20  macallan 		aprint_error_dev(sc->sc_dev, "unknown interrupt code %d\n",
    742      1.18    cegger 		    code);
    743       1.1  macallan 		break;
    744       1.1  macallan 	}
    745       1.1  macallan 
    746       1.1  macallan 	return;
    747       1.1  macallan }
    748       1.1  macallan 
    749       1.1  macallan /*
    750       1.1  macallan  * mmcodec stuff
    751       1.1  macallan  */
    752       1.1  macallan 
    753      1.11  macallan static int
    754       1.1  macallan mmcodec_init(struct dbri_softc *sc)
    755       1.1  macallan {
    756       1.1  macallan 	bus_space_handle_t ioh = sc->sc_ioh;
    757       1.1  macallan 	bus_space_tag_t iot = sc->sc_iot;
    758       1.1  macallan 	u_int32_t reg2;
    759       1.9  macallan 	int bail;
    760       1.1  macallan 
    761       1.1  macallan 	reg2 = bus_space_read_4(iot, ioh, DBRI_REG2);
    762      1.10  macallan 	DPRINTF("mmcodec_init: PIO reads %x\n", reg2);
    763       1.5     blymn 
    764       1.1  macallan 	if (reg2 & DBRI_PIO2) {
    765      1.20  macallan 		aprint_normal_dev(sc->sc_dev, " onboard CS4215 detected\n");
    766       1.1  macallan 		sc->sc_mm.onboard = 1;
    767       1.1  macallan 	}
    768       1.1  macallan 
    769       1.1  macallan 	if (reg2 & DBRI_PIO0) {
    770      1.20  macallan 		aprint_normal_dev(sc->sc_dev, "speakerbox detected\n");
    771      1.15  macallan 		bus_space_write_4(iot, ioh, DBRI_REG2, DBRI_PIO2_ENABLE);
    772       1.1  macallan 		sc->sc_mm.onboard = 0;
    773       1.1  macallan 	}
    774       1.1  macallan 
    775       1.1  macallan 	if ((reg2 & DBRI_PIO2) && (reg2 & DBRI_PIO0)) {
    776      1.20  macallan 		aprint_normal_dev(sc->sc_dev, "using speakerbox\n");
    777       1.1  macallan 		bus_space_write_4(iot, ioh, DBRI_REG2, DBRI_PIO2_ENABLE);
    778       1.1  macallan 		sc->sc_mm.onboard = 0;
    779       1.1  macallan 	}
    780       1.1  macallan 
    781       1.1  macallan 	if (!(reg2 & (DBRI_PIO0|DBRI_PIO2))) {
    782      1.20  macallan 		aprint_normal_dev(sc->sc_dev, "no mmcodec found\n");
    783       1.1  macallan 		return -1;
    784       1.1  macallan 	}
    785       1.1  macallan 
    786       1.1  macallan 	sc->sc_version = 0xff;
    787       1.1  macallan 
    788       1.1  macallan 	mmcodec_pipe_init(sc);
    789       1.1  macallan 	mmcodec_default(sc);
    790       1.1  macallan 
    791       1.1  macallan 	sc->sc_mm.offset = sc->sc_mm.onboard ? 0 : 8;
    792       1.1  macallan 
    793       1.9  macallan 	/*
    794       1.9  macallan 	 * mmcodec_setcontrol() sometimes fails right after powerup
    795       1.9  macallan 	 * so we just try again until we either get a useful response or run
    796       1.9  macallan 	 * out of time
    797       1.9  macallan 	 */
    798       1.9  macallan 	bail = 0;
    799       1.9  macallan 	while (mmcodec_setcontrol(sc) == -1 || sc->sc_version == 0xff) {
    800       1.9  macallan 
    801       1.9  macallan 		bail++;
    802       1.9  macallan 		if (bail > 100) {
    803      1.10  macallan 			DPRINTF("%s: cs4215 probe failed at offset %d\n",
    804      1.20  macallan 		    	    device_xname(sc->sc_dev), sc->sc_mm.offset);
    805       1.9  macallan 			return (-1);
    806       1.9  macallan 		}
    807       1.9  macallan 		delay(10000);
    808       1.1  macallan 	}
    809       1.1  macallan 
    810      1.20  macallan 	aprint_normal_dev(sc->sc_dev, "cs4215 rev %c found at offset %d\n",
    811      1.18    cegger 	    0x43 + (sc->sc_version & 0xf), sc->sc_mm.offset);
    812       1.1  macallan 
    813       1.1  macallan 	/* set some sane defaults for mmcodec_init_data */
    814       1.1  macallan 	sc->sc_params.channels = 2;
    815       1.1  macallan 	sc->sc_params.precision = 16;
    816       1.1  macallan 
    817       1.1  macallan 	mmcodec_init_data(sc);
    818       1.1  macallan 
    819       1.1  macallan 	return (0);
    820       1.1  macallan }
    821       1.1  macallan 
    822      1.11  macallan static void
    823       1.1  macallan mmcodec_init_data(struct dbri_softc *sc)
    824       1.1  macallan {
    825       1.1  macallan 	bus_space_tag_t iot = sc->sc_iot;
    826       1.1  macallan 	bus_space_handle_t ioh = sc->sc_ioh;
    827       1.1  macallan 	u_int32_t tmp;
    828       1.1  macallan 	int data_width;
    829       1.1  macallan 
    830       1.1  macallan 	tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
    831       1.1  macallan 	tmp &= ~(DBRI_CHI_ACTIVATE);	/* disable CHI */
    832       1.1  macallan 	bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
    833       1.1  macallan 
    834       1.1  macallan 	/* switch CS4215 to data mode - set PIO3 to 1 */
    835       1.1  macallan 	tmp = DBRI_PIO_ENABLE_ALL | DBRI_PIO1 | DBRI_PIO3;
    836      1.12  macallan 
    837      1.12  macallan 	/* XXX */
    838       1.1  macallan 	tmp |= (sc->sc_mm.onboard ? DBRI_PIO0 : DBRI_PIO2);
    839       1.5     blymn 
    840       1.1  macallan 	bus_space_write_4(iot, ioh, DBRI_REG2, tmp);
    841       1.1  macallan 	chi_reset(sc, CHIslave, 128);
    842       1.1  macallan 
    843      1.12  macallan 	data_width = sc->sc_params.channels * sc->sc_params.precision;
    844      1.14  macallan 
    845      1.14  macallan 	if ((data_width != 32) && (data_width != 8))
    846      1.14  macallan 		aprint_error("%s: data_width is %d\n", __func__, data_width);
    847      1.14  macallan 
    848       1.1  macallan 	pipe_ts_link(sc, 20, PIPEoutput, 16, 32, sc->sc_mm.offset + 32);
    849       1.1  macallan 	pipe_ts_link(sc, 4, PIPEoutput, 16, data_width, sc->sc_mm.offset);
    850       1.1  macallan 	pipe_ts_link(sc, 6, PIPEinput, 16, data_width, sc->sc_mm.offset);
    851      1.14  macallan 	pipe_ts_link(sc, 21, PIPEinput, 16, 32, sc->sc_mm.offset + 32);
    852      1.14  macallan 
    853      1.14  macallan 	pipe_receive_fixed(sc, 21, &sc->sc_mm.status);
    854       1.1  macallan 
    855       1.1  macallan 	mmcodec_setgain(sc, 0);
    856       1.1  macallan 
    857       1.1  macallan 	tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
    858       1.1  macallan 	tmp |= DBRI_CHI_ACTIVATE;
    859       1.1  macallan 	bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
    860       1.1  macallan 
    861       1.1  macallan 	return;
    862       1.1  macallan }
    863       1.1  macallan 
    864      1.11  macallan static void
    865       1.1  macallan mmcodec_pipe_init(struct dbri_softc *sc)
    866       1.1  macallan {
    867       1.1  macallan 
    868       1.1  macallan 	pipe_setup(sc, 4, DBRI_SDP_MEM | DBRI_SDP_TO_SER | DBRI_SDP_MSB);
    869       1.1  macallan 	pipe_setup(sc, 20, DBRI_SDP_FIXED | DBRI_SDP_TO_SER | DBRI_SDP_MSB);
    870       1.1  macallan 	pipe_setup(sc, 6, DBRI_SDP_MEM | DBRI_SDP_FROM_SER | DBRI_SDP_MSB);
    871       1.1  macallan 	pipe_setup(sc, 21, DBRI_SDP_FIXED | DBRI_SDP_FROM_SER | DBRI_SDP_MSB);
    872       1.1  macallan 
    873       1.1  macallan 	pipe_setup(sc, 17, DBRI_SDP_FIXED | DBRI_SDP_TO_SER | DBRI_SDP_MSB);
    874       1.1  macallan 	pipe_setup(sc, 18, DBRI_SDP_FIXED | DBRI_SDP_FROM_SER | DBRI_SDP_MSB);
    875       1.1  macallan 	pipe_setup(sc, 19, DBRI_SDP_FIXED | DBRI_SDP_FROM_SER | DBRI_SDP_MSB);
    876       1.1  macallan 
    877       1.1  macallan 	sc->sc_mm.status = 0;
    878       1.1  macallan 
    879       1.1  macallan 	pipe_receive_fixed(sc, 18, &sc->sc_mm.status);
    880       1.1  macallan 	pipe_receive_fixed(sc, 19, &sc->sc_mm.version);
    881       1.1  macallan 
    882       1.1  macallan 	return;
    883       1.1  macallan }
    884       1.1  macallan 
    885      1.11  macallan static void
    886       1.1  macallan mmcodec_default(struct dbri_softc *sc)
    887       1.1  macallan {
    888       1.1  macallan 	struct cs4215_state *mm = &sc->sc_mm;
    889       1.1  macallan 
    890       1.1  macallan 	/*
    891       1.1  macallan 	 * no action, memory resetting only
    892       1.1  macallan 	 *
    893       1.1  macallan 	 * data time slots 5-8
    894       1.1  macallan 	 * speaker, line and headphone enable. set gain to half.
    895      1.14  macallan 	 * input is line
    896       1.1  macallan 	 */
    897       1.9  macallan 	mm->d.bdata[0] = sc->sc_latt = 0x20 | CS4215_HE | CS4215_LE;
    898       1.9  macallan 	mm->d.bdata[1] = sc->sc_ratt = 0x20 | CS4215_SE;
    899      1.13  macallan 	sc->sc_linp = 128;
    900      1.13  macallan 	sc->sc_rinp = 128;
    901      1.13  macallan 	sc->sc_monitor = 0;
    902      1.13  macallan 	sc->sc_input = 1;	/* line */
    903      1.13  macallan 	mm->d.bdata[2] = (CS4215_LG((sc->sc_linp >> 4)) & 0x0f) |
    904      1.13  macallan 	    ((sc->sc_input == 2) ? CS4215_IS : 0) | CS4215_PIO0 | CS4215_PIO1;
    905      1.13  macallan 	mm->d.bdata[3] = (CS4215_RG((sc->sc_rinp >> 4) & 0x0f)) |
    906      1.13  macallan 	    CS4215_MA(15 - ((sc->sc_monitor >> 4) & 0x0f));
    907      1.13  macallan 
    908       1.1  macallan 
    909       1.1  macallan 	/*
    910       1.1  macallan 	 * control time slots 1-4
    911       1.1  macallan 	 *
    912       1.1  macallan 	 * 0: default I/O voltage scale
    913       1.1  macallan 	 * 1: 8 bit ulaw, 8kHz, mono, high pass filter disabled
    914       1.1  macallan 	 * 2: serial enable, CHI master, 128 bits per frame, clock 1
    915       1.1  macallan 	 * 3: tests disabled
    916       1.1  macallan 	 */
    917       1.9  macallan 	mm->c.bcontrol[0] = CS4215_RSRVD_1 | CS4215_MLB;
    918       1.9  macallan 	mm->c.bcontrol[1] = CS4215_DFR_ULAW | CS4215_FREQ[0].csval;
    919       1.9  macallan 	mm->c.bcontrol[2] = CS4215_XCLK | CS4215_BSEL_128 | CS4215_FREQ[0].xtal;
    920       1.9  macallan 	mm->c.bcontrol[3] = 0;
    921       1.1  macallan 
    922       1.1  macallan 	return;
    923       1.1  macallan }
    924       1.1  macallan 
    925      1.11  macallan static void
    926       1.1  macallan mmcodec_setgain(struct dbri_softc *sc, int mute)
    927       1.1  macallan {
    928       1.1  macallan 	if (mute) {
    929       1.1  macallan 		/* disable all outputs, max. attenuation */
    930       1.9  macallan 		sc->sc_mm.d.bdata[0] = sc->sc_latt | 63;
    931       1.9  macallan 		sc->sc_mm.d.bdata[1] = sc->sc_ratt | 63;
    932       1.1  macallan 	} else {
    933      1.13  macallan 
    934       1.9  macallan 		sc->sc_mm.d.bdata[0] = sc->sc_latt;
    935       1.9  macallan 		sc->sc_mm.d.bdata[1] = sc->sc_ratt;
    936       1.1  macallan 	}
    937       1.1  macallan 
    938      1.13  macallan 	/* input stuff */
    939      1.13  macallan 	sc->sc_mm.d.bdata[2] = CS4215_LG((sc->sc_linp >> 4) & 0x0f) |
    940      1.13  macallan 	    ((sc->sc_input == 2) ? CS4215_IS : 0) | CS4215_PIO0 | CS4215_PIO1;
    941      1.13  macallan 	sc->sc_mm.d.bdata[3] = (CS4215_RG((sc->sc_rinp >> 4)) & 0x0f) |
    942      1.13  macallan 	    (CS4215_MA(15 - ((sc->sc_monitor >> 4) & 0x0f)));
    943      1.13  macallan 
    944       1.4  macallan 	if (sc->sc_powerstate == 0)
    945       1.4  macallan 		return;
    946       1.9  macallan 	pipe_transmit_fixed(sc, 20, sc->sc_mm.d.ldata);
    947       1.5     blymn 
    948      1.13  macallan 	DPRINTF("mmcodec_setgain: %08x\n", sc->sc_mm.d.ldata);
    949      1.13  macallan 	/* give the chip some time to execute the command */
    950       1.1  macallan 	delay(250);
    951       1.5     blymn 
    952       1.1  macallan 	return;
    953       1.1  macallan }
    954       1.1  macallan 
    955      1.11  macallan static int
    956       1.1  macallan mmcodec_setcontrol(struct dbri_softc *sc)
    957       1.1  macallan {
    958       1.1  macallan 	bus_space_tag_t iot = sc->sc_iot;
    959       1.1  macallan 	bus_space_handle_t ioh = sc->sc_ioh;
    960       1.1  macallan 	u_int32_t val;
    961       1.1  macallan 	u_int32_t tmp;
    962      1.15  macallan 	int bail = 0;
    963      1.13  macallan #if DBRI_SPIN
    964       1.1  macallan 	int i;
    965       1.1  macallan #endif
    966       1.1  macallan 
    967       1.1  macallan 	/*
    968       1.1  macallan 	 * Temporarily mute outputs and wait 125 us to make sure that it
    969       1.1  macallan 	 * happens. This avoids clicking noises.
    970       1.1  macallan 	 */
    971       1.1  macallan 	mmcodec_setgain(sc, 1);
    972       1.9  macallan 	delay(125);
    973       1.1  macallan 
    974      1.15  macallan 	bus_space_write_4(iot, ioh, DBRI_REG2, 0);
    975      1.15  macallan 	delay(125);
    976      1.15  macallan 
    977       1.1  macallan 	/* enable control mode */
    978       1.1  macallan 	val = DBRI_PIO_ENABLE_ALL | DBRI_PIO1;	/* was PIO1 */
    979       1.1  macallan 
    980      1.12  macallan 	/* XXX */
    981       1.1  macallan 	val |= (sc->sc_mm.onboard ? DBRI_PIO0 : DBRI_PIO2);
    982       1.1  macallan 
    983       1.1  macallan 	bus_space_write_4(iot, ioh, DBRI_REG2, val);
    984       1.1  macallan 
    985       1.9  macallan 	delay(34);
    986       1.1  macallan 
    987       1.1  macallan 	/*
    988       1.1  macallan 	 * in control mode, the cs4215 is the slave device, so the
    989       1.1  macallan 	 * DBRI must act as the CHI master.
    990       1.1  macallan 	 *
    991       1.1  macallan 	 * in data mode, the cs4215 must be the CHI master to insure
    992       1.1  macallan 	 * that the data stream is in sync with its codec
    993       1.1  macallan 	 */
    994       1.1  macallan 	tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
    995       1.1  macallan 	tmp &= ~DBRI_COMMAND_CHI;
    996       1.1  macallan 	bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
    997       1.1  macallan 
    998       1.1  macallan 	chi_reset(sc, CHImaster, 128);
    999       1.1  macallan 
   1000       1.1  macallan 	/* control mode */
   1001       1.1  macallan 	pipe_ts_link(sc, 17, PIPEoutput, 16, 32, sc->sc_mm.offset);
   1002       1.1  macallan 	pipe_ts_link(sc, 18, PIPEinput, 16, 8, sc->sc_mm.offset);
   1003       1.1  macallan 	pipe_ts_link(sc, 19, PIPEinput, 16, 8, sc->sc_mm.offset + 48);
   1004       1.1  macallan 
   1005       1.1  macallan 	/* wait for the chip to echo back CLB as zero */
   1006       1.9  macallan 	sc->sc_mm.c.bcontrol[0] &= ~CS4215_CLB;
   1007       1.9  macallan 	pipe_transmit_fixed(sc, 17, sc->sc_mm.c.lcontrol);
   1008       1.1  macallan 
   1009       1.1  macallan 	tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
   1010       1.1  macallan 	tmp |= DBRI_CHI_ACTIVATE;
   1011       1.1  macallan 	bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
   1012       1.5     blymn 
   1013      1.13  macallan #if DBRI_SPIN
   1014       1.1  macallan 	i = 1024;
   1015       1.1  macallan 	while (((sc->sc_mm.status & 0xe4) != 0x20) && --i) {
   1016       1.1  macallan 		delay(125);
   1017       1.1  macallan 	}
   1018       1.1  macallan 
   1019       1.1  macallan 	if (i == 0) {
   1020      1.10  macallan 		DPRINTF("%s: cs4215 didn't respond to CLB (0x%02x)\n",
   1021      1.20  macallan 		    device_xname(sc->sc_dev), sc->sc_mm.status);
   1022       1.1  macallan 		return (-1);
   1023       1.1  macallan 	}
   1024       1.1  macallan #else
   1025      1.15  macallan 	while (((sc->sc_mm.status & 0xe4) != 0x20) && (bail < 10)) {
   1026      1.20  macallan 		DPRINTF("%s: tsleep %p\n", device_xname(sc->sc_dev), sc);
   1027      1.15  macallan 		tsleep(sc, PCATCH | PZERO, "dbrifxdt", hz);
   1028      1.15  macallan 		bail++;
   1029       1.1  macallan 	}
   1030       1.1  macallan #endif
   1031      1.15  macallan 	if (bail >= 10) {
   1032      1.15  macallan 		DPRINTF("%s: switching to control mode timed out (%x %x)\n",
   1033      1.20  macallan 		    device_xname(sc->sc_dev), sc->sc_mm.status,
   1034      1.15  macallan 		    bus_space_read_4(iot, ioh, DBRI_REG2));
   1035      1.15  macallan 		return -1;
   1036      1.15  macallan 	}
   1037       1.5     blymn 
   1038       1.1  macallan 	/* copy the version information before it becomes unreadable again */
   1039       1.9  macallan 	sc->sc_version = sc->sc_mm.version;
   1040       1.1  macallan 
   1041       1.1  macallan 	/* terminate cs4215 control mode */
   1042       1.9  macallan 	sc->sc_mm.c.bcontrol[0] |= CS4215_CLB;
   1043       1.9  macallan 	pipe_transmit_fixed(sc, 17, sc->sc_mm.c.lcontrol);
   1044       1.1  macallan 
   1045       1.1  macallan 	/* two frames of control info @ 8kHz frame rate = 250us delay */
   1046       1.9  macallan 	delay(250);
   1047       1.1  macallan 
   1048       1.1  macallan 	mmcodec_setgain(sc, 0);
   1049       1.1  macallan 
   1050       1.1  macallan 	return (0);
   1051       1.5     blymn 
   1052       1.1  macallan }
   1053       1.1  macallan 
   1054       1.1  macallan /*
   1055       1.1  macallan  * CHI combo
   1056       1.1  macallan  */
   1057      1.11  macallan static void
   1058       1.1  macallan chi_reset(struct dbri_softc *sc, enum ms ms, int bpf)
   1059       1.1  macallan {
   1060       1.1  macallan 	volatile u_int32_t *cmd;
   1061       1.1  macallan 	int val;
   1062       1.1  macallan 	int clockrate, divisor;
   1063       1.1  macallan 
   1064       1.1  macallan 	cmd = dbri_command_lock(sc);
   1065       1.1  macallan 
   1066       1.1  macallan 	/* set CHI anchor: pipe 16 */
   1067       1.1  macallan 	val = DBRI_DTS_VI | DBRI_DTS_INS | DBRI_DTS_PRVIN(16) | DBRI_PIPE(16);
   1068       1.1  macallan 	*(cmd++) = DBRI_CMD(DBRI_COMMAND_DTS, 0, val);
   1069       1.1  macallan 	*(cmd++) = DBRI_TS_ANCHOR | DBRI_TS_NEXT(16);
   1070       1.1  macallan 	*(cmd++) = 0;
   1071       1.1  macallan 
   1072       1.1  macallan 	val = DBRI_DTS_VO | DBRI_DTS_INS | DBRI_DTS_PRVOUT(16) | DBRI_PIPE(16);
   1073       1.1  macallan 	*(cmd++) = DBRI_CMD(DBRI_COMMAND_DTS, 0, val);
   1074       1.1  macallan 	*(cmd++) = 0;
   1075       1.1  macallan 	*(cmd++) = DBRI_TS_ANCHOR | DBRI_TS_NEXT(16);
   1076       1.1  macallan 
   1077       1.1  macallan 	sc->sc_pipe[16].sdp = 1;
   1078       1.1  macallan 	sc->sc_pipe[16].next = 16;
   1079       1.1  macallan 	sc->sc_chi_pipe_in = 16;
   1080       1.1  macallan 	sc->sc_chi_pipe_out = 16;
   1081       1.1  macallan 
   1082       1.1  macallan 	switch (ms) {
   1083       1.1  macallan 	case CHIslave:
   1084       1.1  macallan 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_CHI, 0, DBRI_CHI_CHICM(0));
   1085       1.1  macallan 		break;
   1086       1.1  macallan 	case CHImaster:
   1087       1.1  macallan 		clockrate = bpf * 8;
   1088       1.1  macallan 		divisor = 12288 / clockrate;
   1089       1.1  macallan 
   1090       1.1  macallan 		if (divisor > 255 || divisor * clockrate != 12288)
   1091      1.20  macallan 			aprint_error_dev(sc->sc_dev,
   1092      1.20  macallan 			    "illegal bits-per-frame %d\n", bpf);
   1093       1.1  macallan 
   1094       1.1  macallan 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_CHI, 0,
   1095       1.1  macallan 		    DBRI_CHI_CHICM(divisor) | DBRI_CHI_FD | DBRI_CHI_BPF(bpf));
   1096       1.1  macallan 		break;
   1097       1.1  macallan 	default:
   1098      1.20  macallan 		aprint_error_dev(sc->sc_dev, "unknown value for ms!\n");
   1099       1.1  macallan 		break;
   1100       1.1  macallan 	}
   1101       1.1  macallan 
   1102       1.1  macallan 	sc->sc_chi_bpf = bpf;
   1103       1.1  macallan 
   1104       1.1  macallan 	/* CHI data mode */
   1105       1.1  macallan 	*(cmd++) = DBRI_CMD(DBRI_COMMAND_PAUSE, 0, 0);
   1106       1.1  macallan 	*(cmd++) = DBRI_CMD(DBRI_COMMAND_CDM, 0,
   1107       1.1  macallan 	    DBRI_CDM_XCE | DBRI_CDM_XEN | DBRI_CDM_REN);
   1108       1.1  macallan 
   1109       1.1  macallan 	dbri_command_send(sc, cmd);
   1110       1.1  macallan 
   1111       1.1  macallan 	return;
   1112       1.1  macallan }
   1113       1.1  macallan 
   1114       1.1  macallan /*
   1115       1.1  macallan  * pipe stuff
   1116       1.1  macallan  */
   1117      1.11  macallan static void
   1118       1.1  macallan pipe_setup(struct dbri_softc *sc, int pipe, int sdp)
   1119       1.1  macallan {
   1120      1.10  macallan 	DPRINTF("pipe setup: %d\n", pipe);
   1121       1.1  macallan 	if (pipe < 0 || pipe >= DBRI_PIPE_MAX) {
   1122      1.20  macallan 		aprint_error_dev(sc->sc_dev, "illegal pipe number %d\n",
   1123      1.18    cegger 		    pipe);
   1124       1.1  macallan 		return;
   1125       1.1  macallan 	}
   1126       1.1  macallan 
   1127       1.1  macallan 	if ((sdp & 0xf800) != sdp)
   1128      1.20  macallan 		aprint_error_dev(sc->sc_dev, "strange SDP value %d\n",
   1129      1.14  macallan 		    sdp);
   1130       1.1  macallan 
   1131       1.1  macallan 	if (DBRI_SDP_MODE(sdp) == DBRI_SDP_FIXED &&
   1132       1.1  macallan 	    !(sdp & DBRI_SDP_TO_SER))
   1133       1.1  macallan 		sdp |= DBRI_SDP_CHANGE;
   1134       1.1  macallan 
   1135       1.1  macallan 	sdp |= DBRI_PIPE(pipe);
   1136       1.1  macallan 
   1137       1.1  macallan 	sc->sc_pipe[pipe].sdp = sdp;
   1138       1.1  macallan 	sc->sc_pipe[pipe].desc = -1;
   1139       1.1  macallan 
   1140       1.1  macallan 	pipe_reset(sc, pipe);
   1141       1.1  macallan 
   1142       1.1  macallan 	return;
   1143       1.1  macallan }
   1144       1.1  macallan 
   1145      1.11  macallan static void
   1146       1.1  macallan pipe_reset(struct dbri_softc *sc, int pipe)
   1147       1.1  macallan {
   1148       1.1  macallan 	struct dbri_desc *dd;
   1149       1.1  macallan 	int sdp;
   1150       1.1  macallan 	int desc;
   1151       1.1  macallan 	volatile u_int32_t *cmd;
   1152       1.1  macallan 
   1153       1.1  macallan 	if (pipe < 0 || pipe >= DBRI_PIPE_MAX) {
   1154      1.20  macallan 		aprint_error_dev(sc->sc_dev, "illegal pipe number %d\n",
   1155      1.18    cegger 		    pipe);
   1156       1.1  macallan 		return;
   1157       1.1  macallan 	}
   1158       1.1  macallan 
   1159       1.1  macallan 	sdp = sc->sc_pipe[pipe].sdp;
   1160       1.1  macallan 	if (sdp == 0) {
   1161      1.20  macallan 		aprint_error_dev(sc->sc_dev, "can not reset uninitialized pipe %d\n",
   1162      1.18    cegger 		    pipe);
   1163       1.1  macallan 		return;
   1164       1.1  macallan 	}
   1165       1.1  macallan 
   1166       1.1  macallan 	cmd = dbri_command_lock(sc);
   1167       1.1  macallan 	*(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP, 0,
   1168       1.1  macallan 	    sdp | DBRI_SDP_CLEAR | DBRI_SDP_VALID_POINTER);
   1169       1.1  macallan 	*(cmd++) = 0;
   1170       1.1  macallan 	dbri_command_send(sc, cmd);
   1171       1.1  macallan 
   1172       1.1  macallan 	desc = sc->sc_pipe[pipe].desc;
   1173       1.1  macallan 
   1174       1.1  macallan 	dd = &sc->sc_desc[desc];
   1175       1.5     blymn 
   1176       1.1  macallan 	dd->busy = 0;
   1177       1.1  macallan 
   1178      1.12  macallan #if 0
   1179       1.1  macallan 	if (dd->callback)
   1180      1.17        ad 		softint_schedule(dd->softint);
   1181      1.12  macallan #endif
   1182       1.1  macallan 
   1183       1.1  macallan 	sc->sc_pipe[pipe].desc = -1;
   1184       1.1  macallan 
   1185       1.1  macallan 	return;
   1186       1.1  macallan }
   1187       1.1  macallan 
   1188      1.11  macallan static void
   1189       1.1  macallan pipe_receive_fixed(struct dbri_softc *sc, int pipe, volatile u_int32_t *prec)
   1190       1.1  macallan {
   1191       1.1  macallan 
   1192       1.1  macallan 	if (pipe < DBRI_PIPE_MAX / 2 || pipe >= DBRI_PIPE_MAX) {
   1193      1.20  macallan 		aprint_error_dev(sc->sc_dev, "illegal pipe number %d\n",
   1194      1.18    cegger 		    pipe);
   1195       1.1  macallan 		return;
   1196       1.1  macallan 	}
   1197       1.1  macallan 
   1198       1.1  macallan 	if (DBRI_SDP_MODE(sc->sc_pipe[pipe].sdp) != DBRI_SDP_FIXED) {
   1199      1.20  macallan 		aprint_error_dev(sc->sc_dev, "non-fixed pipe %d\n",
   1200       1.1  macallan 		    pipe);
   1201       1.1  macallan 		return;
   1202       1.1  macallan 	}
   1203       1.1  macallan 
   1204       1.1  macallan 	if (sc->sc_pipe[pipe].sdp & DBRI_SDP_TO_SER) {
   1205      1.20  macallan 		aprint_error_dev(sc->sc_dev, "can not receive on transmit pipe %d\b",
   1206      1.18    cegger 		    pipe);
   1207       1.1  macallan 		return;
   1208       1.1  macallan 	}
   1209       1.1  macallan 
   1210       1.1  macallan 	sc->sc_pipe[pipe].prec = prec;
   1211       1.1  macallan 
   1212       1.1  macallan 	return;
   1213       1.1  macallan }
   1214       1.1  macallan 
   1215      1.11  macallan static void
   1216       1.1  macallan pipe_transmit_fixed(struct dbri_softc *sc, int pipe, u_int32_t data)
   1217       1.1  macallan {
   1218       1.1  macallan 	volatile u_int32_t *cmd;
   1219       1.1  macallan 
   1220       1.1  macallan 	if (pipe < DBRI_PIPE_MAX / 2 || pipe >= DBRI_PIPE_MAX) {
   1221      1.20  macallan 		aprint_error_dev(sc->sc_dev, "illegal pipe number %d\n",
   1222      1.18    cegger 		    pipe);
   1223       1.1  macallan 		return;
   1224       1.1  macallan 	}
   1225       1.1  macallan 
   1226       1.1  macallan 	if (DBRI_SDP_MODE(sc->sc_pipe[pipe].sdp) == 0) {
   1227      1.20  macallan 		aprint_error_dev(sc->sc_dev, "uninitialized pipe %d\n",
   1228      1.18    cegger 		    pipe);
   1229       1.1  macallan 		return;
   1230       1.1  macallan 	}
   1231       1.1  macallan 
   1232       1.1  macallan 	if (DBRI_SDP_MODE(sc->sc_pipe[pipe].sdp) != DBRI_SDP_FIXED) {
   1233      1.20  macallan 		aprint_error_dev(sc->sc_dev, "non-fixed pipe %d\n",
   1234      1.12  macallan 		    pipe);
   1235       1.1  macallan 		return;
   1236       1.1  macallan 	}
   1237       1.1  macallan 
   1238       1.1  macallan 	if (!(sc->sc_pipe[pipe].sdp & DBRI_SDP_TO_SER)) {
   1239      1.20  macallan 		aprint_error_dev(sc->sc_dev, "called on receive pipe %d\n",
   1240      1.18    cegger 		    pipe);
   1241       1.1  macallan 		return;
   1242       1.1  macallan 	}
   1243       1.1  macallan 
   1244       1.1  macallan 	if (sc->sc_pipe[pipe].sdp & DBRI_SDP_MSB)
   1245       1.1  macallan 		data = reverse_bytes(data, sc->sc_pipe[pipe].length);
   1246       1.1  macallan 
   1247       1.1  macallan 	cmd = dbri_command_lock(sc);
   1248       1.1  macallan 	*(cmd++) = DBRI_CMD(DBRI_COMMAND_SSP, 0, pipe);
   1249       1.1  macallan 	*(cmd++) = data;
   1250       1.1  macallan 
   1251       1.1  macallan 	dbri_command_send(sc, cmd);
   1252       1.1  macallan 
   1253       1.1  macallan 	return;
   1254       1.1  macallan }
   1255       1.1  macallan 
   1256      1.11  macallan static void
   1257      1.14  macallan setup_ring_xmit(struct dbri_softc *sc, int pipe, int which, int num, int blksz,
   1258       1.1  macallan 		void (*callback)(void *), void *callback_args)
   1259       1.1  macallan {
   1260       1.1  macallan 	volatile u_int32_t *cmd;
   1261       1.1  macallan 	int x, i;
   1262       1.1  macallan 	int td;
   1263       1.1  macallan 	int td_first, td_last;
   1264       1.1  macallan 	bus_addr_t dmabuf, dmabase;
   1265       1.1  macallan 	struct dbri_desc *dd = &sc->sc_desc[which];
   1266       1.1  macallan 
   1267      1.14  macallan 	switch (pipe) {
   1268      1.14  macallan 		case 4:
   1269      1.14  macallan 			/* output, offset 0 */
   1270      1.14  macallan 			break;
   1271      1.14  macallan 		default:
   1272      1.14  macallan 			aprint_error("%s: illegal pipe number (%d)\n",
   1273      1.14  macallan 			    __func__, pipe);
   1274      1.14  macallan 			return;
   1275      1.14  macallan 	}
   1276      1.14  macallan 
   1277       1.1  macallan 	td = 0;
   1278       1.1  macallan 	td_first = td_last = -1;
   1279       1.1  macallan 
   1280      1.14  macallan 	if (sc->sc_pipe[pipe].sdp == 0) {
   1281      1.20  macallan 		aprint_error_dev(sc->sc_dev, "uninitialized pipe %d\n",
   1282      1.18    cegger 		    pipe);
   1283       1.1  macallan 		return;
   1284       1.1  macallan 	}
   1285       1.1  macallan 
   1286      1.14  macallan 	dmabuf = dd->dmabase;
   1287      1.14  macallan 	dmabase = sc->sc_dmabase;
   1288      1.14  macallan 	td = 0;
   1289      1.14  macallan 
   1290      1.14  macallan 	for (i = 0; i < (num - 1); i++) {
   1291      1.14  macallan 
   1292      1.14  macallan 		sc->sc_dma->xmit[i].flags = TX_BCNT(blksz)
   1293      1.14  macallan 		    | TX_EOF | TX_BINT;
   1294      1.14  macallan 		sc->sc_dma->xmit[i].ba = dmabuf;
   1295      1.14  macallan 		sc->sc_dma->xmit[i].nda = dmabase + dbri_dma_off(xmit, i + 1);
   1296      1.14  macallan 		sc->sc_dma->xmit[i].status = 0;
   1297      1.14  macallan 
   1298      1.14  macallan 		td_last = td;
   1299      1.14  macallan 		dmabuf += blksz;
   1300      1.14  macallan 	}
   1301      1.14  macallan 
   1302      1.14  macallan 	sc->sc_dma->xmit[i].flags = TX_BCNT(blksz) | TX_EOF | TX_BINT;
   1303      1.14  macallan 
   1304      1.14  macallan 	sc->sc_dma->xmit[i].ba = dmabuf;
   1305      1.14  macallan 	sc->sc_dma->xmit[i].nda = dmabase + dbri_dma_off(xmit, 0);
   1306      1.14  macallan 	sc->sc_dma->xmit[i].status = 0;
   1307      1.14  macallan 
   1308      1.14  macallan 	dd->callback = callback;
   1309      1.14  macallan 	dd->callback_args = callback_args;
   1310      1.14  macallan 
   1311      1.17        ad 	x = splsched();
   1312      1.14  macallan 
   1313      1.14  macallan 	/* the pipe shouldn't be active */
   1314      1.14  macallan 	if (pipe_active(sc, pipe)) {
   1315      1.14  macallan 		aprint_error("pipe active (CDP)\n");
   1316      1.14  macallan 		/* pipe is already active */
   1317      1.14  macallan #if 0
   1318      1.14  macallan 		td_last = sc->sc_pipe[pipe].desc;
   1319      1.14  macallan 		while (sc->sc_desc[td_last].next != -1)
   1320      1.14  macallan 			td_last = sc->sc_desc[td_last].next;
   1321      1.14  macallan 
   1322      1.14  macallan 		sc->sc_desc[td_last].next = td_first;
   1323      1.14  macallan 		sc->sc_dma->desc[td_last].nda =
   1324      1.14  macallan 		    sc->sc_dmabase + dbri_dma_off(desc, td_first);
   1325      1.14  macallan 
   1326      1.14  macallan 		cmd = dbri_command_lock(sc);
   1327      1.14  macallan 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_CDP, 0, pipe);
   1328      1.14  macallan 		dbri_command_send(sc, cmd);
   1329      1.14  macallan #endif
   1330      1.14  macallan 	} else {
   1331      1.14  macallan 		/*
   1332      1.14  macallan 		 * pipe isn't active - issue an SDP command to start our
   1333      1.14  macallan 		 * chain of TDs running
   1334      1.14  macallan 		 */
   1335      1.14  macallan 		sc->sc_pipe[pipe].desc = which;
   1336      1.14  macallan 		cmd = dbri_command_lock(sc);
   1337      1.14  macallan 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP, 0,
   1338      1.14  macallan 					sc->sc_pipe[pipe].sdp |
   1339      1.14  macallan 					DBRI_SDP_VALID_POINTER |
   1340      1.14  macallan 					DBRI_SDP_EVERY |
   1341      1.14  macallan 					DBRI_SDP_CLEAR);
   1342      1.14  macallan 		*(cmd++) = sc->sc_dmabase + dbri_dma_off(xmit, 0);
   1343      1.14  macallan 		dbri_command_send(sc, cmd);
   1344      1.14  macallan 		DPRINTF("%s: starting DMA\n", __func__);
   1345      1.14  macallan 	}
   1346      1.14  macallan 
   1347      1.14  macallan 	splx(x);
   1348      1.14  macallan 
   1349      1.14  macallan 	return;
   1350      1.14  macallan }
   1351      1.14  macallan 
   1352      1.14  macallan static void
   1353      1.14  macallan setup_ring_recv(struct dbri_softc *sc, int pipe, int which, int num, int blksz,
   1354      1.14  macallan 		void (*callback)(void *), void *callback_args)
   1355      1.14  macallan {
   1356      1.14  macallan 	volatile u_int32_t *cmd;
   1357      1.14  macallan 	int x, i;
   1358      1.14  macallan 	int td_first, td_last;
   1359      1.14  macallan 	bus_addr_t dmabuf, dmabase;
   1360      1.14  macallan 	struct dbri_desc *dd = &sc->sc_desc[which];
   1361      1.14  macallan 
   1362      1.14  macallan 	switch (pipe) {
   1363      1.14  macallan 		case 6:
   1364      1.14  macallan 			break;
   1365      1.14  macallan 		default:
   1366      1.14  macallan 			aprint_error("%s: illegal pipe number (%d)\n",
   1367      1.14  macallan 			    __func__, pipe);
   1368      1.14  macallan 			return;
   1369      1.14  macallan 	}
   1370      1.14  macallan 
   1371      1.14  macallan 	td_first = td_last = -1;
   1372      1.14  macallan 
   1373       1.1  macallan 	if (sc->sc_pipe[pipe].sdp == 0) {
   1374      1.20  macallan 		aprint_error_dev(sc->sc_dev, "uninitialized pipe %d\n",
   1375      1.18    cegger 		    pipe);
   1376       1.1  macallan 		return;
   1377       1.1  macallan 	}
   1378       1.1  macallan 
   1379       1.1  macallan 	dmabuf = dd->dmabase;
   1380       1.1  macallan 	dmabase = sc->sc_dmabase;
   1381       1.1  macallan 
   1382      1.14  macallan 	for (i = 0; i < (num - 1); i++) {
   1383       1.1  macallan 
   1384      1.14  macallan 		sc->sc_dma->recv[i].flags = RX_BSIZE(blksz) | RX_FINAL;
   1385      1.14  macallan 		sc->sc_dma->recv[i].ba = dmabuf;
   1386      1.14  macallan 		sc->sc_dma->recv[i].nda = dmabase + dbri_dma_off(recv, i + 1);
   1387      1.14  macallan 		sc->sc_dma->recv[i].status = RX_EOF;
   1388       1.1  macallan 
   1389      1.14  macallan 		td_last = i;
   1390       1.1  macallan 		dmabuf += blksz;
   1391       1.1  macallan 	}
   1392       1.5     blymn 
   1393      1.14  macallan 	sc->sc_dma->recv[i].flags = RX_BSIZE(blksz) | RX_FINAL;
   1394      1.14  macallan 
   1395      1.14  macallan 	sc->sc_dma->recv[i].ba = dmabuf;
   1396      1.14  macallan 	sc->sc_dma->recv[i].nda = dmabase + dbri_dma_off(recv, 0);
   1397      1.14  macallan 	sc->sc_dma->recv[i].status = RX_EOF;
   1398       1.5     blymn 
   1399      1.12  macallan 	dd->callback = callback;
   1400      1.12  macallan 	dd->callback_args = callback_args;
   1401       1.1  macallan 
   1402      1.17        ad 	x = splsched();
   1403       1.1  macallan 
   1404       1.1  macallan 	/* the pipe shouldn't be active */
   1405       1.1  macallan 	if (pipe_active(sc, pipe)) {
   1406      1.10  macallan 		aprint_error("pipe active (CDP)\n");
   1407       1.1  macallan 		/* pipe is already active */
   1408      1.12  macallan #if 0
   1409       1.1  macallan 		td_last = sc->sc_pipe[pipe].desc;
   1410       1.1  macallan 		while (sc->sc_desc[td_last].next != -1)
   1411       1.1  macallan 			td_last = sc->sc_desc[td_last].next;
   1412       1.1  macallan 
   1413       1.1  macallan 		sc->sc_desc[td_last].next = td_first;
   1414       1.1  macallan 		sc->sc_dma->desc[td_last].nda =
   1415       1.1  macallan 		    sc->sc_dmabase + dbri_dma_off(desc, td_first);
   1416       1.1  macallan 
   1417       1.1  macallan 		cmd = dbri_command_lock(sc);
   1418       1.1  macallan 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_CDP, 0, pipe);
   1419       1.1  macallan 		dbri_command_send(sc, cmd);
   1420      1.12  macallan #endif
   1421       1.1  macallan 	} else {
   1422       1.1  macallan 		/*
   1423       1.1  macallan 		 * pipe isn't active - issue an SDP command to start our
   1424       1.1  macallan 		 * chain of TDs running
   1425       1.1  macallan 		 */
   1426       1.1  macallan 		sc->sc_pipe[pipe].desc = which;
   1427       1.1  macallan 		cmd = dbri_command_lock(sc);
   1428       1.1  macallan 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP, 0,
   1429       1.1  macallan 					sc->sc_pipe[pipe].sdp |
   1430       1.1  macallan 					DBRI_SDP_VALID_POINTER |
   1431       1.1  macallan 					DBRI_SDP_EVERY |
   1432       1.1  macallan 					DBRI_SDP_CLEAR);
   1433      1.14  macallan 		*(cmd++) = sc->sc_dmabase + dbri_dma_off(recv, 0);
   1434       1.1  macallan 		dbri_command_send(sc, cmd);
   1435      1.14  macallan 		DPRINTF("%s: starting DMA\n", __func__);
   1436       1.1  macallan 	}
   1437       1.1  macallan 
   1438       1.1  macallan 	splx(x);
   1439       1.1  macallan 
   1440       1.1  macallan 	return;
   1441       1.1  macallan }
   1442       1.1  macallan 
   1443      1.11  macallan static void
   1444       1.1  macallan pipe_ts_link(struct dbri_softc *sc, int pipe, enum io dir, int basepipe,
   1445       1.1  macallan 		int len, int cycle)
   1446       1.1  macallan {
   1447       1.1  macallan 	volatile u_int32_t *cmd;
   1448       1.1  macallan 	int prevpipe, nextpipe;
   1449       1.1  macallan 	int val;
   1450       1.1  macallan 
   1451      1.14  macallan 	DPRINTF("%s: %d\n", __func__, pipe);
   1452       1.1  macallan 	if (pipe < 0 || pipe >= DBRI_PIPE_MAX ||
   1453       1.1  macallan 	    basepipe < 0 || basepipe >= DBRI_PIPE_MAX) {
   1454      1.20  macallan 		aprint_error_dev(sc->sc_dev, "illegal pipe numbers (%d, %d)\n",
   1455      1.18    cegger 		    pipe, basepipe);
   1456       1.1  macallan 		return;
   1457       1.1  macallan 	}
   1458       1.1  macallan 
   1459       1.1  macallan 	if (sc->sc_pipe[pipe].sdp == 0 || sc->sc_pipe[basepipe].sdp == 0) {
   1460      1.20  macallan 		aprint_error_dev(sc->sc_dev, "uninitialized pipe (%d, %d)\n",
   1461      1.18    cegger 		    pipe, basepipe);
   1462       1.1  macallan 		return;
   1463       1.1  macallan 	}
   1464       1.1  macallan 
   1465       1.1  macallan 	if (basepipe == 16 && dir == PIPEoutput && cycle == 0)
   1466       1.1  macallan 		cycle = sc->sc_chi_bpf;
   1467       1.1  macallan 
   1468       1.1  macallan 	if (basepipe == pipe)
   1469       1.1  macallan 		prevpipe = nextpipe = pipe;
   1470       1.1  macallan 	else {
   1471       1.1  macallan 		if (basepipe == 16) {
   1472       1.1  macallan 			if (dir == PIPEinput) {
   1473       1.1  macallan 				prevpipe = sc->sc_chi_pipe_in;
   1474       1.1  macallan 			} else {
   1475       1.1  macallan 				prevpipe = sc->sc_chi_pipe_out;
   1476       1.1  macallan 			}
   1477       1.1  macallan 		} else
   1478       1.1  macallan 			prevpipe = basepipe;
   1479       1.1  macallan 
   1480       1.1  macallan 		nextpipe = sc->sc_pipe[prevpipe].next;
   1481       1.1  macallan 
   1482       1.1  macallan 		while (sc->sc_pipe[nextpipe].cycle < cycle &&
   1483       1.1  macallan 		    sc->sc_pipe[nextpipe].next != basepipe) {
   1484       1.1  macallan 			prevpipe = nextpipe;
   1485       1.1  macallan 			nextpipe = sc->sc_pipe[nextpipe].next;
   1486       1.1  macallan 		}
   1487       1.1  macallan 	}
   1488       1.1  macallan 
   1489       1.1  macallan 	if (prevpipe == 16) {
   1490       1.1  macallan 		if (dir == PIPEinput) {
   1491       1.1  macallan 			sc->sc_chi_pipe_in = pipe;
   1492       1.1  macallan 		} else {
   1493       1.1  macallan 			sc->sc_chi_pipe_out = pipe;
   1494       1.1  macallan 		}
   1495       1.1  macallan 	} else
   1496       1.1  macallan 		sc->sc_pipe[prevpipe].next = pipe;
   1497       1.1  macallan 
   1498       1.1  macallan 	sc->sc_pipe[pipe].next = nextpipe;
   1499       1.1  macallan 	sc->sc_pipe[pipe].cycle = cycle;
   1500       1.1  macallan 	sc->sc_pipe[pipe].length = len;
   1501       1.1  macallan 
   1502       1.1  macallan 	cmd = dbri_command_lock(sc);
   1503       1.1  macallan 
   1504       1.1  macallan 	switch (dir) {
   1505       1.1  macallan 	case PIPEinput:
   1506       1.1  macallan 		val = DBRI_DTS_VI | DBRI_DTS_INS | DBRI_DTS_PRVIN(prevpipe);
   1507       1.1  macallan 		val |= pipe;
   1508       1.1  macallan 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_DTS, 0, val);
   1509       1.1  macallan 		*(cmd++) = DBRI_TS_LEN(len) | DBRI_TS_CYCLE(cycle) |
   1510       1.1  macallan 		    DBRI_TS_NEXT(nextpipe);
   1511       1.1  macallan 		*(cmd++) = 0;
   1512       1.1  macallan 		break;
   1513       1.1  macallan 	case PIPEoutput:
   1514       1.1  macallan 		val = DBRI_DTS_VO | DBRI_DTS_INS | DBRI_DTS_PRVOUT(prevpipe);
   1515       1.1  macallan 		val |= pipe;
   1516       1.1  macallan 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_DTS, 0, val);
   1517       1.1  macallan 		*(cmd++) = 0;
   1518       1.1  macallan 		*(cmd++) = DBRI_TS_LEN(len) | DBRI_TS_CYCLE(cycle) |
   1519       1.1  macallan 		    DBRI_TS_NEXT(nextpipe);
   1520       1.1  macallan 		break;
   1521       1.1  macallan 	default:
   1522      1.10  macallan 		DPRINTF("%s: should not have happened!\n",
   1523      1.20  macallan 		    device_xname(sc->sc_dev));
   1524       1.1  macallan 		break;
   1525       1.1  macallan 	}
   1526       1.1  macallan 
   1527       1.1  macallan 	dbri_command_send(sc, cmd);
   1528       1.1  macallan 
   1529       1.1  macallan 	return;
   1530       1.1  macallan }
   1531       1.1  macallan 
   1532      1.11  macallan static int
   1533       1.1  macallan pipe_active(struct dbri_softc *sc, int pipe)
   1534       1.1  macallan {
   1535       1.1  macallan 
   1536       1.1  macallan 	return (sc->sc_pipe[pipe].desc != -1);
   1537       1.1  macallan }
   1538       1.1  macallan 
   1539       1.1  macallan /*
   1540       1.1  macallan  * subroutines required to interface with audio(9)
   1541       1.1  macallan  */
   1542       1.1  macallan 
   1543      1.11  macallan static int
   1544       1.1  macallan dbri_query_encoding(void *hdl, struct audio_encoding *ae)
   1545       1.1  macallan {
   1546       1.1  macallan 
   1547       1.1  macallan 	switch (ae->index) {
   1548       1.1  macallan 	case 0:
   1549       1.1  macallan 		strcpy(ae->name, AudioEulinear);
   1550       1.1  macallan 		ae->encoding = AUDIO_ENCODING_ULINEAR;
   1551       1.1  macallan 		ae->precision = 8;
   1552      1.11  macallan 		ae->flags = 0;
   1553       1.1  macallan 		break;
   1554       1.1  macallan 	case 1:
   1555       1.1  macallan 		strcpy(ae->name, AudioEmulaw);
   1556       1.1  macallan 		ae->encoding = AUDIO_ENCODING_ULAW;
   1557       1.1  macallan 		ae->precision = 8;
   1558       1.1  macallan 		ae->flags = 0;
   1559       1.1  macallan 		break;
   1560       1.1  macallan 	case 2:
   1561       1.1  macallan 		strcpy(ae->name, AudioEalaw);
   1562       1.1  macallan 		ae->encoding = AUDIO_ENCODING_ALAW;
   1563       1.1  macallan 		ae->precision = 8;
   1564       1.1  macallan 		ae->flags = 0;
   1565       1.1  macallan 		break;
   1566       1.1  macallan 	case 3:
   1567       1.1  macallan 		strcpy(ae->name, AudioEslinear);
   1568       1.1  macallan 		ae->encoding = AUDIO_ENCODING_SLINEAR;
   1569       1.1  macallan 		ae->precision = 8;
   1570       1.1  macallan 		ae->flags = AUDIO_ENCODINGFLAG_EMULATED;
   1571       1.1  macallan 		break;
   1572       1.1  macallan 	case 4:
   1573       1.1  macallan 		strcpy(ae->name, AudioEslinear_le);
   1574       1.1  macallan 		ae->encoding = AUDIO_ENCODING_SLINEAR_LE;
   1575       1.1  macallan 		ae->precision = 16;
   1576       1.1  macallan 		ae->flags = AUDIO_ENCODINGFLAG_EMULATED;
   1577       1.1  macallan 		break;
   1578       1.1  macallan 	case 5:
   1579       1.1  macallan 		strcpy(ae->name, AudioEulinear_le);
   1580       1.1  macallan 		ae->encoding = AUDIO_ENCODING_ULINEAR_LE;
   1581       1.1  macallan 		ae->precision = 16;
   1582       1.1  macallan 		ae->flags = AUDIO_ENCODINGFLAG_EMULATED;
   1583       1.1  macallan 		break;
   1584       1.1  macallan 	case 6:
   1585       1.1  macallan 		strcpy(ae->name, AudioEslinear_be);
   1586       1.1  macallan 		ae->encoding = AUDIO_ENCODING_SLINEAR_BE;
   1587       1.1  macallan 		ae->precision = 16;
   1588       1.1  macallan 		ae->flags = 0;
   1589       1.1  macallan 		break;
   1590       1.1  macallan 	case 7:
   1591       1.1  macallan 		strcpy(ae->name, AudioEulinear_be);
   1592       1.1  macallan 		ae->encoding = AUDIO_ENCODING_ULINEAR_BE;
   1593       1.1  macallan 		ae->precision = 16;
   1594      1.11  macallan 		ae->flags = AUDIO_ENCODINGFLAG_EMULATED;
   1595      1.11  macallan 		break;
   1596      1.11  macallan 	case 8:
   1597      1.11  macallan 		strcpy(ae->name, AudioEslinear);
   1598      1.11  macallan 		ae->encoding = AUDIO_ENCODING_SLINEAR;
   1599      1.11  macallan 		ae->precision = 16;
   1600       1.1  macallan 		ae->flags = 0;
   1601       1.1  macallan 		break;
   1602       1.1  macallan 	default:
   1603       1.1  macallan 		return (EINVAL);
   1604       1.1  macallan 	}
   1605       1.1  macallan 
   1606       1.1  macallan 	return (0);
   1607       1.1  macallan }
   1608       1.1  macallan 
   1609      1.11  macallan static int
   1610       1.1  macallan dbri_set_params(void *hdl, int setmode, int usemode,
   1611       1.1  macallan 		struct audio_params *play, struct audio_params *rec,
   1612       1.1  macallan 		stream_filter_list_t *pfil, stream_filter_list_t *rfil)
   1613       1.1  macallan {
   1614       1.1  macallan 	struct dbri_softc *sc = hdl;
   1615      1.11  macallan 	int rate;
   1616      1.11  macallan 	audio_params_t *p = NULL;
   1617      1.11  macallan 	stream_filter_list_t *fil;
   1618      1.11  macallan 	int mode;
   1619      1.11  macallan 
   1620      1.11  macallan 	/*
   1621      1.11  macallan 	 * This device only has one clock, so make the sample rates match.
   1622      1.11  macallan 	 */
   1623      1.11  macallan 	if (play->sample_rate != rec->sample_rate &&
   1624      1.11  macallan 	    usemode == (AUMODE_PLAY | AUMODE_RECORD)) {
   1625      1.11  macallan 		if (setmode == AUMODE_PLAY) {
   1626      1.11  macallan 			rec->sample_rate = play->sample_rate;
   1627      1.11  macallan 			setmode |= AUMODE_RECORD;
   1628      1.11  macallan 		} else if (setmode == AUMODE_RECORD) {
   1629      1.11  macallan 			play->sample_rate = rec->sample_rate;
   1630      1.11  macallan 			setmode |= AUMODE_PLAY;
   1631      1.11  macallan 		} else
   1632      1.11  macallan 			return EINVAL;
   1633      1.11  macallan 	}
   1634      1.11  macallan 
   1635      1.11  macallan 	for (mode = AUMODE_RECORD; mode != -1;
   1636      1.11  macallan 	     mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1) {
   1637      1.11  macallan 		if ((setmode & mode) == 0)
   1638      1.11  macallan 			continue;
   1639      1.11  macallan 
   1640      1.11  macallan 		p = mode == AUMODE_PLAY ? play : rec;
   1641      1.11  macallan 		if (p->sample_rate < 4000 || p->sample_rate > 50000) {
   1642      1.11  macallan 			DPRINTF("dbri_set_params: invalid rate %d\n",
   1643      1.11  macallan 			    p->sample_rate);
   1644      1.11  macallan 			return EINVAL;
   1645      1.11  macallan 		}
   1646      1.11  macallan 
   1647      1.11  macallan 		fil = mode == AUMODE_PLAY ? pfil : rfil;
   1648      1.14  macallan 	DPRINTF("requested enc: %d rate: %d prec: %d chan: %d\n", p->encoding,
   1649      1.11  macallan 	    p->sample_rate, p->precision, p->channels);
   1650      1.11  macallan 		if (auconv_set_converter(dbri_formats, DBRI_NFORMATS,
   1651      1.11  macallan 					 mode, p, true, fil) < 0) {
   1652      1.15  macallan 			aprint_debug("dbri_set_params: auconv_set_converter failed\n");
   1653      1.11  macallan 			return EINVAL;
   1654      1.11  macallan 		}
   1655      1.11  macallan 		if (fil->req_size > 0)
   1656      1.11  macallan 			p = &fil->filters[0].param;
   1657      1.11  macallan 	}
   1658      1.11  macallan 
   1659      1.11  macallan 	if (p == NULL) {
   1660      1.11  macallan 		DPRINTF("dbri_set_params: no parameters to set\n");
   1661      1.11  macallan 		return 0;
   1662      1.11  macallan 	}
   1663       1.1  macallan 
   1664      1.14  macallan 	DPRINTF("native enc: %d rate: %d prec: %d chan: %d\n", p->encoding,
   1665      1.11  macallan 	    p->sample_rate, p->precision, p->channels);
   1666       1.1  macallan 
   1667      1.11  macallan 	for (rate = 0; CS4215_FREQ[rate].freq; rate++)
   1668      1.11  macallan 		if (CS4215_FREQ[rate].freq == p->sample_rate)
   1669       1.1  macallan 			break;
   1670       1.1  macallan 
   1671      1.11  macallan 	if (CS4215_FREQ[rate].freq == 0)
   1672       1.1  macallan 		return (EINVAL);
   1673       1.1  macallan 
   1674       1.1  macallan 	/* set frequency */
   1675       1.9  macallan 	sc->sc_mm.c.bcontrol[1] &= ~0x38;
   1676      1.11  macallan 	sc->sc_mm.c.bcontrol[1] |= CS4215_FREQ[rate].csval;
   1677       1.9  macallan 	sc->sc_mm.c.bcontrol[2] &= ~0x70;
   1678      1.11  macallan 	sc->sc_mm.c.bcontrol[2] |= CS4215_FREQ[rate].xtal;
   1679       1.1  macallan 
   1680      1.11  macallan 	switch (p->encoding) {
   1681       1.1  macallan 	case AUDIO_ENCODING_ULAW:
   1682       1.9  macallan 		sc->sc_mm.c.bcontrol[1] &= ~3;
   1683       1.9  macallan 		sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_ULAW;
   1684       1.1  macallan 		break;
   1685       1.1  macallan 	case AUDIO_ENCODING_ALAW:
   1686       1.9  macallan 		sc->sc_mm.c.bcontrol[1] &= ~3;
   1687       1.9  macallan 		sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_ALAW;
   1688       1.1  macallan 		break;
   1689       1.1  macallan 	case AUDIO_ENCODING_ULINEAR:
   1690       1.9  macallan 		sc->sc_mm.c.bcontrol[1] &= ~3;
   1691      1.11  macallan 		if (p->precision == 8) {
   1692       1.9  macallan 			sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_LINEAR8;
   1693       1.1  macallan 		} else {
   1694       1.9  macallan 			sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_LINEAR16;
   1695       1.1  macallan 		}
   1696       1.1  macallan 		break;
   1697       1.1  macallan 	case AUDIO_ENCODING_SLINEAR_BE:
   1698      1.11  macallan 	case AUDIO_ENCODING_SLINEAR:
   1699       1.9  macallan 		sc->sc_mm.c.bcontrol[1] &= ~3;
   1700       1.9  macallan 		sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_LINEAR16;
   1701       1.1  macallan 		break;
   1702       1.1  macallan 	}
   1703       1.1  macallan 
   1704      1.11  macallan 	switch (p->channels) {
   1705       1.1  macallan 	case 1:
   1706       1.9  macallan 		sc->sc_mm.c.bcontrol[1] &= ~CS4215_DFR_STEREO;
   1707       1.1  macallan 		break;
   1708       1.1  macallan 	case 2:
   1709       1.9  macallan 		sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_STEREO;
   1710       1.1  macallan 		break;
   1711       1.1  macallan 	}
   1712       1.1  macallan 
   1713       1.1  macallan 	return (0);
   1714       1.1  macallan }
   1715       1.1  macallan 
   1716      1.11  macallan static int
   1717       1.1  macallan dbri_round_blocksize(void *hdl, int bs, int mode,
   1718       1.1  macallan 			const audio_params_t *param)
   1719       1.1  macallan {
   1720       1.1  macallan 
   1721      1.14  macallan 	/* DBRI DMA segment size, rounded down to 32bit alignment */
   1722       1.5     blymn 	return 0x1ffc;
   1723       1.1  macallan }
   1724       1.1  macallan 
   1725      1.11  macallan static int
   1726       1.1  macallan dbri_halt_output(void *hdl)
   1727       1.1  macallan {
   1728       1.1  macallan 	struct dbri_softc *sc = hdl;
   1729       1.1  macallan 
   1730      1.14  macallan 	if (!sc->sc_playing)
   1731      1.14  macallan 		return 0;
   1732      1.14  macallan 
   1733      1.13  macallan 	sc->sc_playing = 0;
   1734       1.1  macallan 	pipe_reset(sc, 4);
   1735       1.1  macallan 	return (0);
   1736       1.1  macallan }
   1737       1.1  macallan 
   1738      1.11  macallan static int
   1739       1.1  macallan dbri_getdev(void *hdl, struct audio_device *ret)
   1740       1.1  macallan {
   1741       1.1  macallan 
   1742       1.1  macallan 	*ret = dbri_device;
   1743       1.1  macallan 	return (0);
   1744       1.1  macallan }
   1745       1.1  macallan 
   1746      1.11  macallan static int
   1747       1.1  macallan dbri_set_port(void *hdl, mixer_ctrl_t *mc)
   1748       1.1  macallan {
   1749       1.1  macallan 	struct dbri_softc *sc = hdl;
   1750       1.1  macallan 	int latt = sc->sc_latt, ratt = sc->sc_ratt;
   1751       1.1  macallan 
   1752       1.1  macallan 	switch (mc->dev) {
   1753       1.1  macallan 	    case DBRI_VOL_OUTPUT:	/* master volume */
   1754       1.1  macallan 		latt = (latt & 0xc0) | (63 -
   1755       1.1  macallan 		    min(mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] >> 2, 63));
   1756       1.5     blymn 		ratt = (ratt & 0xc0) | (63 -
   1757       1.5     blymn 		    min(mc->un.value.level[AUDIO_MIXER_LEVEL_RIGHT] >> 2, 63));
   1758       1.1  macallan 		break;
   1759       1.1  macallan 	    case DBRI_ENABLE_MONO:	/* built-in speaker */
   1760       1.1  macallan 	    	if (mc->un.ord == 1) {
   1761       1.1  macallan 			ratt |= CS4215_SE;
   1762       1.1  macallan 		} else
   1763       1.1  macallan 			ratt &= ~CS4215_SE;
   1764       1.1  macallan 		break;
   1765       1.1  macallan 	    case DBRI_ENABLE_HEADPHONE:	/* headphones output */
   1766       1.1  macallan 	    	if (mc->un.ord == 1) {
   1767       1.1  macallan 			latt |= CS4215_HE;
   1768       1.1  macallan 		} else
   1769       1.1  macallan 			latt &= ~CS4215_HE;
   1770       1.1  macallan 		break;
   1771       1.1  macallan 	    case DBRI_ENABLE_LINE:	/* line out */
   1772       1.1  macallan 	    	if (mc->un.ord == 1) {
   1773       1.1  macallan 			latt |= CS4215_LE;
   1774       1.1  macallan 		} else
   1775       1.1  macallan 			latt &= ~CS4215_LE;
   1776       1.1  macallan 		break;
   1777      1.13  macallan 	    case DBRI_VOL_MONITOR:
   1778      1.13  macallan 		if (mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] ==
   1779      1.13  macallan 		    sc->sc_monitor)
   1780      1.13  macallan 			return 0;
   1781      1.13  macallan 		sc->sc_monitor = mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT];
   1782      1.13  macallan 		break;
   1783      1.13  macallan 	    case DBRI_INPUT_GAIN:
   1784      1.13  macallan 		sc->sc_linp = mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT];
   1785      1.13  macallan 		sc->sc_rinp = mc->un.value.level[AUDIO_MIXER_LEVEL_RIGHT];
   1786      1.13  macallan 		break;
   1787      1.13  macallan 	    case DBRI_INPUT_SELECT:
   1788      1.13  macallan 	    	if (mc->un.mask == sc->sc_input)
   1789      1.13  macallan 	    		return 0;
   1790      1.13  macallan 	    	sc->sc_input =  mc->un.mask;
   1791      1.13  macallan 	    	break;
   1792       1.1  macallan 	}
   1793       1.5     blymn 
   1794       1.1  macallan 	sc->sc_latt = latt;
   1795       1.1  macallan 	sc->sc_ratt = ratt;
   1796       1.1  macallan 
   1797       1.1  macallan 	mmcodec_setgain(sc, 0);
   1798       1.1  macallan 
   1799       1.1  macallan 	return (0);
   1800       1.1  macallan }
   1801       1.1  macallan 
   1802      1.11  macallan static int
   1803       1.1  macallan dbri_get_port(void *hdl, mixer_ctrl_t *mc)
   1804       1.1  macallan {
   1805       1.1  macallan 	struct dbri_softc *sc = hdl;
   1806       1.1  macallan 
   1807       1.1  macallan 	switch (mc->dev) {
   1808       1.1  macallan 	    case DBRI_VOL_OUTPUT:	/* master volume */
   1809       1.5     blymn 		mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] =
   1810       1.1  macallan 		    (63 - (sc->sc_latt & 0x3f)) << 2;
   1811       1.1  macallan 		mc->un.value.level[AUDIO_MIXER_LEVEL_RIGHT] =
   1812       1.1  macallan 		    (63 - (sc->sc_ratt & 0x3f)) << 2;
   1813       1.1  macallan 		return (0);
   1814       1.1  macallan 	    case DBRI_ENABLE_MONO:	/* built-in speaker */
   1815       1.1  macallan 	    	mc->un.ord = (sc->sc_ratt & CS4215_SE) ? 1 : 0;
   1816       1.1  macallan 		return 0;
   1817       1.1  macallan 	    case DBRI_ENABLE_HEADPHONE:	/* headphones output */
   1818       1.1  macallan 	    	mc->un.ord = (sc->sc_latt & CS4215_HE) ? 1 : 0;
   1819       1.1  macallan 		return 0;
   1820       1.1  macallan 	    case DBRI_ENABLE_LINE:	/* line out */
   1821       1.1  macallan 	    	mc->un.ord = (sc->sc_latt & CS4215_LE) ? 1 : 0;
   1822       1.1  macallan 		return 0;
   1823      1.13  macallan 	    case DBRI_VOL_MONITOR:
   1824      1.13  macallan 		mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] = sc->sc_monitor;
   1825      1.13  macallan 		return 0;
   1826      1.13  macallan 	    case DBRI_INPUT_GAIN:
   1827      1.13  macallan 		mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] = sc->sc_linp;
   1828      1.13  macallan 		mc->un.value.level[AUDIO_MIXER_LEVEL_RIGHT] = sc->sc_rinp;
   1829      1.13  macallan 		return 0;
   1830      1.13  macallan 	    case DBRI_INPUT_SELECT:
   1831      1.13  macallan 	    	mc->un.mask = sc->sc_input;
   1832      1.13  macallan 	    	return 0;
   1833       1.1  macallan 	}
   1834       1.1  macallan 	return (EINVAL);
   1835       1.1  macallan }
   1836       1.1  macallan 
   1837      1.11  macallan static int
   1838       1.1  macallan dbri_query_devinfo(void *hdl, mixer_devinfo_t *di)
   1839       1.1  macallan {
   1840       1.1  macallan 
   1841       1.1  macallan 	switch (di->index) {
   1842       1.1  macallan 	case DBRI_MONITOR_CLASS:
   1843       1.1  macallan 		di->mixer_class = DBRI_MONITOR_CLASS;
   1844       1.1  macallan 		strcpy(di->label.name, AudioCmonitor);
   1845       1.1  macallan 		di->type = AUDIO_MIXER_CLASS;
   1846       1.1  macallan 		di->next = di->prev = AUDIO_MIXER_LAST;
   1847       1.1  macallan 		return 0;
   1848      1.13  macallan 	case DBRI_OUTPUT_CLASS:
   1849      1.13  macallan 		di->mixer_class = DBRI_OUTPUT_CLASS;
   1850      1.13  macallan 		strcpy(di->label.name, AudioCoutputs);
   1851      1.13  macallan 		di->type = AUDIO_MIXER_CLASS;
   1852      1.13  macallan 		di->next = di->prev = AUDIO_MIXER_LAST;
   1853      1.13  macallan 		return 0;
   1854      1.13  macallan 	case DBRI_INPUT_CLASS:
   1855      1.13  macallan 		di->mixer_class = DBRI_INPUT_CLASS;
   1856      1.13  macallan 		strcpy(di->label.name, AudioCinputs);
   1857      1.13  macallan 		di->type = AUDIO_MIXER_CLASS;
   1858      1.13  macallan 		di->next = di->prev = AUDIO_MIXER_LAST;
   1859      1.13  macallan 		return 0;
   1860       1.1  macallan 	case DBRI_VOL_OUTPUT:	/* master volume */
   1861      1.13  macallan 		di->mixer_class = DBRI_OUTPUT_CLASS;
   1862       1.1  macallan 		di->next = di->prev = AUDIO_MIXER_LAST;
   1863       1.1  macallan 		strcpy(di->label.name, AudioNmaster);
   1864       1.1  macallan 		di->type = AUDIO_MIXER_VALUE;
   1865       1.1  macallan 		di->un.v.num_channels = 2;
   1866       1.1  macallan 		strcpy(di->un.v.units.name, AudioNvolume);
   1867       1.1  macallan 		return (0);
   1868      1.13  macallan 	case DBRI_INPUT_GAIN:	/* input gain */
   1869      1.13  macallan 		di->mixer_class = DBRI_INPUT_CLASS;
   1870      1.13  macallan 		di->next = di->prev = AUDIO_MIXER_LAST;
   1871      1.13  macallan 		strcpy(di->label.name, AudioNrecord);
   1872      1.13  macallan 		di->type = AUDIO_MIXER_VALUE;
   1873      1.13  macallan 		di->un.v.num_channels = 2;
   1874      1.13  macallan 		strcpy(di->un.v.units.name, AudioNvolume);
   1875      1.13  macallan 		return (0);
   1876      1.13  macallan 	case DBRI_VOL_MONITOR:	/* monitor volume */
   1877      1.13  macallan 		di->mixer_class = DBRI_MONITOR_CLASS;
   1878      1.13  macallan 		di->next = di->prev = AUDIO_MIXER_LAST;
   1879      1.13  macallan 		strcpy(di->label.name, AudioNmonitor);
   1880      1.13  macallan 		di->type = AUDIO_MIXER_VALUE;
   1881      1.13  macallan 		di->un.v.num_channels = 1;
   1882      1.13  macallan 		strcpy(di->un.v.units.name, AudioNvolume);
   1883      1.13  macallan 		return (0);
   1884       1.1  macallan 	case DBRI_ENABLE_MONO:	/* built-in speaker */
   1885      1.13  macallan 		di->mixer_class = DBRI_OUTPUT_CLASS;
   1886       1.1  macallan 		di->next = di->prev = AUDIO_MIXER_LAST;
   1887       1.1  macallan 		strcpy(di->label.name, AudioNmono);
   1888       1.1  macallan 		di->type = AUDIO_MIXER_ENUM;
   1889       1.1  macallan 		di->un.e.num_mem = 2;
   1890       1.1  macallan 		strcpy(di->un.e.member[0].label.name, AudioNoff);
   1891       1.1  macallan 		di->un.e.member[0].ord = 0;
   1892       1.1  macallan 		strcpy(di->un.e.member[1].label.name, AudioNon);
   1893       1.1  macallan 		di->un.e.member[1].ord = 1;
   1894       1.1  macallan 		return (0);
   1895       1.1  macallan 	case DBRI_ENABLE_HEADPHONE:	/* headphones output */
   1896      1.13  macallan 		di->mixer_class = DBRI_OUTPUT_CLASS;
   1897       1.1  macallan 		di->next = di->prev = AUDIO_MIXER_LAST;
   1898       1.1  macallan 		strcpy(di->label.name, AudioNheadphone);
   1899       1.1  macallan 		di->type = AUDIO_MIXER_ENUM;
   1900       1.1  macallan 		di->un.e.num_mem = 2;
   1901       1.1  macallan 		strcpy(di->un.e.member[0].label.name, AudioNoff);
   1902       1.1  macallan 		di->un.e.member[0].ord = 0;
   1903       1.1  macallan 		strcpy(di->un.e.member[1].label.name, AudioNon);
   1904       1.1  macallan 		di->un.e.member[1].ord = 1;
   1905       1.1  macallan 		return (0);
   1906       1.1  macallan 	case DBRI_ENABLE_LINE:	/* line out */
   1907      1.13  macallan 		di->mixer_class = DBRI_OUTPUT_CLASS;
   1908       1.1  macallan 		di->next = di->prev = AUDIO_MIXER_LAST;
   1909       1.1  macallan 		strcpy(di->label.name, AudioNline);
   1910       1.1  macallan 		di->type = AUDIO_MIXER_ENUM;
   1911       1.1  macallan 		di->un.e.num_mem = 2;
   1912       1.1  macallan 		strcpy(di->un.e.member[0].label.name, AudioNoff);
   1913       1.1  macallan 		di->un.e.member[0].ord = 0;
   1914       1.1  macallan 		strcpy(di->un.e.member[1].label.name, AudioNon);
   1915       1.1  macallan 		di->un.e.member[1].ord = 1;
   1916       1.1  macallan 		return (0);
   1917      1.13  macallan 	case DBRI_INPUT_SELECT:
   1918      1.13  macallan 		di->mixer_class = DBRI_INPUT_CLASS;
   1919      1.13  macallan 		strcpy(di->label.name, AudioNsource);
   1920      1.13  macallan 		di->type = AUDIO_MIXER_SET;
   1921      1.13  macallan 		di->prev = di->next = AUDIO_MIXER_LAST;
   1922      1.13  macallan 		di->un.s.num_mem = 2;
   1923      1.13  macallan 		strcpy(di->un.s.member[0].label.name, AudioNline);
   1924      1.13  macallan 		di->un.s.member[0].mask = 1 << 0;
   1925      1.13  macallan 		strcpy(di->un.s.member[1].label.name, AudioNmicrophone);
   1926      1.13  macallan 		di->un.s.member[1].mask = 1 << 1;
   1927      1.13  macallan 		return 0;
   1928       1.1  macallan 	}
   1929       1.5     blymn 
   1930       1.1  macallan 	return (ENXIO);
   1931       1.1  macallan }
   1932       1.1  macallan 
   1933      1.11  macallan static size_t
   1934       1.1  macallan dbri_round_buffersize(void *hdl, int dir, size_t bufsize)
   1935       1.1  macallan {
   1936       1.1  macallan #ifdef DBRI_BIG_BUFFER
   1937       1.1  macallan 	return 16*0x1ffc;	/* use ~128KB buffer */
   1938       1.1  macallan #else
   1939       1.1  macallan 	return bufsize;
   1940       1.1  macallan #endif
   1941       1.1  macallan }
   1942       1.1  macallan 
   1943      1.11  macallan static int
   1944       1.1  macallan dbri_get_props(void *hdl)
   1945       1.1  macallan {
   1946       1.1  macallan 
   1947      1.14  macallan 	return AUDIO_PROP_MMAP | AUDIO_PROP_FULLDUPLEX;
   1948       1.1  macallan }
   1949       1.1  macallan 
   1950      1.11  macallan static int
   1951       1.1  macallan dbri_trigger_output(void *hdl, void *start, void *end, int blksize,
   1952       1.1  macallan 		    void (*intr)(void *), void *intrarg,
   1953       1.1  macallan 		    const struct audio_params *param)
   1954       1.1  macallan {
   1955       1.1  macallan 	struct dbri_softc *sc = hdl;
   1956      1.14  macallan 	unsigned long count, num;
   1957      1.14  macallan 
   1958      1.14  macallan 	if (sc->sc_playing)
   1959      1.14  macallan 		return 0;
   1960       1.1  macallan 
   1961       1.8       mrg 	count = (unsigned long)(((char *)end - (char *)start));
   1962       1.1  macallan 	num = count / blksize;
   1963       1.5     blymn 
   1964      1.10  macallan 	DPRINTF("trigger_output(%lx %lx) : %d %ld %ld\n",
   1965       1.1  macallan 	    (unsigned long)intr,
   1966      1.10  macallan 	    (unsigned long)intrarg, blksize, count, num);
   1967       1.4  macallan 
   1968       1.1  macallan 	sc->sc_params = *param;
   1969       1.1  macallan 
   1970      1.14  macallan 	if (sc->sc_recording == 0) {
   1971      1.14  macallan 		/* do not muck with the codec when it's already in use */
   1972      1.15  macallan 		if (mmcodec_setcontrol(sc) != 0)
   1973      1.15  macallan 			return -1;
   1974      1.14  macallan 		mmcodec_init_data(sc);
   1975      1.14  macallan 	}
   1976       1.5     blymn 
   1977      1.14  macallan 	/*
   1978      1.14  macallan 	 * always use DMA descriptor 0 for output
   1979      1.14  macallan 	 * no need to allocate them dynamically since we only ever have
   1980      1.14  macallan 	 * exactly one input stream and exactly one output stream
   1981      1.14  macallan 	 */
   1982      1.14  macallan 	setup_ring_xmit(sc, 4, 0, num, blksize, intr, intrarg);
   1983      1.14  macallan 	sc->sc_playing = 1;
   1984      1.14  macallan 	return 0;
   1985       1.1  macallan }
   1986       1.1  macallan 
   1987      1.13  macallan static int
   1988      1.13  macallan dbri_halt_input(void *cookie)
   1989      1.13  macallan {
   1990      1.14  macallan 	struct dbri_softc *sc = cookie;
   1991      1.14  macallan 
   1992      1.14  macallan 	if (!sc->sc_recording)
   1993      1.14  macallan 		return 0;
   1994      1.14  macallan 
   1995      1.14  macallan 	sc->sc_recording = 0;
   1996      1.14  macallan 	pipe_reset(sc, 6);
   1997      1.13  macallan 	return 0;
   1998      1.13  macallan }
   1999      1.13  macallan 
   2000      1.13  macallan static int
   2001      1.13  macallan dbri_trigger_input(void *hdl, void *start, void *end, int blksize,
   2002      1.13  macallan 		    void (*intr)(void *), void *intrarg,
   2003      1.13  macallan 		    const struct audio_params *param)
   2004      1.13  macallan {
   2005      1.13  macallan 	struct dbri_softc *sc = hdl;
   2006      1.14  macallan 	unsigned long count, num;
   2007      1.14  macallan 
   2008      1.14  macallan 	if (sc->sc_recording)
   2009      1.14  macallan 		return 0;
   2010      1.13  macallan 
   2011      1.13  macallan 	count = (unsigned long)(((char *)end - (char *)start));
   2012      1.13  macallan 	num = count / blksize;
   2013      1.13  macallan 
   2014      1.13  macallan 	DPRINTF("trigger_input(%lx %lx) : %d %ld %ld\n",
   2015      1.13  macallan 	    (unsigned long)intr,
   2016      1.13  macallan 	    (unsigned long)intrarg, blksize, count, num);
   2017      1.13  macallan 
   2018      1.13  macallan 	sc->sc_params = *param;
   2019      1.13  macallan 
   2020      1.14  macallan 	if (sc->sc_playing == 0) {
   2021      1.13  macallan 
   2022      1.14  macallan 		/*
   2023      1.14  macallan 		 * we don't support different parameters for playing and
   2024      1.14  macallan 		 * recording anyway so don't bother whacking the codec if
   2025      1.14  macallan 		 * it's already set up
   2026      1.14  macallan 		 */
   2027      1.14  macallan 		mmcodec_setcontrol(sc);
   2028      1.14  macallan 		mmcodec_init_data(sc);
   2029      1.13  macallan 	}
   2030      1.14  macallan 
   2031      1.14  macallan 	sc->sc_recording = 1;
   2032      1.14  macallan 	setup_ring_recv(sc, 6, 1, num, blksize, intr, intrarg);
   2033      1.14  macallan 	return 0;
   2034      1.13  macallan }
   2035      1.13  macallan 
   2036      1.13  macallan 
   2037      1.11  macallan static u_int32_t
   2038       1.1  macallan reverse_bytes(u_int32_t b, int len)
   2039       1.1  macallan {
   2040       1.1  macallan 	switch (len) {
   2041       1.1  macallan 	case 32:
   2042       1.1  macallan 		b = ((b & 0xffff0000) >> 16) | ((b & 0x0000ffff) << 16);
   2043       1.1  macallan 	case 16:
   2044       1.1  macallan 		b = ((b & 0xff00ff00) >>  8) | ((b & 0x00ff00ff) <<  8);
   2045       1.1  macallan 	case 8:
   2046       1.1  macallan 		b = ((b & 0xf0f0f0f0) >>  4) | ((b & 0x0f0f0f0f) <<  4);
   2047       1.1  macallan 	case 4:
   2048       1.1  macallan 		b = ((b & 0xcccccccc) >>  2) | ((b & 0x33333333) <<  2);
   2049       1.1  macallan 	case 2:
   2050       1.1  macallan 		b = ((b & 0xaaaaaaaa) >>  1) | ((b & 0x55555555) <<  1);
   2051       1.1  macallan 	case 1:
   2052       1.1  macallan 	case 0:
   2053       1.1  macallan 		break;
   2054       1.1  macallan 	default:
   2055      1.10  macallan 		DPRINTF("reverse_bytes: unsupported length\n");
   2056       1.1  macallan 	};
   2057       1.1  macallan 
   2058       1.1  macallan 	return (b);
   2059       1.1  macallan }
   2060       1.1  macallan 
   2061      1.14  macallan static void *
   2062      1.14  macallan dbri_malloc(void *v, int dir, size_t s, struct malloc_type *mt, int flags)
   2063       1.1  macallan {
   2064       1.1  macallan 	struct dbri_softc *sc = v;
   2065       1.1  macallan 	struct dbri_desc *dd = &sc->sc_desc[sc->sc_desc_used];
   2066       1.1  macallan 	int rseg;
   2067       1.5     blymn 
   2068       1.5     blymn 	if (bus_dmamap_create(sc->sc_dmat, s, 1, s, 0, BUS_DMA_NOWAIT,
   2069       1.1  macallan 	    &dd->dmamap) == 0) {
   2070       1.1  macallan 		if (bus_dmamem_alloc(sc->sc_dmat, s, 0, 0, &dd->dmaseg,
   2071       1.1  macallan 		    1, &rseg, BUS_DMA_NOWAIT) == 0) {
   2072       1.1  macallan 			if (bus_dmamem_map(sc->sc_dmat, &dd->dmaseg, rseg, s,
   2073       1.5     blymn 			    &dd->buf, BUS_DMA_NOWAIT|BUS_DMA_COHERENT) == 0) {
   2074      1.14  macallan 				if (dd->buf != NULL) {
   2075       1.5     blymn 					if (bus_dmamap_load(sc->sc_dmat,
   2076       1.5     blymn 					    dd->dmamap, dd->buf, s, NULL,
   2077       1.1  macallan 					    BUS_DMA_NOWAIT) == 0) {
   2078       1.1  macallan 						dd->len = s;
   2079       1.1  macallan 						dd->busy = 0;
   2080       1.1  macallan 						dd->callback = NULL;
   2081       1.5     blymn 						dd->dmabase =
   2082       1.1  macallan 						 dd->dmamap->dm_segs[0].ds_addr;
   2083      1.14  macallan 						DPRINTF("dbri_malloc: using buffer %d %08x\n",
   2084      1.14  macallan 						    sc->sc_desc_used, (uint32_t)dd->buf);
   2085       1.1  macallan 						sc->sc_desc_used++;
   2086       1.1  macallan 						return dd->buf;
   2087       1.1  macallan 					} else
   2088      1.10  macallan 						aprint_error("dbri_malloc: load failed\n");
   2089       1.1  macallan 				} else
   2090      1.10  macallan 					aprint_error("dbri_malloc: map returned NULL\n");
   2091       1.1  macallan 			} else
   2092      1.10  macallan 				aprint_error("dbri_malloc: map failed\n");
   2093       1.1  macallan 			bus_dmamem_free(sc->sc_dmat, &dd->dmaseg, rseg);
   2094       1.1  macallan 		} else
   2095      1.10  macallan 			aprint_error("dbri_malloc: malloc() failed\n");
   2096       1.1  macallan 		bus_dmamap_destroy(sc->sc_dmat, dd->dmamap);
   2097       1.1  macallan 	} else
   2098      1.10  macallan 		aprint_error("dbri_malloc: bus_dmamap_create() failed\n");
   2099       1.1  macallan 	return NULL;
   2100       1.1  macallan }
   2101       1.1  macallan 
   2102       1.1  macallan static void
   2103       1.1  macallan dbri_free(void *v, void *p, struct malloc_type *mt)
   2104       1.1  macallan {
   2105       1.1  macallan 	free(p, mt);
   2106       1.1  macallan }
   2107       1.1  macallan 
   2108       1.1  macallan static paddr_t
   2109       1.1  macallan dbri_mappage(void *v, void *mem, off_t off, int prot)
   2110       1.1  macallan {
   2111      1.21      yamt 	struct dbri_softc *sc = v;
   2112       1.1  macallan 	int current;
   2113       1.5     blymn 
   2114       1.1  macallan 	if (off < 0)
   2115       1.1  macallan 		return -1;
   2116       1.5     blymn 
   2117       1.1  macallan 	current = 0;
   2118       1.5     blymn 	while ((current < sc->sc_desc_used) &&
   2119       1.5     blymn 	    (sc->sc_desc[current].buf != mem))
   2120       1.1  macallan 	    	current++;
   2121       1.5     blymn 
   2122       1.1  macallan 	if (current < sc->sc_desc_used) {
   2123       1.5     blymn 		return bus_dmamem_mmap(sc->sc_dmat,
   2124       1.1  macallan 		    &sc->sc_desc[current].dmaseg, 1, off, prot, BUS_DMA_WAITOK);
   2125       1.1  macallan 	}
   2126       1.5     blymn 
   2127       1.1  macallan 	return -1;
   2128       1.1  macallan }
   2129       1.1  macallan 
   2130       1.4  macallan static int
   2131       1.4  macallan dbri_open(void *cookie, int flags)
   2132       1.4  macallan {
   2133       1.4  macallan 	struct dbri_softc *sc = cookie;
   2134       1.5     blymn 
   2135      1.14  macallan 	DPRINTF("%s: %d\n", __func__, sc->sc_refcount);
   2136      1.14  macallan 
   2137      1.14  macallan 	if (sc->sc_refcount == 0)
   2138      1.14  macallan 		dbri_bring_up(sc);
   2139      1.14  macallan 
   2140      1.14  macallan 	sc->sc_refcount++;
   2141      1.14  macallan 
   2142       1.4  macallan 	return 0;
   2143       1.4  macallan }
   2144       1.4  macallan 
   2145       1.4  macallan static void
   2146       1.4  macallan dbri_close(void *cookie)
   2147       1.4  macallan {
   2148       1.4  macallan 	struct dbri_softc *sc = cookie;
   2149       1.5     blymn 
   2150      1.14  macallan 	DPRINTF("%s: %d\n", __func__, sc->sc_refcount);
   2151      1.14  macallan 
   2152      1.14  macallan 	sc->sc_refcount--;
   2153      1.14  macallan 	KASSERT(sc->sc_refcount >= 0);
   2154      1.14  macallan 	if (sc->sc_refcount > 0)
   2155      1.14  macallan 		return;
   2156      1.14  macallan 
   2157       1.4  macallan 	dbri_set_power(sc, 0);
   2158      1.14  macallan 	sc->sc_playing = 0;
   2159      1.14  macallan 	sc->sc_recording = 0;
   2160       1.4  macallan }
   2161       1.4  macallan 
   2162       1.4  macallan static void
   2163       1.4  macallan dbri_powerhook(int why, void *cookie)
   2164       1.4  macallan {
   2165       1.4  macallan 	struct dbri_softc *sc = cookie;
   2166       1.5     blymn 
   2167      1.13  macallan 	if (why == sc->sc_pmgrstate)
   2168      1.13  macallan 		return;
   2169      1.13  macallan 
   2170       1.4  macallan 	switch(why)
   2171       1.4  macallan 	{
   2172       1.4  macallan 		case PWR_SUSPEND:
   2173       1.4  macallan 			dbri_set_power(sc, 0);
   2174       1.4  macallan 			break;
   2175       1.4  macallan 		case PWR_RESUME:
   2176      1.14  macallan 			if (sc->sc_powerstate != 0)
   2177      1.14  macallan 				break;
   2178      1.14  macallan 			aprint_verbose("resume: %d\n", sc->sc_refcount);
   2179      1.13  macallan 			sc->sc_pmgrstate = PWR_RESUME;
   2180      1.14  macallan 			if (sc->sc_playing) {
   2181      1.14  macallan 				volatile u_int32_t *cmd;
   2182      1.14  macallan 				int s;
   2183      1.14  macallan 
   2184      1.13  macallan 				dbri_bring_up(sc);
   2185      1.17        ad 				s = splsched();
   2186      1.14  macallan 				cmd = dbri_command_lock(sc);
   2187      1.14  macallan 				*(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP,
   2188      1.14  macallan 				    0, sc->sc_pipe[4].sdp |
   2189      1.14  macallan 				    DBRI_SDP_VALID_POINTER |
   2190      1.14  macallan 				    DBRI_SDP_EVERY | DBRI_SDP_CLEAR);
   2191      1.14  macallan 				*(cmd++) = sc->sc_dmabase +
   2192      1.14  macallan 				    dbri_dma_off(xmit, 0);
   2193      1.14  macallan 				dbri_command_send(sc, cmd);
   2194      1.14  macallan 				splx(s);
   2195      1.13  macallan 			}
   2196       1.4  macallan 			break;
   2197      1.13  macallan 		default:
   2198      1.13  macallan 			return;
   2199       1.4  macallan 	}
   2200      1.13  macallan 	sc->sc_pmgrstate = why;
   2201       1.4  macallan }
   2202       1.5     blymn 
   2203       1.4  macallan #endif /* NAUDIO > 0 */
   2204