dbri.c revision 1.30 1 1.30 macallan /* $NetBSD: dbri.c,v 1.30 2010/02/18 02:21:38 macallan Exp $ */
2 1.1 macallan
3 1.1 macallan /*
4 1.2 macallan * Copyright (C) 1997 Rudolf Koenig (rfkoenig (at) immd4.informatik.uni-erlangen.de)
5 1.2 macallan * Copyright (c) 1998, 1999 Brent Baccala (baccala (at) freesoft.org)
6 1.2 macallan * Copyright (c) 2001, 2002 Jared D. McNeill <jmcneill (at) netbsd.org>
7 1.19 macallan * Copyright (c) 2005 Michael Lorenz <macallan (at) netbsd.org>
8 1.1 macallan * All rights reserved.
9 1.1 macallan *
10 1.19 macallan * This driver is losely based on a Linux driver written by Rudolf Koenig and
11 1.19 macallan * Brent Baccala who kindly gave their permission to use their code in a
12 1.2 macallan * BSD-licensed driver.
13 1.2 macallan *
14 1.1 macallan * Redistribution and use in source and binary forms, with or without
15 1.1 macallan * modification, are permitted provided that the following conditions
16 1.1 macallan * are met:
17 1.1 macallan * 1. Redistributions of source code must retain the above copyright
18 1.1 macallan * notice, this list of conditions and the following disclaimer.
19 1.1 macallan * 2. Redistributions in binary form must reproduce the above copyright
20 1.1 macallan * notice, this list of conditions and the following disclaimer in the
21 1.1 macallan * documentation and/or other materials provided with the distribution.
22 1.1 macallan *
23 1.19 macallan * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
24 1.19 macallan * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
25 1.19 macallan * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.19 macallan * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
27 1.19 macallan * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
28 1.19 macallan * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
29 1.19 macallan * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
30 1.19 macallan * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 1.19 macallan * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 1.19 macallan * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 macallan *
34 1.1 macallan */
35 1.1 macallan
36 1.1 macallan #include <sys/cdefs.h>
37 1.30 macallan __KERNEL_RCSID(0, "$NetBSD: dbri.c,v 1.30 2010/02/18 02:21:38 macallan Exp $");
38 1.1 macallan
39 1.1 macallan #include "audio.h"
40 1.1 macallan #if NAUDIO > 0
41 1.1 macallan
42 1.1 macallan #include <sys/param.h>
43 1.1 macallan #include <sys/systm.h>
44 1.1 macallan #include <sys/errno.h>
45 1.1 macallan #include <sys/device.h>
46 1.1 macallan #include <sys/malloc.h>
47 1.1 macallan #include <sys/proc.h>
48 1.15 macallan #include <sys/kernel.h>
49 1.16 ad #include <sys/bus.h>
50 1.16 ad #include <sys/intr.h>
51 1.1 macallan
52 1.1 macallan #include <dev/sbus/sbusvar.h>
53 1.1 macallan #include <sparc/sparc/auxreg.h>
54 1.1 macallan #include <machine/autoconf.h>
55 1.1 macallan
56 1.1 macallan #include <sys/audioio.h>
57 1.1 macallan #include <dev/audio_if.h>
58 1.1 macallan #include <dev/auconv.h>
59 1.1 macallan
60 1.1 macallan #include <dev/ic/cs4215reg.h>
61 1.1 macallan #include <dev/ic/cs4215var.h>
62 1.1 macallan #include <dev/sbus/dbrireg.h>
63 1.1 macallan #include <dev/sbus/dbrivar.h>
64 1.1 macallan
65 1.4 macallan #include "opt_sbus_dbri.h"
66 1.4 macallan
67 1.1 macallan #define DBRI_ROM_NAME_PREFIX "SUNW,DBRI"
68 1.1 macallan
69 1.4 macallan #ifdef DBRI_DEBUG
70 1.11 macallan # define DPRINTF aprint_normal
71 1.4 macallan #else
72 1.10 macallan # define DPRINTF while (0) printf
73 1.4 macallan #endif
74 1.1 macallan
75 1.1 macallan static const char *dbri_supported[] = {
76 1.1 macallan "e",
77 1.1 macallan "s3",
78 1.1 macallan ""
79 1.1 macallan };
80 1.1 macallan
81 1.1 macallan enum ms {
82 1.1 macallan CHImaster,
83 1.1 macallan CHIslave
84 1.1 macallan };
85 1.1 macallan
86 1.1 macallan enum io {
87 1.1 macallan PIPEinput,
88 1.1 macallan PIPEoutput
89 1.1 macallan };
90 1.1 macallan
91 1.1 macallan /*
92 1.1 macallan * Function prototypes
93 1.1 macallan */
94 1.1 macallan
95 1.1 macallan /* softc stuff */
96 1.20 macallan static void dbri_attach_sbus(device_t, device_t, void *);
97 1.22 cegger static int dbri_match_sbus(device_t, cfdata_t, void *);
98 1.1 macallan
99 1.20 macallan static void dbri_config_interrupts(device_t);
100 1.1 macallan
101 1.1 macallan /* interrupt handler */
102 1.1 macallan static int dbri_intr(void *);
103 1.17 ad static void dbri_softint(void *);
104 1.1 macallan
105 1.1 macallan /* supporting subroutines */
106 1.1 macallan static int dbri_init(struct dbri_softc *);
107 1.1 macallan static int dbri_reset(struct dbri_softc *);
108 1.25 tsutsui static volatile uint32_t *dbri_command_lock(struct dbri_softc *);
109 1.25 tsutsui static void dbri_command_send(struct dbri_softc *, volatile uint32_t *);
110 1.1 macallan static void dbri_process_interrupt_buffer(struct dbri_softc *);
111 1.1 macallan static void dbri_process_interrupt(struct dbri_softc *, int32_t);
112 1.1 macallan
113 1.1 macallan /* mmcodec subroutines */
114 1.1 macallan static int mmcodec_init(struct dbri_softc *);
115 1.1 macallan static void mmcodec_init_data(struct dbri_softc *);
116 1.1 macallan static void mmcodec_pipe_init(struct dbri_softc *);
117 1.1 macallan static void mmcodec_default(struct dbri_softc *);
118 1.1 macallan static void mmcodec_setgain(struct dbri_softc *, int);
119 1.1 macallan static int mmcodec_setcontrol(struct dbri_softc *);
120 1.1 macallan
121 1.1 macallan /* chi subroutines */
122 1.1 macallan static void chi_reset(struct dbri_softc *, enum ms, int);
123 1.1 macallan
124 1.1 macallan /* pipe subroutines */
125 1.1 macallan static void pipe_setup(struct dbri_softc *, int, int);
126 1.1 macallan static void pipe_reset(struct dbri_softc *, int);
127 1.5 blymn static void pipe_receive_fixed(struct dbri_softc *, int,
128 1.25 tsutsui volatile uint32_t *);
129 1.25 tsutsui static void pipe_transmit_fixed(struct dbri_softc *, int, uint32_t);
130 1.1 macallan
131 1.1 macallan static void pipe_ts_link(struct dbri_softc *, int, enum io, int, int, int);
132 1.1 macallan static int pipe_active(struct dbri_softc *, int);
133 1.1 macallan
134 1.1 macallan /* audio(9) stuff */
135 1.1 macallan static int dbri_query_encoding(void *, struct audio_encoding *);
136 1.1 macallan static int dbri_set_params(void *, int, int, struct audio_params *,
137 1.1 macallan struct audio_params *,stream_filter_list_t *, stream_filter_list_t *);
138 1.1 macallan static int dbri_round_blocksize(void *, int, int, const audio_params_t *);
139 1.1 macallan static int dbri_halt_output(void *);
140 1.13 macallan static int dbri_halt_input(void *);
141 1.1 macallan static int dbri_getdev(void *, struct audio_device *);
142 1.1 macallan static int dbri_set_port(void *, mixer_ctrl_t *);
143 1.1 macallan static int dbri_get_port(void *, mixer_ctrl_t *);
144 1.1 macallan static int dbri_query_devinfo(void *, mixer_devinfo_t *);
145 1.1 macallan static size_t dbri_round_buffersize(void *, int, size_t);
146 1.1 macallan static int dbri_get_props(void *);
147 1.4 macallan static int dbri_open(void *, int);
148 1.4 macallan static void dbri_close(void *);
149 1.1 macallan
150 1.14 macallan static void setup_ring_xmit(struct dbri_softc *, int, int, int, int,
151 1.14 macallan void (*)(void *), void *);
152 1.14 macallan static void setup_ring_recv(struct dbri_softc *, int, int, int, int,
153 1.11 macallan void (*)(void *), void *);
154 1.1 macallan
155 1.5 blymn static int dbri_trigger_output(void *, void *, void *, int,
156 1.1 macallan void (*)(void *), void *, const struct audio_params *);
157 1.13 macallan static int dbri_trigger_input(void *, void *, void *, int,
158 1.13 macallan void (*)(void *), void *, const struct audio_params *);
159 1.1 macallan
160 1.1 macallan static void *dbri_malloc(void *, int, size_t, struct malloc_type *, int);
161 1.1 macallan static void dbri_free(void *, void *, struct malloc_type *);
162 1.1 macallan static paddr_t dbri_mappage(void *, void *, off_t, int);
163 1.4 macallan static void dbri_set_power(struct dbri_softc *, int);
164 1.4 macallan static void dbri_bring_up(struct dbri_softc *);
165 1.28 dyoung static bool dbri_suspend(device_t, pmf_qual_t);
166 1.28 dyoung static bool dbri_resume(device_t, pmf_qual_t);
167 1.1 macallan
168 1.1 macallan /* stupid support routines */
169 1.25 tsutsui static uint32_t reverse_bytes(uint32_t, int);
170 1.1 macallan
171 1.1 macallan struct audio_device dbri_device = {
172 1.1 macallan "CS4215",
173 1.1 macallan "",
174 1.1 macallan "dbri"
175 1.1 macallan };
176 1.1 macallan
177 1.1 macallan struct audio_hw_if dbri_hw_if = {
178 1.4 macallan dbri_open,
179 1.4 macallan dbri_close,
180 1.1 macallan NULL, /* drain */
181 1.1 macallan dbri_query_encoding,
182 1.1 macallan dbri_set_params,
183 1.1 macallan dbri_round_blocksize,
184 1.1 macallan NULL, /* commit_settings */
185 1.1 macallan NULL, /* init_output */
186 1.1 macallan NULL, /* init_input */
187 1.1 macallan NULL, /* start_output */
188 1.1 macallan NULL, /* start_input */
189 1.1 macallan dbri_halt_output,
190 1.13 macallan dbri_halt_input,
191 1.1 macallan NULL, /* speaker_ctl */
192 1.1 macallan dbri_getdev,
193 1.1 macallan NULL, /* setfd */
194 1.1 macallan dbri_set_port,
195 1.1 macallan dbri_get_port,
196 1.1 macallan dbri_query_devinfo,
197 1.1 macallan dbri_malloc,
198 1.1 macallan dbri_free,
199 1.1 macallan dbri_round_buffersize,
200 1.1 macallan dbri_mappage,
201 1.1 macallan dbri_get_props,
202 1.1 macallan dbri_trigger_output,
203 1.13 macallan dbri_trigger_input
204 1.1 macallan };
205 1.1 macallan
206 1.20 macallan CFATTACH_DECL_NEW(dbri, sizeof(struct dbri_softc),
207 1.1 macallan dbri_match_sbus, dbri_attach_sbus, NULL, NULL);
208 1.1 macallan
209 1.14 macallan #define DBRI_NFORMATS 4
210 1.11 macallan static const struct audio_format dbri_formats[DBRI_NFORMATS] = {
211 1.11 macallan {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_SLINEAR_BE, 16, 16,
212 1.14 macallan 2, AUFMT_STEREO, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
213 1.14 macallan 48000}},
214 1.14 macallan /* {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ULAW, 8, 8,
215 1.14 macallan 2, AUFMT_STEREO, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
216 1.14 macallan 48000}},
217 1.11 macallan {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ALAW, 8, 8,
218 1.14 macallan 2, AUFMT_STEREO, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
219 1.14 macallan 48000}},
220 1.11 macallan {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ULINEAR, 8, 8,
221 1.14 macallan 2, AUFMT_STEREO, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
222 1.14 macallan 48000}},*/
223 1.11 macallan {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ULAW, 8, 8,
224 1.14 macallan 1, AUFMT_MONAURAL, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
225 1.14 macallan 48000}},
226 1.11 macallan {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ALAW, 8, 8,
227 1.14 macallan 1, AUFMT_MONAURAL, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
228 1.14 macallan 48000}},
229 1.11 macallan {NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ULINEAR, 8, 8,
230 1.14 macallan 1, AUFMT_MONAURAL, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
231 1.14 macallan 48000}},
232 1.11 macallan };
233 1.11 macallan
234 1.1 macallan enum {
235 1.13 macallan DBRI_OUTPUT_CLASS,
236 1.1 macallan DBRI_VOL_OUTPUT,
237 1.1 macallan DBRI_ENABLE_MONO,
238 1.1 macallan DBRI_ENABLE_HEADPHONE,
239 1.13 macallan DBRI_ENABLE_LINE,
240 1.13 macallan DBRI_MONITOR_CLASS,
241 1.13 macallan DBRI_VOL_MONITOR,
242 1.1 macallan DBRI_INPUT_CLASS,
243 1.1 macallan DBRI_INPUT_GAIN,
244 1.1 macallan DBRI_INPUT_SELECT,
245 1.13 macallan DBRI_RECORD_CLASS,
246 1.1 macallan DBRI_ENUM_LAST
247 1.1 macallan };
248 1.1 macallan
249 1.1 macallan /*
250 1.1 macallan * Autoconfig routines
251 1.1 macallan */
252 1.11 macallan static int
253 1.22 cegger dbri_match_sbus(device_t parent, cfdata_t match, void *aux)
254 1.1 macallan {
255 1.1 macallan struct sbus_attach_args *sa = aux;
256 1.1 macallan char *ver;
257 1.1 macallan int i;
258 1.1 macallan
259 1.1 macallan if (strncmp(DBRI_ROM_NAME_PREFIX, sa->sa_name, 9))
260 1.1 macallan return (0);
261 1.1 macallan
262 1.1 macallan ver = &sa->sa_name[9];
263 1.1 macallan
264 1.1 macallan for (i = 0; dbri_supported[i][0] != '\0'; i++)
265 1.1 macallan if (strcmp(dbri_supported[i], ver) == 0)
266 1.1 macallan return (1);
267 1.1 macallan
268 1.1 macallan return (0);
269 1.1 macallan }
270 1.1 macallan
271 1.11 macallan static void
272 1.20 macallan dbri_attach_sbus(device_t parent, device_t self, void *aux)
273 1.1 macallan {
274 1.20 macallan struct dbri_softc *sc = device_private(self);
275 1.1 macallan struct sbus_attach_args *sa = aux;
276 1.1 macallan bus_space_handle_t ioh;
277 1.1 macallan bus_size_t size;
278 1.17 ad int error, rseg, pwr, i;
279 1.1 macallan char *ver = &sa->sa_name[9];
280 1.1 macallan
281 1.20 macallan sc->sc_dev = self;
282 1.1 macallan sc->sc_iot = sa->sa_bustag;
283 1.1 macallan sc->sc_dmat = sa->sa_dmatag;
284 1.15 macallan sc->sc_powerstate = 1;
285 1.5 blymn
286 1.4 macallan pwr = prom_getpropint(sa->sa_node,"pwr-on-auxio",0);
287 1.13 macallan aprint_normal(": rev %s\n", ver);
288 1.10 macallan
289 1.12 macallan if (pwr) {
290 1.5 blymn /*
291 1.4 macallan * we can control DBRI power via auxio and we're initially
292 1.4 macallan * powered down
293 1.4 macallan */
294 1.5 blymn
295 1.4 macallan sc->sc_have_powerctl = 1;
296 1.4 macallan sc->sc_powerstate = 0;
297 1.4 macallan dbri_set_power(sc, 1);
298 1.26 christos if (!pmf_device_register(self, dbri_suspend, dbri_resume)) {
299 1.26 christos aprint_error_dev(self,
300 1.26 christos "cannot set power mgmt handler\n");
301 1.26 christos }
302 1.4 macallan } else {
303 1.4 macallan /* we can't control power so we're always up */
304 1.4 macallan sc->sc_have_powerctl = 0;
305 1.4 macallan sc->sc_powerstate = 1;
306 1.4 macallan }
307 1.5 blymn
308 1.17 ad for (i = 0; i < DBRI_NUM_DESCRIPTORS; i++) {
309 1.17 ad sc->sc_desc[i].softint = softint_establish(SOFTINT_SERIAL,
310 1.17 ad dbri_softint, &sc->sc_desc[i]);
311 1.17 ad }
312 1.17 ad
313 1.1 macallan if (sa->sa_npromvaddrs)
314 1.1 macallan ioh = (bus_space_handle_t)sa->sa_promvaddrs[0];
315 1.1 macallan else {
316 1.1 macallan if (sbus_bus_map(sa->sa_bustag, sa->sa_slot,
317 1.1 macallan sa->sa_offset, sa->sa_size,
318 1.1 macallan BUS_SPACE_MAP_LINEAR, /*0,*/ &ioh) != 0) {
319 1.10 macallan aprint_error("%s @ sbus: cannot map registers\n",
320 1.18 cegger device_xname(self));
321 1.1 macallan return;
322 1.1 macallan }
323 1.1 macallan }
324 1.1 macallan
325 1.1 macallan sc->sc_ioh = ioh;
326 1.1 macallan
327 1.1 macallan size = sizeof(struct dbri_dma);
328 1.1 macallan
329 1.1 macallan /* get a DMA handle */
330 1.1 macallan if ((error = bus_dmamap_create(sc->sc_dmat, size, 1, size, 0,
331 1.1 macallan BUS_DMA_NOWAIT, &sc->sc_dmamap)) != 0) {
332 1.18 cegger aprint_error_dev(self, "DMA map create error %d\n",
333 1.14 macallan error);
334 1.1 macallan return;
335 1.1 macallan }
336 1.1 macallan
337 1.1 macallan /* allocate DMA buffer */
338 1.1 macallan if ((error = bus_dmamem_alloc(sc->sc_dmat, size, 0, 0, &sc->sc_dmaseg,
339 1.1 macallan 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
340 1.18 cegger aprint_error_dev(self, "DMA buffer alloc error %d\n",
341 1.18 cegger error);
342 1.1 macallan return;
343 1.1 macallan }
344 1.1 macallan
345 1.1 macallan /* map DMA buffer into CPU addressable space */
346 1.1 macallan if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dmaseg, rseg, size,
347 1.1 macallan &sc->sc_membase,
348 1.1 macallan BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
349 1.18 cegger aprint_error_dev(self, "DMA buffer map error %d\n",
350 1.18 cegger error);
351 1.1 macallan return;
352 1.1 macallan }
353 1.1 macallan
354 1.1 macallan /* load the buffer */
355 1.1 macallan if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap,
356 1.1 macallan sc->sc_membase, size, NULL,
357 1.1 macallan BUS_DMA_NOWAIT)) != 0) {
358 1.18 cegger aprint_error_dev(self, "DMA buffer map load error %d\n",
359 1.18 cegger error);
360 1.1 macallan bus_dmamem_unmap(sc->sc_dmat, sc->sc_membase, size);
361 1.1 macallan bus_dmamem_free(sc->sc_dmat, &sc->sc_dmaseg, rseg);
362 1.1 macallan return;
363 1.1 macallan }
364 1.1 macallan
365 1.1 macallan /* map the registers into memory */
366 1.1 macallan
367 1.9 macallan /* kernel virtual address of DMA buffer */
368 1.9 macallan sc->sc_dma = (struct dbri_dma *)sc->sc_membase;
369 1.9 macallan /* physical address of DMA buffer */
370 1.9 macallan sc->sc_dmabase = sc->sc_dmamap->dm_segs[0].ds_addr;
371 1.1 macallan sc->sc_bufsiz = size;
372 1.1 macallan
373 1.17 ad bus_intr_establish(sa->sa_bustag, sa->sa_pri, IPL_SCHED, dbri_intr,
374 1.12 macallan sc);
375 1.1 macallan
376 1.1 macallan sc->sc_locked = 0;
377 1.1 macallan sc->sc_desc_used = 0;
378 1.14 macallan sc->sc_refcount = 0;
379 1.13 macallan sc->sc_playing = 0;
380 1.14 macallan sc->sc_recording = 0;
381 1.1 macallan config_interrupts(self, &dbri_config_interrupts);
382 1.1 macallan
383 1.1 macallan return;
384 1.1 macallan }
385 1.1 macallan
386 1.4 macallan /*
387 1.4 macallan * lowlevel routine to switch power for the DBRI chip
388 1.4 macallan */
389 1.4 macallan static void
390 1.4 macallan dbri_set_power(struct dbri_softc *sc, int state)
391 1.4 macallan {
392 1.4 macallan int s;
393 1.5 blymn
394 1.4 macallan if (sc->sc_have_powerctl == 0)
395 1.4 macallan return;
396 1.4 macallan if (sc->sc_powerstate == state)
397 1.4 macallan return;
398 1.5 blymn
399 1.4 macallan if (state) {
400 1.20 macallan DPRINTF("%s: waiting to power up... ",
401 1.20 macallan device_xname(sc->sc_dev));
402 1.4 macallan s = splhigh();
403 1.4 macallan *AUXIO4M_REG |= (AUXIO4M_MMX);
404 1.4 macallan splx(s);
405 1.9 macallan delay(10000);
406 1.13 macallan DPRINTF("done (%02x)\n", *AUXIO4M_REG);
407 1.4 macallan } else {
408 1.20 macallan DPRINTF("%s: powering down\n", device_xname(sc->sc_dev));
409 1.4 macallan s = splhigh();
410 1.4 macallan *AUXIO4M_REG &= ~AUXIO4M_MMX;
411 1.4 macallan splx(s);
412 1.10 macallan DPRINTF("done (%02x})\n", *AUXIO4M_REG);
413 1.4 macallan }
414 1.4 macallan sc->sc_powerstate = state;
415 1.4 macallan }
416 1.4 macallan
417 1.4 macallan /*
418 1.4 macallan * power up and re-initialize the chip
419 1.4 macallan */
420 1.4 macallan static void
421 1.4 macallan dbri_bring_up(struct dbri_softc *sc)
422 1.4 macallan {
423 1.4 macallan
424 1.4 macallan if (sc->sc_have_powerctl == 0)
425 1.4 macallan return;
426 1.15 macallan
427 1.4 macallan if (sc->sc_powerstate == 1)
428 1.4 macallan return;
429 1.5 blymn
430 1.4 macallan /* ok, we really need to do something */
431 1.4 macallan dbri_set_power(sc, 1);
432 1.4 macallan
433 1.4 macallan /*
434 1.4 macallan * re-initialize the chip but skip all the probing, don't overwrite
435 1.4 macallan * any other settings either
436 1.4 macallan */
437 1.4 macallan dbri_init(sc);
438 1.4 macallan mmcodec_setgain(sc, 1);
439 1.4 macallan mmcodec_pipe_init(sc);
440 1.4 macallan mmcodec_init_data(sc);
441 1.4 macallan mmcodec_setgain(sc, 0);
442 1.4 macallan }
443 1.4 macallan
444 1.11 macallan static void
445 1.20 macallan dbri_config_interrupts(device_t dev)
446 1.1 macallan {
447 1.20 macallan struct dbri_softc *sc = device_private(dev);
448 1.9 macallan
449 1.1 macallan dbri_init(sc);
450 1.30 macallan if (mmcodec_init(sc) == -1) {
451 1.30 macallan printf("%s: no codec detected, aborting\n",
452 1.30 macallan device_xname(dev));
453 1.30 macallan return;
454 1.30 macallan }
455 1.30 macallan
456 1.1 macallan /* Attach ourselves to the high level audio interface */
457 1.20 macallan audio_attach_mi(&dbri_hw_if, sc, sc->sc_dev);
458 1.5 blymn
459 1.4 macallan /* power down until open() */
460 1.4 macallan dbri_set_power(sc, 0);
461 1.1 macallan return;
462 1.1 macallan }
463 1.1 macallan
464 1.11 macallan static int
465 1.1 macallan dbri_intr(void *hdl)
466 1.1 macallan {
467 1.1 macallan struct dbri_softc *sc = hdl;
468 1.1 macallan bus_space_tag_t iot = sc->sc_iot;
469 1.1 macallan bus_space_handle_t ioh = sc->sc_ioh;
470 1.1 macallan int x;
471 1.1 macallan
472 1.1 macallan /* clear interrupt */
473 1.1 macallan x = bus_space_read_4(iot, ioh, DBRI_REG1);
474 1.1 macallan if (x & (DBRI_MRR | DBRI_MLE | DBRI_LBG | DBRI_MBE)) {
475 1.25 tsutsui uint32_t tmp;
476 1.1 macallan
477 1.1 macallan if (x & DBRI_MRR)
478 1.20 macallan aprint_debug_dev(sc->sc_dev,
479 1.20 macallan "multiple ack error on sbus\n");
480 1.1 macallan if (x & DBRI_MLE)
481 1.20 macallan aprint_debug_dev(sc->sc_dev,
482 1.20 macallan "multiple late error on sbus\n");
483 1.1 macallan if (x & DBRI_LBG)
484 1.20 macallan aprint_debug_dev(sc->sc_dev,
485 1.20 macallan "lost bus grant on sbus\n");
486 1.1 macallan if (x & DBRI_MBE)
487 1.20 macallan aprint_debug_dev(sc->sc_dev, "burst error on sbus\n");
488 1.1 macallan
489 1.1 macallan /*
490 1.1 macallan * Some of these errors disable the chip's circuitry.
491 1.1 macallan * Re-enable the circuitry and keep on going.
492 1.1 macallan */
493 1.1 macallan
494 1.1 macallan tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
495 1.1 macallan tmp &= ~(DBRI_DISABLE_MASTER);
496 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
497 1.1 macallan }
498 1.1 macallan
499 1.1 macallan #if 0
500 1.1 macallan if (!x & 1) /* XXX: DBRI_INTR_REQ */
501 1.1 macallan return (1);
502 1.1 macallan #endif
503 1.1 macallan
504 1.1 macallan dbri_process_interrupt_buffer(sc);
505 1.1 macallan
506 1.1 macallan return (1);
507 1.1 macallan }
508 1.1 macallan
509 1.17 ad static void
510 1.17 ad dbri_softint(void *cookie)
511 1.17 ad {
512 1.17 ad struct dbri_desc *dd = cookie;
513 1.17 ad
514 1.17 ad if (dd->callback != NULL)
515 1.17 ad dd->callback(dd->callback_args);
516 1.17 ad }
517 1.17 ad
518 1.11 macallan static int
519 1.1 macallan dbri_init(struct dbri_softc *sc)
520 1.1 macallan {
521 1.1 macallan bus_space_tag_t iot = sc->sc_iot;
522 1.1 macallan bus_space_handle_t ioh = sc->sc_ioh;
523 1.25 tsutsui uint32_t reg;
524 1.25 tsutsui volatile uint32_t *cmd;
525 1.1 macallan bus_addr_t dmaaddr;
526 1.1 macallan int n;
527 1.1 macallan
528 1.1 macallan dbri_reset(sc);
529 1.1 macallan
530 1.1 macallan cmd = dbri_command_lock(sc);
531 1.1 macallan
532 1.1 macallan /* XXX: Initialize interrupt ring buffer */
533 1.25 tsutsui sc->sc_dma->intr[0] = (uint32_t)sc->sc_dmabase + dbri_dma_off(intr, 0);
534 1.1 macallan sc->sc_irqp = 1;
535 1.5 blymn
536 1.1 macallan /* Initialize pipes */
537 1.1 macallan for (n = 0; n < DBRI_PIPE_MAX; n++)
538 1.1 macallan sc->sc_pipe[n].desc = sc->sc_pipe[n].next = -1;
539 1.5 blymn
540 1.12 macallan for (n = 1; n < DBRI_INT_BLOCKS; n++) {
541 1.12 macallan sc->sc_dma->intr[n] = 0;
542 1.1 macallan }
543 1.5 blymn
544 1.1 macallan /* Disable all SBus bursts */
545 1.1 macallan /* XXX 16 byte bursts cause errors, the rest works */
546 1.1 macallan reg = bus_space_read_4(iot, ioh, DBRI_REG0);
547 1.9 macallan
548 1.1 macallan /*reg &= ~(DBRI_BURST_4 | DBRI_BURST_8 | DBRI_BURST_16);*/
549 1.1 macallan reg |= (DBRI_BURST_4 | DBRI_BURST_8);
550 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG0, reg);
551 1.5 blymn
552 1.1 macallan /* setup interrupt queue */
553 1.25 tsutsui dmaaddr = (uint32_t)sc->sc_dmabase + dbri_dma_off(intr, 0);
554 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_IIQ, 0, 0);
555 1.1 macallan *(cmd++) = dmaaddr;
556 1.5 blymn
557 1.1 macallan dbri_command_send(sc, cmd);
558 1.1 macallan return (0);
559 1.1 macallan }
560 1.1 macallan
561 1.11 macallan static int
562 1.1 macallan dbri_reset(struct dbri_softc *sc)
563 1.1 macallan {
564 1.12 macallan int bail = 0;
565 1.12 macallan
566 1.1 macallan bus_space_tag_t iot = sc->sc_iot;
567 1.1 macallan bus_space_handle_t ioh = sc->sc_ioh;
568 1.1 macallan
569 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG0, DBRI_SOFT_RESET);
570 1.5 blymn while ((bus_space_read_4(iot, ioh, DBRI_REG0) & DBRI_SOFT_RESET) &&
571 1.5 blymn (bail < 100000)) {
572 1.1 macallan bail++;
573 1.1 macallan delay(10);
574 1.1 macallan }
575 1.18 cegger if (bail == 100000)
576 1.20 macallan aprint_error_dev(sc->sc_dev, "reset timed out\n");
577 1.1 macallan return (0);
578 1.1 macallan }
579 1.1 macallan
580 1.25 tsutsui static volatile uint32_t *
581 1.1 macallan dbri_command_lock(struct dbri_softc *sc)
582 1.1 macallan {
583 1.1 macallan
584 1.1 macallan if (sc->sc_locked)
585 1.20 macallan aprint_debug_dev(sc->sc_dev, "command buffer locked\n");
586 1.1 macallan
587 1.1 macallan sc->sc_locked++;
588 1.1 macallan
589 1.1 macallan return (&sc->sc_dma->command[0]);
590 1.1 macallan }
591 1.1 macallan
592 1.11 macallan static void
593 1.25 tsutsui dbri_command_send(struct dbri_softc *sc, volatile uint32_t *cmd)
594 1.1 macallan {
595 1.1 macallan bus_space_handle_t ioh = sc->sc_ioh;
596 1.1 macallan bus_space_tag_t iot = sc->sc_iot;
597 1.1 macallan int maxloops = 1000000;
598 1.1 macallan int x;
599 1.1 macallan
600 1.17 ad x = splsched();
601 1.1 macallan
602 1.1 macallan sc->sc_locked--;
603 1.1 macallan
604 1.1 macallan if (sc->sc_locked != 0) {
605 1.20 macallan aprint_error_dev(sc->sc_dev,
606 1.20 macallan "command buffer improperly locked\n");
607 1.1 macallan } else if ((cmd - &sc->sc_dma->command[0]) >= DBRI_NUM_COMMANDS - 1) {
608 1.20 macallan aprint_error_dev(sc->sc_dev, "command buffer overflow\n");
609 1.1 macallan } else {
610 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_PAUSE, 0, 0);
611 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_WAIT, 1, 0);
612 1.1 macallan sc->sc_waitseen = 0;
613 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG8, sc->sc_dmabase);
614 1.1 macallan while ((--maxloops) > 0 &&
615 1.1 macallan (bus_space_read_4(iot, ioh, DBRI_REG0)
616 1.1 macallan & DBRI_COMMAND_VALID)) {
617 1.1 macallan bus_space_barrier(iot, ioh, DBRI_REG0, 4,
618 1.1 macallan BUS_SPACE_BARRIER_READ);
619 1.1 macallan delay(1000);
620 1.1 macallan }
621 1.1 macallan
622 1.1 macallan if (maxloops == 0) {
623 1.20 macallan aprint_error_dev(sc->sc_dev,
624 1.18 cegger "chip never completed command buffer\n");
625 1.1 macallan } else {
626 1.9 macallan
627 1.10 macallan DPRINTF("%s: command completed\n",
628 1.20 macallan device_xname(sc->sc_dev));
629 1.9 macallan
630 1.1 macallan while ((--maxloops) > 0 && (!sc->sc_waitseen))
631 1.1 macallan dbri_process_interrupt_buffer(sc);
632 1.1 macallan if (maxloops == 0) {
633 1.20 macallan aprint_error_dev(sc->sc_dev, "chip never acked WAIT\n");
634 1.1 macallan }
635 1.1 macallan }
636 1.1 macallan }
637 1.1 macallan
638 1.1 macallan splx(x);
639 1.1 macallan
640 1.1 macallan return;
641 1.1 macallan }
642 1.1 macallan
643 1.11 macallan static void
644 1.1 macallan dbri_process_interrupt_buffer(struct dbri_softc *sc)
645 1.1 macallan {
646 1.1 macallan int32_t i;
647 1.1 macallan
648 1.1 macallan while ((i = sc->sc_dma->intr[sc->sc_irqp]) != 0) {
649 1.1 macallan sc->sc_dma->intr[sc->sc_irqp] = 0;
650 1.1 macallan sc->sc_irqp++;
651 1.1 macallan
652 1.1 macallan if (sc->sc_irqp == DBRI_INT_BLOCKS)
653 1.1 macallan sc->sc_irqp = 1;
654 1.1 macallan else if ((sc->sc_irqp & (DBRI_INT_BLOCKS - 1)) == 0)
655 1.1 macallan sc->sc_irqp++;
656 1.1 macallan
657 1.1 macallan dbri_process_interrupt(sc, i);
658 1.1 macallan }
659 1.1 macallan
660 1.1 macallan return;
661 1.1 macallan }
662 1.1 macallan
663 1.11 macallan static void
664 1.1 macallan dbri_process_interrupt(struct dbri_softc *sc, int32_t i)
665 1.1 macallan {
666 1.1 macallan #if 0
667 1.1 macallan const int liu_states[] = { 1, 0, 8, 3, 4, 5, 6, 7 };
668 1.1 macallan #endif
669 1.1 macallan int val = DBRI_INTR_GETVAL(i);
670 1.1 macallan int channel = DBRI_INTR_GETCHAN(i);
671 1.1 macallan int command = DBRI_INTR_GETCMD(i);
672 1.1 macallan int code = DBRI_INTR_GETCODE(i);
673 1.1 macallan #if 0
674 1.1 macallan int rval = DBRI_INTR_GETRVAL(i);
675 1.1 macallan #endif
676 1.1 macallan if (channel == DBRI_INTR_CMD && command == DBRI_COMMAND_WAIT)
677 1.1 macallan sc->sc_waitseen++;
678 1.1 macallan
679 1.1 macallan switch (code) {
680 1.1 macallan case DBRI_INTR_XCMP: /* transmission complete */
681 1.1 macallan {
682 1.1 macallan int td;
683 1.1 macallan struct dbri_desc *dd;
684 1.1 macallan
685 1.1 macallan td = sc->sc_pipe[channel].desc;
686 1.1 macallan dd = &sc->sc_desc[td];
687 1.5 blymn
688 1.17 ad if (dd->callback != NULL)
689 1.17 ad softint_schedule(dd->softint);
690 1.1 macallan break;
691 1.1 macallan }
692 1.1 macallan case DBRI_INTR_FXDT: /* fixed data change */
693 1.10 macallan DPRINTF("dbri_intr: Fixed data change (%d: %x)\n", channel,
694 1.10 macallan val);
695 1.14 macallan #if 0
696 1.14 macallan printf("reg: %08x\n", sc->sc_mm.status);
697 1.14 macallan #endif
698 1.1 macallan if (sc->sc_pipe[channel].sdp & DBRI_SDP_MSB)
699 1.1 macallan val = reverse_bytes(val, sc->sc_pipe[channel].length);
700 1.1 macallan if (sc->sc_pipe[channel].prec)
701 1.1 macallan *(sc->sc_pipe[channel].prec) = val;
702 1.13 macallan #ifndef DBRI_SPIN
703 1.20 macallan DPRINTF("%s: wakeup %p\n", device_xname(sc->sc_dev), sc);
704 1.1 macallan wakeup(sc);
705 1.1 macallan #endif
706 1.1 macallan break;
707 1.1 macallan case DBRI_INTR_SBRI:
708 1.10 macallan DPRINTF("dbri_intr: SBRI\n");
709 1.1 macallan break;
710 1.1 macallan case DBRI_INTR_BRDY:
711 1.1 macallan {
712 1.14 macallan int td;
713 1.14 macallan struct dbri_desc *dd;
714 1.1 macallan
715 1.14 macallan td = sc->sc_pipe[channel].desc;
716 1.14 macallan dd = &sc->sc_desc[td];
717 1.1 macallan
718 1.14 macallan if (dd->callback != NULL)
719 1.17 ad softint_schedule(dd->softint);
720 1.1 macallan break;
721 1.1 macallan }
722 1.1 macallan case DBRI_INTR_UNDR:
723 1.1 macallan {
724 1.25 tsutsui volatile uint32_t *cmd;
725 1.1 macallan int td = sc->sc_pipe[channel].desc;
726 1.1 macallan
727 1.20 macallan DPRINTF("%s: DBRI_INTR_UNDR\n", device_xname(sc->sc_dev));
728 1.1 macallan
729 1.14 macallan sc->sc_dma->xmit[td].status = 0;
730 1.1 macallan
731 1.1 macallan cmd = dbri_command_lock(sc);
732 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP, 0,
733 1.1 macallan sc->sc_pipe[channel].sdp |
734 1.1 macallan DBRI_SDP_VALID_POINTER |
735 1.1 macallan DBRI_SDP_CLEAR |
736 1.1 macallan DBRI_SDP_2SAME);
737 1.14 macallan *(cmd++) = sc->sc_dmabase + dbri_dma_off(xmit, td);
738 1.1 macallan dbri_command_send(sc, cmd);
739 1.1 macallan break;
740 1.1 macallan }
741 1.9 macallan case DBRI_INTR_CMDI:
742 1.14 macallan DPRINTF("ok");
743 1.9 macallan break;
744 1.1 macallan default:
745 1.9 macallan
746 1.20 macallan aprint_error_dev(sc->sc_dev, "unknown interrupt code %d\n",
747 1.18 cegger code);
748 1.1 macallan break;
749 1.1 macallan }
750 1.1 macallan
751 1.1 macallan return;
752 1.1 macallan }
753 1.1 macallan
754 1.1 macallan /*
755 1.1 macallan * mmcodec stuff
756 1.1 macallan */
757 1.1 macallan
758 1.11 macallan static int
759 1.1 macallan mmcodec_init(struct dbri_softc *sc)
760 1.1 macallan {
761 1.1 macallan bus_space_handle_t ioh = sc->sc_ioh;
762 1.1 macallan bus_space_tag_t iot = sc->sc_iot;
763 1.25 tsutsui uint32_t reg2;
764 1.9 macallan int bail;
765 1.1 macallan
766 1.1 macallan reg2 = bus_space_read_4(iot, ioh, DBRI_REG2);
767 1.10 macallan DPRINTF("mmcodec_init: PIO reads %x\n", reg2);
768 1.5 blymn
769 1.1 macallan if (reg2 & DBRI_PIO2) {
770 1.20 macallan aprint_normal_dev(sc->sc_dev, " onboard CS4215 detected\n");
771 1.1 macallan sc->sc_mm.onboard = 1;
772 1.1 macallan }
773 1.1 macallan
774 1.1 macallan if (reg2 & DBRI_PIO0) {
775 1.20 macallan aprint_normal_dev(sc->sc_dev, "speakerbox detected\n");
776 1.15 macallan bus_space_write_4(iot, ioh, DBRI_REG2, DBRI_PIO2_ENABLE);
777 1.1 macallan sc->sc_mm.onboard = 0;
778 1.1 macallan }
779 1.1 macallan
780 1.1 macallan if ((reg2 & DBRI_PIO2) && (reg2 & DBRI_PIO0)) {
781 1.20 macallan aprint_normal_dev(sc->sc_dev, "using speakerbox\n");
782 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG2, DBRI_PIO2_ENABLE);
783 1.1 macallan sc->sc_mm.onboard = 0;
784 1.1 macallan }
785 1.1 macallan
786 1.1 macallan if (!(reg2 & (DBRI_PIO0|DBRI_PIO2))) {
787 1.20 macallan aprint_normal_dev(sc->sc_dev, "no mmcodec found\n");
788 1.1 macallan return -1;
789 1.1 macallan }
790 1.1 macallan
791 1.1 macallan sc->sc_version = 0xff;
792 1.1 macallan
793 1.1 macallan mmcodec_pipe_init(sc);
794 1.1 macallan mmcodec_default(sc);
795 1.1 macallan
796 1.1 macallan sc->sc_mm.offset = sc->sc_mm.onboard ? 0 : 8;
797 1.1 macallan
798 1.9 macallan /*
799 1.9 macallan * mmcodec_setcontrol() sometimes fails right after powerup
800 1.9 macallan * so we just try again until we either get a useful response or run
801 1.9 macallan * out of time
802 1.9 macallan */
803 1.9 macallan bail = 0;
804 1.9 macallan while (mmcodec_setcontrol(sc) == -1 || sc->sc_version == 0xff) {
805 1.9 macallan
806 1.9 macallan bail++;
807 1.9 macallan if (bail > 100) {
808 1.10 macallan DPRINTF("%s: cs4215 probe failed at offset %d\n",
809 1.20 macallan device_xname(sc->sc_dev), sc->sc_mm.offset);
810 1.9 macallan return (-1);
811 1.9 macallan }
812 1.9 macallan delay(10000);
813 1.1 macallan }
814 1.1 macallan
815 1.20 macallan aprint_normal_dev(sc->sc_dev, "cs4215 rev %c found at offset %d\n",
816 1.18 cegger 0x43 + (sc->sc_version & 0xf), sc->sc_mm.offset);
817 1.1 macallan
818 1.1 macallan /* set some sane defaults for mmcodec_init_data */
819 1.1 macallan sc->sc_params.channels = 2;
820 1.1 macallan sc->sc_params.precision = 16;
821 1.1 macallan
822 1.1 macallan mmcodec_init_data(sc);
823 1.1 macallan
824 1.1 macallan return (0);
825 1.1 macallan }
826 1.1 macallan
827 1.11 macallan static void
828 1.1 macallan mmcodec_init_data(struct dbri_softc *sc)
829 1.1 macallan {
830 1.1 macallan bus_space_tag_t iot = sc->sc_iot;
831 1.1 macallan bus_space_handle_t ioh = sc->sc_ioh;
832 1.25 tsutsui uint32_t tmp;
833 1.1 macallan int data_width;
834 1.1 macallan
835 1.1 macallan tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
836 1.1 macallan tmp &= ~(DBRI_CHI_ACTIVATE); /* disable CHI */
837 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
838 1.1 macallan
839 1.1 macallan /* switch CS4215 to data mode - set PIO3 to 1 */
840 1.1 macallan tmp = DBRI_PIO_ENABLE_ALL | DBRI_PIO1 | DBRI_PIO3;
841 1.12 macallan
842 1.12 macallan /* XXX */
843 1.1 macallan tmp |= (sc->sc_mm.onboard ? DBRI_PIO0 : DBRI_PIO2);
844 1.5 blymn
845 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG2, tmp);
846 1.1 macallan chi_reset(sc, CHIslave, 128);
847 1.1 macallan
848 1.12 macallan data_width = sc->sc_params.channels * sc->sc_params.precision;
849 1.14 macallan
850 1.14 macallan if ((data_width != 32) && (data_width != 8))
851 1.14 macallan aprint_error("%s: data_width is %d\n", __func__, data_width);
852 1.14 macallan
853 1.1 macallan pipe_ts_link(sc, 20, PIPEoutput, 16, 32, sc->sc_mm.offset + 32);
854 1.1 macallan pipe_ts_link(sc, 4, PIPEoutput, 16, data_width, sc->sc_mm.offset);
855 1.1 macallan pipe_ts_link(sc, 6, PIPEinput, 16, data_width, sc->sc_mm.offset);
856 1.14 macallan pipe_ts_link(sc, 21, PIPEinput, 16, 32, sc->sc_mm.offset + 32);
857 1.14 macallan
858 1.14 macallan pipe_receive_fixed(sc, 21, &sc->sc_mm.status);
859 1.1 macallan
860 1.1 macallan mmcodec_setgain(sc, 0);
861 1.1 macallan
862 1.1 macallan tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
863 1.1 macallan tmp |= DBRI_CHI_ACTIVATE;
864 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
865 1.1 macallan
866 1.1 macallan return;
867 1.1 macallan }
868 1.1 macallan
869 1.11 macallan static void
870 1.1 macallan mmcodec_pipe_init(struct dbri_softc *sc)
871 1.1 macallan {
872 1.1 macallan
873 1.1 macallan pipe_setup(sc, 4, DBRI_SDP_MEM | DBRI_SDP_TO_SER | DBRI_SDP_MSB);
874 1.1 macallan pipe_setup(sc, 20, DBRI_SDP_FIXED | DBRI_SDP_TO_SER | DBRI_SDP_MSB);
875 1.1 macallan pipe_setup(sc, 6, DBRI_SDP_MEM | DBRI_SDP_FROM_SER | DBRI_SDP_MSB);
876 1.1 macallan pipe_setup(sc, 21, DBRI_SDP_FIXED | DBRI_SDP_FROM_SER | DBRI_SDP_MSB);
877 1.1 macallan
878 1.1 macallan pipe_setup(sc, 17, DBRI_SDP_FIXED | DBRI_SDP_TO_SER | DBRI_SDP_MSB);
879 1.1 macallan pipe_setup(sc, 18, DBRI_SDP_FIXED | DBRI_SDP_FROM_SER | DBRI_SDP_MSB);
880 1.1 macallan pipe_setup(sc, 19, DBRI_SDP_FIXED | DBRI_SDP_FROM_SER | DBRI_SDP_MSB);
881 1.1 macallan
882 1.1 macallan sc->sc_mm.status = 0;
883 1.1 macallan
884 1.1 macallan pipe_receive_fixed(sc, 18, &sc->sc_mm.status);
885 1.1 macallan pipe_receive_fixed(sc, 19, &sc->sc_mm.version);
886 1.1 macallan
887 1.1 macallan return;
888 1.1 macallan }
889 1.1 macallan
890 1.11 macallan static void
891 1.1 macallan mmcodec_default(struct dbri_softc *sc)
892 1.1 macallan {
893 1.1 macallan struct cs4215_state *mm = &sc->sc_mm;
894 1.1 macallan
895 1.1 macallan /*
896 1.1 macallan * no action, memory resetting only
897 1.1 macallan *
898 1.1 macallan * data time slots 5-8
899 1.1 macallan * speaker, line and headphone enable. set gain to half.
900 1.14 macallan * input is line
901 1.1 macallan */
902 1.9 macallan mm->d.bdata[0] = sc->sc_latt = 0x20 | CS4215_HE | CS4215_LE;
903 1.9 macallan mm->d.bdata[1] = sc->sc_ratt = 0x20 | CS4215_SE;
904 1.13 macallan sc->sc_linp = 128;
905 1.13 macallan sc->sc_rinp = 128;
906 1.13 macallan sc->sc_monitor = 0;
907 1.13 macallan sc->sc_input = 1; /* line */
908 1.13 macallan mm->d.bdata[2] = (CS4215_LG((sc->sc_linp >> 4)) & 0x0f) |
909 1.13 macallan ((sc->sc_input == 2) ? CS4215_IS : 0) | CS4215_PIO0 | CS4215_PIO1;
910 1.13 macallan mm->d.bdata[3] = (CS4215_RG((sc->sc_rinp >> 4) & 0x0f)) |
911 1.13 macallan CS4215_MA(15 - ((sc->sc_monitor >> 4) & 0x0f));
912 1.13 macallan
913 1.1 macallan
914 1.1 macallan /*
915 1.1 macallan * control time slots 1-4
916 1.1 macallan *
917 1.1 macallan * 0: default I/O voltage scale
918 1.1 macallan * 1: 8 bit ulaw, 8kHz, mono, high pass filter disabled
919 1.1 macallan * 2: serial enable, CHI master, 128 bits per frame, clock 1
920 1.1 macallan * 3: tests disabled
921 1.1 macallan */
922 1.9 macallan mm->c.bcontrol[0] = CS4215_RSRVD_1 | CS4215_MLB;
923 1.9 macallan mm->c.bcontrol[1] = CS4215_DFR_ULAW | CS4215_FREQ[0].csval;
924 1.9 macallan mm->c.bcontrol[2] = CS4215_XCLK | CS4215_BSEL_128 | CS4215_FREQ[0].xtal;
925 1.9 macallan mm->c.bcontrol[3] = 0;
926 1.1 macallan
927 1.1 macallan return;
928 1.1 macallan }
929 1.1 macallan
930 1.11 macallan static void
931 1.1 macallan mmcodec_setgain(struct dbri_softc *sc, int mute)
932 1.1 macallan {
933 1.1 macallan if (mute) {
934 1.1 macallan /* disable all outputs, max. attenuation */
935 1.9 macallan sc->sc_mm.d.bdata[0] = sc->sc_latt | 63;
936 1.9 macallan sc->sc_mm.d.bdata[1] = sc->sc_ratt | 63;
937 1.1 macallan } else {
938 1.13 macallan
939 1.9 macallan sc->sc_mm.d.bdata[0] = sc->sc_latt;
940 1.9 macallan sc->sc_mm.d.bdata[1] = sc->sc_ratt;
941 1.1 macallan }
942 1.1 macallan
943 1.13 macallan /* input stuff */
944 1.13 macallan sc->sc_mm.d.bdata[2] = CS4215_LG((sc->sc_linp >> 4) & 0x0f) |
945 1.13 macallan ((sc->sc_input == 2) ? CS4215_IS : 0) | CS4215_PIO0 | CS4215_PIO1;
946 1.13 macallan sc->sc_mm.d.bdata[3] = (CS4215_RG((sc->sc_rinp >> 4)) & 0x0f) |
947 1.13 macallan (CS4215_MA(15 - ((sc->sc_monitor >> 4) & 0x0f)));
948 1.13 macallan
949 1.4 macallan if (sc->sc_powerstate == 0)
950 1.4 macallan return;
951 1.9 macallan pipe_transmit_fixed(sc, 20, sc->sc_mm.d.ldata);
952 1.5 blymn
953 1.13 macallan DPRINTF("mmcodec_setgain: %08x\n", sc->sc_mm.d.ldata);
954 1.13 macallan /* give the chip some time to execute the command */
955 1.1 macallan delay(250);
956 1.5 blymn
957 1.1 macallan return;
958 1.1 macallan }
959 1.1 macallan
960 1.11 macallan static int
961 1.1 macallan mmcodec_setcontrol(struct dbri_softc *sc)
962 1.1 macallan {
963 1.1 macallan bus_space_tag_t iot = sc->sc_iot;
964 1.1 macallan bus_space_handle_t ioh = sc->sc_ioh;
965 1.25 tsutsui uint32_t val;
966 1.25 tsutsui uint32_t tmp;
967 1.15 macallan int bail = 0;
968 1.13 macallan #if DBRI_SPIN
969 1.1 macallan int i;
970 1.1 macallan #endif
971 1.1 macallan
972 1.1 macallan /*
973 1.1 macallan * Temporarily mute outputs and wait 125 us to make sure that it
974 1.1 macallan * happens. This avoids clicking noises.
975 1.1 macallan */
976 1.1 macallan mmcodec_setgain(sc, 1);
977 1.9 macallan delay(125);
978 1.1 macallan
979 1.15 macallan bus_space_write_4(iot, ioh, DBRI_REG2, 0);
980 1.15 macallan delay(125);
981 1.15 macallan
982 1.1 macallan /* enable control mode */
983 1.1 macallan val = DBRI_PIO_ENABLE_ALL | DBRI_PIO1; /* was PIO1 */
984 1.1 macallan
985 1.12 macallan /* XXX */
986 1.1 macallan val |= (sc->sc_mm.onboard ? DBRI_PIO0 : DBRI_PIO2);
987 1.1 macallan
988 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG2, val);
989 1.1 macallan
990 1.9 macallan delay(34);
991 1.1 macallan
992 1.1 macallan /*
993 1.1 macallan * in control mode, the cs4215 is the slave device, so the
994 1.1 macallan * DBRI must act as the CHI master.
995 1.1 macallan *
996 1.1 macallan * in data mode, the cs4215 must be the CHI master to insure
997 1.1 macallan * that the data stream is in sync with its codec
998 1.1 macallan */
999 1.1 macallan tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
1000 1.1 macallan tmp &= ~DBRI_COMMAND_CHI;
1001 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
1002 1.1 macallan
1003 1.1 macallan chi_reset(sc, CHImaster, 128);
1004 1.1 macallan
1005 1.1 macallan /* control mode */
1006 1.1 macallan pipe_ts_link(sc, 17, PIPEoutput, 16, 32, sc->sc_mm.offset);
1007 1.1 macallan pipe_ts_link(sc, 18, PIPEinput, 16, 8, sc->sc_mm.offset);
1008 1.1 macallan pipe_ts_link(sc, 19, PIPEinput, 16, 8, sc->sc_mm.offset + 48);
1009 1.1 macallan
1010 1.1 macallan /* wait for the chip to echo back CLB as zero */
1011 1.9 macallan sc->sc_mm.c.bcontrol[0] &= ~CS4215_CLB;
1012 1.9 macallan pipe_transmit_fixed(sc, 17, sc->sc_mm.c.lcontrol);
1013 1.1 macallan
1014 1.1 macallan tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
1015 1.1 macallan tmp |= DBRI_CHI_ACTIVATE;
1016 1.1 macallan bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
1017 1.5 blymn
1018 1.13 macallan #if DBRI_SPIN
1019 1.1 macallan i = 1024;
1020 1.1 macallan while (((sc->sc_mm.status & 0xe4) != 0x20) && --i) {
1021 1.1 macallan delay(125);
1022 1.1 macallan }
1023 1.1 macallan
1024 1.1 macallan if (i == 0) {
1025 1.10 macallan DPRINTF("%s: cs4215 didn't respond to CLB (0x%02x)\n",
1026 1.20 macallan device_xname(sc->sc_dev), sc->sc_mm.status);
1027 1.1 macallan return (-1);
1028 1.1 macallan }
1029 1.1 macallan #else
1030 1.15 macallan while (((sc->sc_mm.status & 0xe4) != 0x20) && (bail < 10)) {
1031 1.20 macallan DPRINTF("%s: tsleep %p\n", device_xname(sc->sc_dev), sc);
1032 1.15 macallan tsleep(sc, PCATCH | PZERO, "dbrifxdt", hz);
1033 1.15 macallan bail++;
1034 1.1 macallan }
1035 1.1 macallan #endif
1036 1.15 macallan if (bail >= 10) {
1037 1.15 macallan DPRINTF("%s: switching to control mode timed out (%x %x)\n",
1038 1.20 macallan device_xname(sc->sc_dev), sc->sc_mm.status,
1039 1.15 macallan bus_space_read_4(iot, ioh, DBRI_REG2));
1040 1.15 macallan return -1;
1041 1.15 macallan }
1042 1.5 blymn
1043 1.1 macallan /* copy the version information before it becomes unreadable again */
1044 1.9 macallan sc->sc_version = sc->sc_mm.version;
1045 1.1 macallan
1046 1.1 macallan /* terminate cs4215 control mode */
1047 1.9 macallan sc->sc_mm.c.bcontrol[0] |= CS4215_CLB;
1048 1.9 macallan pipe_transmit_fixed(sc, 17, sc->sc_mm.c.lcontrol);
1049 1.1 macallan
1050 1.1 macallan /* two frames of control info @ 8kHz frame rate = 250us delay */
1051 1.9 macallan delay(250);
1052 1.1 macallan
1053 1.1 macallan mmcodec_setgain(sc, 0);
1054 1.1 macallan
1055 1.1 macallan return (0);
1056 1.5 blymn
1057 1.1 macallan }
1058 1.1 macallan
1059 1.1 macallan /*
1060 1.1 macallan * CHI combo
1061 1.1 macallan */
1062 1.11 macallan static void
1063 1.1 macallan chi_reset(struct dbri_softc *sc, enum ms ms, int bpf)
1064 1.1 macallan {
1065 1.25 tsutsui volatile uint32_t *cmd;
1066 1.1 macallan int val;
1067 1.1 macallan int clockrate, divisor;
1068 1.1 macallan
1069 1.1 macallan cmd = dbri_command_lock(sc);
1070 1.1 macallan
1071 1.1 macallan /* set CHI anchor: pipe 16 */
1072 1.1 macallan val = DBRI_DTS_VI | DBRI_DTS_INS | DBRI_DTS_PRVIN(16) | DBRI_PIPE(16);
1073 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_DTS, 0, val);
1074 1.1 macallan *(cmd++) = DBRI_TS_ANCHOR | DBRI_TS_NEXT(16);
1075 1.1 macallan *(cmd++) = 0;
1076 1.1 macallan
1077 1.1 macallan val = DBRI_DTS_VO | DBRI_DTS_INS | DBRI_DTS_PRVOUT(16) | DBRI_PIPE(16);
1078 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_DTS, 0, val);
1079 1.1 macallan *(cmd++) = 0;
1080 1.1 macallan *(cmd++) = DBRI_TS_ANCHOR | DBRI_TS_NEXT(16);
1081 1.1 macallan
1082 1.1 macallan sc->sc_pipe[16].sdp = 1;
1083 1.1 macallan sc->sc_pipe[16].next = 16;
1084 1.1 macallan sc->sc_chi_pipe_in = 16;
1085 1.1 macallan sc->sc_chi_pipe_out = 16;
1086 1.1 macallan
1087 1.1 macallan switch (ms) {
1088 1.1 macallan case CHIslave:
1089 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_CHI, 0, DBRI_CHI_CHICM(0));
1090 1.1 macallan break;
1091 1.1 macallan case CHImaster:
1092 1.1 macallan clockrate = bpf * 8;
1093 1.1 macallan divisor = 12288 / clockrate;
1094 1.1 macallan
1095 1.1 macallan if (divisor > 255 || divisor * clockrate != 12288)
1096 1.20 macallan aprint_error_dev(sc->sc_dev,
1097 1.20 macallan "illegal bits-per-frame %d\n", bpf);
1098 1.1 macallan
1099 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_CHI, 0,
1100 1.1 macallan DBRI_CHI_CHICM(divisor) | DBRI_CHI_FD | DBRI_CHI_BPF(bpf));
1101 1.1 macallan break;
1102 1.1 macallan default:
1103 1.20 macallan aprint_error_dev(sc->sc_dev, "unknown value for ms!\n");
1104 1.1 macallan break;
1105 1.1 macallan }
1106 1.1 macallan
1107 1.1 macallan sc->sc_chi_bpf = bpf;
1108 1.1 macallan
1109 1.1 macallan /* CHI data mode */
1110 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_PAUSE, 0, 0);
1111 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_CDM, 0,
1112 1.1 macallan DBRI_CDM_XCE | DBRI_CDM_XEN | DBRI_CDM_REN);
1113 1.1 macallan
1114 1.1 macallan dbri_command_send(sc, cmd);
1115 1.1 macallan
1116 1.1 macallan return;
1117 1.1 macallan }
1118 1.1 macallan
1119 1.1 macallan /*
1120 1.1 macallan * pipe stuff
1121 1.1 macallan */
1122 1.11 macallan static void
1123 1.1 macallan pipe_setup(struct dbri_softc *sc, int pipe, int sdp)
1124 1.1 macallan {
1125 1.10 macallan DPRINTF("pipe setup: %d\n", pipe);
1126 1.1 macallan if (pipe < 0 || pipe >= DBRI_PIPE_MAX) {
1127 1.20 macallan aprint_error_dev(sc->sc_dev, "illegal pipe number %d\n",
1128 1.18 cegger pipe);
1129 1.1 macallan return;
1130 1.1 macallan }
1131 1.1 macallan
1132 1.1 macallan if ((sdp & 0xf800) != sdp)
1133 1.20 macallan aprint_error_dev(sc->sc_dev, "strange SDP value %d\n",
1134 1.14 macallan sdp);
1135 1.1 macallan
1136 1.1 macallan if (DBRI_SDP_MODE(sdp) == DBRI_SDP_FIXED &&
1137 1.1 macallan !(sdp & DBRI_SDP_TO_SER))
1138 1.1 macallan sdp |= DBRI_SDP_CHANGE;
1139 1.1 macallan
1140 1.1 macallan sdp |= DBRI_PIPE(pipe);
1141 1.1 macallan
1142 1.1 macallan sc->sc_pipe[pipe].sdp = sdp;
1143 1.1 macallan sc->sc_pipe[pipe].desc = -1;
1144 1.1 macallan
1145 1.1 macallan pipe_reset(sc, pipe);
1146 1.1 macallan
1147 1.1 macallan return;
1148 1.1 macallan }
1149 1.1 macallan
1150 1.11 macallan static void
1151 1.1 macallan pipe_reset(struct dbri_softc *sc, int pipe)
1152 1.1 macallan {
1153 1.1 macallan struct dbri_desc *dd;
1154 1.1 macallan int sdp;
1155 1.1 macallan int desc;
1156 1.25 tsutsui volatile uint32_t *cmd;
1157 1.1 macallan
1158 1.1 macallan if (pipe < 0 || pipe >= DBRI_PIPE_MAX) {
1159 1.20 macallan aprint_error_dev(sc->sc_dev, "illegal pipe number %d\n",
1160 1.18 cegger pipe);
1161 1.1 macallan return;
1162 1.1 macallan }
1163 1.1 macallan
1164 1.1 macallan sdp = sc->sc_pipe[pipe].sdp;
1165 1.1 macallan if (sdp == 0) {
1166 1.20 macallan aprint_error_dev(sc->sc_dev, "can not reset uninitialized pipe %d\n",
1167 1.18 cegger pipe);
1168 1.1 macallan return;
1169 1.1 macallan }
1170 1.1 macallan
1171 1.1 macallan cmd = dbri_command_lock(sc);
1172 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP, 0,
1173 1.1 macallan sdp | DBRI_SDP_CLEAR | DBRI_SDP_VALID_POINTER);
1174 1.1 macallan *(cmd++) = 0;
1175 1.1 macallan dbri_command_send(sc, cmd);
1176 1.1 macallan
1177 1.1 macallan desc = sc->sc_pipe[pipe].desc;
1178 1.1 macallan
1179 1.1 macallan dd = &sc->sc_desc[desc];
1180 1.5 blymn
1181 1.1 macallan dd->busy = 0;
1182 1.1 macallan
1183 1.12 macallan #if 0
1184 1.1 macallan if (dd->callback)
1185 1.17 ad softint_schedule(dd->softint);
1186 1.12 macallan #endif
1187 1.1 macallan
1188 1.1 macallan sc->sc_pipe[pipe].desc = -1;
1189 1.1 macallan
1190 1.1 macallan return;
1191 1.1 macallan }
1192 1.1 macallan
1193 1.11 macallan static void
1194 1.25 tsutsui pipe_receive_fixed(struct dbri_softc *sc, int pipe, volatile uint32_t *prec)
1195 1.1 macallan {
1196 1.1 macallan
1197 1.1 macallan if (pipe < DBRI_PIPE_MAX / 2 || pipe >= DBRI_PIPE_MAX) {
1198 1.20 macallan aprint_error_dev(sc->sc_dev, "illegal pipe number %d\n",
1199 1.18 cegger pipe);
1200 1.1 macallan return;
1201 1.1 macallan }
1202 1.1 macallan
1203 1.1 macallan if (DBRI_SDP_MODE(sc->sc_pipe[pipe].sdp) != DBRI_SDP_FIXED) {
1204 1.20 macallan aprint_error_dev(sc->sc_dev, "non-fixed pipe %d\n",
1205 1.1 macallan pipe);
1206 1.1 macallan return;
1207 1.1 macallan }
1208 1.1 macallan
1209 1.1 macallan if (sc->sc_pipe[pipe].sdp & DBRI_SDP_TO_SER) {
1210 1.20 macallan aprint_error_dev(sc->sc_dev, "can not receive on transmit pipe %d\b",
1211 1.18 cegger pipe);
1212 1.1 macallan return;
1213 1.1 macallan }
1214 1.1 macallan
1215 1.1 macallan sc->sc_pipe[pipe].prec = prec;
1216 1.1 macallan
1217 1.1 macallan return;
1218 1.1 macallan }
1219 1.1 macallan
1220 1.11 macallan static void
1221 1.25 tsutsui pipe_transmit_fixed(struct dbri_softc *sc, int pipe, uint32_t data)
1222 1.1 macallan {
1223 1.25 tsutsui volatile uint32_t *cmd;
1224 1.1 macallan
1225 1.1 macallan if (pipe < DBRI_PIPE_MAX / 2 || pipe >= DBRI_PIPE_MAX) {
1226 1.20 macallan aprint_error_dev(sc->sc_dev, "illegal pipe number %d\n",
1227 1.18 cegger pipe);
1228 1.1 macallan return;
1229 1.1 macallan }
1230 1.1 macallan
1231 1.1 macallan if (DBRI_SDP_MODE(sc->sc_pipe[pipe].sdp) == 0) {
1232 1.20 macallan aprint_error_dev(sc->sc_dev, "uninitialized pipe %d\n",
1233 1.18 cegger pipe);
1234 1.1 macallan return;
1235 1.1 macallan }
1236 1.1 macallan
1237 1.1 macallan if (DBRI_SDP_MODE(sc->sc_pipe[pipe].sdp) != DBRI_SDP_FIXED) {
1238 1.20 macallan aprint_error_dev(sc->sc_dev, "non-fixed pipe %d\n",
1239 1.12 macallan pipe);
1240 1.1 macallan return;
1241 1.1 macallan }
1242 1.1 macallan
1243 1.1 macallan if (!(sc->sc_pipe[pipe].sdp & DBRI_SDP_TO_SER)) {
1244 1.20 macallan aprint_error_dev(sc->sc_dev, "called on receive pipe %d\n",
1245 1.18 cegger pipe);
1246 1.1 macallan return;
1247 1.1 macallan }
1248 1.1 macallan
1249 1.1 macallan if (sc->sc_pipe[pipe].sdp & DBRI_SDP_MSB)
1250 1.1 macallan data = reverse_bytes(data, sc->sc_pipe[pipe].length);
1251 1.1 macallan
1252 1.1 macallan cmd = dbri_command_lock(sc);
1253 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_SSP, 0, pipe);
1254 1.1 macallan *(cmd++) = data;
1255 1.1 macallan
1256 1.1 macallan dbri_command_send(sc, cmd);
1257 1.1 macallan
1258 1.1 macallan return;
1259 1.1 macallan }
1260 1.1 macallan
1261 1.11 macallan static void
1262 1.14 macallan setup_ring_xmit(struct dbri_softc *sc, int pipe, int which, int num, int blksz,
1263 1.1 macallan void (*callback)(void *), void *callback_args)
1264 1.1 macallan {
1265 1.25 tsutsui volatile uint32_t *cmd;
1266 1.1 macallan int x, i;
1267 1.1 macallan int td;
1268 1.1 macallan int td_first, td_last;
1269 1.1 macallan bus_addr_t dmabuf, dmabase;
1270 1.1 macallan struct dbri_desc *dd = &sc->sc_desc[which];
1271 1.1 macallan
1272 1.14 macallan switch (pipe) {
1273 1.14 macallan case 4:
1274 1.14 macallan /* output, offset 0 */
1275 1.14 macallan break;
1276 1.14 macallan default:
1277 1.14 macallan aprint_error("%s: illegal pipe number (%d)\n",
1278 1.14 macallan __func__, pipe);
1279 1.14 macallan return;
1280 1.14 macallan }
1281 1.14 macallan
1282 1.1 macallan td = 0;
1283 1.1 macallan td_first = td_last = -1;
1284 1.1 macallan
1285 1.14 macallan if (sc->sc_pipe[pipe].sdp == 0) {
1286 1.20 macallan aprint_error_dev(sc->sc_dev, "uninitialized pipe %d\n",
1287 1.18 cegger pipe);
1288 1.1 macallan return;
1289 1.1 macallan }
1290 1.1 macallan
1291 1.14 macallan dmabuf = dd->dmabase;
1292 1.14 macallan dmabase = sc->sc_dmabase;
1293 1.14 macallan td = 0;
1294 1.14 macallan
1295 1.14 macallan for (i = 0; i < (num - 1); i++) {
1296 1.14 macallan
1297 1.14 macallan sc->sc_dma->xmit[i].flags = TX_BCNT(blksz)
1298 1.14 macallan | TX_EOF | TX_BINT;
1299 1.14 macallan sc->sc_dma->xmit[i].ba = dmabuf;
1300 1.14 macallan sc->sc_dma->xmit[i].nda = dmabase + dbri_dma_off(xmit, i + 1);
1301 1.14 macallan sc->sc_dma->xmit[i].status = 0;
1302 1.14 macallan
1303 1.14 macallan td_last = td;
1304 1.14 macallan dmabuf += blksz;
1305 1.14 macallan }
1306 1.14 macallan
1307 1.14 macallan sc->sc_dma->xmit[i].flags = TX_BCNT(blksz) | TX_EOF | TX_BINT;
1308 1.14 macallan
1309 1.14 macallan sc->sc_dma->xmit[i].ba = dmabuf;
1310 1.14 macallan sc->sc_dma->xmit[i].nda = dmabase + dbri_dma_off(xmit, 0);
1311 1.14 macallan sc->sc_dma->xmit[i].status = 0;
1312 1.14 macallan
1313 1.14 macallan dd->callback = callback;
1314 1.14 macallan dd->callback_args = callback_args;
1315 1.14 macallan
1316 1.17 ad x = splsched();
1317 1.14 macallan
1318 1.14 macallan /* the pipe shouldn't be active */
1319 1.14 macallan if (pipe_active(sc, pipe)) {
1320 1.14 macallan aprint_error("pipe active (CDP)\n");
1321 1.14 macallan /* pipe is already active */
1322 1.14 macallan #if 0
1323 1.14 macallan td_last = sc->sc_pipe[pipe].desc;
1324 1.14 macallan while (sc->sc_desc[td_last].next != -1)
1325 1.14 macallan td_last = sc->sc_desc[td_last].next;
1326 1.14 macallan
1327 1.14 macallan sc->sc_desc[td_last].next = td_first;
1328 1.14 macallan sc->sc_dma->desc[td_last].nda =
1329 1.14 macallan sc->sc_dmabase + dbri_dma_off(desc, td_first);
1330 1.14 macallan
1331 1.14 macallan cmd = dbri_command_lock(sc);
1332 1.14 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_CDP, 0, pipe);
1333 1.14 macallan dbri_command_send(sc, cmd);
1334 1.14 macallan #endif
1335 1.14 macallan } else {
1336 1.14 macallan /*
1337 1.14 macallan * pipe isn't active - issue an SDP command to start our
1338 1.14 macallan * chain of TDs running
1339 1.14 macallan */
1340 1.14 macallan sc->sc_pipe[pipe].desc = which;
1341 1.14 macallan cmd = dbri_command_lock(sc);
1342 1.14 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP, 0,
1343 1.14 macallan sc->sc_pipe[pipe].sdp |
1344 1.14 macallan DBRI_SDP_VALID_POINTER |
1345 1.14 macallan DBRI_SDP_EVERY |
1346 1.14 macallan DBRI_SDP_CLEAR);
1347 1.14 macallan *(cmd++) = sc->sc_dmabase + dbri_dma_off(xmit, 0);
1348 1.14 macallan dbri_command_send(sc, cmd);
1349 1.14 macallan DPRINTF("%s: starting DMA\n", __func__);
1350 1.14 macallan }
1351 1.14 macallan
1352 1.14 macallan splx(x);
1353 1.14 macallan
1354 1.14 macallan return;
1355 1.14 macallan }
1356 1.14 macallan
1357 1.14 macallan static void
1358 1.14 macallan setup_ring_recv(struct dbri_softc *sc, int pipe, int which, int num, int blksz,
1359 1.14 macallan void (*callback)(void *), void *callback_args)
1360 1.14 macallan {
1361 1.25 tsutsui volatile uint32_t *cmd;
1362 1.14 macallan int x, i;
1363 1.14 macallan int td_first, td_last;
1364 1.14 macallan bus_addr_t dmabuf, dmabase;
1365 1.14 macallan struct dbri_desc *dd = &sc->sc_desc[which];
1366 1.14 macallan
1367 1.14 macallan switch (pipe) {
1368 1.14 macallan case 6:
1369 1.14 macallan break;
1370 1.14 macallan default:
1371 1.14 macallan aprint_error("%s: illegal pipe number (%d)\n",
1372 1.14 macallan __func__, pipe);
1373 1.14 macallan return;
1374 1.14 macallan }
1375 1.14 macallan
1376 1.14 macallan td_first = td_last = -1;
1377 1.14 macallan
1378 1.1 macallan if (sc->sc_pipe[pipe].sdp == 0) {
1379 1.20 macallan aprint_error_dev(sc->sc_dev, "uninitialized pipe %d\n",
1380 1.18 cegger pipe);
1381 1.1 macallan return;
1382 1.1 macallan }
1383 1.1 macallan
1384 1.1 macallan dmabuf = dd->dmabase;
1385 1.1 macallan dmabase = sc->sc_dmabase;
1386 1.1 macallan
1387 1.14 macallan for (i = 0; i < (num - 1); i++) {
1388 1.1 macallan
1389 1.14 macallan sc->sc_dma->recv[i].flags = RX_BSIZE(blksz) | RX_FINAL;
1390 1.14 macallan sc->sc_dma->recv[i].ba = dmabuf;
1391 1.14 macallan sc->sc_dma->recv[i].nda = dmabase + dbri_dma_off(recv, i + 1);
1392 1.14 macallan sc->sc_dma->recv[i].status = RX_EOF;
1393 1.1 macallan
1394 1.14 macallan td_last = i;
1395 1.1 macallan dmabuf += blksz;
1396 1.1 macallan }
1397 1.5 blymn
1398 1.14 macallan sc->sc_dma->recv[i].flags = RX_BSIZE(blksz) | RX_FINAL;
1399 1.14 macallan
1400 1.14 macallan sc->sc_dma->recv[i].ba = dmabuf;
1401 1.14 macallan sc->sc_dma->recv[i].nda = dmabase + dbri_dma_off(recv, 0);
1402 1.14 macallan sc->sc_dma->recv[i].status = RX_EOF;
1403 1.5 blymn
1404 1.12 macallan dd->callback = callback;
1405 1.12 macallan dd->callback_args = callback_args;
1406 1.1 macallan
1407 1.17 ad x = splsched();
1408 1.1 macallan
1409 1.1 macallan /* the pipe shouldn't be active */
1410 1.1 macallan if (pipe_active(sc, pipe)) {
1411 1.10 macallan aprint_error("pipe active (CDP)\n");
1412 1.1 macallan /* pipe is already active */
1413 1.12 macallan #if 0
1414 1.1 macallan td_last = sc->sc_pipe[pipe].desc;
1415 1.1 macallan while (sc->sc_desc[td_last].next != -1)
1416 1.1 macallan td_last = sc->sc_desc[td_last].next;
1417 1.1 macallan
1418 1.1 macallan sc->sc_desc[td_last].next = td_first;
1419 1.1 macallan sc->sc_dma->desc[td_last].nda =
1420 1.1 macallan sc->sc_dmabase + dbri_dma_off(desc, td_first);
1421 1.1 macallan
1422 1.1 macallan cmd = dbri_command_lock(sc);
1423 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_CDP, 0, pipe);
1424 1.1 macallan dbri_command_send(sc, cmd);
1425 1.12 macallan #endif
1426 1.1 macallan } else {
1427 1.1 macallan /*
1428 1.1 macallan * pipe isn't active - issue an SDP command to start our
1429 1.1 macallan * chain of TDs running
1430 1.1 macallan */
1431 1.1 macallan sc->sc_pipe[pipe].desc = which;
1432 1.1 macallan cmd = dbri_command_lock(sc);
1433 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP, 0,
1434 1.1 macallan sc->sc_pipe[pipe].sdp |
1435 1.1 macallan DBRI_SDP_VALID_POINTER |
1436 1.1 macallan DBRI_SDP_EVERY |
1437 1.1 macallan DBRI_SDP_CLEAR);
1438 1.14 macallan *(cmd++) = sc->sc_dmabase + dbri_dma_off(recv, 0);
1439 1.1 macallan dbri_command_send(sc, cmd);
1440 1.14 macallan DPRINTF("%s: starting DMA\n", __func__);
1441 1.1 macallan }
1442 1.1 macallan
1443 1.1 macallan splx(x);
1444 1.1 macallan
1445 1.1 macallan return;
1446 1.1 macallan }
1447 1.1 macallan
1448 1.11 macallan static void
1449 1.1 macallan pipe_ts_link(struct dbri_softc *sc, int pipe, enum io dir, int basepipe,
1450 1.1 macallan int len, int cycle)
1451 1.1 macallan {
1452 1.25 tsutsui volatile uint32_t *cmd;
1453 1.1 macallan int prevpipe, nextpipe;
1454 1.1 macallan int val;
1455 1.1 macallan
1456 1.14 macallan DPRINTF("%s: %d\n", __func__, pipe);
1457 1.1 macallan if (pipe < 0 || pipe >= DBRI_PIPE_MAX ||
1458 1.1 macallan basepipe < 0 || basepipe >= DBRI_PIPE_MAX) {
1459 1.20 macallan aprint_error_dev(sc->sc_dev, "illegal pipe numbers (%d, %d)\n",
1460 1.18 cegger pipe, basepipe);
1461 1.1 macallan return;
1462 1.1 macallan }
1463 1.1 macallan
1464 1.1 macallan if (sc->sc_pipe[pipe].sdp == 0 || sc->sc_pipe[basepipe].sdp == 0) {
1465 1.20 macallan aprint_error_dev(sc->sc_dev, "uninitialized pipe (%d, %d)\n",
1466 1.18 cegger pipe, basepipe);
1467 1.1 macallan return;
1468 1.1 macallan }
1469 1.1 macallan
1470 1.1 macallan if (basepipe == 16 && dir == PIPEoutput && cycle == 0)
1471 1.1 macallan cycle = sc->sc_chi_bpf;
1472 1.1 macallan
1473 1.1 macallan if (basepipe == pipe)
1474 1.1 macallan prevpipe = nextpipe = pipe;
1475 1.1 macallan else {
1476 1.1 macallan if (basepipe == 16) {
1477 1.1 macallan if (dir == PIPEinput) {
1478 1.1 macallan prevpipe = sc->sc_chi_pipe_in;
1479 1.1 macallan } else {
1480 1.1 macallan prevpipe = sc->sc_chi_pipe_out;
1481 1.1 macallan }
1482 1.1 macallan } else
1483 1.1 macallan prevpipe = basepipe;
1484 1.1 macallan
1485 1.1 macallan nextpipe = sc->sc_pipe[prevpipe].next;
1486 1.1 macallan
1487 1.1 macallan while (sc->sc_pipe[nextpipe].cycle < cycle &&
1488 1.1 macallan sc->sc_pipe[nextpipe].next != basepipe) {
1489 1.1 macallan prevpipe = nextpipe;
1490 1.1 macallan nextpipe = sc->sc_pipe[nextpipe].next;
1491 1.1 macallan }
1492 1.1 macallan }
1493 1.1 macallan
1494 1.1 macallan if (prevpipe == 16) {
1495 1.1 macallan if (dir == PIPEinput) {
1496 1.1 macallan sc->sc_chi_pipe_in = pipe;
1497 1.1 macallan } else {
1498 1.1 macallan sc->sc_chi_pipe_out = pipe;
1499 1.1 macallan }
1500 1.1 macallan } else
1501 1.1 macallan sc->sc_pipe[prevpipe].next = pipe;
1502 1.1 macallan
1503 1.1 macallan sc->sc_pipe[pipe].next = nextpipe;
1504 1.1 macallan sc->sc_pipe[pipe].cycle = cycle;
1505 1.1 macallan sc->sc_pipe[pipe].length = len;
1506 1.1 macallan
1507 1.1 macallan cmd = dbri_command_lock(sc);
1508 1.1 macallan
1509 1.1 macallan switch (dir) {
1510 1.1 macallan case PIPEinput:
1511 1.1 macallan val = DBRI_DTS_VI | DBRI_DTS_INS | DBRI_DTS_PRVIN(prevpipe);
1512 1.1 macallan val |= pipe;
1513 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_DTS, 0, val);
1514 1.1 macallan *(cmd++) = DBRI_TS_LEN(len) | DBRI_TS_CYCLE(cycle) |
1515 1.1 macallan DBRI_TS_NEXT(nextpipe);
1516 1.1 macallan *(cmd++) = 0;
1517 1.1 macallan break;
1518 1.1 macallan case PIPEoutput:
1519 1.1 macallan val = DBRI_DTS_VO | DBRI_DTS_INS | DBRI_DTS_PRVOUT(prevpipe);
1520 1.1 macallan val |= pipe;
1521 1.1 macallan *(cmd++) = DBRI_CMD(DBRI_COMMAND_DTS, 0, val);
1522 1.1 macallan *(cmd++) = 0;
1523 1.1 macallan *(cmd++) = DBRI_TS_LEN(len) | DBRI_TS_CYCLE(cycle) |
1524 1.1 macallan DBRI_TS_NEXT(nextpipe);
1525 1.1 macallan break;
1526 1.1 macallan default:
1527 1.10 macallan DPRINTF("%s: should not have happened!\n",
1528 1.20 macallan device_xname(sc->sc_dev));
1529 1.1 macallan break;
1530 1.1 macallan }
1531 1.1 macallan
1532 1.1 macallan dbri_command_send(sc, cmd);
1533 1.1 macallan
1534 1.1 macallan return;
1535 1.1 macallan }
1536 1.1 macallan
1537 1.11 macallan static int
1538 1.1 macallan pipe_active(struct dbri_softc *sc, int pipe)
1539 1.1 macallan {
1540 1.1 macallan
1541 1.1 macallan return (sc->sc_pipe[pipe].desc != -1);
1542 1.1 macallan }
1543 1.1 macallan
1544 1.1 macallan /*
1545 1.1 macallan * subroutines required to interface with audio(9)
1546 1.1 macallan */
1547 1.1 macallan
1548 1.11 macallan static int
1549 1.1 macallan dbri_query_encoding(void *hdl, struct audio_encoding *ae)
1550 1.1 macallan {
1551 1.1 macallan
1552 1.1 macallan switch (ae->index) {
1553 1.1 macallan case 0:
1554 1.1 macallan strcpy(ae->name, AudioEulinear);
1555 1.1 macallan ae->encoding = AUDIO_ENCODING_ULINEAR;
1556 1.1 macallan ae->precision = 8;
1557 1.11 macallan ae->flags = 0;
1558 1.1 macallan break;
1559 1.1 macallan case 1:
1560 1.1 macallan strcpy(ae->name, AudioEmulaw);
1561 1.1 macallan ae->encoding = AUDIO_ENCODING_ULAW;
1562 1.1 macallan ae->precision = 8;
1563 1.1 macallan ae->flags = 0;
1564 1.1 macallan break;
1565 1.1 macallan case 2:
1566 1.1 macallan strcpy(ae->name, AudioEalaw);
1567 1.1 macallan ae->encoding = AUDIO_ENCODING_ALAW;
1568 1.1 macallan ae->precision = 8;
1569 1.1 macallan ae->flags = 0;
1570 1.1 macallan break;
1571 1.1 macallan case 3:
1572 1.1 macallan strcpy(ae->name, AudioEslinear);
1573 1.1 macallan ae->encoding = AUDIO_ENCODING_SLINEAR;
1574 1.1 macallan ae->precision = 8;
1575 1.1 macallan ae->flags = AUDIO_ENCODINGFLAG_EMULATED;
1576 1.1 macallan break;
1577 1.1 macallan case 4:
1578 1.1 macallan strcpy(ae->name, AudioEslinear_le);
1579 1.1 macallan ae->encoding = AUDIO_ENCODING_SLINEAR_LE;
1580 1.1 macallan ae->precision = 16;
1581 1.1 macallan ae->flags = AUDIO_ENCODINGFLAG_EMULATED;
1582 1.1 macallan break;
1583 1.1 macallan case 5:
1584 1.1 macallan strcpy(ae->name, AudioEulinear_le);
1585 1.1 macallan ae->encoding = AUDIO_ENCODING_ULINEAR_LE;
1586 1.1 macallan ae->precision = 16;
1587 1.1 macallan ae->flags = AUDIO_ENCODINGFLAG_EMULATED;
1588 1.1 macallan break;
1589 1.1 macallan case 6:
1590 1.1 macallan strcpy(ae->name, AudioEslinear_be);
1591 1.1 macallan ae->encoding = AUDIO_ENCODING_SLINEAR_BE;
1592 1.1 macallan ae->precision = 16;
1593 1.1 macallan ae->flags = 0;
1594 1.1 macallan break;
1595 1.1 macallan case 7:
1596 1.1 macallan strcpy(ae->name, AudioEulinear_be);
1597 1.1 macallan ae->encoding = AUDIO_ENCODING_ULINEAR_BE;
1598 1.1 macallan ae->precision = 16;
1599 1.11 macallan ae->flags = AUDIO_ENCODINGFLAG_EMULATED;
1600 1.11 macallan break;
1601 1.11 macallan case 8:
1602 1.11 macallan strcpy(ae->name, AudioEslinear);
1603 1.11 macallan ae->encoding = AUDIO_ENCODING_SLINEAR;
1604 1.11 macallan ae->precision = 16;
1605 1.1 macallan ae->flags = 0;
1606 1.1 macallan break;
1607 1.1 macallan default:
1608 1.1 macallan return (EINVAL);
1609 1.1 macallan }
1610 1.1 macallan
1611 1.1 macallan return (0);
1612 1.1 macallan }
1613 1.1 macallan
1614 1.11 macallan static int
1615 1.1 macallan dbri_set_params(void *hdl, int setmode, int usemode,
1616 1.1 macallan struct audio_params *play, struct audio_params *rec,
1617 1.1 macallan stream_filter_list_t *pfil, stream_filter_list_t *rfil)
1618 1.1 macallan {
1619 1.1 macallan struct dbri_softc *sc = hdl;
1620 1.11 macallan int rate;
1621 1.11 macallan audio_params_t *p = NULL;
1622 1.11 macallan stream_filter_list_t *fil;
1623 1.11 macallan int mode;
1624 1.11 macallan
1625 1.11 macallan /*
1626 1.11 macallan * This device only has one clock, so make the sample rates match.
1627 1.11 macallan */
1628 1.11 macallan if (play->sample_rate != rec->sample_rate &&
1629 1.11 macallan usemode == (AUMODE_PLAY | AUMODE_RECORD)) {
1630 1.11 macallan if (setmode == AUMODE_PLAY) {
1631 1.11 macallan rec->sample_rate = play->sample_rate;
1632 1.11 macallan setmode |= AUMODE_RECORD;
1633 1.11 macallan } else if (setmode == AUMODE_RECORD) {
1634 1.11 macallan play->sample_rate = rec->sample_rate;
1635 1.11 macallan setmode |= AUMODE_PLAY;
1636 1.11 macallan } else
1637 1.11 macallan return EINVAL;
1638 1.11 macallan }
1639 1.11 macallan
1640 1.11 macallan for (mode = AUMODE_RECORD; mode != -1;
1641 1.11 macallan mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1) {
1642 1.11 macallan if ((setmode & mode) == 0)
1643 1.11 macallan continue;
1644 1.11 macallan
1645 1.11 macallan p = mode == AUMODE_PLAY ? play : rec;
1646 1.11 macallan if (p->sample_rate < 4000 || p->sample_rate > 50000) {
1647 1.11 macallan DPRINTF("dbri_set_params: invalid rate %d\n",
1648 1.11 macallan p->sample_rate);
1649 1.11 macallan return EINVAL;
1650 1.11 macallan }
1651 1.11 macallan
1652 1.11 macallan fil = mode == AUMODE_PLAY ? pfil : rfil;
1653 1.14 macallan DPRINTF("requested enc: %d rate: %d prec: %d chan: %d\n", p->encoding,
1654 1.11 macallan p->sample_rate, p->precision, p->channels);
1655 1.11 macallan if (auconv_set_converter(dbri_formats, DBRI_NFORMATS,
1656 1.11 macallan mode, p, true, fil) < 0) {
1657 1.15 macallan aprint_debug("dbri_set_params: auconv_set_converter failed\n");
1658 1.11 macallan return EINVAL;
1659 1.11 macallan }
1660 1.11 macallan if (fil->req_size > 0)
1661 1.11 macallan p = &fil->filters[0].param;
1662 1.11 macallan }
1663 1.11 macallan
1664 1.11 macallan if (p == NULL) {
1665 1.11 macallan DPRINTF("dbri_set_params: no parameters to set\n");
1666 1.11 macallan return 0;
1667 1.11 macallan }
1668 1.1 macallan
1669 1.14 macallan DPRINTF("native enc: %d rate: %d prec: %d chan: %d\n", p->encoding,
1670 1.11 macallan p->sample_rate, p->precision, p->channels);
1671 1.1 macallan
1672 1.11 macallan for (rate = 0; CS4215_FREQ[rate].freq; rate++)
1673 1.11 macallan if (CS4215_FREQ[rate].freq == p->sample_rate)
1674 1.1 macallan break;
1675 1.1 macallan
1676 1.11 macallan if (CS4215_FREQ[rate].freq == 0)
1677 1.1 macallan return (EINVAL);
1678 1.1 macallan
1679 1.1 macallan /* set frequency */
1680 1.9 macallan sc->sc_mm.c.bcontrol[1] &= ~0x38;
1681 1.11 macallan sc->sc_mm.c.bcontrol[1] |= CS4215_FREQ[rate].csval;
1682 1.9 macallan sc->sc_mm.c.bcontrol[2] &= ~0x70;
1683 1.11 macallan sc->sc_mm.c.bcontrol[2] |= CS4215_FREQ[rate].xtal;
1684 1.1 macallan
1685 1.11 macallan switch (p->encoding) {
1686 1.1 macallan case AUDIO_ENCODING_ULAW:
1687 1.9 macallan sc->sc_mm.c.bcontrol[1] &= ~3;
1688 1.9 macallan sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_ULAW;
1689 1.1 macallan break;
1690 1.1 macallan case AUDIO_ENCODING_ALAW:
1691 1.9 macallan sc->sc_mm.c.bcontrol[1] &= ~3;
1692 1.9 macallan sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_ALAW;
1693 1.1 macallan break;
1694 1.1 macallan case AUDIO_ENCODING_ULINEAR:
1695 1.9 macallan sc->sc_mm.c.bcontrol[1] &= ~3;
1696 1.11 macallan if (p->precision == 8) {
1697 1.9 macallan sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_LINEAR8;
1698 1.1 macallan } else {
1699 1.9 macallan sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_LINEAR16;
1700 1.1 macallan }
1701 1.1 macallan break;
1702 1.1 macallan case AUDIO_ENCODING_SLINEAR_BE:
1703 1.11 macallan case AUDIO_ENCODING_SLINEAR:
1704 1.9 macallan sc->sc_mm.c.bcontrol[1] &= ~3;
1705 1.9 macallan sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_LINEAR16;
1706 1.1 macallan break;
1707 1.1 macallan }
1708 1.1 macallan
1709 1.11 macallan switch (p->channels) {
1710 1.1 macallan case 1:
1711 1.9 macallan sc->sc_mm.c.bcontrol[1] &= ~CS4215_DFR_STEREO;
1712 1.1 macallan break;
1713 1.1 macallan case 2:
1714 1.9 macallan sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_STEREO;
1715 1.1 macallan break;
1716 1.1 macallan }
1717 1.1 macallan
1718 1.1 macallan return (0);
1719 1.1 macallan }
1720 1.1 macallan
1721 1.11 macallan static int
1722 1.1 macallan dbri_round_blocksize(void *hdl, int bs, int mode,
1723 1.1 macallan const audio_params_t *param)
1724 1.1 macallan {
1725 1.1 macallan
1726 1.14 macallan /* DBRI DMA segment size, rounded down to 32bit alignment */
1727 1.5 blymn return 0x1ffc;
1728 1.1 macallan }
1729 1.1 macallan
1730 1.11 macallan static int
1731 1.1 macallan dbri_halt_output(void *hdl)
1732 1.1 macallan {
1733 1.1 macallan struct dbri_softc *sc = hdl;
1734 1.1 macallan
1735 1.14 macallan if (!sc->sc_playing)
1736 1.14 macallan return 0;
1737 1.14 macallan
1738 1.13 macallan sc->sc_playing = 0;
1739 1.1 macallan pipe_reset(sc, 4);
1740 1.1 macallan return (0);
1741 1.1 macallan }
1742 1.1 macallan
1743 1.11 macallan static int
1744 1.1 macallan dbri_getdev(void *hdl, struct audio_device *ret)
1745 1.1 macallan {
1746 1.1 macallan
1747 1.1 macallan *ret = dbri_device;
1748 1.1 macallan return (0);
1749 1.1 macallan }
1750 1.1 macallan
1751 1.11 macallan static int
1752 1.1 macallan dbri_set_port(void *hdl, mixer_ctrl_t *mc)
1753 1.1 macallan {
1754 1.1 macallan struct dbri_softc *sc = hdl;
1755 1.1 macallan int latt = sc->sc_latt, ratt = sc->sc_ratt;
1756 1.1 macallan
1757 1.1 macallan switch (mc->dev) {
1758 1.1 macallan case DBRI_VOL_OUTPUT: /* master volume */
1759 1.1 macallan latt = (latt & 0xc0) | (63 -
1760 1.1 macallan min(mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] >> 2, 63));
1761 1.5 blymn ratt = (ratt & 0xc0) | (63 -
1762 1.5 blymn min(mc->un.value.level[AUDIO_MIXER_LEVEL_RIGHT] >> 2, 63));
1763 1.1 macallan break;
1764 1.1 macallan case DBRI_ENABLE_MONO: /* built-in speaker */
1765 1.1 macallan if (mc->un.ord == 1) {
1766 1.1 macallan ratt |= CS4215_SE;
1767 1.1 macallan } else
1768 1.1 macallan ratt &= ~CS4215_SE;
1769 1.1 macallan break;
1770 1.1 macallan case DBRI_ENABLE_HEADPHONE: /* headphones output */
1771 1.1 macallan if (mc->un.ord == 1) {
1772 1.1 macallan latt |= CS4215_HE;
1773 1.1 macallan } else
1774 1.1 macallan latt &= ~CS4215_HE;
1775 1.1 macallan break;
1776 1.1 macallan case DBRI_ENABLE_LINE: /* line out */
1777 1.1 macallan if (mc->un.ord == 1) {
1778 1.1 macallan latt |= CS4215_LE;
1779 1.1 macallan } else
1780 1.1 macallan latt &= ~CS4215_LE;
1781 1.1 macallan break;
1782 1.13 macallan case DBRI_VOL_MONITOR:
1783 1.13 macallan if (mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] ==
1784 1.13 macallan sc->sc_monitor)
1785 1.13 macallan return 0;
1786 1.13 macallan sc->sc_monitor = mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT];
1787 1.13 macallan break;
1788 1.13 macallan case DBRI_INPUT_GAIN:
1789 1.13 macallan sc->sc_linp = mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT];
1790 1.13 macallan sc->sc_rinp = mc->un.value.level[AUDIO_MIXER_LEVEL_RIGHT];
1791 1.13 macallan break;
1792 1.13 macallan case DBRI_INPUT_SELECT:
1793 1.13 macallan if (mc->un.mask == sc->sc_input)
1794 1.13 macallan return 0;
1795 1.13 macallan sc->sc_input = mc->un.mask;
1796 1.13 macallan break;
1797 1.1 macallan }
1798 1.5 blymn
1799 1.1 macallan sc->sc_latt = latt;
1800 1.1 macallan sc->sc_ratt = ratt;
1801 1.1 macallan
1802 1.1 macallan mmcodec_setgain(sc, 0);
1803 1.1 macallan
1804 1.1 macallan return (0);
1805 1.1 macallan }
1806 1.1 macallan
1807 1.11 macallan static int
1808 1.1 macallan dbri_get_port(void *hdl, mixer_ctrl_t *mc)
1809 1.1 macallan {
1810 1.1 macallan struct dbri_softc *sc = hdl;
1811 1.1 macallan
1812 1.1 macallan switch (mc->dev) {
1813 1.1 macallan case DBRI_VOL_OUTPUT: /* master volume */
1814 1.5 blymn mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] =
1815 1.1 macallan (63 - (sc->sc_latt & 0x3f)) << 2;
1816 1.1 macallan mc->un.value.level[AUDIO_MIXER_LEVEL_RIGHT] =
1817 1.1 macallan (63 - (sc->sc_ratt & 0x3f)) << 2;
1818 1.1 macallan return (0);
1819 1.1 macallan case DBRI_ENABLE_MONO: /* built-in speaker */
1820 1.1 macallan mc->un.ord = (sc->sc_ratt & CS4215_SE) ? 1 : 0;
1821 1.1 macallan return 0;
1822 1.1 macallan case DBRI_ENABLE_HEADPHONE: /* headphones output */
1823 1.1 macallan mc->un.ord = (sc->sc_latt & CS4215_HE) ? 1 : 0;
1824 1.1 macallan return 0;
1825 1.1 macallan case DBRI_ENABLE_LINE: /* line out */
1826 1.1 macallan mc->un.ord = (sc->sc_latt & CS4215_LE) ? 1 : 0;
1827 1.1 macallan return 0;
1828 1.13 macallan case DBRI_VOL_MONITOR:
1829 1.13 macallan mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] = sc->sc_monitor;
1830 1.13 macallan return 0;
1831 1.13 macallan case DBRI_INPUT_GAIN:
1832 1.13 macallan mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] = sc->sc_linp;
1833 1.13 macallan mc->un.value.level[AUDIO_MIXER_LEVEL_RIGHT] = sc->sc_rinp;
1834 1.13 macallan return 0;
1835 1.13 macallan case DBRI_INPUT_SELECT:
1836 1.13 macallan mc->un.mask = sc->sc_input;
1837 1.13 macallan return 0;
1838 1.1 macallan }
1839 1.1 macallan return (EINVAL);
1840 1.1 macallan }
1841 1.1 macallan
1842 1.11 macallan static int
1843 1.1 macallan dbri_query_devinfo(void *hdl, mixer_devinfo_t *di)
1844 1.1 macallan {
1845 1.1 macallan
1846 1.1 macallan switch (di->index) {
1847 1.1 macallan case DBRI_MONITOR_CLASS:
1848 1.1 macallan di->mixer_class = DBRI_MONITOR_CLASS;
1849 1.1 macallan strcpy(di->label.name, AudioCmonitor);
1850 1.1 macallan di->type = AUDIO_MIXER_CLASS;
1851 1.1 macallan di->next = di->prev = AUDIO_MIXER_LAST;
1852 1.1 macallan return 0;
1853 1.13 macallan case DBRI_OUTPUT_CLASS:
1854 1.13 macallan di->mixer_class = DBRI_OUTPUT_CLASS;
1855 1.13 macallan strcpy(di->label.name, AudioCoutputs);
1856 1.13 macallan di->type = AUDIO_MIXER_CLASS;
1857 1.13 macallan di->next = di->prev = AUDIO_MIXER_LAST;
1858 1.13 macallan return 0;
1859 1.13 macallan case DBRI_INPUT_CLASS:
1860 1.13 macallan di->mixer_class = DBRI_INPUT_CLASS;
1861 1.13 macallan strcpy(di->label.name, AudioCinputs);
1862 1.13 macallan di->type = AUDIO_MIXER_CLASS;
1863 1.13 macallan di->next = di->prev = AUDIO_MIXER_LAST;
1864 1.13 macallan return 0;
1865 1.1 macallan case DBRI_VOL_OUTPUT: /* master volume */
1866 1.13 macallan di->mixer_class = DBRI_OUTPUT_CLASS;
1867 1.1 macallan di->next = di->prev = AUDIO_MIXER_LAST;
1868 1.1 macallan strcpy(di->label.name, AudioNmaster);
1869 1.1 macallan di->type = AUDIO_MIXER_VALUE;
1870 1.1 macallan di->un.v.num_channels = 2;
1871 1.29 macallan di->un.v.delta = 16;
1872 1.1 macallan strcpy(di->un.v.units.name, AudioNvolume);
1873 1.1 macallan return (0);
1874 1.13 macallan case DBRI_INPUT_GAIN: /* input gain */
1875 1.13 macallan di->mixer_class = DBRI_INPUT_CLASS;
1876 1.13 macallan di->next = di->prev = AUDIO_MIXER_LAST;
1877 1.13 macallan strcpy(di->label.name, AudioNrecord);
1878 1.13 macallan di->type = AUDIO_MIXER_VALUE;
1879 1.13 macallan di->un.v.num_channels = 2;
1880 1.13 macallan strcpy(di->un.v.units.name, AudioNvolume);
1881 1.13 macallan return (0);
1882 1.13 macallan case DBRI_VOL_MONITOR: /* monitor volume */
1883 1.13 macallan di->mixer_class = DBRI_MONITOR_CLASS;
1884 1.13 macallan di->next = di->prev = AUDIO_MIXER_LAST;
1885 1.13 macallan strcpy(di->label.name, AudioNmonitor);
1886 1.13 macallan di->type = AUDIO_MIXER_VALUE;
1887 1.13 macallan di->un.v.num_channels = 1;
1888 1.13 macallan strcpy(di->un.v.units.name, AudioNvolume);
1889 1.13 macallan return (0);
1890 1.1 macallan case DBRI_ENABLE_MONO: /* built-in speaker */
1891 1.13 macallan di->mixer_class = DBRI_OUTPUT_CLASS;
1892 1.1 macallan di->next = di->prev = AUDIO_MIXER_LAST;
1893 1.1 macallan strcpy(di->label.name, AudioNmono);
1894 1.1 macallan di->type = AUDIO_MIXER_ENUM;
1895 1.1 macallan di->un.e.num_mem = 2;
1896 1.1 macallan strcpy(di->un.e.member[0].label.name, AudioNoff);
1897 1.1 macallan di->un.e.member[0].ord = 0;
1898 1.1 macallan strcpy(di->un.e.member[1].label.name, AudioNon);
1899 1.1 macallan di->un.e.member[1].ord = 1;
1900 1.1 macallan return (0);
1901 1.1 macallan case DBRI_ENABLE_HEADPHONE: /* headphones output */
1902 1.13 macallan di->mixer_class = DBRI_OUTPUT_CLASS;
1903 1.1 macallan di->next = di->prev = AUDIO_MIXER_LAST;
1904 1.1 macallan strcpy(di->label.name, AudioNheadphone);
1905 1.1 macallan di->type = AUDIO_MIXER_ENUM;
1906 1.1 macallan di->un.e.num_mem = 2;
1907 1.1 macallan strcpy(di->un.e.member[0].label.name, AudioNoff);
1908 1.1 macallan di->un.e.member[0].ord = 0;
1909 1.1 macallan strcpy(di->un.e.member[1].label.name, AudioNon);
1910 1.1 macallan di->un.e.member[1].ord = 1;
1911 1.1 macallan return (0);
1912 1.1 macallan case DBRI_ENABLE_LINE: /* line out */
1913 1.13 macallan di->mixer_class = DBRI_OUTPUT_CLASS;
1914 1.1 macallan di->next = di->prev = AUDIO_MIXER_LAST;
1915 1.1 macallan strcpy(di->label.name, AudioNline);
1916 1.1 macallan di->type = AUDIO_MIXER_ENUM;
1917 1.1 macallan di->un.e.num_mem = 2;
1918 1.1 macallan strcpy(di->un.e.member[0].label.name, AudioNoff);
1919 1.1 macallan di->un.e.member[0].ord = 0;
1920 1.1 macallan strcpy(di->un.e.member[1].label.name, AudioNon);
1921 1.1 macallan di->un.e.member[1].ord = 1;
1922 1.1 macallan return (0);
1923 1.13 macallan case DBRI_INPUT_SELECT:
1924 1.13 macallan di->mixer_class = DBRI_INPUT_CLASS;
1925 1.13 macallan strcpy(di->label.name, AudioNsource);
1926 1.13 macallan di->type = AUDIO_MIXER_SET;
1927 1.13 macallan di->prev = di->next = AUDIO_MIXER_LAST;
1928 1.13 macallan di->un.s.num_mem = 2;
1929 1.13 macallan strcpy(di->un.s.member[0].label.name, AudioNline);
1930 1.13 macallan di->un.s.member[0].mask = 1 << 0;
1931 1.13 macallan strcpy(di->un.s.member[1].label.name, AudioNmicrophone);
1932 1.13 macallan di->un.s.member[1].mask = 1 << 1;
1933 1.13 macallan return 0;
1934 1.1 macallan }
1935 1.5 blymn
1936 1.1 macallan return (ENXIO);
1937 1.1 macallan }
1938 1.1 macallan
1939 1.11 macallan static size_t
1940 1.1 macallan dbri_round_buffersize(void *hdl, int dir, size_t bufsize)
1941 1.1 macallan {
1942 1.1 macallan #ifdef DBRI_BIG_BUFFER
1943 1.1 macallan return 16*0x1ffc; /* use ~128KB buffer */
1944 1.1 macallan #else
1945 1.1 macallan return bufsize;
1946 1.1 macallan #endif
1947 1.1 macallan }
1948 1.1 macallan
1949 1.11 macallan static int
1950 1.1 macallan dbri_get_props(void *hdl)
1951 1.1 macallan {
1952 1.1 macallan
1953 1.14 macallan return AUDIO_PROP_MMAP | AUDIO_PROP_FULLDUPLEX;
1954 1.1 macallan }
1955 1.1 macallan
1956 1.11 macallan static int
1957 1.1 macallan dbri_trigger_output(void *hdl, void *start, void *end, int blksize,
1958 1.1 macallan void (*intr)(void *), void *intrarg,
1959 1.1 macallan const struct audio_params *param)
1960 1.1 macallan {
1961 1.1 macallan struct dbri_softc *sc = hdl;
1962 1.14 macallan unsigned long count, num;
1963 1.14 macallan
1964 1.14 macallan if (sc->sc_playing)
1965 1.14 macallan return 0;
1966 1.1 macallan
1967 1.8 mrg count = (unsigned long)(((char *)end - (char *)start));
1968 1.1 macallan num = count / blksize;
1969 1.5 blymn
1970 1.10 macallan DPRINTF("trigger_output(%lx %lx) : %d %ld %ld\n",
1971 1.1 macallan (unsigned long)intr,
1972 1.10 macallan (unsigned long)intrarg, blksize, count, num);
1973 1.4 macallan
1974 1.1 macallan sc->sc_params = *param;
1975 1.1 macallan
1976 1.14 macallan if (sc->sc_recording == 0) {
1977 1.14 macallan /* do not muck with the codec when it's already in use */
1978 1.15 macallan if (mmcodec_setcontrol(sc) != 0)
1979 1.15 macallan return -1;
1980 1.14 macallan mmcodec_init_data(sc);
1981 1.14 macallan }
1982 1.5 blymn
1983 1.14 macallan /*
1984 1.14 macallan * always use DMA descriptor 0 for output
1985 1.14 macallan * no need to allocate them dynamically since we only ever have
1986 1.14 macallan * exactly one input stream and exactly one output stream
1987 1.14 macallan */
1988 1.14 macallan setup_ring_xmit(sc, 4, 0, num, blksize, intr, intrarg);
1989 1.14 macallan sc->sc_playing = 1;
1990 1.14 macallan return 0;
1991 1.1 macallan }
1992 1.1 macallan
1993 1.13 macallan static int
1994 1.13 macallan dbri_halt_input(void *cookie)
1995 1.13 macallan {
1996 1.14 macallan struct dbri_softc *sc = cookie;
1997 1.14 macallan
1998 1.14 macallan if (!sc->sc_recording)
1999 1.14 macallan return 0;
2000 1.14 macallan
2001 1.14 macallan sc->sc_recording = 0;
2002 1.14 macallan pipe_reset(sc, 6);
2003 1.13 macallan return 0;
2004 1.13 macallan }
2005 1.13 macallan
2006 1.13 macallan static int
2007 1.13 macallan dbri_trigger_input(void *hdl, void *start, void *end, int blksize,
2008 1.13 macallan void (*intr)(void *), void *intrarg,
2009 1.13 macallan const struct audio_params *param)
2010 1.13 macallan {
2011 1.13 macallan struct dbri_softc *sc = hdl;
2012 1.14 macallan unsigned long count, num;
2013 1.14 macallan
2014 1.14 macallan if (sc->sc_recording)
2015 1.14 macallan return 0;
2016 1.13 macallan
2017 1.13 macallan count = (unsigned long)(((char *)end - (char *)start));
2018 1.13 macallan num = count / blksize;
2019 1.13 macallan
2020 1.13 macallan DPRINTF("trigger_input(%lx %lx) : %d %ld %ld\n",
2021 1.13 macallan (unsigned long)intr,
2022 1.13 macallan (unsigned long)intrarg, blksize, count, num);
2023 1.13 macallan
2024 1.13 macallan sc->sc_params = *param;
2025 1.13 macallan
2026 1.14 macallan if (sc->sc_playing == 0) {
2027 1.13 macallan
2028 1.14 macallan /*
2029 1.14 macallan * we don't support different parameters for playing and
2030 1.14 macallan * recording anyway so don't bother whacking the codec if
2031 1.14 macallan * it's already set up
2032 1.14 macallan */
2033 1.14 macallan mmcodec_setcontrol(sc);
2034 1.14 macallan mmcodec_init_data(sc);
2035 1.13 macallan }
2036 1.14 macallan
2037 1.14 macallan sc->sc_recording = 1;
2038 1.14 macallan setup_ring_recv(sc, 6, 1, num, blksize, intr, intrarg);
2039 1.14 macallan return 0;
2040 1.13 macallan }
2041 1.13 macallan
2042 1.13 macallan
2043 1.25 tsutsui static uint32_t
2044 1.25 tsutsui reverse_bytes(uint32_t b, int len)
2045 1.1 macallan {
2046 1.1 macallan switch (len) {
2047 1.1 macallan case 32:
2048 1.1 macallan b = ((b & 0xffff0000) >> 16) | ((b & 0x0000ffff) << 16);
2049 1.1 macallan case 16:
2050 1.1 macallan b = ((b & 0xff00ff00) >> 8) | ((b & 0x00ff00ff) << 8);
2051 1.1 macallan case 8:
2052 1.1 macallan b = ((b & 0xf0f0f0f0) >> 4) | ((b & 0x0f0f0f0f) << 4);
2053 1.1 macallan case 4:
2054 1.1 macallan b = ((b & 0xcccccccc) >> 2) | ((b & 0x33333333) << 2);
2055 1.1 macallan case 2:
2056 1.1 macallan b = ((b & 0xaaaaaaaa) >> 1) | ((b & 0x55555555) << 1);
2057 1.1 macallan case 1:
2058 1.1 macallan case 0:
2059 1.1 macallan break;
2060 1.1 macallan default:
2061 1.10 macallan DPRINTF("reverse_bytes: unsupported length\n");
2062 1.1 macallan };
2063 1.1 macallan
2064 1.1 macallan return (b);
2065 1.1 macallan }
2066 1.1 macallan
2067 1.14 macallan static void *
2068 1.14 macallan dbri_malloc(void *v, int dir, size_t s, struct malloc_type *mt, int flags)
2069 1.1 macallan {
2070 1.1 macallan struct dbri_softc *sc = v;
2071 1.1 macallan struct dbri_desc *dd = &sc->sc_desc[sc->sc_desc_used];
2072 1.1 macallan int rseg;
2073 1.5 blymn
2074 1.5 blymn if (bus_dmamap_create(sc->sc_dmat, s, 1, s, 0, BUS_DMA_NOWAIT,
2075 1.1 macallan &dd->dmamap) == 0) {
2076 1.1 macallan if (bus_dmamem_alloc(sc->sc_dmat, s, 0, 0, &dd->dmaseg,
2077 1.1 macallan 1, &rseg, BUS_DMA_NOWAIT) == 0) {
2078 1.1 macallan if (bus_dmamem_map(sc->sc_dmat, &dd->dmaseg, rseg, s,
2079 1.5 blymn &dd->buf, BUS_DMA_NOWAIT|BUS_DMA_COHERENT) == 0) {
2080 1.14 macallan if (dd->buf != NULL) {
2081 1.5 blymn if (bus_dmamap_load(sc->sc_dmat,
2082 1.5 blymn dd->dmamap, dd->buf, s, NULL,
2083 1.1 macallan BUS_DMA_NOWAIT) == 0) {
2084 1.1 macallan dd->len = s;
2085 1.1 macallan dd->busy = 0;
2086 1.1 macallan dd->callback = NULL;
2087 1.5 blymn dd->dmabase =
2088 1.1 macallan dd->dmamap->dm_segs[0].ds_addr;
2089 1.14 macallan DPRINTF("dbri_malloc: using buffer %d %08x\n",
2090 1.14 macallan sc->sc_desc_used, (uint32_t)dd->buf);
2091 1.1 macallan sc->sc_desc_used++;
2092 1.1 macallan return dd->buf;
2093 1.1 macallan } else
2094 1.10 macallan aprint_error("dbri_malloc: load failed\n");
2095 1.1 macallan } else
2096 1.10 macallan aprint_error("dbri_malloc: map returned NULL\n");
2097 1.1 macallan } else
2098 1.10 macallan aprint_error("dbri_malloc: map failed\n");
2099 1.1 macallan bus_dmamem_free(sc->sc_dmat, &dd->dmaseg, rseg);
2100 1.1 macallan } else
2101 1.10 macallan aprint_error("dbri_malloc: malloc() failed\n");
2102 1.1 macallan bus_dmamap_destroy(sc->sc_dmat, dd->dmamap);
2103 1.1 macallan } else
2104 1.10 macallan aprint_error("dbri_malloc: bus_dmamap_create() failed\n");
2105 1.1 macallan return NULL;
2106 1.1 macallan }
2107 1.1 macallan
2108 1.1 macallan static void
2109 1.1 macallan dbri_free(void *v, void *p, struct malloc_type *mt)
2110 1.1 macallan {
2111 1.23 martin struct dbri_softc *sc = v;
2112 1.23 martin struct dbri_desc *dd;
2113 1.23 martin int i;
2114 1.23 martin
2115 1.23 martin for (i = 0; i < sc->sc_desc_used; i++) {
2116 1.23 martin dd = &sc->sc_desc[i];
2117 1.23 martin if (dd->buf == p)
2118 1.23 martin break;
2119 1.23 martin }
2120 1.23 martin if (i >= sc->sc_desc_used)
2121 1.23 martin return;
2122 1.23 martin bus_dmamap_unload(sc->sc_dmat, dd->dmamap);
2123 1.23 martin bus_dmamap_destroy(sc->sc_dmat, dd->dmamap);
2124 1.1 macallan }
2125 1.1 macallan
2126 1.1 macallan static paddr_t
2127 1.1 macallan dbri_mappage(void *v, void *mem, off_t off, int prot)
2128 1.1 macallan {
2129 1.21 yamt struct dbri_softc *sc = v;
2130 1.1 macallan int current;
2131 1.5 blymn
2132 1.1 macallan if (off < 0)
2133 1.1 macallan return -1;
2134 1.5 blymn
2135 1.1 macallan current = 0;
2136 1.5 blymn while ((current < sc->sc_desc_used) &&
2137 1.5 blymn (sc->sc_desc[current].buf != mem))
2138 1.1 macallan current++;
2139 1.5 blymn
2140 1.1 macallan if (current < sc->sc_desc_used) {
2141 1.5 blymn return bus_dmamem_mmap(sc->sc_dmat,
2142 1.1 macallan &sc->sc_desc[current].dmaseg, 1, off, prot, BUS_DMA_WAITOK);
2143 1.1 macallan }
2144 1.5 blymn
2145 1.1 macallan return -1;
2146 1.1 macallan }
2147 1.1 macallan
2148 1.4 macallan static int
2149 1.4 macallan dbri_open(void *cookie, int flags)
2150 1.4 macallan {
2151 1.4 macallan struct dbri_softc *sc = cookie;
2152 1.5 blymn
2153 1.14 macallan DPRINTF("%s: %d\n", __func__, sc->sc_refcount);
2154 1.14 macallan
2155 1.14 macallan if (sc->sc_refcount == 0)
2156 1.14 macallan dbri_bring_up(sc);
2157 1.14 macallan
2158 1.14 macallan sc->sc_refcount++;
2159 1.14 macallan
2160 1.4 macallan return 0;
2161 1.4 macallan }
2162 1.4 macallan
2163 1.4 macallan static void
2164 1.4 macallan dbri_close(void *cookie)
2165 1.4 macallan {
2166 1.4 macallan struct dbri_softc *sc = cookie;
2167 1.5 blymn
2168 1.14 macallan DPRINTF("%s: %d\n", __func__, sc->sc_refcount);
2169 1.14 macallan
2170 1.14 macallan sc->sc_refcount--;
2171 1.14 macallan KASSERT(sc->sc_refcount >= 0);
2172 1.14 macallan if (sc->sc_refcount > 0)
2173 1.14 macallan return;
2174 1.14 macallan
2175 1.4 macallan dbri_set_power(sc, 0);
2176 1.14 macallan sc->sc_playing = 0;
2177 1.14 macallan sc->sc_recording = 0;
2178 1.4 macallan }
2179 1.4 macallan
2180 1.26 christos static bool
2181 1.28 dyoung dbri_suspend(device_t self, pmf_qual_t qual)
2182 1.4 macallan {
2183 1.26 christos struct dbri_softc *sc = device_private(self);
2184 1.26 christos
2185 1.26 christos dbri_set_power(sc, 0);
2186 1.26 christos return true;
2187 1.26 christos }
2188 1.5 blymn
2189 1.26 christos static bool
2190 1.28 dyoung dbri_resume(device_t self, pmf_qual_t qual)
2191 1.26 christos {
2192 1.27 tsutsui struct dbri_softc *sc = device_private(self);
2193 1.27 tsutsui
2194 1.26 christos if (sc->sc_powerstate != 0)
2195 1.27 tsutsui return true;
2196 1.26 christos aprint_verbose("resume: %d\n", sc->sc_refcount);
2197 1.26 christos if (sc->sc_playing) {
2198 1.26 christos volatile uint32_t *cmd;
2199 1.26 christos int s;
2200 1.13 macallan
2201 1.26 christos dbri_bring_up(sc);
2202 1.26 christos s = splsched();
2203 1.26 christos cmd = dbri_command_lock(sc);
2204 1.26 christos *(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP,
2205 1.26 christos 0, sc->sc_pipe[4].sdp |
2206 1.26 christos DBRI_SDP_VALID_POINTER |
2207 1.26 christos DBRI_SDP_EVERY | DBRI_SDP_CLEAR);
2208 1.26 christos *(cmd++) = sc->sc_dmabase +
2209 1.26 christos dbri_dma_off(xmit, 0);
2210 1.26 christos dbri_command_send(sc, cmd);
2211 1.26 christos splx(s);
2212 1.4 macallan }
2213 1.26 christos return true;
2214 1.4 macallan }
2215 1.5 blymn
2216 1.4 macallan #endif /* NAUDIO > 0 */
2217