Home | History | Annotate | Line # | Download | only in sbus
dbri.c revision 1.5.4.4
      1  1.5.4.4  yamt /*	$NetBSD: dbri.c,v 1.5.4.4 2007/09/03 14:38:28 yamt Exp $	*/
      2  1.5.4.2  yamt 
      3  1.5.4.2  yamt /*
      4  1.5.4.2  yamt  * Copyright (C) 1997 Rudolf Koenig (rfkoenig (at) immd4.informatik.uni-erlangen.de)
      5  1.5.4.2  yamt  * Copyright (c) 1998, 1999 Brent Baccala (baccala (at) freesoft.org)
      6  1.5.4.2  yamt  * Copyright (c) 2001, 2002 Jared D. McNeill <jmcneill (at) netbsd.org>
      7  1.5.4.4  yamt  * Copyright (c) 2005, 2007 Michael Lorenz <macallan (at) netbsd.org>
      8  1.5.4.2  yamt  * All rights reserved.
      9  1.5.4.2  yamt  *
     10  1.5.4.2  yamt  * This driver is losely based on a Linux driver written by Rudolf Koenig and
     11  1.5.4.2  yamt  * Brent Baccala who kindly gave their permission to use their code in a
     12  1.5.4.2  yamt  * BSD-licensed driver.
     13  1.5.4.2  yamt  *
     14  1.5.4.2  yamt  * Redistribution and use in source and binary forms, with or without
     15  1.5.4.2  yamt  * modification, are permitted provided that the following conditions
     16  1.5.4.2  yamt  * are met:
     17  1.5.4.2  yamt  * 1. Redistributions of source code must retain the above copyright
     18  1.5.4.2  yamt  *    notice, this list of conditions and the following disclaimer.
     19  1.5.4.2  yamt  * 2. Redistributions in binary form must reproduce the above copyright
     20  1.5.4.2  yamt  *    notice, this list of conditions and the following disclaimer in the
     21  1.5.4.2  yamt  *    documentation and/or other materials provided with the distribution.
     22  1.5.4.2  yamt  * 3. All advertising materials mentioning features or use of this software
     23  1.5.4.2  yamt  *    must display the following acknowledgement:
     24  1.5.4.2  yamt  *	This product includes software developed by Rudolf Koenig, Brent
     25  1.5.4.2  yamt  *      Baccala, Jared D. McNeill.
     26  1.5.4.2  yamt  * 4. Neither the name of the author nor the names of any contributors may
     27  1.5.4.2  yamt  *    be used to endorse or promote products derived from this software
     28  1.5.4.2  yamt  *    without specific prior written permission.
     29  1.5.4.2  yamt  *
     30  1.5.4.2  yamt  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     31  1.5.4.2  yamt  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     32  1.5.4.2  yamt  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     33  1.5.4.2  yamt  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     34  1.5.4.2  yamt  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     35  1.5.4.2  yamt  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     36  1.5.4.2  yamt  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     37  1.5.4.2  yamt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     38  1.5.4.2  yamt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     39  1.5.4.2  yamt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     40  1.5.4.2  yamt  * SUCH DAMAGE.
     41  1.5.4.2  yamt  *
     42  1.5.4.2  yamt  */
     43  1.5.4.2  yamt 
     44  1.5.4.2  yamt #include <sys/cdefs.h>
     45  1.5.4.4  yamt __KERNEL_RCSID(0, "$NetBSD: dbri.c,v 1.5.4.4 2007/09/03 14:38:28 yamt Exp $");
     46  1.5.4.2  yamt 
     47  1.5.4.2  yamt #include "audio.h"
     48  1.5.4.2  yamt #if NAUDIO > 0
     49  1.5.4.2  yamt 
     50  1.5.4.2  yamt #include <sys/param.h>
     51  1.5.4.2  yamt #include <sys/systm.h>
     52  1.5.4.2  yamt #include <sys/errno.h>
     53  1.5.4.2  yamt #include <sys/device.h>
     54  1.5.4.2  yamt #include <sys/malloc.h>
     55  1.5.4.2  yamt #include <sys/proc.h>
     56  1.5.4.4  yamt #include <sys/kernel.h>
     57  1.5.4.2  yamt 
     58  1.5.4.2  yamt #include <machine/bus.h>
     59  1.5.4.2  yamt #include <machine/intr.h>
     60  1.5.4.2  yamt 
     61  1.5.4.2  yamt #include <dev/sbus/sbusvar.h>
     62  1.5.4.2  yamt #include <sparc/sparc/auxreg.h>
     63  1.5.4.2  yamt #include <machine/autoconf.h>
     64  1.5.4.2  yamt 
     65  1.5.4.2  yamt #include <sys/audioio.h>
     66  1.5.4.2  yamt #include <dev/audio_if.h>
     67  1.5.4.2  yamt #include <dev/auconv.h>
     68  1.5.4.2  yamt 
     69  1.5.4.2  yamt #include <dev/ic/cs4215reg.h>
     70  1.5.4.2  yamt #include <dev/ic/cs4215var.h>
     71  1.5.4.2  yamt #include <dev/sbus/dbrireg.h>
     72  1.5.4.2  yamt #include <dev/sbus/dbrivar.h>
     73  1.5.4.2  yamt 
     74  1.5.4.2  yamt #include "opt_sbus_dbri.h"
     75  1.5.4.2  yamt 
     76  1.5.4.2  yamt #define DBRI_ROM_NAME_PREFIX		"SUNW,DBRI"
     77  1.5.4.2  yamt 
     78  1.5.4.2  yamt #ifdef DBRI_DEBUG
     79  1.5.4.4  yamt # define DPRINTF aprint_normal
     80  1.5.4.2  yamt #else
     81  1.5.4.4  yamt # define DPRINTF while (0) printf
     82  1.5.4.2  yamt #endif
     83  1.5.4.2  yamt 
     84  1.5.4.2  yamt static const char *dbri_supported[] = {
     85  1.5.4.2  yamt 	"e",
     86  1.5.4.2  yamt 	"s3",
     87  1.5.4.2  yamt 	""
     88  1.5.4.2  yamt };
     89  1.5.4.2  yamt 
     90  1.5.4.2  yamt enum ms {
     91  1.5.4.2  yamt 	CHImaster,
     92  1.5.4.2  yamt 	CHIslave
     93  1.5.4.2  yamt };
     94  1.5.4.2  yamt 
     95  1.5.4.2  yamt enum io {
     96  1.5.4.2  yamt 	PIPEinput,
     97  1.5.4.2  yamt 	PIPEoutput
     98  1.5.4.2  yamt };
     99  1.5.4.2  yamt 
    100  1.5.4.2  yamt /*
    101  1.5.4.2  yamt  * Function prototypes
    102  1.5.4.2  yamt  */
    103  1.5.4.2  yamt 
    104  1.5.4.2  yamt /* softc stuff */
    105  1.5.4.2  yamt static void	dbri_attach_sbus(struct device *, struct device *, void *);
    106  1.5.4.2  yamt static int	dbri_match_sbus(struct device *, struct cfdata *, void *);
    107  1.5.4.2  yamt 
    108  1.5.4.2  yamt static void	dbri_config_interrupts(struct device *);
    109  1.5.4.2  yamt 
    110  1.5.4.2  yamt /* interrupt handler */
    111  1.5.4.2  yamt static int	dbri_intr(void *);
    112  1.5.4.2  yamt 
    113  1.5.4.2  yamt /* supporting subroutines */
    114  1.5.4.2  yamt static int	dbri_init(struct dbri_softc *);
    115  1.5.4.2  yamt static int	dbri_reset(struct dbri_softc *);
    116  1.5.4.2  yamt static volatile u_int32_t *dbri_command_lock(struct dbri_softc *);
    117  1.5.4.2  yamt static void	dbri_command_send(struct dbri_softc *, volatile u_int32_t *);
    118  1.5.4.2  yamt static void	dbri_process_interrupt_buffer(struct dbri_softc *);
    119  1.5.4.2  yamt static void	dbri_process_interrupt(struct dbri_softc *, int32_t);
    120  1.5.4.2  yamt 
    121  1.5.4.2  yamt /* mmcodec subroutines */
    122  1.5.4.2  yamt static int	mmcodec_init(struct dbri_softc *);
    123  1.5.4.2  yamt static void	mmcodec_init_data(struct dbri_softc *);
    124  1.5.4.2  yamt static void	mmcodec_pipe_init(struct dbri_softc *);
    125  1.5.4.2  yamt static void	mmcodec_default(struct dbri_softc *);
    126  1.5.4.2  yamt static void	mmcodec_setgain(struct dbri_softc *, int);
    127  1.5.4.2  yamt static int	mmcodec_setcontrol(struct dbri_softc *);
    128  1.5.4.2  yamt 
    129  1.5.4.2  yamt /* chi subroutines */
    130  1.5.4.2  yamt static void	chi_reset(struct dbri_softc *, enum ms, int);
    131  1.5.4.2  yamt 
    132  1.5.4.2  yamt /* pipe subroutines */
    133  1.5.4.2  yamt static void	pipe_setup(struct dbri_softc *, int, int);
    134  1.5.4.2  yamt static void	pipe_reset(struct dbri_softc *, int);
    135  1.5.4.2  yamt static void	pipe_receive_fixed(struct dbri_softc *, int,
    136  1.5.4.2  yamt     volatile u_int32_t *);
    137  1.5.4.2  yamt static void	pipe_transmit_fixed(struct dbri_softc *, int, u_int32_t);
    138  1.5.4.2  yamt 
    139  1.5.4.2  yamt static void	pipe_ts_link(struct dbri_softc *, int, enum io, int, int, int);
    140  1.5.4.2  yamt static int	pipe_active(struct dbri_softc *, int);
    141  1.5.4.2  yamt 
    142  1.5.4.2  yamt /* audio(9) stuff */
    143  1.5.4.2  yamt static int	dbri_query_encoding(void *, struct audio_encoding *);
    144  1.5.4.2  yamt static int	dbri_set_params(void *, int, int, struct audio_params *,
    145  1.5.4.2  yamt     struct audio_params *,stream_filter_list_t *, stream_filter_list_t *);
    146  1.5.4.2  yamt static int	dbri_round_blocksize(void *, int, int, const audio_params_t *);
    147  1.5.4.2  yamt static int	dbri_halt_output(void *);
    148  1.5.4.4  yamt static int	dbri_halt_input(void *);
    149  1.5.4.2  yamt static int	dbri_getdev(void *, struct audio_device *);
    150  1.5.4.2  yamt static int	dbri_set_port(void *, mixer_ctrl_t *);
    151  1.5.4.2  yamt static int	dbri_get_port(void *, mixer_ctrl_t *);
    152  1.5.4.2  yamt static int	dbri_query_devinfo(void *, mixer_devinfo_t *);
    153  1.5.4.2  yamt static size_t	dbri_round_buffersize(void *, int, size_t);
    154  1.5.4.2  yamt static int	dbri_get_props(void *);
    155  1.5.4.2  yamt static int	dbri_open(void *, int);
    156  1.5.4.2  yamt static void	dbri_close(void *);
    157  1.5.4.2  yamt 
    158  1.5.4.4  yamt static void	setup_ring_xmit(struct dbri_softc *, int, int, int, int,
    159  1.5.4.4  yamt     void (*)(void *), void *);
    160  1.5.4.4  yamt static void	setup_ring_recv(struct dbri_softc *, int, int, int, int,
    161  1.5.4.4  yamt     void (*)(void *), void *);
    162  1.5.4.2  yamt 
    163  1.5.4.2  yamt static int	dbri_trigger_output(void *, void *, void *, int,
    164  1.5.4.2  yamt     void (*)(void *), void *, const struct audio_params *);
    165  1.5.4.4  yamt static int	dbri_trigger_input(void *, void *, void *, int,
    166  1.5.4.4  yamt     void (*)(void *), void *, const struct audio_params *);
    167  1.5.4.2  yamt 
    168  1.5.4.2  yamt static void	*dbri_malloc(void *, int, size_t, struct malloc_type *, int);
    169  1.5.4.2  yamt static void	dbri_free(void *, void *, struct malloc_type *);
    170  1.5.4.2  yamt static paddr_t	dbri_mappage(void *, void *, off_t, int);
    171  1.5.4.2  yamt static void	dbri_set_power(struct dbri_softc *, int);
    172  1.5.4.2  yamt static void	dbri_bring_up(struct dbri_softc *);
    173  1.5.4.2  yamt static void	dbri_powerhook(int, void *);
    174  1.5.4.2  yamt 
    175  1.5.4.2  yamt /* stupid support routines */
    176  1.5.4.2  yamt static u_int32_t	reverse_bytes(u_int32_t, int);
    177  1.5.4.2  yamt 
    178  1.5.4.2  yamt struct audio_device dbri_device = {
    179  1.5.4.2  yamt 	"CS4215",
    180  1.5.4.2  yamt 	"",
    181  1.5.4.2  yamt 	"dbri"
    182  1.5.4.2  yamt };
    183  1.5.4.2  yamt 
    184  1.5.4.2  yamt struct audio_hw_if dbri_hw_if = {
    185  1.5.4.2  yamt 	dbri_open,
    186  1.5.4.2  yamt 	dbri_close,
    187  1.5.4.2  yamt 	NULL,	/* drain */
    188  1.5.4.2  yamt 	dbri_query_encoding,
    189  1.5.4.2  yamt 	dbri_set_params,
    190  1.5.4.2  yamt 	dbri_round_blocksize,
    191  1.5.4.2  yamt 	NULL,	/* commit_settings */
    192  1.5.4.2  yamt 	NULL,	/* init_output */
    193  1.5.4.2  yamt 	NULL,	/* init_input */
    194  1.5.4.2  yamt 	NULL,	/* start_output */
    195  1.5.4.2  yamt 	NULL,	/* start_input */
    196  1.5.4.2  yamt 	dbri_halt_output,
    197  1.5.4.4  yamt 	dbri_halt_input,
    198  1.5.4.2  yamt 	NULL,	/* speaker_ctl */
    199  1.5.4.2  yamt 	dbri_getdev,
    200  1.5.4.2  yamt 	NULL,	/* setfd */
    201  1.5.4.2  yamt 	dbri_set_port,
    202  1.5.4.2  yamt 	dbri_get_port,
    203  1.5.4.2  yamt 	dbri_query_devinfo,
    204  1.5.4.2  yamt 	dbri_malloc,
    205  1.5.4.2  yamt 	dbri_free,
    206  1.5.4.2  yamt 	dbri_round_buffersize,
    207  1.5.4.2  yamt 	dbri_mappage,
    208  1.5.4.2  yamt 	dbri_get_props,
    209  1.5.4.2  yamt 	dbri_trigger_output,
    210  1.5.4.4  yamt 	dbri_trigger_input
    211  1.5.4.2  yamt };
    212  1.5.4.2  yamt 
    213  1.5.4.2  yamt CFATTACH_DECL(dbri, sizeof(struct dbri_softc),
    214  1.5.4.2  yamt     dbri_match_sbus, dbri_attach_sbus, NULL, NULL);
    215  1.5.4.2  yamt 
    216  1.5.4.4  yamt #define DBRI_NFORMATS		4
    217  1.5.4.4  yamt static const struct audio_format dbri_formats[DBRI_NFORMATS] = {
    218  1.5.4.4  yamt 	{NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_SLINEAR_BE, 16, 16,
    219  1.5.4.4  yamt 	 2, AUFMT_STEREO, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
    220  1.5.4.4  yamt 	 48000}},
    221  1.5.4.4  yamt /*	{NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ULAW, 8, 8,
    222  1.5.4.4  yamt 	 2, AUFMT_STEREO, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
    223  1.5.4.4  yamt 	 48000}},
    224  1.5.4.4  yamt 	{NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ALAW, 8, 8,
    225  1.5.4.4  yamt 	 2, AUFMT_STEREO, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
    226  1.5.4.4  yamt 	 48000}},
    227  1.5.4.4  yamt 	{NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ULINEAR, 8, 8,
    228  1.5.4.4  yamt 	 2, AUFMT_STEREO, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
    229  1.5.4.4  yamt 	 48000}},*/
    230  1.5.4.4  yamt 	{NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ULAW, 8, 8,
    231  1.5.4.4  yamt 	 1, AUFMT_MONAURAL, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
    232  1.5.4.4  yamt 	 48000}},
    233  1.5.4.4  yamt 	{NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ALAW, 8, 8,
    234  1.5.4.4  yamt 	 1, AUFMT_MONAURAL, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
    235  1.5.4.4  yamt 	 48000}},
    236  1.5.4.4  yamt 	{NULL, AUMODE_PLAY | AUMODE_RECORD, AUDIO_ENCODING_ULINEAR, 8, 8,
    237  1.5.4.4  yamt 	 1, AUFMT_MONAURAL, 8, {8000, 9600, 11025, 16000, 22050, 32000, 44100,
    238  1.5.4.4  yamt 	 48000}},
    239  1.5.4.4  yamt };
    240  1.5.4.4  yamt 
    241  1.5.4.2  yamt enum {
    242  1.5.4.4  yamt 	DBRI_OUTPUT_CLASS,
    243  1.5.4.2  yamt 	DBRI_VOL_OUTPUT,
    244  1.5.4.2  yamt 	DBRI_ENABLE_MONO,
    245  1.5.4.2  yamt 	DBRI_ENABLE_HEADPHONE,
    246  1.5.4.4  yamt 	DBRI_ENABLE_LINE,
    247  1.5.4.4  yamt 	DBRI_MONITOR_CLASS,
    248  1.5.4.4  yamt 	DBRI_VOL_MONITOR,
    249  1.5.4.2  yamt 	DBRI_INPUT_CLASS,
    250  1.5.4.2  yamt 	DBRI_INPUT_GAIN,
    251  1.5.4.2  yamt 	DBRI_INPUT_SELECT,
    252  1.5.4.4  yamt 	DBRI_RECORD_CLASS,
    253  1.5.4.2  yamt 	DBRI_ENUM_LAST
    254  1.5.4.2  yamt };
    255  1.5.4.2  yamt 
    256  1.5.4.2  yamt /*
    257  1.5.4.2  yamt  * Autoconfig routines
    258  1.5.4.2  yamt  */
    259  1.5.4.4  yamt static int
    260  1.5.4.2  yamt dbri_match_sbus(struct device *parent, struct cfdata *match, void *aux)
    261  1.5.4.2  yamt {
    262  1.5.4.2  yamt 	struct sbus_attach_args *sa = aux;
    263  1.5.4.2  yamt 	char *ver;
    264  1.5.4.2  yamt 	int i;
    265  1.5.4.2  yamt 
    266  1.5.4.2  yamt 	if (strncmp(DBRI_ROM_NAME_PREFIX, sa->sa_name, 9))
    267  1.5.4.2  yamt 		return (0);
    268  1.5.4.2  yamt 
    269  1.5.4.2  yamt 	ver = &sa->sa_name[9];
    270  1.5.4.2  yamt 
    271  1.5.4.2  yamt 	for (i = 0; dbri_supported[i][0] != '\0'; i++)
    272  1.5.4.2  yamt 		if (strcmp(dbri_supported[i], ver) == 0)
    273  1.5.4.2  yamt 			return (1);
    274  1.5.4.2  yamt 
    275  1.5.4.2  yamt 	return (0);
    276  1.5.4.2  yamt }
    277  1.5.4.2  yamt 
    278  1.5.4.4  yamt static void
    279  1.5.4.2  yamt dbri_attach_sbus(struct device *parent, struct device *self, void *aux)
    280  1.5.4.2  yamt {
    281  1.5.4.2  yamt 	struct dbri_softc *sc = (struct dbri_softc *)self;
    282  1.5.4.2  yamt 	struct sbus_attach_args *sa = aux;
    283  1.5.4.2  yamt 	bus_space_handle_t ioh;
    284  1.5.4.2  yamt 	bus_size_t size;
    285  1.5.4.2  yamt 	int error, rseg, pwr;
    286  1.5.4.2  yamt 	char *ver = &sa->sa_name[9];
    287  1.5.4.2  yamt 
    288  1.5.4.2  yamt 	sc->sc_iot = sa->sa_bustag;
    289  1.5.4.2  yamt 	sc->sc_dmat = sa->sa_dmatag;
    290  1.5.4.4  yamt 	sc->sc_powerstate = 1;
    291  1.5.4.2  yamt 
    292  1.5.4.2  yamt 	pwr = prom_getpropint(sa->sa_node,"pwr-on-auxio",0);
    293  1.5.4.4  yamt 	aprint_normal(": rev %s\n", ver);
    294  1.5.4.4  yamt 
    295  1.5.4.4  yamt 	if (pwr) {
    296  1.5.4.2  yamt 		/*
    297  1.5.4.2  yamt 		 * we can control DBRI power via auxio and we're initially
    298  1.5.4.2  yamt 		 * powered down
    299  1.5.4.2  yamt 		 */
    300  1.5.4.2  yamt 
    301  1.5.4.2  yamt 		sc->sc_have_powerctl = 1;
    302  1.5.4.2  yamt 		sc->sc_powerstate = 0;
    303  1.5.4.2  yamt 		dbri_set_power(sc, 1);
    304  1.5.4.3  yamt 		powerhook_establish(self->dv_xname, dbri_powerhook, sc);
    305  1.5.4.2  yamt 	} else {
    306  1.5.4.2  yamt 		/* we can't control power so we're always up */
    307  1.5.4.2  yamt 		sc->sc_have_powerctl = 0;
    308  1.5.4.2  yamt 		sc->sc_powerstate = 1;
    309  1.5.4.2  yamt 	}
    310  1.5.4.2  yamt 
    311  1.5.4.2  yamt 	if (sa->sa_npromvaddrs)
    312  1.5.4.2  yamt 		ioh = (bus_space_handle_t)sa->sa_promvaddrs[0];
    313  1.5.4.2  yamt 	else {
    314  1.5.4.2  yamt 		if (sbus_bus_map(sa->sa_bustag, sa->sa_slot,
    315  1.5.4.2  yamt 				 sa->sa_offset, sa->sa_size,
    316  1.5.4.2  yamt 				 BUS_SPACE_MAP_LINEAR, /*0,*/ &ioh) != 0) {
    317  1.5.4.4  yamt 			aprint_error("%s @ sbus: cannot map registers\n",
    318  1.5.4.2  yamt 				self->dv_xname);
    319  1.5.4.2  yamt 			return;
    320  1.5.4.2  yamt 		}
    321  1.5.4.2  yamt 	}
    322  1.5.4.2  yamt 
    323  1.5.4.2  yamt 	sc->sc_ioh = ioh;
    324  1.5.4.2  yamt 
    325  1.5.4.2  yamt 	size = sizeof(struct dbri_dma);
    326  1.5.4.2  yamt 
    327  1.5.4.2  yamt 	/* get a DMA handle */
    328  1.5.4.2  yamt 	if ((error = bus_dmamap_create(sc->sc_dmat, size, 1, size, 0,
    329  1.5.4.2  yamt 				       BUS_DMA_NOWAIT, &sc->sc_dmamap)) != 0) {
    330  1.5.4.4  yamt 		aprint_error("%s: DMA map create error %d\n", self->dv_xname,
    331  1.5.4.4  yamt 		    error);
    332  1.5.4.2  yamt 		return;
    333  1.5.4.2  yamt 	}
    334  1.5.4.2  yamt 
    335  1.5.4.2  yamt 	/* allocate DMA buffer */
    336  1.5.4.2  yamt 	if ((error = bus_dmamem_alloc(sc->sc_dmat, size, 0, 0, &sc->sc_dmaseg,
    337  1.5.4.2  yamt 				      1, &rseg, BUS_DMA_NOWAIT)) != 0) {
    338  1.5.4.4  yamt 		aprint_error("%s: DMA buffer alloc error %d\n",
    339  1.5.4.2  yamt 		    self->dv_xname, error);
    340  1.5.4.2  yamt 		return;
    341  1.5.4.2  yamt 	}
    342  1.5.4.2  yamt 
    343  1.5.4.2  yamt 	/* map DMA buffer into CPU addressable space */
    344  1.5.4.2  yamt 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dmaseg, rseg, size,
    345  1.5.4.2  yamt 				    &sc->sc_membase,
    346  1.5.4.2  yamt 				    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    347  1.5.4.4  yamt 		aprint_error("%s: DMA buffer map error %d\n",
    348  1.5.4.2  yamt 		    self->dv_xname, error);
    349  1.5.4.2  yamt 		return;
    350  1.5.4.2  yamt 	}
    351  1.5.4.2  yamt 
    352  1.5.4.2  yamt 	/* load the buffer */
    353  1.5.4.2  yamt 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap,
    354  1.5.4.2  yamt 				     sc->sc_membase, size, NULL,
    355  1.5.4.2  yamt 				     BUS_DMA_NOWAIT)) != 0) {
    356  1.5.4.4  yamt 		aprint_error("%s: DMA buffer map load error %d\n",
    357  1.5.4.2  yamt 		    self->dv_xname, error);
    358  1.5.4.2  yamt 		bus_dmamem_unmap(sc->sc_dmat, sc->sc_membase, size);
    359  1.5.4.2  yamt 		bus_dmamem_free(sc->sc_dmat, &sc->sc_dmaseg, rseg);
    360  1.5.4.2  yamt 		return;
    361  1.5.4.2  yamt 	}
    362  1.5.4.2  yamt 
    363  1.5.4.2  yamt 	/* map the registers into memory */
    364  1.5.4.2  yamt 
    365  1.5.4.4  yamt 	/* kernel virtual address of DMA buffer */
    366  1.5.4.4  yamt 	sc->sc_dma = (struct dbri_dma *)sc->sc_membase;
    367  1.5.4.4  yamt 	/* physical address of DMA buffer */
    368  1.5.4.4  yamt 	sc->sc_dmabase = sc->sc_dmamap->dm_segs[0].ds_addr;
    369  1.5.4.2  yamt 	sc->sc_bufsiz = size;
    370  1.5.4.2  yamt 
    371  1.5.4.2  yamt 	sbus_establish(&sc->sc_sd, &sc->sc_dev);
    372  1.5.4.2  yamt 
    373  1.5.4.4  yamt 	bus_intr_establish(sa->sa_bustag, sa->sa_pri, IPL_AUDIO, dbri_intr,
    374  1.5.4.4  yamt 	    sc);
    375  1.5.4.2  yamt 
    376  1.5.4.2  yamt 	sc->sc_locked = 0;
    377  1.5.4.2  yamt 	sc->sc_desc_used = 0;
    378  1.5.4.4  yamt 	sc->sc_refcount = 0;
    379  1.5.4.4  yamt 	sc->sc_playing = 0;
    380  1.5.4.4  yamt 	sc->sc_recording = 0;
    381  1.5.4.4  yamt 	sc->sc_pmgrstate = PWR_RESUME;
    382  1.5.4.2  yamt 	config_interrupts(self, &dbri_config_interrupts);
    383  1.5.4.2  yamt 
    384  1.5.4.2  yamt 	return;
    385  1.5.4.2  yamt }
    386  1.5.4.2  yamt 
    387  1.5.4.2  yamt /*
    388  1.5.4.2  yamt  * lowlevel routine to switch power for the DBRI chip
    389  1.5.4.2  yamt  */
    390  1.5.4.2  yamt static void
    391  1.5.4.2  yamt dbri_set_power(struct dbri_softc *sc, int state)
    392  1.5.4.2  yamt {
    393  1.5.4.2  yamt 	int s;
    394  1.5.4.2  yamt 
    395  1.5.4.2  yamt 	if (sc->sc_have_powerctl == 0)
    396  1.5.4.2  yamt 		return;
    397  1.5.4.2  yamt 	if (sc->sc_powerstate == state)
    398  1.5.4.2  yamt 		return;
    399  1.5.4.2  yamt 
    400  1.5.4.2  yamt 	if (state) {
    401  1.5.4.4  yamt 		DPRINTF("%s: waiting to power up... ", sc->sc_dev.dv_xname);
    402  1.5.4.2  yamt 		s = splhigh();
    403  1.5.4.2  yamt 		*AUXIO4M_REG |= (AUXIO4M_MMX);
    404  1.5.4.2  yamt 		splx(s);
    405  1.5.4.4  yamt 		delay(10000);
    406  1.5.4.4  yamt 		DPRINTF("done (%02x)\n", *AUXIO4M_REG);
    407  1.5.4.2  yamt 	} else {
    408  1.5.4.4  yamt 		DPRINTF("%s: powering down\n", sc->sc_dev.dv_xname);
    409  1.5.4.2  yamt 		s = splhigh();
    410  1.5.4.2  yamt 		*AUXIO4M_REG &= ~AUXIO4M_MMX;
    411  1.5.4.2  yamt 		splx(s);
    412  1.5.4.4  yamt 		DPRINTF("done (%02x})\n", *AUXIO4M_REG);
    413  1.5.4.2  yamt 	}
    414  1.5.4.2  yamt 	sc->sc_powerstate = state;
    415  1.5.4.2  yamt }
    416  1.5.4.2  yamt 
    417  1.5.4.2  yamt /*
    418  1.5.4.2  yamt  * power up and re-initialize the chip
    419  1.5.4.2  yamt  */
    420  1.5.4.2  yamt static void
    421  1.5.4.2  yamt dbri_bring_up(struct dbri_softc *sc)
    422  1.5.4.2  yamt {
    423  1.5.4.2  yamt 
    424  1.5.4.2  yamt 	if (sc->sc_have_powerctl == 0)
    425  1.5.4.2  yamt 		return;
    426  1.5.4.4  yamt 
    427  1.5.4.2  yamt 	if (sc->sc_powerstate == 1)
    428  1.5.4.2  yamt 		return;
    429  1.5.4.2  yamt 
    430  1.5.4.2  yamt 	/* ok, we really need to do something */
    431  1.5.4.2  yamt 	dbri_set_power(sc, 1);
    432  1.5.4.2  yamt 
    433  1.5.4.2  yamt 	/*
    434  1.5.4.2  yamt 	 * re-initialize the chip but skip all the probing, don't overwrite
    435  1.5.4.2  yamt 	 * any other settings either
    436  1.5.4.2  yamt 	 */
    437  1.5.4.2  yamt 	dbri_init(sc);
    438  1.5.4.2  yamt 	mmcodec_setgain(sc, 1);
    439  1.5.4.2  yamt 	mmcodec_pipe_init(sc);
    440  1.5.4.2  yamt 	mmcodec_init_data(sc);
    441  1.5.4.2  yamt 	mmcodec_setgain(sc, 0);
    442  1.5.4.2  yamt }
    443  1.5.4.2  yamt 
    444  1.5.4.4  yamt static void
    445  1.5.4.2  yamt dbri_config_interrupts(struct device *dev)
    446  1.5.4.2  yamt {
    447  1.5.4.2  yamt 	struct dbri_softc *sc = (struct dbri_softc *)dev;
    448  1.5.4.4  yamt 
    449  1.5.4.2  yamt 	dbri_init(sc);
    450  1.5.4.2  yamt 	mmcodec_init(sc);
    451  1.5.4.4  yamt 
    452  1.5.4.2  yamt 	/* Attach ourselves to the high level audio interface */
    453  1.5.4.2  yamt 	audio_attach_mi(&dbri_hw_if, sc, &sc->sc_dev);
    454  1.5.4.2  yamt 
    455  1.5.4.2  yamt 	/* power down until open() */
    456  1.5.4.2  yamt 	dbri_set_power(sc, 0);
    457  1.5.4.2  yamt 	return;
    458  1.5.4.2  yamt }
    459  1.5.4.2  yamt 
    460  1.5.4.4  yamt static int
    461  1.5.4.2  yamt dbri_intr(void *hdl)
    462  1.5.4.2  yamt {
    463  1.5.4.2  yamt 	struct dbri_softc *sc = hdl;
    464  1.5.4.2  yamt 	bus_space_tag_t iot = sc->sc_iot;
    465  1.5.4.2  yamt 	bus_space_handle_t ioh = sc->sc_ioh;
    466  1.5.4.2  yamt 	int x;
    467  1.5.4.2  yamt 
    468  1.5.4.2  yamt 	/* clear interrupt */
    469  1.5.4.2  yamt 	x = bus_space_read_4(iot, ioh, DBRI_REG1);
    470  1.5.4.2  yamt 	if (x & (DBRI_MRR | DBRI_MLE | DBRI_LBG | DBRI_MBE)) {
    471  1.5.4.2  yamt 		u_int32_t tmp;
    472  1.5.4.2  yamt 
    473  1.5.4.2  yamt 		if (x & DBRI_MRR)
    474  1.5.4.4  yamt 			aprint_debug("%s: multiple ack error on sbus\n",
    475  1.5.4.2  yamt 			    sc->sc_dev.dv_xname);
    476  1.5.4.2  yamt 		if (x & DBRI_MLE)
    477  1.5.4.4  yamt 			aprint_debug("%s: multiple late error on sbus\n",
    478  1.5.4.2  yamt 			    sc->sc_dev.dv_xname);
    479  1.5.4.2  yamt 		if (x & DBRI_LBG)
    480  1.5.4.4  yamt 			aprint_debug("%s: lost bus grant on sbus\n",
    481  1.5.4.2  yamt 			    sc->sc_dev.dv_xname);
    482  1.5.4.2  yamt 		if (x & DBRI_MBE)
    483  1.5.4.4  yamt 			aprint_debug("%s: burst error on sbus\n",
    484  1.5.4.2  yamt 			    sc->sc_dev.dv_xname);
    485  1.5.4.2  yamt 
    486  1.5.4.2  yamt 		/*
    487  1.5.4.2  yamt 		 * Some of these errors disable the chip's circuitry.
    488  1.5.4.2  yamt 		 * Re-enable the circuitry and keep on going.
    489  1.5.4.2  yamt 		 */
    490  1.5.4.2  yamt 
    491  1.5.4.2  yamt 		tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
    492  1.5.4.2  yamt 		tmp &= ~(DBRI_DISABLE_MASTER);
    493  1.5.4.2  yamt 		bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
    494  1.5.4.2  yamt 	}
    495  1.5.4.2  yamt 
    496  1.5.4.2  yamt #if 0
    497  1.5.4.2  yamt 	if (!x & 1)	/* XXX: DBRI_INTR_REQ */
    498  1.5.4.2  yamt 		return (1);
    499  1.5.4.2  yamt #endif
    500  1.5.4.2  yamt 
    501  1.5.4.2  yamt 	dbri_process_interrupt_buffer(sc);
    502  1.5.4.2  yamt 
    503  1.5.4.2  yamt 	return (1);
    504  1.5.4.2  yamt }
    505  1.5.4.2  yamt 
    506  1.5.4.4  yamt static int
    507  1.5.4.2  yamt dbri_init(struct dbri_softc *sc)
    508  1.5.4.2  yamt {
    509  1.5.4.2  yamt 	bus_space_tag_t iot = sc->sc_iot;
    510  1.5.4.2  yamt 	bus_space_handle_t ioh = sc->sc_ioh;
    511  1.5.4.2  yamt 	u_int32_t reg;
    512  1.5.4.2  yamt 	volatile u_int32_t *cmd;
    513  1.5.4.2  yamt 	bus_addr_t dmaaddr;
    514  1.5.4.2  yamt 	int n;
    515  1.5.4.2  yamt 
    516  1.5.4.2  yamt 	dbri_reset(sc);
    517  1.5.4.2  yamt 
    518  1.5.4.2  yamt 	cmd = dbri_command_lock(sc);
    519  1.5.4.2  yamt 
    520  1.5.4.2  yamt 	/* XXX: Initialize interrupt ring buffer */
    521  1.5.4.2  yamt 	sc->sc_dma->intr[0] = (u_int32_t)sc->sc_dmabase + dbri_dma_off(intr, 0);
    522  1.5.4.2  yamt 	sc->sc_irqp = 1;
    523  1.5.4.2  yamt 
    524  1.5.4.2  yamt 	/* Initialize pipes */
    525  1.5.4.2  yamt 	for (n = 0; n < DBRI_PIPE_MAX; n++)
    526  1.5.4.2  yamt 		sc->sc_pipe[n].desc = sc->sc_pipe[n].next = -1;
    527  1.5.4.2  yamt 
    528  1.5.4.4  yamt 	for (n = 1; n < DBRI_INT_BLOCKS; n++) {
    529  1.5.4.4  yamt 		sc->sc_dma->intr[n] = 0;
    530  1.5.4.2  yamt 	}
    531  1.5.4.2  yamt 
    532  1.5.4.2  yamt 	/* Disable all SBus bursts */
    533  1.5.4.2  yamt 	/* XXX 16 byte bursts cause errors, the rest works */
    534  1.5.4.2  yamt 	reg = bus_space_read_4(iot, ioh, DBRI_REG0);
    535  1.5.4.4  yamt 
    536  1.5.4.2  yamt 	/*reg &= ~(DBRI_BURST_4 | DBRI_BURST_8 | DBRI_BURST_16);*/
    537  1.5.4.2  yamt 	reg |= (DBRI_BURST_4 | DBRI_BURST_8);
    538  1.5.4.2  yamt 	bus_space_write_4(iot, ioh, DBRI_REG0, reg);
    539  1.5.4.2  yamt 
    540  1.5.4.2  yamt 	/* setup interrupt queue */
    541  1.5.4.2  yamt 	dmaaddr = (u_int32_t)sc->sc_dmabase + dbri_dma_off(intr, 0);
    542  1.5.4.2  yamt 	*(cmd++) = DBRI_CMD(DBRI_COMMAND_IIQ, 0, 0);
    543  1.5.4.2  yamt 	*(cmd++) = dmaaddr;
    544  1.5.4.2  yamt 
    545  1.5.4.2  yamt 	dbri_command_send(sc, cmd);
    546  1.5.4.2  yamt 	return (0);
    547  1.5.4.2  yamt }
    548  1.5.4.2  yamt 
    549  1.5.4.4  yamt static int
    550  1.5.4.2  yamt dbri_reset(struct dbri_softc *sc)
    551  1.5.4.2  yamt {
    552  1.5.4.4  yamt 	int bail = 0;
    553  1.5.4.4  yamt 
    554  1.5.4.2  yamt 	bus_space_tag_t iot = sc->sc_iot;
    555  1.5.4.2  yamt 	bus_space_handle_t ioh = sc->sc_ioh;
    556  1.5.4.2  yamt 
    557  1.5.4.2  yamt 	bus_space_write_4(iot, ioh, DBRI_REG0, DBRI_SOFT_RESET);
    558  1.5.4.2  yamt 	while ((bus_space_read_4(iot, ioh, DBRI_REG0) & DBRI_SOFT_RESET) &&
    559  1.5.4.2  yamt 	    (bail < 100000)) {
    560  1.5.4.2  yamt 		bail++;
    561  1.5.4.2  yamt 		delay(10);
    562  1.5.4.2  yamt 	}
    563  1.5.4.4  yamt 	if (bail == 100000) aprint_error("%s: reset timed out\n",
    564  1.5.4.4  yamt 	    sc->sc_dev.dv_xname);
    565  1.5.4.2  yamt 	return (0);
    566  1.5.4.2  yamt }
    567  1.5.4.2  yamt 
    568  1.5.4.4  yamt static volatile u_int32_t *
    569  1.5.4.2  yamt dbri_command_lock(struct dbri_softc *sc)
    570  1.5.4.2  yamt {
    571  1.5.4.2  yamt 
    572  1.5.4.2  yamt 	if (sc->sc_locked)
    573  1.5.4.4  yamt 		aprint_debug("%s: command buffer locked\n",
    574  1.5.4.4  yamt 		    sc->sc_dev.dv_xname);
    575  1.5.4.2  yamt 
    576  1.5.4.2  yamt 	sc->sc_locked++;
    577  1.5.4.2  yamt 
    578  1.5.4.2  yamt 	return (&sc->sc_dma->command[0]);
    579  1.5.4.2  yamt }
    580  1.5.4.2  yamt 
    581  1.5.4.4  yamt static void
    582  1.5.4.2  yamt dbri_command_send(struct dbri_softc *sc, volatile u_int32_t *cmd)
    583  1.5.4.2  yamt {
    584  1.5.4.2  yamt 	bus_space_handle_t ioh = sc->sc_ioh;
    585  1.5.4.2  yamt 	bus_space_tag_t iot = sc->sc_iot;
    586  1.5.4.2  yamt 	int maxloops = 1000000;
    587  1.5.4.2  yamt 	int x;
    588  1.5.4.2  yamt 
    589  1.5.4.2  yamt 	x = splaudio();
    590  1.5.4.2  yamt 
    591  1.5.4.2  yamt 	sc->sc_locked--;
    592  1.5.4.2  yamt 
    593  1.5.4.2  yamt 	if (sc->sc_locked != 0) {
    594  1.5.4.4  yamt 		aprint_error("%s: command buffer improperly locked\n",
    595  1.5.4.2  yamt 		    sc->sc_dev.dv_xname);
    596  1.5.4.2  yamt 	} else if ((cmd - &sc->sc_dma->command[0]) >= DBRI_NUM_COMMANDS - 1) {
    597  1.5.4.4  yamt 		aprint_error("%s: command buffer overflow\n",
    598  1.5.4.4  yamt 		    sc->sc_dev.dv_xname);
    599  1.5.4.2  yamt 	} else {
    600  1.5.4.2  yamt 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_PAUSE, 0, 0);
    601  1.5.4.2  yamt 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_WAIT, 1, 0);
    602  1.5.4.2  yamt 		sc->sc_waitseen = 0;
    603  1.5.4.2  yamt 		bus_space_write_4(iot, ioh, DBRI_REG8, sc->sc_dmabase);
    604  1.5.4.2  yamt 		while ((--maxloops) > 0 &&
    605  1.5.4.2  yamt 		    (bus_space_read_4(iot, ioh, DBRI_REG0)
    606  1.5.4.2  yamt 		     & DBRI_COMMAND_VALID)) {
    607  1.5.4.2  yamt 			bus_space_barrier(iot, ioh, DBRI_REG0, 4,
    608  1.5.4.2  yamt 					  BUS_SPACE_BARRIER_READ);
    609  1.5.4.2  yamt 			delay(1000);
    610  1.5.4.2  yamt 		}
    611  1.5.4.2  yamt 
    612  1.5.4.2  yamt 		if (maxloops == 0) {
    613  1.5.4.4  yamt 			aprint_error(
    614  1.5.4.4  yamt 			    "%s: chip never completed command buffer\n",
    615  1.5.4.2  yamt 			    sc->sc_dev.dv_xname);
    616  1.5.4.2  yamt 		} else {
    617  1.5.4.4  yamt 
    618  1.5.4.4  yamt 			DPRINTF("%s: command completed\n",
    619  1.5.4.4  yamt 			    sc->sc_dev.dv_xname);
    620  1.5.4.4  yamt 
    621  1.5.4.2  yamt 			while ((--maxloops) > 0 && (!sc->sc_waitseen))
    622  1.5.4.2  yamt 				dbri_process_interrupt_buffer(sc);
    623  1.5.4.2  yamt 			if (maxloops == 0) {
    624  1.5.4.4  yamt 				aprint_error("%s: chip never acked WAIT\n",
    625  1.5.4.2  yamt 				    sc->sc_dev.dv_xname);
    626  1.5.4.2  yamt 			}
    627  1.5.4.2  yamt 		}
    628  1.5.4.2  yamt 	}
    629  1.5.4.2  yamt 
    630  1.5.4.2  yamt 	splx(x);
    631  1.5.4.2  yamt 
    632  1.5.4.2  yamt 	return;
    633  1.5.4.2  yamt }
    634  1.5.4.2  yamt 
    635  1.5.4.4  yamt static void
    636  1.5.4.2  yamt dbri_process_interrupt_buffer(struct dbri_softc *sc)
    637  1.5.4.2  yamt {
    638  1.5.4.2  yamt 	int32_t i;
    639  1.5.4.2  yamt 
    640  1.5.4.2  yamt 	while ((i = sc->sc_dma->intr[sc->sc_irqp]) != 0) {
    641  1.5.4.2  yamt 		sc->sc_dma->intr[sc->sc_irqp] = 0;
    642  1.5.4.2  yamt 		sc->sc_irqp++;
    643  1.5.4.2  yamt 
    644  1.5.4.2  yamt 		if (sc->sc_irqp == DBRI_INT_BLOCKS)
    645  1.5.4.2  yamt 			sc->sc_irqp = 1;
    646  1.5.4.2  yamt 		else if ((sc->sc_irqp & (DBRI_INT_BLOCKS - 1)) == 0)
    647  1.5.4.2  yamt 			sc->sc_irqp++;
    648  1.5.4.2  yamt 
    649  1.5.4.2  yamt 		dbri_process_interrupt(sc, i);
    650  1.5.4.2  yamt 	}
    651  1.5.4.2  yamt 
    652  1.5.4.2  yamt 	return;
    653  1.5.4.2  yamt }
    654  1.5.4.2  yamt 
    655  1.5.4.4  yamt static void
    656  1.5.4.2  yamt dbri_process_interrupt(struct dbri_softc *sc, int32_t i)
    657  1.5.4.2  yamt {
    658  1.5.4.2  yamt #if 0
    659  1.5.4.2  yamt 	const int liu_states[] = { 1, 0, 8, 3, 4, 5, 6, 7 };
    660  1.5.4.2  yamt #endif
    661  1.5.4.2  yamt 	int val = DBRI_INTR_GETVAL(i);
    662  1.5.4.2  yamt 	int channel = DBRI_INTR_GETCHAN(i);
    663  1.5.4.2  yamt 	int command = DBRI_INTR_GETCMD(i);
    664  1.5.4.2  yamt 	int code = DBRI_INTR_GETCODE(i);
    665  1.5.4.2  yamt #if 0
    666  1.5.4.2  yamt 	int rval = DBRI_INTR_GETRVAL(i);
    667  1.5.4.2  yamt #endif
    668  1.5.4.2  yamt 	if (channel == DBRI_INTR_CMD && command == DBRI_COMMAND_WAIT)
    669  1.5.4.2  yamt 		sc->sc_waitseen++;
    670  1.5.4.2  yamt 
    671  1.5.4.2  yamt 	switch (code) {
    672  1.5.4.2  yamt 	case DBRI_INTR_XCMP:	/* transmission complete */
    673  1.5.4.2  yamt 	{
    674  1.5.4.2  yamt 		int td;
    675  1.5.4.2  yamt 		struct dbri_desc *dd;
    676  1.5.4.2  yamt 
    677  1.5.4.2  yamt 		td = sc->sc_pipe[channel].desc;
    678  1.5.4.2  yamt 		dd = &sc->sc_desc[td];
    679  1.5.4.2  yamt 
    680  1.5.4.4  yamt 		if (dd->callback != NULL) {
    681  1.5.4.2  yamt 			dd->callback(dd->callback_args);
    682  1.5.4.4  yamt 		} else
    683  1.5.4.4  yamt 			DPRINTF("!");
    684  1.5.4.2  yamt 		break;
    685  1.5.4.2  yamt 	}
    686  1.5.4.2  yamt 	case DBRI_INTR_FXDT:		/* fixed data change */
    687  1.5.4.4  yamt 		DPRINTF("dbri_intr: Fixed data change (%d: %x)\n", channel,
    688  1.5.4.4  yamt 		    val);
    689  1.5.4.4  yamt #if 0
    690  1.5.4.4  yamt 		printf("reg: %08x\n", sc->sc_mm.status);
    691  1.5.4.4  yamt #endif
    692  1.5.4.2  yamt 		if (sc->sc_pipe[channel].sdp & DBRI_SDP_MSB)
    693  1.5.4.2  yamt 			val = reverse_bytes(val, sc->sc_pipe[channel].length);
    694  1.5.4.2  yamt 		if (sc->sc_pipe[channel].prec)
    695  1.5.4.2  yamt 			*(sc->sc_pipe[channel].prec) = val;
    696  1.5.4.4  yamt #ifndef DBRI_SPIN
    697  1.5.4.4  yamt 		DPRINTF("%s: wakeup %p\n", sc->sc_dev.dv_xname, sc);
    698  1.5.4.2  yamt 		wakeup(sc);
    699  1.5.4.2  yamt #endif
    700  1.5.4.2  yamt 		break;
    701  1.5.4.2  yamt 	case DBRI_INTR_SBRI:
    702  1.5.4.4  yamt 		DPRINTF("dbri_intr: SBRI\n");
    703  1.5.4.2  yamt 		break;
    704  1.5.4.2  yamt 	case DBRI_INTR_BRDY:
    705  1.5.4.2  yamt 	{
    706  1.5.4.4  yamt 		int td;
    707  1.5.4.4  yamt 		struct dbri_desc *dd;
    708  1.5.4.2  yamt 
    709  1.5.4.4  yamt 		td = sc->sc_pipe[channel].desc;
    710  1.5.4.4  yamt 		dd = &sc->sc_desc[td];
    711  1.5.4.2  yamt 
    712  1.5.4.4  yamt 		if (dd->callback != NULL)
    713  1.5.4.4  yamt 			dd->callback(dd->callback_args);
    714  1.5.4.2  yamt 		break;
    715  1.5.4.2  yamt 	}
    716  1.5.4.2  yamt 	case DBRI_INTR_UNDR:
    717  1.5.4.2  yamt 	{
    718  1.5.4.2  yamt 		volatile u_int32_t *cmd;
    719  1.5.4.2  yamt 		int td = sc->sc_pipe[channel].desc;
    720  1.5.4.2  yamt 
    721  1.5.4.4  yamt 		DPRINTF("%s: DBRI_INTR_UNDR\n", sc->sc_dev.dv_xname);
    722  1.5.4.2  yamt 
    723  1.5.4.4  yamt 		sc->sc_dma->xmit[td].status = 0;
    724  1.5.4.2  yamt 
    725  1.5.4.2  yamt 		cmd = dbri_command_lock(sc);
    726  1.5.4.2  yamt 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP, 0,
    727  1.5.4.2  yamt 				    sc->sc_pipe[channel].sdp |
    728  1.5.4.2  yamt 				    DBRI_SDP_VALID_POINTER |
    729  1.5.4.2  yamt 				    DBRI_SDP_CLEAR |
    730  1.5.4.2  yamt 				    DBRI_SDP_2SAME);
    731  1.5.4.4  yamt 		*(cmd++) = sc->sc_dmabase + dbri_dma_off(xmit, td);
    732  1.5.4.2  yamt 		dbri_command_send(sc, cmd);
    733  1.5.4.2  yamt 		break;
    734  1.5.4.2  yamt 	}
    735  1.5.4.4  yamt 	case DBRI_INTR_CMDI:
    736  1.5.4.4  yamt 		DPRINTF("ok");
    737  1.5.4.4  yamt 		break;
    738  1.5.4.2  yamt 	default:
    739  1.5.4.4  yamt 
    740  1.5.4.4  yamt 		aprint_error("%s: unknown interrupt code %d\n",
    741  1.5.4.2  yamt 		    sc->sc_dev.dv_xname, code);
    742  1.5.4.2  yamt 		break;
    743  1.5.4.2  yamt 	}
    744  1.5.4.2  yamt 
    745  1.5.4.2  yamt 	return;
    746  1.5.4.2  yamt }
    747  1.5.4.2  yamt 
    748  1.5.4.2  yamt /*
    749  1.5.4.2  yamt  * mmcodec stuff
    750  1.5.4.2  yamt  */
    751  1.5.4.2  yamt 
    752  1.5.4.4  yamt static int
    753  1.5.4.2  yamt mmcodec_init(struct dbri_softc *sc)
    754  1.5.4.2  yamt {
    755  1.5.4.2  yamt 	bus_space_handle_t ioh = sc->sc_ioh;
    756  1.5.4.2  yamt 	bus_space_tag_t iot = sc->sc_iot;
    757  1.5.4.2  yamt 	u_int32_t reg2;
    758  1.5.4.4  yamt 	int bail;
    759  1.5.4.2  yamt 
    760  1.5.4.2  yamt 	reg2 = bus_space_read_4(iot, ioh, DBRI_REG2);
    761  1.5.4.4  yamt 	DPRINTF("mmcodec_init: PIO reads %x\n", reg2);
    762  1.5.4.2  yamt 
    763  1.5.4.2  yamt 	if (reg2 & DBRI_PIO2) {
    764  1.5.4.4  yamt 		aprint_normal("%s: onboard CS4215 detected\n",
    765  1.5.4.2  yamt 		    sc->sc_dev.dv_xname);
    766  1.5.4.2  yamt 		sc->sc_mm.onboard = 1;
    767  1.5.4.2  yamt 	}
    768  1.5.4.2  yamt 
    769  1.5.4.2  yamt 	if (reg2 & DBRI_PIO0) {
    770  1.5.4.4  yamt 		aprint_normal("%s: speakerbox detected\n",
    771  1.5.4.2  yamt 		    sc->sc_dev.dv_xname);
    772  1.5.4.4  yamt 		bus_space_write_4(iot, ioh, DBRI_REG2, DBRI_PIO2_ENABLE);
    773  1.5.4.2  yamt 		sc->sc_mm.onboard = 0;
    774  1.5.4.2  yamt 	}
    775  1.5.4.2  yamt 
    776  1.5.4.2  yamt 	if ((reg2 & DBRI_PIO2) && (reg2 & DBRI_PIO0)) {
    777  1.5.4.4  yamt 		aprint_normal("%s: using speakerbox\n",
    778  1.5.4.2  yamt 		    sc->sc_dev.dv_xname);
    779  1.5.4.2  yamt 		bus_space_write_4(iot, ioh, DBRI_REG2, DBRI_PIO2_ENABLE);
    780  1.5.4.2  yamt 		sc->sc_mm.onboard = 0;
    781  1.5.4.2  yamt 	}
    782  1.5.4.2  yamt 
    783  1.5.4.2  yamt 	if (!(reg2 & (DBRI_PIO0|DBRI_PIO2))) {
    784  1.5.4.4  yamt 		aprint_normal("%s: no mmcodec found\n", sc->sc_dev.dv_xname);
    785  1.5.4.2  yamt 		return -1;
    786  1.5.4.2  yamt 	}
    787  1.5.4.2  yamt 
    788  1.5.4.2  yamt 	sc->sc_version = 0xff;
    789  1.5.4.2  yamt 
    790  1.5.4.2  yamt 	mmcodec_pipe_init(sc);
    791  1.5.4.2  yamt 	mmcodec_default(sc);
    792  1.5.4.2  yamt 
    793  1.5.4.2  yamt 	sc->sc_mm.offset = sc->sc_mm.onboard ? 0 : 8;
    794  1.5.4.2  yamt 
    795  1.5.4.4  yamt 	/*
    796  1.5.4.4  yamt 	 * mmcodec_setcontrol() sometimes fails right after powerup
    797  1.5.4.4  yamt 	 * so we just try again until we either get a useful response or run
    798  1.5.4.4  yamt 	 * out of time
    799  1.5.4.4  yamt 	 */
    800  1.5.4.4  yamt 	bail = 0;
    801  1.5.4.4  yamt 	while (mmcodec_setcontrol(sc) == -1 || sc->sc_version == 0xff) {
    802  1.5.4.4  yamt 
    803  1.5.4.4  yamt 		bail++;
    804  1.5.4.4  yamt 		if (bail > 100) {
    805  1.5.4.4  yamt 			DPRINTF("%s: cs4215 probe failed at offset %d\n",
    806  1.5.4.4  yamt 		    	    sc->sc_dev.dv_xname, sc->sc_mm.offset);
    807  1.5.4.4  yamt 			return (-1);
    808  1.5.4.4  yamt 		}
    809  1.5.4.4  yamt 		delay(10000);
    810  1.5.4.2  yamt 	}
    811  1.5.4.2  yamt 
    812  1.5.4.4  yamt 	aprint_normal("%s: cs4215 rev %c found at offset %d\n",
    813  1.5.4.4  yamt 	    sc->sc_dev.dv_xname, 0x43 + (sc->sc_version & 0xf), sc->sc_mm.offset);
    814  1.5.4.2  yamt 
    815  1.5.4.2  yamt 	/* set some sane defaults for mmcodec_init_data */
    816  1.5.4.2  yamt 	sc->sc_params.channels = 2;
    817  1.5.4.2  yamt 	sc->sc_params.precision = 16;
    818  1.5.4.2  yamt 
    819  1.5.4.2  yamt 	mmcodec_init_data(sc);
    820  1.5.4.2  yamt 
    821  1.5.4.2  yamt 	return (0);
    822  1.5.4.2  yamt }
    823  1.5.4.2  yamt 
    824  1.5.4.4  yamt static void
    825  1.5.4.2  yamt mmcodec_init_data(struct dbri_softc *sc)
    826  1.5.4.2  yamt {
    827  1.5.4.2  yamt 	bus_space_tag_t iot = sc->sc_iot;
    828  1.5.4.2  yamt 	bus_space_handle_t ioh = sc->sc_ioh;
    829  1.5.4.2  yamt 	u_int32_t tmp;
    830  1.5.4.2  yamt 	int data_width;
    831  1.5.4.2  yamt 
    832  1.5.4.2  yamt 	tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
    833  1.5.4.2  yamt 	tmp &= ~(DBRI_CHI_ACTIVATE);	/* disable CHI */
    834  1.5.4.2  yamt 	bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
    835  1.5.4.2  yamt 
    836  1.5.4.2  yamt 	/* switch CS4215 to data mode - set PIO3 to 1 */
    837  1.5.4.2  yamt 	tmp = DBRI_PIO_ENABLE_ALL | DBRI_PIO1 | DBRI_PIO3;
    838  1.5.4.4  yamt 
    839  1.5.4.4  yamt 	/* XXX */
    840  1.5.4.2  yamt 	tmp |= (sc->sc_mm.onboard ? DBRI_PIO0 : DBRI_PIO2);
    841  1.5.4.2  yamt 
    842  1.5.4.2  yamt 	bus_space_write_4(iot, ioh, DBRI_REG2, tmp);
    843  1.5.4.2  yamt 	chi_reset(sc, CHIslave, 128);
    844  1.5.4.2  yamt 
    845  1.5.4.4  yamt 	data_width = sc->sc_params.channels * sc->sc_params.precision;
    846  1.5.4.4  yamt 
    847  1.5.4.4  yamt 	if ((data_width != 32) && (data_width != 8))
    848  1.5.4.4  yamt 		aprint_error("%s: data_width is %d\n", __func__, data_width);
    849  1.5.4.4  yamt 
    850  1.5.4.2  yamt 	pipe_ts_link(sc, 20, PIPEoutput, 16, 32, sc->sc_mm.offset + 32);
    851  1.5.4.2  yamt 	pipe_ts_link(sc, 4, PIPEoutput, 16, data_width, sc->sc_mm.offset);
    852  1.5.4.2  yamt 	pipe_ts_link(sc, 6, PIPEinput, 16, data_width, sc->sc_mm.offset);
    853  1.5.4.4  yamt 	pipe_ts_link(sc, 21, PIPEinput, 16, 32, sc->sc_mm.offset + 32);
    854  1.5.4.4  yamt 
    855  1.5.4.4  yamt 	pipe_receive_fixed(sc, 21, &sc->sc_mm.status);
    856  1.5.4.2  yamt 
    857  1.5.4.2  yamt 	mmcodec_setgain(sc, 0);
    858  1.5.4.2  yamt 
    859  1.5.4.2  yamt 	tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
    860  1.5.4.2  yamt 	tmp |= DBRI_CHI_ACTIVATE;
    861  1.5.4.2  yamt 	bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
    862  1.5.4.2  yamt 
    863  1.5.4.2  yamt 	return;
    864  1.5.4.2  yamt }
    865  1.5.4.2  yamt 
    866  1.5.4.4  yamt static void
    867  1.5.4.2  yamt mmcodec_pipe_init(struct dbri_softc *sc)
    868  1.5.4.2  yamt {
    869  1.5.4.2  yamt 
    870  1.5.4.2  yamt 	pipe_setup(sc, 4, DBRI_SDP_MEM | DBRI_SDP_TO_SER | DBRI_SDP_MSB);
    871  1.5.4.2  yamt 	pipe_setup(sc, 20, DBRI_SDP_FIXED | DBRI_SDP_TO_SER | DBRI_SDP_MSB);
    872  1.5.4.2  yamt 	pipe_setup(sc, 6, DBRI_SDP_MEM | DBRI_SDP_FROM_SER | DBRI_SDP_MSB);
    873  1.5.4.2  yamt 	pipe_setup(sc, 21, DBRI_SDP_FIXED | DBRI_SDP_FROM_SER | DBRI_SDP_MSB);
    874  1.5.4.2  yamt 
    875  1.5.4.2  yamt 	pipe_setup(sc, 17, DBRI_SDP_FIXED | DBRI_SDP_TO_SER | DBRI_SDP_MSB);
    876  1.5.4.2  yamt 	pipe_setup(sc, 18, DBRI_SDP_FIXED | DBRI_SDP_FROM_SER | DBRI_SDP_MSB);
    877  1.5.4.2  yamt 	pipe_setup(sc, 19, DBRI_SDP_FIXED | DBRI_SDP_FROM_SER | DBRI_SDP_MSB);
    878  1.5.4.2  yamt 
    879  1.5.4.2  yamt 	sc->sc_mm.status = 0;
    880  1.5.4.2  yamt 
    881  1.5.4.2  yamt 	pipe_receive_fixed(sc, 18, &sc->sc_mm.status);
    882  1.5.4.2  yamt 	pipe_receive_fixed(sc, 19, &sc->sc_mm.version);
    883  1.5.4.2  yamt 
    884  1.5.4.2  yamt 	return;
    885  1.5.4.2  yamt }
    886  1.5.4.2  yamt 
    887  1.5.4.4  yamt static void
    888  1.5.4.2  yamt mmcodec_default(struct dbri_softc *sc)
    889  1.5.4.2  yamt {
    890  1.5.4.2  yamt 	struct cs4215_state *mm = &sc->sc_mm;
    891  1.5.4.2  yamt 
    892  1.5.4.2  yamt 	/*
    893  1.5.4.2  yamt 	 * no action, memory resetting only
    894  1.5.4.2  yamt 	 *
    895  1.5.4.2  yamt 	 * data time slots 5-8
    896  1.5.4.2  yamt 	 * speaker, line and headphone enable. set gain to half.
    897  1.5.4.4  yamt 	 * input is line
    898  1.5.4.2  yamt 	 */
    899  1.5.4.4  yamt 	mm->d.bdata[0] = sc->sc_latt = 0x20 | CS4215_HE | CS4215_LE;
    900  1.5.4.4  yamt 	mm->d.bdata[1] = sc->sc_ratt = 0x20 | CS4215_SE;
    901  1.5.4.4  yamt 	sc->sc_linp = 128;
    902  1.5.4.4  yamt 	sc->sc_rinp = 128;
    903  1.5.4.4  yamt 	sc->sc_monitor = 0;
    904  1.5.4.4  yamt 	sc->sc_input = 1;	/* line */
    905  1.5.4.4  yamt 	mm->d.bdata[2] = (CS4215_LG((sc->sc_linp >> 4)) & 0x0f) |
    906  1.5.4.4  yamt 	    ((sc->sc_input == 2) ? CS4215_IS : 0) | CS4215_PIO0 | CS4215_PIO1;
    907  1.5.4.4  yamt 	mm->d.bdata[3] = (CS4215_RG((sc->sc_rinp >> 4) & 0x0f)) |
    908  1.5.4.4  yamt 	    CS4215_MA(15 - ((sc->sc_monitor >> 4) & 0x0f));
    909  1.5.4.4  yamt 
    910  1.5.4.2  yamt 
    911  1.5.4.2  yamt 	/*
    912  1.5.4.2  yamt 	 * control time slots 1-4
    913  1.5.4.2  yamt 	 *
    914  1.5.4.2  yamt 	 * 0: default I/O voltage scale
    915  1.5.4.2  yamt 	 * 1: 8 bit ulaw, 8kHz, mono, high pass filter disabled
    916  1.5.4.2  yamt 	 * 2: serial enable, CHI master, 128 bits per frame, clock 1
    917  1.5.4.2  yamt 	 * 3: tests disabled
    918  1.5.4.2  yamt 	 */
    919  1.5.4.4  yamt 	mm->c.bcontrol[0] = CS4215_RSRVD_1 | CS4215_MLB;
    920  1.5.4.4  yamt 	mm->c.bcontrol[1] = CS4215_DFR_ULAW | CS4215_FREQ[0].csval;
    921  1.5.4.4  yamt 	mm->c.bcontrol[2] = CS4215_XCLK | CS4215_BSEL_128 | CS4215_FREQ[0].xtal;
    922  1.5.4.4  yamt 	mm->c.bcontrol[3] = 0;
    923  1.5.4.2  yamt 
    924  1.5.4.2  yamt 	return;
    925  1.5.4.2  yamt }
    926  1.5.4.2  yamt 
    927  1.5.4.4  yamt static void
    928  1.5.4.2  yamt mmcodec_setgain(struct dbri_softc *sc, int mute)
    929  1.5.4.2  yamt {
    930  1.5.4.2  yamt 	if (mute) {
    931  1.5.4.2  yamt 		/* disable all outputs, max. attenuation */
    932  1.5.4.4  yamt 		sc->sc_mm.d.bdata[0] = sc->sc_latt | 63;
    933  1.5.4.4  yamt 		sc->sc_mm.d.bdata[1] = sc->sc_ratt | 63;
    934  1.5.4.2  yamt 	} else {
    935  1.5.4.4  yamt 
    936  1.5.4.4  yamt 		sc->sc_mm.d.bdata[0] = sc->sc_latt;
    937  1.5.4.4  yamt 		sc->sc_mm.d.bdata[1] = sc->sc_ratt;
    938  1.5.4.2  yamt 	}
    939  1.5.4.2  yamt 
    940  1.5.4.4  yamt 	/* input stuff */
    941  1.5.4.4  yamt 	sc->sc_mm.d.bdata[2] = CS4215_LG((sc->sc_linp >> 4) & 0x0f) |
    942  1.5.4.4  yamt 	    ((sc->sc_input == 2) ? CS4215_IS : 0) | CS4215_PIO0 | CS4215_PIO1;
    943  1.5.4.4  yamt 	sc->sc_mm.d.bdata[3] = (CS4215_RG((sc->sc_rinp >> 4)) & 0x0f) |
    944  1.5.4.4  yamt 	    (CS4215_MA(15 - ((sc->sc_monitor >> 4) & 0x0f)));
    945  1.5.4.4  yamt 
    946  1.5.4.2  yamt 	if (sc->sc_powerstate == 0)
    947  1.5.4.2  yamt 		return;
    948  1.5.4.4  yamt 	pipe_transmit_fixed(sc, 20, sc->sc_mm.d.ldata);
    949  1.5.4.2  yamt 
    950  1.5.4.4  yamt 	DPRINTF("mmcodec_setgain: %08x\n", sc->sc_mm.d.ldata);
    951  1.5.4.4  yamt 	/* give the chip some time to execute the command */
    952  1.5.4.2  yamt 	delay(250);
    953  1.5.4.2  yamt 
    954  1.5.4.2  yamt 	return;
    955  1.5.4.2  yamt }
    956  1.5.4.2  yamt 
    957  1.5.4.4  yamt static int
    958  1.5.4.2  yamt mmcodec_setcontrol(struct dbri_softc *sc)
    959  1.5.4.2  yamt {
    960  1.5.4.2  yamt 	bus_space_tag_t iot = sc->sc_iot;
    961  1.5.4.2  yamt 	bus_space_handle_t ioh = sc->sc_ioh;
    962  1.5.4.2  yamt 	u_int32_t val;
    963  1.5.4.2  yamt 	u_int32_t tmp;
    964  1.5.4.4  yamt 	int bail = 0;
    965  1.5.4.4  yamt #if DBRI_SPIN
    966  1.5.4.2  yamt 	int i;
    967  1.5.4.2  yamt #endif
    968  1.5.4.2  yamt 
    969  1.5.4.2  yamt 	/*
    970  1.5.4.2  yamt 	 * Temporarily mute outputs and wait 125 us to make sure that it
    971  1.5.4.2  yamt 	 * happens. This avoids clicking noises.
    972  1.5.4.2  yamt 	 */
    973  1.5.4.2  yamt 	mmcodec_setgain(sc, 1);
    974  1.5.4.4  yamt 	delay(125);
    975  1.5.4.4  yamt 
    976  1.5.4.4  yamt 	bus_space_write_4(iot, ioh, DBRI_REG2, 0);
    977  1.5.4.4  yamt 	delay(125);
    978  1.5.4.2  yamt 
    979  1.5.4.2  yamt 	/* enable control mode */
    980  1.5.4.2  yamt 	val = DBRI_PIO_ENABLE_ALL | DBRI_PIO1;	/* was PIO1 */
    981  1.5.4.2  yamt 
    982  1.5.4.4  yamt 	/* XXX */
    983  1.5.4.2  yamt 	val |= (sc->sc_mm.onboard ? DBRI_PIO0 : DBRI_PIO2);
    984  1.5.4.2  yamt 
    985  1.5.4.2  yamt 	bus_space_write_4(iot, ioh, DBRI_REG2, val);
    986  1.5.4.2  yamt 
    987  1.5.4.4  yamt 	delay(34);
    988  1.5.4.2  yamt 
    989  1.5.4.2  yamt 	/*
    990  1.5.4.2  yamt 	 * in control mode, the cs4215 is the slave device, so the
    991  1.5.4.2  yamt 	 * DBRI must act as the CHI master.
    992  1.5.4.2  yamt 	 *
    993  1.5.4.2  yamt 	 * in data mode, the cs4215 must be the CHI master to insure
    994  1.5.4.2  yamt 	 * that the data stream is in sync with its codec
    995  1.5.4.2  yamt 	 */
    996  1.5.4.2  yamt 	tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
    997  1.5.4.2  yamt 	tmp &= ~DBRI_COMMAND_CHI;
    998  1.5.4.2  yamt 	bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
    999  1.5.4.2  yamt 
   1000  1.5.4.2  yamt 	chi_reset(sc, CHImaster, 128);
   1001  1.5.4.2  yamt 
   1002  1.5.4.2  yamt 	/* control mode */
   1003  1.5.4.2  yamt 	pipe_ts_link(sc, 17, PIPEoutput, 16, 32, sc->sc_mm.offset);
   1004  1.5.4.2  yamt 	pipe_ts_link(sc, 18, PIPEinput, 16, 8, sc->sc_mm.offset);
   1005  1.5.4.2  yamt 	pipe_ts_link(sc, 19, PIPEinput, 16, 8, sc->sc_mm.offset + 48);
   1006  1.5.4.2  yamt 
   1007  1.5.4.2  yamt 	/* wait for the chip to echo back CLB as zero */
   1008  1.5.4.4  yamt 	sc->sc_mm.c.bcontrol[0] &= ~CS4215_CLB;
   1009  1.5.4.4  yamt 	pipe_transmit_fixed(sc, 17, sc->sc_mm.c.lcontrol);
   1010  1.5.4.2  yamt 
   1011  1.5.4.2  yamt 	tmp = bus_space_read_4(iot, ioh, DBRI_REG0);
   1012  1.5.4.2  yamt 	tmp |= DBRI_CHI_ACTIVATE;
   1013  1.5.4.2  yamt 	bus_space_write_4(iot, ioh, DBRI_REG0, tmp);
   1014  1.5.4.2  yamt 
   1015  1.5.4.4  yamt #if DBRI_SPIN
   1016  1.5.4.2  yamt 	i = 1024;
   1017  1.5.4.2  yamt 	while (((sc->sc_mm.status & 0xe4) != 0x20) && --i) {
   1018  1.5.4.2  yamt 		delay(125);
   1019  1.5.4.2  yamt 	}
   1020  1.5.4.2  yamt 
   1021  1.5.4.2  yamt 	if (i == 0) {
   1022  1.5.4.4  yamt 		DPRINTF("%s: cs4215 didn't respond to CLB (0x%02x)\n",
   1023  1.5.4.2  yamt 		    sc->sc_dev.dv_xname, sc->sc_mm.status);
   1024  1.5.4.2  yamt 		return (-1);
   1025  1.5.4.2  yamt 	}
   1026  1.5.4.2  yamt #else
   1027  1.5.4.4  yamt 	while (((sc->sc_mm.status & 0xe4) != 0x20) && (bail < 10)) {
   1028  1.5.4.4  yamt 		DPRINTF("%s: tsleep %p\n", sc->sc_dev.dv_xname, sc);
   1029  1.5.4.4  yamt 		tsleep(sc, PCATCH | PZERO, "dbrifxdt", hz);
   1030  1.5.4.4  yamt 		bail++;
   1031  1.5.4.2  yamt 	}
   1032  1.5.4.2  yamt #endif
   1033  1.5.4.4  yamt 	if (bail >= 10) {
   1034  1.5.4.4  yamt 		DPRINTF("%s: switching to control mode timed out (%x %x)\n",
   1035  1.5.4.4  yamt 		    sc->sc_dev.dv_xname, sc->sc_mm.status,
   1036  1.5.4.4  yamt 		    bus_space_read_4(iot, ioh, DBRI_REG2));
   1037  1.5.4.4  yamt 		return -1;
   1038  1.5.4.4  yamt 	}
   1039  1.5.4.2  yamt 
   1040  1.5.4.2  yamt 	/* copy the version information before it becomes unreadable again */
   1041  1.5.4.4  yamt 	sc->sc_version = sc->sc_mm.version;
   1042  1.5.4.2  yamt 
   1043  1.5.4.2  yamt 	/* terminate cs4215 control mode */
   1044  1.5.4.4  yamt 	sc->sc_mm.c.bcontrol[0] |= CS4215_CLB;
   1045  1.5.4.4  yamt 	pipe_transmit_fixed(sc, 17, sc->sc_mm.c.lcontrol);
   1046  1.5.4.2  yamt 
   1047  1.5.4.2  yamt 	/* two frames of control info @ 8kHz frame rate = 250us delay */
   1048  1.5.4.4  yamt 	delay(250);
   1049  1.5.4.2  yamt 
   1050  1.5.4.2  yamt 	mmcodec_setgain(sc, 0);
   1051  1.5.4.2  yamt 
   1052  1.5.4.2  yamt 	return (0);
   1053  1.5.4.2  yamt 
   1054  1.5.4.2  yamt }
   1055  1.5.4.2  yamt 
   1056  1.5.4.2  yamt /*
   1057  1.5.4.2  yamt  * CHI combo
   1058  1.5.4.2  yamt  */
   1059  1.5.4.4  yamt static void
   1060  1.5.4.2  yamt chi_reset(struct dbri_softc *sc, enum ms ms, int bpf)
   1061  1.5.4.2  yamt {
   1062  1.5.4.2  yamt 	volatile u_int32_t *cmd;
   1063  1.5.4.2  yamt 	int val;
   1064  1.5.4.2  yamt 	int clockrate, divisor;
   1065  1.5.4.2  yamt 
   1066  1.5.4.2  yamt 	cmd = dbri_command_lock(sc);
   1067  1.5.4.2  yamt 
   1068  1.5.4.2  yamt 	/* set CHI anchor: pipe 16 */
   1069  1.5.4.2  yamt 	val = DBRI_DTS_VI | DBRI_DTS_INS | DBRI_DTS_PRVIN(16) | DBRI_PIPE(16);
   1070  1.5.4.2  yamt 	*(cmd++) = DBRI_CMD(DBRI_COMMAND_DTS, 0, val);
   1071  1.5.4.2  yamt 	*(cmd++) = DBRI_TS_ANCHOR | DBRI_TS_NEXT(16);
   1072  1.5.4.2  yamt 	*(cmd++) = 0;
   1073  1.5.4.2  yamt 
   1074  1.5.4.2  yamt 	val = DBRI_DTS_VO | DBRI_DTS_INS | DBRI_DTS_PRVOUT(16) | DBRI_PIPE(16);
   1075  1.5.4.2  yamt 	*(cmd++) = DBRI_CMD(DBRI_COMMAND_DTS, 0, val);
   1076  1.5.4.2  yamt 	*(cmd++) = 0;
   1077  1.5.4.2  yamt 	*(cmd++) = DBRI_TS_ANCHOR | DBRI_TS_NEXT(16);
   1078  1.5.4.2  yamt 
   1079  1.5.4.2  yamt 	sc->sc_pipe[16].sdp = 1;
   1080  1.5.4.2  yamt 	sc->sc_pipe[16].next = 16;
   1081  1.5.4.2  yamt 	sc->sc_chi_pipe_in = 16;
   1082  1.5.4.2  yamt 	sc->sc_chi_pipe_out = 16;
   1083  1.5.4.2  yamt 
   1084  1.5.4.2  yamt 	switch (ms) {
   1085  1.5.4.2  yamt 	case CHIslave:
   1086  1.5.4.2  yamt 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_CHI, 0, DBRI_CHI_CHICM(0));
   1087  1.5.4.2  yamt 		break;
   1088  1.5.4.2  yamt 	case CHImaster:
   1089  1.5.4.2  yamt 		clockrate = bpf * 8;
   1090  1.5.4.2  yamt 		divisor = 12288 / clockrate;
   1091  1.5.4.2  yamt 
   1092  1.5.4.2  yamt 		if (divisor > 255 || divisor * clockrate != 12288)
   1093  1.5.4.4  yamt 			aprint_error("%s: illegal bits-per-frame %d\n",
   1094  1.5.4.2  yamt 			    sc->sc_dev.dv_xname, bpf);
   1095  1.5.4.2  yamt 
   1096  1.5.4.2  yamt 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_CHI, 0,
   1097  1.5.4.2  yamt 		    DBRI_CHI_CHICM(divisor) | DBRI_CHI_FD | DBRI_CHI_BPF(bpf));
   1098  1.5.4.2  yamt 		break;
   1099  1.5.4.2  yamt 	default:
   1100  1.5.4.4  yamt 		aprint_error("%s: unknown value for ms!\n",
   1101  1.5.4.4  yamt 		    sc->sc_dev.dv_xname);
   1102  1.5.4.2  yamt 		break;
   1103  1.5.4.2  yamt 	}
   1104  1.5.4.2  yamt 
   1105  1.5.4.2  yamt 	sc->sc_chi_bpf = bpf;
   1106  1.5.4.2  yamt 
   1107  1.5.4.2  yamt 	/* CHI data mode */
   1108  1.5.4.2  yamt 	*(cmd++) = DBRI_CMD(DBRI_COMMAND_PAUSE, 0, 0);
   1109  1.5.4.2  yamt 	*(cmd++) = DBRI_CMD(DBRI_COMMAND_CDM, 0,
   1110  1.5.4.2  yamt 	    DBRI_CDM_XCE | DBRI_CDM_XEN | DBRI_CDM_REN);
   1111  1.5.4.2  yamt 
   1112  1.5.4.2  yamt 	dbri_command_send(sc, cmd);
   1113  1.5.4.2  yamt 
   1114  1.5.4.2  yamt 	return;
   1115  1.5.4.2  yamt }
   1116  1.5.4.2  yamt 
   1117  1.5.4.2  yamt /*
   1118  1.5.4.2  yamt  * pipe stuff
   1119  1.5.4.2  yamt  */
   1120  1.5.4.4  yamt static void
   1121  1.5.4.2  yamt pipe_setup(struct dbri_softc *sc, int pipe, int sdp)
   1122  1.5.4.2  yamt {
   1123  1.5.4.4  yamt 	DPRINTF("pipe setup: %d\n", pipe);
   1124  1.5.4.2  yamt 	if (pipe < 0 || pipe >= DBRI_PIPE_MAX) {
   1125  1.5.4.4  yamt 		aprint_error("%s: illegal pipe number %d\n",
   1126  1.5.4.4  yamt 		    sc->sc_dev.dv_xname, pipe);
   1127  1.5.4.2  yamt 		return;
   1128  1.5.4.2  yamt 	}
   1129  1.5.4.2  yamt 
   1130  1.5.4.2  yamt 	if ((sdp & 0xf800) != sdp)
   1131  1.5.4.4  yamt 		aprint_error("%s: strange SDP value %d\n", sc->sc_dev.dv_xname,
   1132  1.5.4.4  yamt 		    sdp);
   1133  1.5.4.2  yamt 
   1134  1.5.4.2  yamt 	if (DBRI_SDP_MODE(sdp) == DBRI_SDP_FIXED &&
   1135  1.5.4.2  yamt 	    !(sdp & DBRI_SDP_TO_SER))
   1136  1.5.4.2  yamt 		sdp |= DBRI_SDP_CHANGE;
   1137  1.5.4.2  yamt 
   1138  1.5.4.2  yamt 	sdp |= DBRI_PIPE(pipe);
   1139  1.5.4.2  yamt 
   1140  1.5.4.2  yamt 	sc->sc_pipe[pipe].sdp = sdp;
   1141  1.5.4.2  yamt 	sc->sc_pipe[pipe].desc = -1;
   1142  1.5.4.2  yamt 
   1143  1.5.4.2  yamt 	pipe_reset(sc, pipe);
   1144  1.5.4.2  yamt 
   1145  1.5.4.2  yamt 	return;
   1146  1.5.4.2  yamt }
   1147  1.5.4.2  yamt 
   1148  1.5.4.4  yamt static void
   1149  1.5.4.2  yamt pipe_reset(struct dbri_softc *sc, int pipe)
   1150  1.5.4.2  yamt {
   1151  1.5.4.2  yamt 	struct dbri_desc *dd;
   1152  1.5.4.2  yamt 	int sdp;
   1153  1.5.4.2  yamt 	int desc;
   1154  1.5.4.2  yamt 	volatile u_int32_t *cmd;
   1155  1.5.4.2  yamt 
   1156  1.5.4.2  yamt 	if (pipe < 0 || pipe >= DBRI_PIPE_MAX) {
   1157  1.5.4.4  yamt 		aprint_error("%s: illegal pipe number %d\n",
   1158  1.5.4.4  yamt 		    sc->sc_dev.dv_xname, pipe);
   1159  1.5.4.2  yamt 		return;
   1160  1.5.4.2  yamt 	}
   1161  1.5.4.2  yamt 
   1162  1.5.4.2  yamt 	sdp = sc->sc_pipe[pipe].sdp;
   1163  1.5.4.2  yamt 	if (sdp == 0) {
   1164  1.5.4.4  yamt 		aprint_error("%s: can not reset uninitialized pipe %d\n",
   1165  1.5.4.2  yamt 		    sc->sc_dev.dv_xname, pipe);
   1166  1.5.4.2  yamt 		return;
   1167  1.5.4.2  yamt 	}
   1168  1.5.4.2  yamt 
   1169  1.5.4.2  yamt 	cmd = dbri_command_lock(sc);
   1170  1.5.4.2  yamt 	*(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP, 0,
   1171  1.5.4.2  yamt 	    sdp | DBRI_SDP_CLEAR | DBRI_SDP_VALID_POINTER);
   1172  1.5.4.2  yamt 	*(cmd++) = 0;
   1173  1.5.4.2  yamt 	dbri_command_send(sc, cmd);
   1174  1.5.4.2  yamt 
   1175  1.5.4.2  yamt 	desc = sc->sc_pipe[pipe].desc;
   1176  1.5.4.2  yamt 
   1177  1.5.4.2  yamt 	dd = &sc->sc_desc[desc];
   1178  1.5.4.2  yamt 
   1179  1.5.4.2  yamt 	dd->busy = 0;
   1180  1.5.4.2  yamt 
   1181  1.5.4.4  yamt #if 0
   1182  1.5.4.2  yamt 	if (dd->callback)
   1183  1.5.4.2  yamt 		(*dd->callback)(dd->callback_args);
   1184  1.5.4.4  yamt #endif
   1185  1.5.4.2  yamt 
   1186  1.5.4.2  yamt 	sc->sc_pipe[pipe].desc = -1;
   1187  1.5.4.2  yamt 
   1188  1.5.4.2  yamt 	return;
   1189  1.5.4.2  yamt }
   1190  1.5.4.2  yamt 
   1191  1.5.4.4  yamt static void
   1192  1.5.4.2  yamt pipe_receive_fixed(struct dbri_softc *sc, int pipe, volatile u_int32_t *prec)
   1193  1.5.4.2  yamt {
   1194  1.5.4.2  yamt 
   1195  1.5.4.2  yamt 	if (pipe < DBRI_PIPE_MAX / 2 || pipe >= DBRI_PIPE_MAX) {
   1196  1.5.4.4  yamt 		aprint_error("%s: illegal pipe number %d\n",
   1197  1.5.4.4  yamt 		    sc->sc_dev.dv_xname, pipe);
   1198  1.5.4.2  yamt 		return;
   1199  1.5.4.2  yamt 	}
   1200  1.5.4.2  yamt 
   1201  1.5.4.2  yamt 	if (DBRI_SDP_MODE(sc->sc_pipe[pipe].sdp) != DBRI_SDP_FIXED) {
   1202  1.5.4.4  yamt 		aprint_error("%s: non-fixed pipe %d\n", sc->sc_dev.dv_xname,
   1203  1.5.4.2  yamt 		    pipe);
   1204  1.5.4.2  yamt 		return;
   1205  1.5.4.2  yamt 	}
   1206  1.5.4.2  yamt 
   1207  1.5.4.2  yamt 	if (sc->sc_pipe[pipe].sdp & DBRI_SDP_TO_SER) {
   1208  1.5.4.4  yamt 		aprint_error("%s: can not receive on transmit pipe %d\b",
   1209  1.5.4.2  yamt 		    sc->sc_dev.dv_xname, pipe);
   1210  1.5.4.2  yamt 		return;
   1211  1.5.4.2  yamt 	}
   1212  1.5.4.2  yamt 
   1213  1.5.4.2  yamt 	sc->sc_pipe[pipe].prec = prec;
   1214  1.5.4.2  yamt 
   1215  1.5.4.2  yamt 	return;
   1216  1.5.4.2  yamt }
   1217  1.5.4.2  yamt 
   1218  1.5.4.4  yamt static void
   1219  1.5.4.2  yamt pipe_transmit_fixed(struct dbri_softc *sc, int pipe, u_int32_t data)
   1220  1.5.4.2  yamt {
   1221  1.5.4.2  yamt 	volatile u_int32_t *cmd;
   1222  1.5.4.2  yamt 
   1223  1.5.4.2  yamt 	if (pipe < DBRI_PIPE_MAX / 2 || pipe >= DBRI_PIPE_MAX) {
   1224  1.5.4.4  yamt 		aprint_error("%s: illegal pipe number %d\n",
   1225  1.5.4.4  yamt 		    sc->sc_dev.dv_xname, pipe);
   1226  1.5.4.2  yamt 		return;
   1227  1.5.4.2  yamt 	}
   1228  1.5.4.2  yamt 
   1229  1.5.4.2  yamt 	if (DBRI_SDP_MODE(sc->sc_pipe[pipe].sdp) == 0) {
   1230  1.5.4.4  yamt 		aprint_error("%s: uninitialized pipe %d\n",
   1231  1.5.4.4  yamt 		    sc->sc_dev.dv_xname, pipe);
   1232  1.5.4.2  yamt 		return;
   1233  1.5.4.2  yamt 	}
   1234  1.5.4.2  yamt 
   1235  1.5.4.2  yamt 	if (DBRI_SDP_MODE(sc->sc_pipe[pipe].sdp) != DBRI_SDP_FIXED) {
   1236  1.5.4.4  yamt 		aprint_error("%s: non-fixed pipe %d\n", sc->sc_dev.dv_xname,
   1237  1.5.4.4  yamt 		    pipe);
   1238  1.5.4.2  yamt 		return;
   1239  1.5.4.2  yamt 	}
   1240  1.5.4.2  yamt 
   1241  1.5.4.2  yamt 	if (!(sc->sc_pipe[pipe].sdp & DBRI_SDP_TO_SER)) {
   1242  1.5.4.4  yamt 		aprint_error("%s: called on receive pipe %d\n",
   1243  1.5.4.4  yamt 		    sc->sc_dev.dv_xname, pipe);
   1244  1.5.4.2  yamt 		return;
   1245  1.5.4.2  yamt 	}
   1246  1.5.4.2  yamt 
   1247  1.5.4.2  yamt 	if (sc->sc_pipe[pipe].sdp & DBRI_SDP_MSB)
   1248  1.5.4.2  yamt 		data = reverse_bytes(data, sc->sc_pipe[pipe].length);
   1249  1.5.4.2  yamt 
   1250  1.5.4.2  yamt 	cmd = dbri_command_lock(sc);
   1251  1.5.4.2  yamt 	*(cmd++) = DBRI_CMD(DBRI_COMMAND_SSP, 0, pipe);
   1252  1.5.4.2  yamt 	*(cmd++) = data;
   1253  1.5.4.2  yamt 
   1254  1.5.4.2  yamt 	dbri_command_send(sc, cmd);
   1255  1.5.4.2  yamt 
   1256  1.5.4.2  yamt 	return;
   1257  1.5.4.2  yamt }
   1258  1.5.4.2  yamt 
   1259  1.5.4.4  yamt static void
   1260  1.5.4.4  yamt setup_ring_xmit(struct dbri_softc *sc, int pipe, int which, int num, int blksz,
   1261  1.5.4.2  yamt 		void (*callback)(void *), void *callback_args)
   1262  1.5.4.2  yamt {
   1263  1.5.4.2  yamt 	volatile u_int32_t *cmd;
   1264  1.5.4.2  yamt 	int x, i;
   1265  1.5.4.2  yamt 	int td;
   1266  1.5.4.2  yamt 	int td_first, td_last;
   1267  1.5.4.2  yamt 	bus_addr_t dmabuf, dmabase;
   1268  1.5.4.2  yamt 	struct dbri_desc *dd = &sc->sc_desc[which];
   1269  1.5.4.2  yamt 
   1270  1.5.4.4  yamt 	switch (pipe) {
   1271  1.5.4.4  yamt 		case 4:
   1272  1.5.4.4  yamt 			/* output, offset 0 */
   1273  1.5.4.4  yamt 			break;
   1274  1.5.4.4  yamt 		default:
   1275  1.5.4.4  yamt 			aprint_error("%s: illegal pipe number (%d)\n",
   1276  1.5.4.4  yamt 			    __func__, pipe);
   1277  1.5.4.4  yamt 			return;
   1278  1.5.4.4  yamt 	}
   1279  1.5.4.4  yamt 
   1280  1.5.4.2  yamt 	td = 0;
   1281  1.5.4.2  yamt 	td_first = td_last = -1;
   1282  1.5.4.2  yamt 
   1283  1.5.4.4  yamt 	if (sc->sc_pipe[pipe].sdp == 0) {
   1284  1.5.4.4  yamt 		aprint_error("%s: uninitialized pipe %d\n",
   1285  1.5.4.4  yamt 		    sc->sc_dev.dv_xname, pipe);
   1286  1.5.4.2  yamt 		return;
   1287  1.5.4.2  yamt 	}
   1288  1.5.4.2  yamt 
   1289  1.5.4.4  yamt 	dmabuf = dd->dmabase;
   1290  1.5.4.4  yamt 	dmabase = sc->sc_dmabase;
   1291  1.5.4.4  yamt 	td = 0;
   1292  1.5.4.4  yamt 
   1293  1.5.4.4  yamt 	for (i = 0; i < (num - 1); i++) {
   1294  1.5.4.4  yamt 
   1295  1.5.4.4  yamt 		sc->sc_dma->xmit[i].flags = TX_BCNT(blksz)
   1296  1.5.4.4  yamt 		    | TX_EOF | TX_BINT;
   1297  1.5.4.4  yamt 		sc->sc_dma->xmit[i].ba = dmabuf;
   1298  1.5.4.4  yamt 		sc->sc_dma->xmit[i].nda = dmabase + dbri_dma_off(xmit, i + 1);
   1299  1.5.4.4  yamt 		sc->sc_dma->xmit[i].status = 0;
   1300  1.5.4.4  yamt 
   1301  1.5.4.4  yamt 		td_last = td;
   1302  1.5.4.4  yamt 		dmabuf += blksz;
   1303  1.5.4.2  yamt 	}
   1304  1.5.4.2  yamt 
   1305  1.5.4.4  yamt 	sc->sc_dma->xmit[i].flags = TX_BCNT(blksz) | TX_EOF | TX_BINT;
   1306  1.5.4.4  yamt 
   1307  1.5.4.4  yamt 	sc->sc_dma->xmit[i].ba = dmabuf;
   1308  1.5.4.4  yamt 	sc->sc_dma->xmit[i].nda = dmabase + dbri_dma_off(xmit, 0);
   1309  1.5.4.4  yamt 	sc->sc_dma->xmit[i].status = 0;
   1310  1.5.4.4  yamt 
   1311  1.5.4.4  yamt 	dd->callback = callback;
   1312  1.5.4.4  yamt 	dd->callback_args = callback_args;
   1313  1.5.4.4  yamt 
   1314  1.5.4.4  yamt 	x = splaudio();
   1315  1.5.4.4  yamt 
   1316  1.5.4.4  yamt 	/* the pipe shouldn't be active */
   1317  1.5.4.4  yamt 	if (pipe_active(sc, pipe)) {
   1318  1.5.4.4  yamt 		aprint_error("pipe active (CDP)\n");
   1319  1.5.4.4  yamt 		/* pipe is already active */
   1320  1.5.4.4  yamt #if 0
   1321  1.5.4.4  yamt 		td_last = sc->sc_pipe[pipe].desc;
   1322  1.5.4.4  yamt 		while (sc->sc_desc[td_last].next != -1)
   1323  1.5.4.4  yamt 			td_last = sc->sc_desc[td_last].next;
   1324  1.5.4.4  yamt 
   1325  1.5.4.4  yamt 		sc->sc_desc[td_last].next = td_first;
   1326  1.5.4.4  yamt 		sc->sc_dma->desc[td_last].nda =
   1327  1.5.4.4  yamt 		    sc->sc_dmabase + dbri_dma_off(desc, td_first);
   1328  1.5.4.4  yamt 
   1329  1.5.4.4  yamt 		cmd = dbri_command_lock(sc);
   1330  1.5.4.4  yamt 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_CDP, 0, pipe);
   1331  1.5.4.4  yamt 		dbri_command_send(sc, cmd);
   1332  1.5.4.4  yamt #endif
   1333  1.5.4.4  yamt 	} else {
   1334  1.5.4.4  yamt 		/*
   1335  1.5.4.4  yamt 		 * pipe isn't active - issue an SDP command to start our
   1336  1.5.4.4  yamt 		 * chain of TDs running
   1337  1.5.4.4  yamt 		 */
   1338  1.5.4.4  yamt 		sc->sc_pipe[pipe].desc = which;
   1339  1.5.4.4  yamt 		cmd = dbri_command_lock(sc);
   1340  1.5.4.4  yamt 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP, 0,
   1341  1.5.4.4  yamt 					sc->sc_pipe[pipe].sdp |
   1342  1.5.4.4  yamt 					DBRI_SDP_VALID_POINTER |
   1343  1.5.4.4  yamt 					DBRI_SDP_EVERY |
   1344  1.5.4.4  yamt 					DBRI_SDP_CLEAR);
   1345  1.5.4.4  yamt 		*(cmd++) = sc->sc_dmabase + dbri_dma_off(xmit, 0);
   1346  1.5.4.4  yamt 		dbri_command_send(sc, cmd);
   1347  1.5.4.4  yamt 		DPRINTF("%s: starting DMA\n", __func__);
   1348  1.5.4.4  yamt 	}
   1349  1.5.4.4  yamt 
   1350  1.5.4.4  yamt 	splx(x);
   1351  1.5.4.4  yamt 
   1352  1.5.4.4  yamt 	return;
   1353  1.5.4.4  yamt }
   1354  1.5.4.4  yamt 
   1355  1.5.4.4  yamt static void
   1356  1.5.4.4  yamt setup_ring_recv(struct dbri_softc *sc, int pipe, int which, int num, int blksz,
   1357  1.5.4.4  yamt 		void (*callback)(void *), void *callback_args)
   1358  1.5.4.4  yamt {
   1359  1.5.4.4  yamt 	volatile u_int32_t *cmd;
   1360  1.5.4.4  yamt 	int x, i;
   1361  1.5.4.4  yamt 	int td_first, td_last;
   1362  1.5.4.4  yamt 	bus_addr_t dmabuf, dmabase;
   1363  1.5.4.4  yamt 	struct dbri_desc *dd = &sc->sc_desc[which];
   1364  1.5.4.4  yamt 
   1365  1.5.4.4  yamt 	switch (pipe) {
   1366  1.5.4.4  yamt 		case 6:
   1367  1.5.4.4  yamt 			break;
   1368  1.5.4.4  yamt 		default:
   1369  1.5.4.4  yamt 			aprint_error("%s: illegal pipe number (%d)\n",
   1370  1.5.4.4  yamt 			    __func__, pipe);
   1371  1.5.4.4  yamt 			return;
   1372  1.5.4.4  yamt 	}
   1373  1.5.4.4  yamt 
   1374  1.5.4.4  yamt 	td_first = td_last = -1;
   1375  1.5.4.4  yamt 
   1376  1.5.4.4  yamt 	if (sc->sc_pipe[pipe].sdp == 0) {
   1377  1.5.4.4  yamt 		aprint_error("%s: uninitialized pipe %d\n",
   1378  1.5.4.2  yamt 		    sc->sc_dev.dv_xname, pipe);
   1379  1.5.4.2  yamt 		return;
   1380  1.5.4.2  yamt 	}
   1381  1.5.4.2  yamt 
   1382  1.5.4.2  yamt 	dmabuf = dd->dmabase;
   1383  1.5.4.2  yamt 	dmabase = sc->sc_dmabase;
   1384  1.5.4.2  yamt 
   1385  1.5.4.4  yamt 	for (i = 0; i < (num - 1); i++) {
   1386  1.5.4.2  yamt 
   1387  1.5.4.4  yamt 		sc->sc_dma->recv[i].flags = RX_BSIZE(blksz) | RX_FINAL;
   1388  1.5.4.4  yamt 		sc->sc_dma->recv[i].ba = dmabuf;
   1389  1.5.4.4  yamt 		sc->sc_dma->recv[i].nda = dmabase + dbri_dma_off(recv, i + 1);
   1390  1.5.4.4  yamt 		sc->sc_dma->recv[i].status = RX_EOF;
   1391  1.5.4.2  yamt 
   1392  1.5.4.4  yamt 		td_last = i;
   1393  1.5.4.2  yamt 		dmabuf += blksz;
   1394  1.5.4.2  yamt 	}
   1395  1.5.4.2  yamt 
   1396  1.5.4.4  yamt 	sc->sc_dma->recv[i].flags = RX_BSIZE(blksz) | RX_FINAL;
   1397  1.5.4.2  yamt 
   1398  1.5.4.4  yamt 	sc->sc_dma->recv[i].ba = dmabuf;
   1399  1.5.4.4  yamt 	sc->sc_dma->recv[i].nda = dmabase + dbri_dma_off(recv, 0);
   1400  1.5.4.4  yamt 	sc->sc_dma->recv[i].status = RX_EOF;
   1401  1.5.4.4  yamt 
   1402  1.5.4.4  yamt 	dd->callback = callback;
   1403  1.5.4.4  yamt 	dd->callback_args = callback_args;
   1404  1.5.4.2  yamt 
   1405  1.5.4.2  yamt 	x = splaudio();
   1406  1.5.4.2  yamt 
   1407  1.5.4.2  yamt 	/* the pipe shouldn't be active */
   1408  1.5.4.2  yamt 	if (pipe_active(sc, pipe)) {
   1409  1.5.4.4  yamt 		aprint_error("pipe active (CDP)\n");
   1410  1.5.4.2  yamt 		/* pipe is already active */
   1411  1.5.4.4  yamt #if 0
   1412  1.5.4.2  yamt 		td_last = sc->sc_pipe[pipe].desc;
   1413  1.5.4.2  yamt 		while (sc->sc_desc[td_last].next != -1)
   1414  1.5.4.2  yamt 			td_last = sc->sc_desc[td_last].next;
   1415  1.5.4.2  yamt 
   1416  1.5.4.2  yamt 		sc->sc_desc[td_last].next = td_first;
   1417  1.5.4.2  yamt 		sc->sc_dma->desc[td_last].nda =
   1418  1.5.4.2  yamt 		    sc->sc_dmabase + dbri_dma_off(desc, td_first);
   1419  1.5.4.2  yamt 
   1420  1.5.4.2  yamt 		cmd = dbri_command_lock(sc);
   1421  1.5.4.2  yamt 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_CDP, 0, pipe);
   1422  1.5.4.2  yamt 		dbri_command_send(sc, cmd);
   1423  1.5.4.4  yamt #endif
   1424  1.5.4.2  yamt 	} else {
   1425  1.5.4.2  yamt 		/*
   1426  1.5.4.2  yamt 		 * pipe isn't active - issue an SDP command to start our
   1427  1.5.4.2  yamt 		 * chain of TDs running
   1428  1.5.4.2  yamt 		 */
   1429  1.5.4.2  yamt 		sc->sc_pipe[pipe].desc = which;
   1430  1.5.4.2  yamt 		cmd = dbri_command_lock(sc);
   1431  1.5.4.2  yamt 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP, 0,
   1432  1.5.4.2  yamt 					sc->sc_pipe[pipe].sdp |
   1433  1.5.4.2  yamt 					DBRI_SDP_VALID_POINTER |
   1434  1.5.4.2  yamt 					DBRI_SDP_EVERY |
   1435  1.5.4.2  yamt 					DBRI_SDP_CLEAR);
   1436  1.5.4.4  yamt 		*(cmd++) = sc->sc_dmabase + dbri_dma_off(recv, 0);
   1437  1.5.4.2  yamt 		dbri_command_send(sc, cmd);
   1438  1.5.4.4  yamt 		DPRINTF("%s: starting DMA\n", __func__);
   1439  1.5.4.2  yamt 	}
   1440  1.5.4.2  yamt 
   1441  1.5.4.2  yamt 	splx(x);
   1442  1.5.4.2  yamt 
   1443  1.5.4.2  yamt 	return;
   1444  1.5.4.2  yamt }
   1445  1.5.4.2  yamt 
   1446  1.5.4.4  yamt static void
   1447  1.5.4.2  yamt pipe_ts_link(struct dbri_softc *sc, int pipe, enum io dir, int basepipe,
   1448  1.5.4.2  yamt 		int len, int cycle)
   1449  1.5.4.2  yamt {
   1450  1.5.4.2  yamt 	volatile u_int32_t *cmd;
   1451  1.5.4.2  yamt 	int prevpipe, nextpipe;
   1452  1.5.4.2  yamt 	int val;
   1453  1.5.4.2  yamt 
   1454  1.5.4.4  yamt 	DPRINTF("%s: %d\n", __func__, pipe);
   1455  1.5.4.2  yamt 	if (pipe < 0 || pipe >= DBRI_PIPE_MAX ||
   1456  1.5.4.2  yamt 	    basepipe < 0 || basepipe >= DBRI_PIPE_MAX) {
   1457  1.5.4.4  yamt 		aprint_error("%s: illegal pipe numbers (%d, %d)\n",
   1458  1.5.4.2  yamt 		    sc->sc_dev.dv_xname, pipe, basepipe);
   1459  1.5.4.2  yamt 		return;
   1460  1.5.4.2  yamt 	}
   1461  1.5.4.2  yamt 
   1462  1.5.4.2  yamt 	if (sc->sc_pipe[pipe].sdp == 0 || sc->sc_pipe[basepipe].sdp == 0) {
   1463  1.5.4.4  yamt 		aprint_error("%s: uninitialized pipe (%d, %d)\n",
   1464  1.5.4.2  yamt 		    sc->sc_dev.dv_xname, pipe, basepipe);
   1465  1.5.4.2  yamt 		return;
   1466  1.5.4.2  yamt 	}
   1467  1.5.4.2  yamt 
   1468  1.5.4.2  yamt 	if (basepipe == 16 && dir == PIPEoutput && cycle == 0)
   1469  1.5.4.2  yamt 		cycle = sc->sc_chi_bpf;
   1470  1.5.4.2  yamt 
   1471  1.5.4.2  yamt 	if (basepipe == pipe)
   1472  1.5.4.2  yamt 		prevpipe = nextpipe = pipe;
   1473  1.5.4.2  yamt 	else {
   1474  1.5.4.2  yamt 		if (basepipe == 16) {
   1475  1.5.4.2  yamt 			if (dir == PIPEinput) {
   1476  1.5.4.2  yamt 				prevpipe = sc->sc_chi_pipe_in;
   1477  1.5.4.2  yamt 			} else {
   1478  1.5.4.2  yamt 				prevpipe = sc->sc_chi_pipe_out;
   1479  1.5.4.2  yamt 			}
   1480  1.5.4.2  yamt 		} else
   1481  1.5.4.2  yamt 			prevpipe = basepipe;
   1482  1.5.4.2  yamt 
   1483  1.5.4.2  yamt 		nextpipe = sc->sc_pipe[prevpipe].next;
   1484  1.5.4.2  yamt 
   1485  1.5.4.2  yamt 		while (sc->sc_pipe[nextpipe].cycle < cycle &&
   1486  1.5.4.2  yamt 		    sc->sc_pipe[nextpipe].next != basepipe) {
   1487  1.5.4.2  yamt 			prevpipe = nextpipe;
   1488  1.5.4.2  yamt 			nextpipe = sc->sc_pipe[nextpipe].next;
   1489  1.5.4.2  yamt 		}
   1490  1.5.4.2  yamt 	}
   1491  1.5.4.2  yamt 
   1492  1.5.4.2  yamt 	if (prevpipe == 16) {
   1493  1.5.4.2  yamt 		if (dir == PIPEinput) {
   1494  1.5.4.2  yamt 			sc->sc_chi_pipe_in = pipe;
   1495  1.5.4.2  yamt 		} else {
   1496  1.5.4.2  yamt 			sc->sc_chi_pipe_out = pipe;
   1497  1.5.4.2  yamt 		}
   1498  1.5.4.2  yamt 	} else
   1499  1.5.4.2  yamt 		sc->sc_pipe[prevpipe].next = pipe;
   1500  1.5.4.2  yamt 
   1501  1.5.4.2  yamt 	sc->sc_pipe[pipe].next = nextpipe;
   1502  1.5.4.2  yamt 	sc->sc_pipe[pipe].cycle = cycle;
   1503  1.5.4.2  yamt 	sc->sc_pipe[pipe].length = len;
   1504  1.5.4.2  yamt 
   1505  1.5.4.2  yamt 	cmd = dbri_command_lock(sc);
   1506  1.5.4.2  yamt 
   1507  1.5.4.2  yamt 	switch (dir) {
   1508  1.5.4.2  yamt 	case PIPEinput:
   1509  1.5.4.2  yamt 		val = DBRI_DTS_VI | DBRI_DTS_INS | DBRI_DTS_PRVIN(prevpipe);
   1510  1.5.4.2  yamt 		val |= pipe;
   1511  1.5.4.2  yamt 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_DTS, 0, val);
   1512  1.5.4.2  yamt 		*(cmd++) = DBRI_TS_LEN(len) | DBRI_TS_CYCLE(cycle) |
   1513  1.5.4.2  yamt 		    DBRI_TS_NEXT(nextpipe);
   1514  1.5.4.2  yamt 		*(cmd++) = 0;
   1515  1.5.4.2  yamt 		break;
   1516  1.5.4.2  yamt 	case PIPEoutput:
   1517  1.5.4.2  yamt 		val = DBRI_DTS_VO | DBRI_DTS_INS | DBRI_DTS_PRVOUT(prevpipe);
   1518  1.5.4.2  yamt 		val |= pipe;
   1519  1.5.4.2  yamt 		*(cmd++) = DBRI_CMD(DBRI_COMMAND_DTS, 0, val);
   1520  1.5.4.2  yamt 		*(cmd++) = 0;
   1521  1.5.4.2  yamt 		*(cmd++) = DBRI_TS_LEN(len) | DBRI_TS_CYCLE(cycle) |
   1522  1.5.4.2  yamt 		    DBRI_TS_NEXT(nextpipe);
   1523  1.5.4.2  yamt 		break;
   1524  1.5.4.2  yamt 	default:
   1525  1.5.4.4  yamt 		DPRINTF("%s: should not have happened!\n",
   1526  1.5.4.2  yamt 		    sc->sc_dev.dv_xname);
   1527  1.5.4.2  yamt 		break;
   1528  1.5.4.2  yamt 	}
   1529  1.5.4.2  yamt 
   1530  1.5.4.2  yamt 	dbri_command_send(sc, cmd);
   1531  1.5.4.2  yamt 
   1532  1.5.4.2  yamt 	return;
   1533  1.5.4.2  yamt }
   1534  1.5.4.2  yamt 
   1535  1.5.4.4  yamt static int
   1536  1.5.4.2  yamt pipe_active(struct dbri_softc *sc, int pipe)
   1537  1.5.4.2  yamt {
   1538  1.5.4.2  yamt 
   1539  1.5.4.2  yamt 	return (sc->sc_pipe[pipe].desc != -1);
   1540  1.5.4.2  yamt }
   1541  1.5.4.2  yamt 
   1542  1.5.4.2  yamt /*
   1543  1.5.4.2  yamt  * subroutines required to interface with audio(9)
   1544  1.5.4.2  yamt  */
   1545  1.5.4.2  yamt 
   1546  1.5.4.4  yamt static int
   1547  1.5.4.2  yamt dbri_query_encoding(void *hdl, struct audio_encoding *ae)
   1548  1.5.4.2  yamt {
   1549  1.5.4.2  yamt 
   1550  1.5.4.2  yamt 	switch (ae->index) {
   1551  1.5.4.2  yamt 	case 0:
   1552  1.5.4.2  yamt 		strcpy(ae->name, AudioEulinear);
   1553  1.5.4.2  yamt 		ae->encoding = AUDIO_ENCODING_ULINEAR;
   1554  1.5.4.2  yamt 		ae->precision = 8;
   1555  1.5.4.4  yamt 		ae->flags = 0;
   1556  1.5.4.2  yamt 		break;
   1557  1.5.4.2  yamt 	case 1:
   1558  1.5.4.2  yamt 		strcpy(ae->name, AudioEmulaw);
   1559  1.5.4.2  yamt 		ae->encoding = AUDIO_ENCODING_ULAW;
   1560  1.5.4.2  yamt 		ae->precision = 8;
   1561  1.5.4.2  yamt 		ae->flags = 0;
   1562  1.5.4.2  yamt 		break;
   1563  1.5.4.2  yamt 	case 2:
   1564  1.5.4.2  yamt 		strcpy(ae->name, AudioEalaw);
   1565  1.5.4.2  yamt 		ae->encoding = AUDIO_ENCODING_ALAW;
   1566  1.5.4.2  yamt 		ae->precision = 8;
   1567  1.5.4.2  yamt 		ae->flags = 0;
   1568  1.5.4.2  yamt 		break;
   1569  1.5.4.2  yamt 	case 3:
   1570  1.5.4.2  yamt 		strcpy(ae->name, AudioEslinear);
   1571  1.5.4.2  yamt 		ae->encoding = AUDIO_ENCODING_SLINEAR;
   1572  1.5.4.2  yamt 		ae->precision = 8;
   1573  1.5.4.2  yamt 		ae->flags = AUDIO_ENCODINGFLAG_EMULATED;
   1574  1.5.4.2  yamt 		break;
   1575  1.5.4.2  yamt 	case 4:
   1576  1.5.4.2  yamt 		strcpy(ae->name, AudioEslinear_le);
   1577  1.5.4.2  yamt 		ae->encoding = AUDIO_ENCODING_SLINEAR_LE;
   1578  1.5.4.2  yamt 		ae->precision = 16;
   1579  1.5.4.2  yamt 		ae->flags = AUDIO_ENCODINGFLAG_EMULATED;
   1580  1.5.4.2  yamt 		break;
   1581  1.5.4.2  yamt 	case 5:
   1582  1.5.4.2  yamt 		strcpy(ae->name, AudioEulinear_le);
   1583  1.5.4.2  yamt 		ae->encoding = AUDIO_ENCODING_ULINEAR_LE;
   1584  1.5.4.2  yamt 		ae->precision = 16;
   1585  1.5.4.2  yamt 		ae->flags = AUDIO_ENCODINGFLAG_EMULATED;
   1586  1.5.4.2  yamt 		break;
   1587  1.5.4.2  yamt 	case 6:
   1588  1.5.4.2  yamt 		strcpy(ae->name, AudioEslinear_be);
   1589  1.5.4.2  yamt 		ae->encoding = AUDIO_ENCODING_SLINEAR_BE;
   1590  1.5.4.2  yamt 		ae->precision = 16;
   1591  1.5.4.2  yamt 		ae->flags = 0;
   1592  1.5.4.2  yamt 		break;
   1593  1.5.4.2  yamt 	case 7:
   1594  1.5.4.2  yamt 		strcpy(ae->name, AudioEulinear_be);
   1595  1.5.4.2  yamt 		ae->encoding = AUDIO_ENCODING_ULINEAR_BE;
   1596  1.5.4.2  yamt 		ae->precision = 16;
   1597  1.5.4.4  yamt 		ae->flags = AUDIO_ENCODINGFLAG_EMULATED;
   1598  1.5.4.4  yamt 		break;
   1599  1.5.4.4  yamt 	case 8:
   1600  1.5.4.4  yamt 		strcpy(ae->name, AudioEslinear);
   1601  1.5.4.4  yamt 		ae->encoding = AUDIO_ENCODING_SLINEAR;
   1602  1.5.4.4  yamt 		ae->precision = 16;
   1603  1.5.4.2  yamt 		ae->flags = 0;
   1604  1.5.4.2  yamt 		break;
   1605  1.5.4.2  yamt 	default:
   1606  1.5.4.2  yamt 		return (EINVAL);
   1607  1.5.4.2  yamt 	}
   1608  1.5.4.2  yamt 
   1609  1.5.4.2  yamt 	return (0);
   1610  1.5.4.2  yamt }
   1611  1.5.4.2  yamt 
   1612  1.5.4.4  yamt static int
   1613  1.5.4.2  yamt dbri_set_params(void *hdl, int setmode, int usemode,
   1614  1.5.4.2  yamt 		struct audio_params *play, struct audio_params *rec,
   1615  1.5.4.2  yamt 		stream_filter_list_t *pfil, stream_filter_list_t *rfil)
   1616  1.5.4.2  yamt {
   1617  1.5.4.2  yamt 	struct dbri_softc *sc = hdl;
   1618  1.5.4.4  yamt 	int rate;
   1619  1.5.4.4  yamt 	audio_params_t *p = NULL;
   1620  1.5.4.4  yamt 	stream_filter_list_t *fil;
   1621  1.5.4.4  yamt 	int mode;
   1622  1.5.4.2  yamt 
   1623  1.5.4.4  yamt 	/*
   1624  1.5.4.4  yamt 	 * This device only has one clock, so make the sample rates match.
   1625  1.5.4.4  yamt 	 */
   1626  1.5.4.4  yamt 	if (play->sample_rate != rec->sample_rate &&
   1627  1.5.4.4  yamt 	    usemode == (AUMODE_PLAY | AUMODE_RECORD)) {
   1628  1.5.4.4  yamt 		if (setmode == AUMODE_PLAY) {
   1629  1.5.4.4  yamt 			rec->sample_rate = play->sample_rate;
   1630  1.5.4.4  yamt 			setmode |= AUMODE_RECORD;
   1631  1.5.4.4  yamt 		} else if (setmode == AUMODE_RECORD) {
   1632  1.5.4.4  yamt 			play->sample_rate = rec->sample_rate;
   1633  1.5.4.4  yamt 			setmode |= AUMODE_PLAY;
   1634  1.5.4.4  yamt 		} else
   1635  1.5.4.4  yamt 			return EINVAL;
   1636  1.5.4.4  yamt 	}
   1637  1.5.4.4  yamt 
   1638  1.5.4.4  yamt 	for (mode = AUMODE_RECORD; mode != -1;
   1639  1.5.4.4  yamt 	     mode = mode == AUMODE_RECORD ? AUMODE_PLAY : -1) {
   1640  1.5.4.4  yamt 		if ((setmode & mode) == 0)
   1641  1.5.4.4  yamt 			continue;
   1642  1.5.4.4  yamt 
   1643  1.5.4.4  yamt 		p = mode == AUMODE_PLAY ? play : rec;
   1644  1.5.4.4  yamt 		if (p->sample_rate < 4000 || p->sample_rate > 50000) {
   1645  1.5.4.4  yamt 			DPRINTF("dbri_set_params: invalid rate %d\n",
   1646  1.5.4.4  yamt 			    p->sample_rate);
   1647  1.5.4.4  yamt 			return EINVAL;
   1648  1.5.4.4  yamt 		}
   1649  1.5.4.4  yamt 
   1650  1.5.4.4  yamt 		fil = mode == AUMODE_PLAY ? pfil : rfil;
   1651  1.5.4.4  yamt 	DPRINTF("requested enc: %d rate: %d prec: %d chan: %d\n", p->encoding,
   1652  1.5.4.4  yamt 	    p->sample_rate, p->precision, p->channels);
   1653  1.5.4.4  yamt 		if (auconv_set_converter(dbri_formats, DBRI_NFORMATS,
   1654  1.5.4.4  yamt 					 mode, p, true, fil) < 0) {
   1655  1.5.4.4  yamt 			aprint_debug("dbri_set_params: auconv_set_converter failed\n");
   1656  1.5.4.4  yamt 			return EINVAL;
   1657  1.5.4.4  yamt 		}
   1658  1.5.4.4  yamt 		if (fil->req_size > 0)
   1659  1.5.4.4  yamt 			p = &fil->filters[0].param;
   1660  1.5.4.4  yamt 	}
   1661  1.5.4.4  yamt 
   1662  1.5.4.4  yamt 	if (p == NULL) {
   1663  1.5.4.4  yamt 		DPRINTF("dbri_set_params: no parameters to set\n");
   1664  1.5.4.4  yamt 		return 0;
   1665  1.5.4.4  yamt 	}
   1666  1.5.4.4  yamt 
   1667  1.5.4.4  yamt 	DPRINTF("native enc: %d rate: %d prec: %d chan: %d\n", p->encoding,
   1668  1.5.4.4  yamt 	    p->sample_rate, p->precision, p->channels);
   1669  1.5.4.2  yamt 
   1670  1.5.4.4  yamt 	for (rate = 0; CS4215_FREQ[rate].freq; rate++)
   1671  1.5.4.4  yamt 		if (CS4215_FREQ[rate].freq == p->sample_rate)
   1672  1.5.4.2  yamt 			break;
   1673  1.5.4.2  yamt 
   1674  1.5.4.4  yamt 	if (CS4215_FREQ[rate].freq == 0)
   1675  1.5.4.2  yamt 		return (EINVAL);
   1676  1.5.4.2  yamt 
   1677  1.5.4.2  yamt 	/* set frequency */
   1678  1.5.4.4  yamt 	sc->sc_mm.c.bcontrol[1] &= ~0x38;
   1679  1.5.4.4  yamt 	sc->sc_mm.c.bcontrol[1] |= CS4215_FREQ[rate].csval;
   1680  1.5.4.4  yamt 	sc->sc_mm.c.bcontrol[2] &= ~0x70;
   1681  1.5.4.4  yamt 	sc->sc_mm.c.bcontrol[2] |= CS4215_FREQ[rate].xtal;
   1682  1.5.4.2  yamt 
   1683  1.5.4.4  yamt 	switch (p->encoding) {
   1684  1.5.4.2  yamt 	case AUDIO_ENCODING_ULAW:
   1685  1.5.4.4  yamt 		sc->sc_mm.c.bcontrol[1] &= ~3;
   1686  1.5.4.4  yamt 		sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_ULAW;
   1687  1.5.4.2  yamt 		break;
   1688  1.5.4.2  yamt 	case AUDIO_ENCODING_ALAW:
   1689  1.5.4.4  yamt 		sc->sc_mm.c.bcontrol[1] &= ~3;
   1690  1.5.4.4  yamt 		sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_ALAW;
   1691  1.5.4.2  yamt 		break;
   1692  1.5.4.2  yamt 	case AUDIO_ENCODING_ULINEAR:
   1693  1.5.4.4  yamt 		sc->sc_mm.c.bcontrol[1] &= ~3;
   1694  1.5.4.4  yamt 		if (p->precision == 8) {
   1695  1.5.4.4  yamt 			sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_LINEAR8;
   1696  1.5.4.2  yamt 		} else {
   1697  1.5.4.4  yamt 			sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_LINEAR16;
   1698  1.5.4.2  yamt 		}
   1699  1.5.4.2  yamt 		break;
   1700  1.5.4.2  yamt 	case AUDIO_ENCODING_SLINEAR_BE:
   1701  1.5.4.4  yamt 	case AUDIO_ENCODING_SLINEAR:
   1702  1.5.4.4  yamt 		sc->sc_mm.c.bcontrol[1] &= ~3;
   1703  1.5.4.4  yamt 		sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_LINEAR16;
   1704  1.5.4.2  yamt 		break;
   1705  1.5.4.2  yamt 	}
   1706  1.5.4.2  yamt 
   1707  1.5.4.4  yamt 	switch (p->channels) {
   1708  1.5.4.2  yamt 	case 1:
   1709  1.5.4.4  yamt 		sc->sc_mm.c.bcontrol[1] &= ~CS4215_DFR_STEREO;
   1710  1.5.4.2  yamt 		break;
   1711  1.5.4.2  yamt 	case 2:
   1712  1.5.4.4  yamt 		sc->sc_mm.c.bcontrol[1] |= CS4215_DFR_STEREO;
   1713  1.5.4.2  yamt 		break;
   1714  1.5.4.2  yamt 	}
   1715  1.5.4.2  yamt 
   1716  1.5.4.2  yamt 	return (0);
   1717  1.5.4.2  yamt }
   1718  1.5.4.2  yamt 
   1719  1.5.4.4  yamt static int
   1720  1.5.4.2  yamt dbri_round_blocksize(void *hdl, int bs, int mode,
   1721  1.5.4.2  yamt 			const audio_params_t *param)
   1722  1.5.4.2  yamt {
   1723  1.5.4.2  yamt 
   1724  1.5.4.4  yamt 	/* DBRI DMA segment size, rounded down to 32bit alignment */
   1725  1.5.4.2  yamt 	return 0x1ffc;
   1726  1.5.4.2  yamt }
   1727  1.5.4.2  yamt 
   1728  1.5.4.4  yamt static int
   1729  1.5.4.2  yamt dbri_halt_output(void *hdl)
   1730  1.5.4.2  yamt {
   1731  1.5.4.2  yamt 	struct dbri_softc *sc = hdl;
   1732  1.5.4.2  yamt 
   1733  1.5.4.4  yamt 	if (!sc->sc_playing)
   1734  1.5.4.4  yamt 		return 0;
   1735  1.5.4.2  yamt 
   1736  1.5.4.4  yamt 	sc->sc_playing = 0;
   1737  1.5.4.4  yamt 	pipe_reset(sc, 4);
   1738  1.5.4.2  yamt 	return (0);
   1739  1.5.4.2  yamt }
   1740  1.5.4.2  yamt 
   1741  1.5.4.4  yamt static int
   1742  1.5.4.2  yamt dbri_getdev(void *hdl, struct audio_device *ret)
   1743  1.5.4.2  yamt {
   1744  1.5.4.2  yamt 
   1745  1.5.4.2  yamt 	*ret = dbri_device;
   1746  1.5.4.2  yamt 	return (0);
   1747  1.5.4.2  yamt }
   1748  1.5.4.2  yamt 
   1749  1.5.4.4  yamt static int
   1750  1.5.4.2  yamt dbri_set_port(void *hdl, mixer_ctrl_t *mc)
   1751  1.5.4.2  yamt {
   1752  1.5.4.2  yamt 	struct dbri_softc *sc = hdl;
   1753  1.5.4.2  yamt 	int latt = sc->sc_latt, ratt = sc->sc_ratt;
   1754  1.5.4.2  yamt 
   1755  1.5.4.2  yamt 	switch (mc->dev) {
   1756  1.5.4.2  yamt 	    case DBRI_VOL_OUTPUT:	/* master volume */
   1757  1.5.4.2  yamt 		latt = (latt & 0xc0) | (63 -
   1758  1.5.4.2  yamt 		    min(mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] >> 2, 63));
   1759  1.5.4.2  yamt 		ratt = (ratt & 0xc0) | (63 -
   1760  1.5.4.2  yamt 		    min(mc->un.value.level[AUDIO_MIXER_LEVEL_RIGHT] >> 2, 63));
   1761  1.5.4.2  yamt 		break;
   1762  1.5.4.2  yamt 	    case DBRI_ENABLE_MONO:	/* built-in speaker */
   1763  1.5.4.2  yamt 	    	if (mc->un.ord == 1) {
   1764  1.5.4.2  yamt 			ratt |= CS4215_SE;
   1765  1.5.4.2  yamt 		} else
   1766  1.5.4.2  yamt 			ratt &= ~CS4215_SE;
   1767  1.5.4.2  yamt 		break;
   1768  1.5.4.2  yamt 	    case DBRI_ENABLE_HEADPHONE:	/* headphones output */
   1769  1.5.4.2  yamt 	    	if (mc->un.ord == 1) {
   1770  1.5.4.2  yamt 			latt |= CS4215_HE;
   1771  1.5.4.2  yamt 		} else
   1772  1.5.4.2  yamt 			latt &= ~CS4215_HE;
   1773  1.5.4.2  yamt 		break;
   1774  1.5.4.2  yamt 	    case DBRI_ENABLE_LINE:	/* line out */
   1775  1.5.4.2  yamt 	    	if (mc->un.ord == 1) {
   1776  1.5.4.2  yamt 			latt |= CS4215_LE;
   1777  1.5.4.2  yamt 		} else
   1778  1.5.4.2  yamt 			latt &= ~CS4215_LE;
   1779  1.5.4.2  yamt 		break;
   1780  1.5.4.4  yamt 	    case DBRI_VOL_MONITOR:
   1781  1.5.4.4  yamt 		if (mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] ==
   1782  1.5.4.4  yamt 		    sc->sc_monitor)
   1783  1.5.4.4  yamt 			return 0;
   1784  1.5.4.4  yamt 		sc->sc_monitor = mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT];
   1785  1.5.4.4  yamt 		break;
   1786  1.5.4.4  yamt 	    case DBRI_INPUT_GAIN:
   1787  1.5.4.4  yamt 		sc->sc_linp = mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT];
   1788  1.5.4.4  yamt 		sc->sc_rinp = mc->un.value.level[AUDIO_MIXER_LEVEL_RIGHT];
   1789  1.5.4.4  yamt 		break;
   1790  1.5.4.4  yamt 	    case DBRI_INPUT_SELECT:
   1791  1.5.4.4  yamt 	    	if (mc->un.mask == sc->sc_input)
   1792  1.5.4.4  yamt 	    		return 0;
   1793  1.5.4.4  yamt 	    	sc->sc_input =  mc->un.mask;
   1794  1.5.4.4  yamt 	    	break;
   1795  1.5.4.2  yamt 	}
   1796  1.5.4.2  yamt 
   1797  1.5.4.2  yamt 	sc->sc_latt = latt;
   1798  1.5.4.2  yamt 	sc->sc_ratt = ratt;
   1799  1.5.4.2  yamt 
   1800  1.5.4.2  yamt 	mmcodec_setgain(sc, 0);
   1801  1.5.4.2  yamt 
   1802  1.5.4.2  yamt 	return (0);
   1803  1.5.4.2  yamt }
   1804  1.5.4.2  yamt 
   1805  1.5.4.4  yamt static int
   1806  1.5.4.2  yamt dbri_get_port(void *hdl, mixer_ctrl_t *mc)
   1807  1.5.4.2  yamt {
   1808  1.5.4.2  yamt 	struct dbri_softc *sc = hdl;
   1809  1.5.4.2  yamt 
   1810  1.5.4.2  yamt 	switch (mc->dev) {
   1811  1.5.4.2  yamt 	    case DBRI_VOL_OUTPUT:	/* master volume */
   1812  1.5.4.2  yamt 		mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] =
   1813  1.5.4.2  yamt 		    (63 - (sc->sc_latt & 0x3f)) << 2;
   1814  1.5.4.2  yamt 		mc->un.value.level[AUDIO_MIXER_LEVEL_RIGHT] =
   1815  1.5.4.2  yamt 		    (63 - (sc->sc_ratt & 0x3f)) << 2;
   1816  1.5.4.2  yamt 		return (0);
   1817  1.5.4.2  yamt 	    case DBRI_ENABLE_MONO:	/* built-in speaker */
   1818  1.5.4.2  yamt 	    	mc->un.ord = (sc->sc_ratt & CS4215_SE) ? 1 : 0;
   1819  1.5.4.2  yamt 		return 0;
   1820  1.5.4.2  yamt 	    case DBRI_ENABLE_HEADPHONE:	/* headphones output */
   1821  1.5.4.2  yamt 	    	mc->un.ord = (sc->sc_latt & CS4215_HE) ? 1 : 0;
   1822  1.5.4.2  yamt 		return 0;
   1823  1.5.4.2  yamt 	    case DBRI_ENABLE_LINE:	/* line out */
   1824  1.5.4.2  yamt 	    	mc->un.ord = (sc->sc_latt & CS4215_LE) ? 1 : 0;
   1825  1.5.4.2  yamt 		return 0;
   1826  1.5.4.4  yamt 	    case DBRI_VOL_MONITOR:
   1827  1.5.4.4  yamt 		mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] = sc->sc_monitor;
   1828  1.5.4.4  yamt 		return 0;
   1829  1.5.4.4  yamt 	    case DBRI_INPUT_GAIN:
   1830  1.5.4.4  yamt 		mc->un.value.level[AUDIO_MIXER_LEVEL_LEFT] = sc->sc_linp;
   1831  1.5.4.4  yamt 		mc->un.value.level[AUDIO_MIXER_LEVEL_RIGHT] = sc->sc_rinp;
   1832  1.5.4.4  yamt 		return 0;
   1833  1.5.4.4  yamt 	    case DBRI_INPUT_SELECT:
   1834  1.5.4.4  yamt 	    	mc->un.mask = sc->sc_input;
   1835  1.5.4.4  yamt 	    	return 0;
   1836  1.5.4.2  yamt 	}
   1837  1.5.4.2  yamt 	return (EINVAL);
   1838  1.5.4.2  yamt }
   1839  1.5.4.2  yamt 
   1840  1.5.4.4  yamt static int
   1841  1.5.4.2  yamt dbri_query_devinfo(void *hdl, mixer_devinfo_t *di)
   1842  1.5.4.2  yamt {
   1843  1.5.4.2  yamt 
   1844  1.5.4.2  yamt 	switch (di->index) {
   1845  1.5.4.2  yamt 	case DBRI_MONITOR_CLASS:
   1846  1.5.4.2  yamt 		di->mixer_class = DBRI_MONITOR_CLASS;
   1847  1.5.4.2  yamt 		strcpy(di->label.name, AudioCmonitor);
   1848  1.5.4.2  yamt 		di->type = AUDIO_MIXER_CLASS;
   1849  1.5.4.2  yamt 		di->next = di->prev = AUDIO_MIXER_LAST;
   1850  1.5.4.2  yamt 		return 0;
   1851  1.5.4.4  yamt 	case DBRI_OUTPUT_CLASS:
   1852  1.5.4.4  yamt 		di->mixer_class = DBRI_OUTPUT_CLASS;
   1853  1.5.4.4  yamt 		strcpy(di->label.name, AudioCoutputs);
   1854  1.5.4.4  yamt 		di->type = AUDIO_MIXER_CLASS;
   1855  1.5.4.4  yamt 		di->next = di->prev = AUDIO_MIXER_LAST;
   1856  1.5.4.4  yamt 		return 0;
   1857  1.5.4.4  yamt 	case DBRI_INPUT_CLASS:
   1858  1.5.4.4  yamt 		di->mixer_class = DBRI_INPUT_CLASS;
   1859  1.5.4.4  yamt 		strcpy(di->label.name, AudioCinputs);
   1860  1.5.4.4  yamt 		di->type = AUDIO_MIXER_CLASS;
   1861  1.5.4.4  yamt 		di->next = di->prev = AUDIO_MIXER_LAST;
   1862  1.5.4.4  yamt 		return 0;
   1863  1.5.4.2  yamt 	case DBRI_VOL_OUTPUT:	/* master volume */
   1864  1.5.4.4  yamt 		di->mixer_class = DBRI_OUTPUT_CLASS;
   1865  1.5.4.2  yamt 		di->next = di->prev = AUDIO_MIXER_LAST;
   1866  1.5.4.2  yamt 		strcpy(di->label.name, AudioNmaster);
   1867  1.5.4.2  yamt 		di->type = AUDIO_MIXER_VALUE;
   1868  1.5.4.2  yamt 		di->un.v.num_channels = 2;
   1869  1.5.4.2  yamt 		strcpy(di->un.v.units.name, AudioNvolume);
   1870  1.5.4.2  yamt 		return (0);
   1871  1.5.4.4  yamt 	case DBRI_INPUT_GAIN:	/* input gain */
   1872  1.5.4.4  yamt 		di->mixer_class = DBRI_INPUT_CLASS;
   1873  1.5.4.4  yamt 		di->next = di->prev = AUDIO_MIXER_LAST;
   1874  1.5.4.4  yamt 		strcpy(di->label.name, AudioNrecord);
   1875  1.5.4.4  yamt 		di->type = AUDIO_MIXER_VALUE;
   1876  1.5.4.4  yamt 		di->un.v.num_channels = 2;
   1877  1.5.4.4  yamt 		strcpy(di->un.v.units.name, AudioNvolume);
   1878  1.5.4.4  yamt 		return (0);
   1879  1.5.4.4  yamt 	case DBRI_VOL_MONITOR:	/* monitor volume */
   1880  1.5.4.2  yamt 		di->mixer_class = DBRI_MONITOR_CLASS;
   1881  1.5.4.2  yamt 		di->next = di->prev = AUDIO_MIXER_LAST;
   1882  1.5.4.4  yamt 		strcpy(di->label.name, AudioNmonitor);
   1883  1.5.4.4  yamt 		di->type = AUDIO_MIXER_VALUE;
   1884  1.5.4.4  yamt 		di->un.v.num_channels = 1;
   1885  1.5.4.4  yamt 		strcpy(di->un.v.units.name, AudioNvolume);
   1886  1.5.4.4  yamt 		return (0);
   1887  1.5.4.4  yamt 	case DBRI_ENABLE_MONO:	/* built-in speaker */
   1888  1.5.4.4  yamt 		di->mixer_class = DBRI_OUTPUT_CLASS;
   1889  1.5.4.4  yamt 		di->next = di->prev = AUDIO_MIXER_LAST;
   1890  1.5.4.2  yamt 		strcpy(di->label.name, AudioNmono);
   1891  1.5.4.2  yamt 		di->type = AUDIO_MIXER_ENUM;
   1892  1.5.4.2  yamt 		di->un.e.num_mem = 2;
   1893  1.5.4.2  yamt 		strcpy(di->un.e.member[0].label.name, AudioNoff);
   1894  1.5.4.2  yamt 		di->un.e.member[0].ord = 0;
   1895  1.5.4.2  yamt 		strcpy(di->un.e.member[1].label.name, AudioNon);
   1896  1.5.4.2  yamt 		di->un.e.member[1].ord = 1;
   1897  1.5.4.2  yamt 		return (0);
   1898  1.5.4.2  yamt 	case DBRI_ENABLE_HEADPHONE:	/* headphones output */
   1899  1.5.4.4  yamt 		di->mixer_class = DBRI_OUTPUT_CLASS;
   1900  1.5.4.2  yamt 		di->next = di->prev = AUDIO_MIXER_LAST;
   1901  1.5.4.2  yamt 		strcpy(di->label.name, AudioNheadphone);
   1902  1.5.4.2  yamt 		di->type = AUDIO_MIXER_ENUM;
   1903  1.5.4.2  yamt 		di->un.e.num_mem = 2;
   1904  1.5.4.2  yamt 		strcpy(di->un.e.member[0].label.name, AudioNoff);
   1905  1.5.4.2  yamt 		di->un.e.member[0].ord = 0;
   1906  1.5.4.2  yamt 		strcpy(di->un.e.member[1].label.name, AudioNon);
   1907  1.5.4.2  yamt 		di->un.e.member[1].ord = 1;
   1908  1.5.4.2  yamt 		return (0);
   1909  1.5.4.2  yamt 	case DBRI_ENABLE_LINE:	/* line out */
   1910  1.5.4.4  yamt 		di->mixer_class = DBRI_OUTPUT_CLASS;
   1911  1.5.4.2  yamt 		di->next = di->prev = AUDIO_MIXER_LAST;
   1912  1.5.4.2  yamt 		strcpy(di->label.name, AudioNline);
   1913  1.5.4.2  yamt 		di->type = AUDIO_MIXER_ENUM;
   1914  1.5.4.2  yamt 		di->un.e.num_mem = 2;
   1915  1.5.4.2  yamt 		strcpy(di->un.e.member[0].label.name, AudioNoff);
   1916  1.5.4.2  yamt 		di->un.e.member[0].ord = 0;
   1917  1.5.4.2  yamt 		strcpy(di->un.e.member[1].label.name, AudioNon);
   1918  1.5.4.2  yamt 		di->un.e.member[1].ord = 1;
   1919  1.5.4.2  yamt 		return (0);
   1920  1.5.4.4  yamt 	case DBRI_INPUT_SELECT:
   1921  1.5.4.4  yamt 		di->mixer_class = DBRI_INPUT_CLASS;
   1922  1.5.4.4  yamt 		strcpy(di->label.name, AudioNsource);
   1923  1.5.4.4  yamt 		di->type = AUDIO_MIXER_SET;
   1924  1.5.4.4  yamt 		di->prev = di->next = AUDIO_MIXER_LAST;
   1925  1.5.4.4  yamt 		di->un.s.num_mem = 2;
   1926  1.5.4.4  yamt 		strcpy(di->un.s.member[0].label.name, AudioNline);
   1927  1.5.4.4  yamt 		di->un.s.member[0].mask = 1 << 0;
   1928  1.5.4.4  yamt 		strcpy(di->un.s.member[1].label.name, AudioNmicrophone);
   1929  1.5.4.4  yamt 		di->un.s.member[1].mask = 1 << 1;
   1930  1.5.4.4  yamt 		return 0;
   1931  1.5.4.2  yamt 	}
   1932  1.5.4.2  yamt 
   1933  1.5.4.2  yamt 	return (ENXIO);
   1934  1.5.4.2  yamt }
   1935  1.5.4.2  yamt 
   1936  1.5.4.4  yamt static size_t
   1937  1.5.4.2  yamt dbri_round_buffersize(void *hdl, int dir, size_t bufsize)
   1938  1.5.4.2  yamt {
   1939  1.5.4.2  yamt #ifdef DBRI_BIG_BUFFER
   1940  1.5.4.2  yamt 	return 16*0x1ffc;	/* use ~128KB buffer */
   1941  1.5.4.2  yamt #else
   1942  1.5.4.2  yamt 	return bufsize;
   1943  1.5.4.2  yamt #endif
   1944  1.5.4.2  yamt }
   1945  1.5.4.2  yamt 
   1946  1.5.4.4  yamt static int
   1947  1.5.4.2  yamt dbri_get_props(void *hdl)
   1948  1.5.4.2  yamt {
   1949  1.5.4.2  yamt 
   1950  1.5.4.4  yamt 	return AUDIO_PROP_MMAP | AUDIO_PROP_FULLDUPLEX;
   1951  1.5.4.2  yamt }
   1952  1.5.4.2  yamt 
   1953  1.5.4.4  yamt static int
   1954  1.5.4.2  yamt dbri_trigger_output(void *hdl, void *start, void *end, int blksize,
   1955  1.5.4.2  yamt 		    void (*intr)(void *), void *intrarg,
   1956  1.5.4.2  yamt 		    const struct audio_params *param)
   1957  1.5.4.2  yamt {
   1958  1.5.4.2  yamt 	struct dbri_softc *sc = hdl;
   1959  1.5.4.4  yamt 	unsigned long count, num;
   1960  1.5.4.4  yamt 
   1961  1.5.4.4  yamt 	if (sc->sc_playing)
   1962  1.5.4.4  yamt 		return 0;
   1963  1.5.4.2  yamt 
   1964  1.5.4.4  yamt 	count = (unsigned long)(((char *)end - (char *)start));
   1965  1.5.4.2  yamt 	num = count / blksize;
   1966  1.5.4.2  yamt 
   1967  1.5.4.4  yamt 	DPRINTF("trigger_output(%lx %lx) : %d %ld %ld\n",
   1968  1.5.4.2  yamt 	    (unsigned long)intr,
   1969  1.5.4.4  yamt 	    (unsigned long)intrarg, blksize, count, num);
   1970  1.5.4.2  yamt 
   1971  1.5.4.2  yamt 	sc->sc_params = *param;
   1972  1.5.4.2  yamt 
   1973  1.5.4.4  yamt 	if (sc->sc_recording == 0) {
   1974  1.5.4.4  yamt 		/* do not muck with the codec when it's already in use */
   1975  1.5.4.4  yamt 		if (mmcodec_setcontrol(sc) != 0)
   1976  1.5.4.4  yamt 			return -1;
   1977  1.5.4.4  yamt 		mmcodec_init_data(sc);
   1978  1.5.4.4  yamt 	}
   1979  1.5.4.2  yamt 
   1980  1.5.4.4  yamt 	/*
   1981  1.5.4.4  yamt 	 * always use DMA descriptor 0 for output
   1982  1.5.4.4  yamt 	 * no need to allocate them dynamically since we only ever have
   1983  1.5.4.4  yamt 	 * exactly one input stream and exactly one output stream
   1984  1.5.4.4  yamt 	 */
   1985  1.5.4.4  yamt 	setup_ring_xmit(sc, 4, 0, num, blksize, intr, intrarg);
   1986  1.5.4.4  yamt 	sc->sc_playing = 1;
   1987  1.5.4.4  yamt 	return 0;
   1988  1.5.4.4  yamt }
   1989  1.5.4.4  yamt 
   1990  1.5.4.4  yamt static int
   1991  1.5.4.4  yamt dbri_halt_input(void *cookie)
   1992  1.5.4.4  yamt {
   1993  1.5.4.4  yamt 	struct dbri_softc *sc = cookie;
   1994  1.5.4.4  yamt 
   1995  1.5.4.4  yamt 	if (!sc->sc_recording)
   1996  1.5.4.2  yamt 		return 0;
   1997  1.5.4.4  yamt 
   1998  1.5.4.4  yamt 	sc->sc_recording = 0;
   1999  1.5.4.4  yamt 	pipe_reset(sc, 6);
   2000  1.5.4.4  yamt 	return 0;
   2001  1.5.4.4  yamt }
   2002  1.5.4.4  yamt 
   2003  1.5.4.4  yamt static int
   2004  1.5.4.4  yamt dbri_trigger_input(void *hdl, void *start, void *end, int blksize,
   2005  1.5.4.4  yamt 		    void (*intr)(void *), void *intrarg,
   2006  1.5.4.4  yamt 		    const struct audio_params *param)
   2007  1.5.4.4  yamt {
   2008  1.5.4.4  yamt 	struct dbri_softc *sc = hdl;
   2009  1.5.4.4  yamt 	unsigned long count, num;
   2010  1.5.4.4  yamt 
   2011  1.5.4.4  yamt 	if (sc->sc_recording)
   2012  1.5.4.4  yamt 		return 0;
   2013  1.5.4.4  yamt 
   2014  1.5.4.4  yamt 	count = (unsigned long)(((char *)end - (char *)start));
   2015  1.5.4.4  yamt 	num = count / blksize;
   2016  1.5.4.4  yamt 
   2017  1.5.4.4  yamt 	DPRINTF("trigger_input(%lx %lx) : %d %ld %ld\n",
   2018  1.5.4.4  yamt 	    (unsigned long)intr,
   2019  1.5.4.4  yamt 	    (unsigned long)intrarg, blksize, count, num);
   2020  1.5.4.4  yamt 
   2021  1.5.4.4  yamt 	sc->sc_params = *param;
   2022  1.5.4.4  yamt 
   2023  1.5.4.4  yamt 	if (sc->sc_playing == 0) {
   2024  1.5.4.4  yamt 
   2025  1.5.4.4  yamt 		/*
   2026  1.5.4.4  yamt 		 * we don't support different parameters for playing and
   2027  1.5.4.4  yamt 		 * recording anyway so don't bother whacking the codec if
   2028  1.5.4.4  yamt 		 * it's already set up
   2029  1.5.4.4  yamt 		 */
   2030  1.5.4.4  yamt 		mmcodec_setcontrol(sc);
   2031  1.5.4.4  yamt 		mmcodec_init_data(sc);
   2032  1.5.4.2  yamt 	}
   2033  1.5.4.4  yamt 
   2034  1.5.4.4  yamt 	sc->sc_recording = 1;
   2035  1.5.4.4  yamt 	setup_ring_recv(sc, 6, 1, num, blksize, intr, intrarg);
   2036  1.5.4.4  yamt 	return 0;
   2037  1.5.4.2  yamt }
   2038  1.5.4.2  yamt 
   2039  1.5.4.4  yamt 
   2040  1.5.4.4  yamt static u_int32_t
   2041  1.5.4.2  yamt reverse_bytes(u_int32_t b, int len)
   2042  1.5.4.2  yamt {
   2043  1.5.4.2  yamt 	switch (len) {
   2044  1.5.4.2  yamt 	case 32:
   2045  1.5.4.2  yamt 		b = ((b & 0xffff0000) >> 16) | ((b & 0x0000ffff) << 16);
   2046  1.5.4.2  yamt 	case 16:
   2047  1.5.4.2  yamt 		b = ((b & 0xff00ff00) >>  8) | ((b & 0x00ff00ff) <<  8);
   2048  1.5.4.2  yamt 	case 8:
   2049  1.5.4.2  yamt 		b = ((b & 0xf0f0f0f0) >>  4) | ((b & 0x0f0f0f0f) <<  4);
   2050  1.5.4.2  yamt 	case 4:
   2051  1.5.4.2  yamt 		b = ((b & 0xcccccccc) >>  2) | ((b & 0x33333333) <<  2);
   2052  1.5.4.2  yamt 	case 2:
   2053  1.5.4.2  yamt 		b = ((b & 0xaaaaaaaa) >>  1) | ((b & 0x55555555) <<  1);
   2054  1.5.4.2  yamt 	case 1:
   2055  1.5.4.2  yamt 	case 0:
   2056  1.5.4.2  yamt 		break;
   2057  1.5.4.2  yamt 	default:
   2058  1.5.4.4  yamt 		DPRINTF("reverse_bytes: unsupported length\n");
   2059  1.5.4.2  yamt 	};
   2060  1.5.4.2  yamt 
   2061  1.5.4.2  yamt 	return (b);
   2062  1.5.4.2  yamt }
   2063  1.5.4.2  yamt 
   2064  1.5.4.4  yamt static void *
   2065  1.5.4.4  yamt dbri_malloc(void *v, int dir, size_t s, struct malloc_type *mt, int flags)
   2066  1.5.4.2  yamt {
   2067  1.5.4.2  yamt 	struct dbri_softc *sc = v;
   2068  1.5.4.2  yamt 	struct dbri_desc *dd = &sc->sc_desc[sc->sc_desc_used];
   2069  1.5.4.2  yamt 	int rseg;
   2070  1.5.4.2  yamt 
   2071  1.5.4.2  yamt 	if (bus_dmamap_create(sc->sc_dmat, s, 1, s, 0, BUS_DMA_NOWAIT,
   2072  1.5.4.2  yamt 	    &dd->dmamap) == 0) {
   2073  1.5.4.2  yamt 		if (bus_dmamem_alloc(sc->sc_dmat, s, 0, 0, &dd->dmaseg,
   2074  1.5.4.2  yamt 		    1, &rseg, BUS_DMA_NOWAIT) == 0) {
   2075  1.5.4.2  yamt 			if (bus_dmamem_map(sc->sc_dmat, &dd->dmaseg, rseg, s,
   2076  1.5.4.2  yamt 			    &dd->buf, BUS_DMA_NOWAIT|BUS_DMA_COHERENT) == 0) {
   2077  1.5.4.4  yamt 				if (dd->buf != NULL) {
   2078  1.5.4.2  yamt 					if (bus_dmamap_load(sc->sc_dmat,
   2079  1.5.4.2  yamt 					    dd->dmamap, dd->buf, s, NULL,
   2080  1.5.4.2  yamt 					    BUS_DMA_NOWAIT) == 0) {
   2081  1.5.4.2  yamt 						dd->len = s;
   2082  1.5.4.2  yamt 						dd->busy = 0;
   2083  1.5.4.2  yamt 						dd->callback = NULL;
   2084  1.5.4.2  yamt 						dd->dmabase =
   2085  1.5.4.2  yamt 						 dd->dmamap->dm_segs[0].ds_addr;
   2086  1.5.4.4  yamt 						DPRINTF("dbri_malloc: using buffer %d %08x\n",
   2087  1.5.4.4  yamt 						    sc->sc_desc_used, (uint32_t)dd->buf);
   2088  1.5.4.2  yamt 						sc->sc_desc_used++;
   2089  1.5.4.2  yamt 						return dd->buf;
   2090  1.5.4.2  yamt 					} else
   2091  1.5.4.4  yamt 						aprint_error("dbri_malloc: load failed\n");
   2092  1.5.4.2  yamt 				} else
   2093  1.5.4.4  yamt 					aprint_error("dbri_malloc: map returned NULL\n");
   2094  1.5.4.2  yamt 			} else
   2095  1.5.4.4  yamt 				aprint_error("dbri_malloc: map failed\n");
   2096  1.5.4.2  yamt 			bus_dmamem_free(sc->sc_dmat, &dd->dmaseg, rseg);
   2097  1.5.4.2  yamt 		} else
   2098  1.5.4.4  yamt 			aprint_error("dbri_malloc: malloc() failed\n");
   2099  1.5.4.2  yamt 		bus_dmamap_destroy(sc->sc_dmat, dd->dmamap);
   2100  1.5.4.2  yamt 	} else
   2101  1.5.4.4  yamt 		aprint_error("dbri_malloc: bus_dmamap_create() failed\n");
   2102  1.5.4.2  yamt 	return NULL;
   2103  1.5.4.2  yamt }
   2104  1.5.4.2  yamt 
   2105  1.5.4.2  yamt static void
   2106  1.5.4.2  yamt dbri_free(void *v, void *p, struct malloc_type *mt)
   2107  1.5.4.2  yamt {
   2108  1.5.4.2  yamt 	free(p, mt);
   2109  1.5.4.2  yamt }
   2110  1.5.4.2  yamt 
   2111  1.5.4.2  yamt static paddr_t
   2112  1.5.4.2  yamt dbri_mappage(void *v, void *mem, off_t off, int prot)
   2113  1.5.4.2  yamt {
   2114  1.5.4.2  yamt 	struct dbri_softc *sc = v;;
   2115  1.5.4.2  yamt 	int current;
   2116  1.5.4.2  yamt 
   2117  1.5.4.2  yamt 	if (off < 0)
   2118  1.5.4.2  yamt 		return -1;
   2119  1.5.4.2  yamt 
   2120  1.5.4.2  yamt 	current = 0;
   2121  1.5.4.2  yamt 	while ((current < sc->sc_desc_used) &&
   2122  1.5.4.2  yamt 	    (sc->sc_desc[current].buf != mem))
   2123  1.5.4.2  yamt 	    	current++;
   2124  1.5.4.2  yamt 
   2125  1.5.4.2  yamt 	if (current < sc->sc_desc_used) {
   2126  1.5.4.2  yamt 		return bus_dmamem_mmap(sc->sc_dmat,
   2127  1.5.4.2  yamt 		    &sc->sc_desc[current].dmaseg, 1, off, prot, BUS_DMA_WAITOK);
   2128  1.5.4.2  yamt 	}
   2129  1.5.4.2  yamt 
   2130  1.5.4.2  yamt 	return -1;
   2131  1.5.4.2  yamt }
   2132  1.5.4.2  yamt 
   2133  1.5.4.2  yamt static int
   2134  1.5.4.2  yamt dbri_open(void *cookie, int flags)
   2135  1.5.4.2  yamt {
   2136  1.5.4.2  yamt 	struct dbri_softc *sc = cookie;
   2137  1.5.4.2  yamt 
   2138  1.5.4.4  yamt 	DPRINTF("%s: %d\n", __func__, sc->sc_refcount);
   2139  1.5.4.4  yamt 
   2140  1.5.4.4  yamt 	if (sc->sc_refcount == 0)
   2141  1.5.4.4  yamt 		dbri_bring_up(sc);
   2142  1.5.4.4  yamt 
   2143  1.5.4.4  yamt 	sc->sc_refcount++;
   2144  1.5.4.4  yamt 
   2145  1.5.4.2  yamt 	return 0;
   2146  1.5.4.2  yamt }
   2147  1.5.4.2  yamt 
   2148  1.5.4.2  yamt static void
   2149  1.5.4.2  yamt dbri_close(void *cookie)
   2150  1.5.4.2  yamt {
   2151  1.5.4.2  yamt 	struct dbri_softc *sc = cookie;
   2152  1.5.4.2  yamt 
   2153  1.5.4.4  yamt 	DPRINTF("%s: %d\n", __func__, sc->sc_refcount);
   2154  1.5.4.4  yamt 
   2155  1.5.4.4  yamt 	sc->sc_refcount--;
   2156  1.5.4.4  yamt 	KASSERT(sc->sc_refcount >= 0);
   2157  1.5.4.4  yamt 	if (sc->sc_refcount > 0)
   2158  1.5.4.4  yamt 		return;
   2159  1.5.4.4  yamt 
   2160  1.5.4.2  yamt 	dbri_set_power(sc, 0);
   2161  1.5.4.4  yamt 	sc->sc_playing = 0;
   2162  1.5.4.4  yamt 	sc->sc_recording = 0;
   2163  1.5.4.2  yamt }
   2164  1.5.4.2  yamt 
   2165  1.5.4.2  yamt static void
   2166  1.5.4.2  yamt dbri_powerhook(int why, void *cookie)
   2167  1.5.4.2  yamt {
   2168  1.5.4.2  yamt 	struct dbri_softc *sc = cookie;
   2169  1.5.4.2  yamt 
   2170  1.5.4.4  yamt 	if (why == sc->sc_pmgrstate)
   2171  1.5.4.4  yamt 		return;
   2172  1.5.4.4  yamt 
   2173  1.5.4.2  yamt 	switch(why)
   2174  1.5.4.2  yamt 	{
   2175  1.5.4.2  yamt 		case PWR_SUSPEND:
   2176  1.5.4.2  yamt 			dbri_set_power(sc, 0);
   2177  1.5.4.2  yamt 			break;
   2178  1.5.4.2  yamt 		case PWR_RESUME:
   2179  1.5.4.4  yamt 			if (sc->sc_powerstate != 0)
   2180  1.5.4.4  yamt 				break;
   2181  1.5.4.4  yamt 			aprint_verbose("resume: %d\n", sc->sc_refcount);
   2182  1.5.4.4  yamt 			sc->sc_pmgrstate = PWR_RESUME;
   2183  1.5.4.4  yamt 			if (sc->sc_playing) {
   2184  1.5.4.4  yamt 				volatile u_int32_t *cmd;
   2185  1.5.4.4  yamt 				int s;
   2186  1.5.4.4  yamt 
   2187  1.5.4.4  yamt 				dbri_bring_up(sc);
   2188  1.5.4.4  yamt 				s = splaudio();
   2189  1.5.4.4  yamt 				cmd = dbri_command_lock(sc);
   2190  1.5.4.4  yamt 				*(cmd++) = DBRI_CMD(DBRI_COMMAND_SDP,
   2191  1.5.4.4  yamt 				    0, sc->sc_pipe[4].sdp |
   2192  1.5.4.4  yamt 				    DBRI_SDP_VALID_POINTER |
   2193  1.5.4.4  yamt 				    DBRI_SDP_EVERY | DBRI_SDP_CLEAR);
   2194  1.5.4.4  yamt 				*(cmd++) = sc->sc_dmabase +
   2195  1.5.4.4  yamt 				    dbri_dma_off(xmit, 0);
   2196  1.5.4.4  yamt 				dbri_command_send(sc, cmd);
   2197  1.5.4.4  yamt 				splx(s);
   2198  1.5.4.4  yamt 			}
   2199  1.5.4.2  yamt 			break;
   2200  1.5.4.4  yamt 		default:
   2201  1.5.4.4  yamt 			return;
   2202  1.5.4.2  yamt 	}
   2203  1.5.4.4  yamt 	sc->sc_pmgrstate = why;
   2204  1.5.4.2  yamt }
   2205  1.5.4.2  yamt 
   2206  1.5.4.2  yamt #endif /* NAUDIO > 0 */
   2207