Home | History | Annotate | Line # | Download | only in sbus
dbrireg.h revision 1.5.36.1
      1  1.5.36.1       mjf /*	$NetBSD: dbrireg.h,v 1.5.36.1 2008/06/02 13:23:49 mjf Exp $	*/
      2       1.1  macallan 
      3       1.1  macallan /*
      4       1.2  macallan  * Copyright (C) 1997 Rudolf Koenig (rfkoenig (at) immd4.informatik.uni-erlangen.de)
      5       1.2  macallan  * Copyright (c) 1998, 1999 Brent Baccala (baccala (at) freesoft.org)
      6       1.2  macallan  * Copyright (c) 2001, 2002 Jared D. McNeill <jmcneill (at) netbsd.org>
      7       1.2  macallan  * Copyright (c) 2005 Michael Lorenz <macallan (at) netbsd.org>
      8       1.1  macallan  * All rights reserved.
      9       1.1  macallan  *
     10       1.2  macallan  * This driver is losely based on a Linux driver written by Rudolf Koenig and
     11       1.2  macallan  * Brent Baccala who kindly gave their permission to use their code in a
     12       1.2  macallan  * BSD-licensed driver.
     13       1.2  macallan  *
     14       1.1  macallan  * Redistribution and use in source and binary forms, with or without
     15       1.1  macallan  * modification, are permitted provided that the following conditions
     16       1.1  macallan  * are met:
     17       1.1  macallan  * 1. Redistributions of source code must retain the above copyright
     18       1.1  macallan  *    notice, this list of conditions and the following disclaimer.
     19       1.1  macallan  * 2. Redistributions in binary form must reproduce the above copyright
     20       1.1  macallan  *    notice, this list of conditions and the following disclaimer in the
     21       1.1  macallan  *    documentation and/or other materials provided with the distribution.
     22       1.1  macallan  *
     23  1.5.36.1       mjf  * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
     24  1.5.36.1       mjf  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     25  1.5.36.1       mjf  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     26  1.5.36.1       mjf  * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
     27  1.5.36.1       mjf  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
     28  1.5.36.1       mjf  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
     29  1.5.36.1       mjf  * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     30  1.5.36.1       mjf  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     31  1.5.36.1       mjf  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     32  1.5.36.1       mjf  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     33       1.1  macallan  *
     34       1.1  macallan  */
     35  1.5.36.1       mjf 
     36       1.4  macallan #ifndef DBRI_REG_H
     37       1.4  macallan #define DBRI_REG_H
     38       1.4  macallan 
     39       1.1  macallan #define DBRI_REG0		0x00L	/* status and control */
     40       1.1  macallan #define	  DBRI_COMMAND_VALID	(1<<15)
     41       1.1  macallan #define   DBRI_BURST_4		(1<<14)	/* allow 4-word sbus bursts */
     42       1.1  macallan #define   DBRI_BURST_16		(1<<13)	/* allow 16-word sbus bursts */
     43       1.1  macallan #define   DBRI_BURST_8		(1<<12)	/* allow 8-word sbus bursts */
     44       1.1  macallan #define	  DBRI_CHI_ACTIVATE	(1<<4)	/* allow activation of CHI interface */
     45       1.1  macallan #define	  DBRI_DISABLE_MASTER	(1<<2)	/* disable master mode */
     46       1.1  macallan #define   DBRI_SOFT_RESET	(1<<0)	/* soft reset */
     47       1.1  macallan #define	DBRI_REG1		0x04UL	/* mode and interrupt */
     48       1.1  macallan #define	  DBRI_MRR		(1<<4)	/* multiple error ack on sbus */
     49       1.1  macallan #define	  DBRI_MLE		(1<<3)	/* multiple late error on sbus */
     50       1.1  macallan #define	  DBRI_LBG		(1<<2)	/* lost bus grant on sbus */
     51       1.1  macallan #define	  DBRI_MBE		(1<<1)	/* burst error on sbus */
     52       1.1  macallan #define DBRI_REG2		0x08UL	/* parallel I/O */
     53       1.1  macallan #define	  DBRI_PIO2_ENABLE	(1<<6)	/* enable pin 2 */
     54       1.1  macallan #define	  DBRI_PIO_ENABLE_ALL	(0xf0)	/* enable all the pins */
     55       1.1  macallan #define	  DBRI_PIO3		(1<<3)	/* pin 3: 1: data mode, 0: ctrl mode */
     56       1.1  macallan #define	  DBRI_PIO2		(1<<2)	/* pin 2: 1: onboard PDN */	/* XXX according to SPARCbook manual this is RESET */
     57       1.1  macallan #define	  DBRI_PIO1		(1<<1)	/* pin 1: 0: reset */ 	/* XXX according to SPARCbook manual  this is PDN */
     58       1.1  macallan #define	  DBRI_PIO0		(1<<0)	/* pin 0: 1: speakerbox PDN */
     59       1.1  macallan #define DBRI_REG8		0x20UL	/* command queue pointer */
     60       1.1  macallan #define	  DBRI_COMMAND_WAIT	0x0
     61       1.1  macallan #define	  DBRI_COMMAND_PAUSE	0x1
     62       1.1  macallan #define	  DBRI_COMMAND_IIQ	0x3
     63       1.1  macallan #define	  DBRI_COMMAND_SDP	0x5
     64       1.1  macallan #define	  DBRI_COMMAND_CDP	0x6
     65       1.1  macallan #define	  DBRI_COMMAND_DTS	0x7
     66       1.1  macallan #define	  DBRI_COMMAND_SSP	0x8
     67       1.1  macallan #define	  DBRI_COMMAND_CHI	0x9
     68       1.1  macallan #define	  DBRI_COMMAND_CDM	0xe	/* CHI data mode */
     69       1.1  macallan 
     70       1.1  macallan /* interrupts */
     71       1.1  macallan #define DBRI_INTR_BRDY		1	/* buffer ready for processing */
     72       1.5  macallan #define DBRI_INTR_CMDI		6	/* command has been read */
     73       1.1  macallan #define DBRI_INTR_XCMP		8	/* transmission of frame complete */
     74       1.1  macallan #define DBRI_INTR_SBRI		9	/* BRI status change info */
     75       1.1  macallan #define DBRI_INTR_FXDT		10	/* fixed data change */
     76       1.1  macallan #define DBRI_INTR_UNDR		15	/* DMA underrun */
     77       1.1  macallan 
     78       1.1  macallan #define	DBRI_INTR_CMD		38
     79       1.1  macallan 
     80       1.1  macallan /* setup data pipe */
     81       1.1  macallan /* IRM */
     82       1.1  macallan #define	DBRI_SDP_2SAME		(1<<18)	/* report 2nd time in a row recv val */
     83       1.1  macallan #define	DBRI_SDP_CHANGE		(2<<18)	/* report any changes */
     84       1.1  macallan #define	DBRI_SDP_EVERY		(3<<18) /* report any changes */
     85       1.1  macallan /* pipe data mode */
     86       1.1  macallan #define	DBRI_SDP_FIXED		(6<<13)	/* short only */
     87       1.1  macallan #define	DBRI_SDP_TO_SER		(1<<12)	/* direction */
     88       1.1  macallan #define DBRI_SDP_FROM_SER	(0<<12)	/* direction */
     89       1.1  macallan #define DBRI_SDP_CLEAR		(1<<7)	/* clear */
     90       1.1  macallan #define DBRI_SDP_VALID_POINTER	(1<<10)	/* pointer valid */
     91       1.1  macallan #define DBRI_SDP_MEM		(0<<13)	/* to/from memory */
     92       1.1  macallan #define DBRI_SDP_MSB		(1<<11)	/* bit order */
     93       1.1  macallan #define DBRI_SDP_LSB		(0<<11)	/* bit order */
     94       1.1  macallan 
     95       1.1  macallan /* define time slot */
     96       1.1  macallan #define	DBRI_DTS_VI		(1<<17)	/* valid input time-slot descriptor */
     97       1.1  macallan #define	DBRI_DTS_VO		(1<<16)	/* valid output time-slot descriptor */
     98       1.1  macallan #define	DBRI_DTS_INS		(1<<15)	/* insert time-slot */
     99       1.1  macallan #define	DBRI_DTS_DEL		(0<<15)	/* delete time-slot */
    100       1.1  macallan #define	DBRI_DTS_PRVIN(v)	((v)<<10)	/* previous in-pipe */
    101       1.1  macallan #define	DBRI_DTS_PRVOUT(v)	((v)<<5)	/* previous out-pipe */
    102       1.1  macallan 
    103       1.1  macallan /* time slot defines */
    104       1.1  macallan #define	DBRI_TS_ANCHOR		(7<<10)	/* starting short pipes */
    105       1.1  macallan #define	DBRI_TS_NEXT(v)		((v)<<0) /* pipe #: 0-15 long, 16-21 short */
    106       1.1  macallan #define	DBRI_TS_LEN(v)		((v)<<24) /* # of bits in this timeslot */
    107       1.1  macallan #define	DBRI_TS_CYCLE(v)	((v)<<14) /* bit count at start of cycle */
    108       1.1  macallan 
    109       1.1  macallan /* concentration highway interface (CHI) modes */
    110       1.1  macallan #define	DBRI_CHI_CHICM(v)	((v)<<16)	/* clock mode */
    111       1.1  macallan #define	DBRI_CHI_BPF(v)		((v)<<0)	/* bits per frame */
    112       1.1  macallan #define	DBRI_CHI_FD		(1<<11)	/* frame drive */
    113       1.1  macallan 
    114       1.1  macallan /* CHI data mode */
    115       1.1  macallan #define	DBRI_CDM_XCE		(1<<2)	/* transmit on rising edge of CHICK */
    116       1.1  macallan #define	DBRI_CDM_XEN		(1<<1)	/* transmit highway enable */
    117       1.1  macallan #define	DBRI_CDM_REN		(1<<0)	/* receive highway enable */
    118       1.1  macallan 
    119       1.1  macallan /* transmit descriptor defines */
    120       1.1  macallan #define	DBRI_TD_CNT(v)		((v)<<16) /* # valid bytes in buffer */
    121       1.1  macallan #define	DBRI_TD_STATUS(v)	((v)&0xff) /* transmit status */
    122       1.1  macallan #define	DBRI_TD_EOF		(1<<31)	/* end of frame */
    123       1.1  macallan #define	DBRI_TD_FINAL		(1<<15)	/* final interrupt */
    124       1.1  macallan #define	DBRI_TD_IDLE		(1<<13)	/* transmit idle characters */
    125       1.1  macallan #define	DBRI_TD_TBC		(1<<0)	/* transmit buffer complete */
    126       1.4  macallan 
    127       1.4  macallan #endif /* DBRI_REG_H */
    128