1 1.57 riastrad /* $NetBSD: esp_sbus.c,v 1.57 2022/03/28 12:38:58 riastradh Exp $ */ 2 1.1 pk 3 1.1 pk /*- 4 1.1 pk * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc. 5 1.1 pk * All rights reserved. 6 1.1 pk * 7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation 8 1.1 pk * by Charles M. Hannum; Jason R. Thorpe of the Numerical Aerospace 9 1.1 pk * Simulation Facility, NASA Ames Research Center; Paul Kranenburg. 10 1.1 pk * 11 1.1 pk * Redistribution and use in source and binary forms, with or without 12 1.1 pk * modification, are permitted provided that the following conditions 13 1.1 pk * are met: 14 1.1 pk * 1. Redistributions of source code must retain the above copyright 15 1.1 pk * notice, this list of conditions and the following disclaimer. 16 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright 17 1.1 pk * notice, this list of conditions and the following disclaimer in the 18 1.1 pk * documentation and/or other materials provided with the distribution. 19 1.1 pk * 20 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 21 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 22 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 23 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 24 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 30 1.1 pk * POSSIBILITY OF SUCH DAMAGE. 31 1.1 pk */ 32 1.17 lukem 33 1.17 lukem #include <sys/cdefs.h> 34 1.57 riastrad __KERNEL_RCSID(0, "$NetBSD: esp_sbus.c,v 1.57 2022/03/28 12:38:58 riastradh Exp $"); 35 1.1 pk 36 1.1 pk #include <sys/param.h> 37 1.1 pk #include <sys/systm.h> 38 1.1 pk #include <sys/device.h> 39 1.57 riastrad #include <sys/device_impl.h> /* XXX autoconf abuse */ 40 1.1 pk #include <sys/buf.h> 41 1.13 petrov #include <sys/malloc.h> 42 1.1 pk 43 1.1 pk #include <dev/scsipi/scsi_all.h> 44 1.1 pk #include <dev/scsipi/scsipi_all.h> 45 1.1 pk #include <dev/scsipi/scsiconf.h> 46 1.1 pk #include <dev/scsipi/scsi_message.h> 47 1.1 pk 48 1.38 ad #include <sys/bus.h> 49 1.38 ad #include <sys/intr.h> 50 1.1 pk #include <machine/autoconf.h> 51 1.1 pk 52 1.1 pk #include <dev/ic/lsi64854reg.h> 53 1.1 pk #include <dev/ic/lsi64854var.h> 54 1.1 pk 55 1.1 pk #include <dev/ic/ncr53c9xreg.h> 56 1.1 pk #include <dev/ic/ncr53c9xvar.h> 57 1.1 pk 58 1.1 pk #include <dev/sbus/sbusvar.h> 59 1.1 pk 60 1.37 martin #include "opt_ddb.h" 61 1.37 martin 62 1.13 petrov /* #define ESP_SBUS_DEBUG */ 63 1.13 petrov 64 1.1 pk struct esp_softc { 65 1.1 pk struct ncr53c9x_softc sc_ncr53c9x; /* glue to MI code */ 66 1.1 pk 67 1.1 pk bus_space_tag_t sc_bustag; 68 1.1 pk bus_dma_tag_t sc_dmatag; 69 1.1 pk 70 1.1 pk bus_space_handle_t sc_reg; /* the registers */ 71 1.1 pk struct lsi64854_softc *sc_dma; /* pointer to my dma */ 72 1.1 pk 73 1.1 pk int sc_pri; /* SBUS priority */ 74 1.1 pk }; 75 1.1 pk 76 1.44 tsutsui int espmatch_sbus(device_t, cfdata_t, void *); 77 1.44 tsutsui void espattach_sbus(device_t, device_t, void *); 78 1.44 tsutsui void espattach_dma(device_t, device_t, void *); 79 1.1 pk 80 1.44 tsutsui static void espattach(struct esp_softc *, struct ncr53c9x_glue *); 81 1.1 pk 82 1.44 tsutsui CFATTACH_DECL_NEW(esp_sbus, sizeof(struct esp_softc), 83 1.26 thorpej espmatch_sbus, espattach_sbus, NULL, NULL); 84 1.25 thorpej 85 1.44 tsutsui CFATTACH_DECL_NEW(esp_dma, sizeof(struct esp_softc), 86 1.26 thorpej espmatch_sbus, espattach_dma, NULL, NULL); 87 1.1 pk 88 1.1 pk /* 89 1.1 pk * Functions and the switch for the MI code. 90 1.1 pk */ 91 1.44 tsutsui static uint8_t esp_read_reg(struct ncr53c9x_softc *, int); 92 1.44 tsutsui static void esp_write_reg(struct ncr53c9x_softc *, int, uint8_t); 93 1.44 tsutsui static uint8_t esp_rdreg1(struct ncr53c9x_softc *, int); 94 1.44 tsutsui static void esp_wrreg1(struct ncr53c9x_softc *, int, uint8_t); 95 1.30 perry static int esp_dma_isintr(struct ncr53c9x_softc *); 96 1.30 perry static void esp_dma_reset(struct ncr53c9x_softc *); 97 1.30 perry static int esp_dma_intr(struct ncr53c9x_softc *); 98 1.44 tsutsui static int esp_dma_setup(struct ncr53c9x_softc *, uint8_t **, 99 1.30 perry size_t *, int, size_t *); 100 1.30 perry static void esp_dma_go(struct ncr53c9x_softc *); 101 1.30 perry static void esp_dma_stop(struct ncr53c9x_softc *); 102 1.30 perry static int esp_dma_isactive(struct ncr53c9x_softc *); 103 1.1 pk 104 1.37 martin #ifdef DDB 105 1.37 martin static void esp_init_ddb_cmds(void); 106 1.37 martin #endif 107 1.37 martin 108 1.1 pk static struct ncr53c9x_glue esp_sbus_glue = { 109 1.1 pk esp_read_reg, 110 1.1 pk esp_write_reg, 111 1.1 pk esp_dma_isintr, 112 1.1 pk esp_dma_reset, 113 1.1 pk esp_dma_intr, 114 1.1 pk esp_dma_setup, 115 1.1 pk esp_dma_go, 116 1.1 pk esp_dma_stop, 117 1.1 pk esp_dma_isactive, 118 1.1 pk NULL, /* gl_clear_latched_intr */ 119 1.1 pk }; 120 1.1 pk 121 1.6 mjacob static struct ncr53c9x_glue esp_sbus_glue1 = { 122 1.6 mjacob esp_rdreg1, 123 1.6 mjacob esp_wrreg1, 124 1.6 mjacob esp_dma_isintr, 125 1.6 mjacob esp_dma_reset, 126 1.6 mjacob esp_dma_intr, 127 1.6 mjacob esp_dma_setup, 128 1.6 mjacob esp_dma_go, 129 1.6 mjacob esp_dma_stop, 130 1.6 mjacob esp_dma_isactive, 131 1.6 mjacob NULL, /* gl_clear_latched_intr */ 132 1.6 mjacob }; 133 1.6 mjacob 134 1.1 pk int 135 1.48 cegger espmatch_sbus(device_t parent, cfdata_t cf, void *aux) 136 1.1 pk { 137 1.6 mjacob int rv; 138 1.1 pk struct sbus_attach_args *sa = aux; 139 1.1 pk 140 1.13 petrov if (strcmp("SUNW,fas", sa->sa_name) == 0) 141 1.13 petrov return 1; 142 1.13 petrov 143 1.23 thorpej rv = (strcmp(cf->cf_name, sa->sa_name) == 0 || 144 1.6 mjacob strcmp("ptscII", sa->sa_name) == 0); 145 1.44 tsutsui return rv; 146 1.1 pk } 147 1.1 pk 148 1.1 pk void 149 1.44 tsutsui espattach_sbus(device_t parent, device_t self, void *aux) 150 1.1 pk { 151 1.44 tsutsui struct esp_softc *esc = device_private(self); 152 1.1 pk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x; 153 1.44 tsutsui struct sbus_softc *sbsc = device_private(parent); 154 1.1 pk struct sbus_attach_args *sa = aux; 155 1.13 petrov struct lsi64854_softc *lsc; 156 1.44 tsutsui device_t dma_dev; 157 1.13 petrov int burst, sbusburst; 158 1.1 pk 159 1.44 tsutsui sc->sc_dev = self; 160 1.44 tsutsui 161 1.37 martin #ifdef DDB 162 1.37 martin esp_init_ddb_cmds(); 163 1.37 martin #endif 164 1.37 martin 165 1.1 pk esc->sc_bustag = sa->sa_bustag; 166 1.1 pk esc->sc_dmatag = sa->sa_dmatag; 167 1.1 pk 168 1.29 pk sc->sc_id = prom_getpropint(sa->sa_node, "initiator-id", 7); 169 1.29 pk sc->sc_freq = prom_getpropint(sa->sa_node, "clock-frequency", -1); 170 1.1 pk if (sc->sc_freq < 0) 171 1.44 tsutsui sc->sc_freq = sbsc->sc_clockfreq; 172 1.1 pk 173 1.13 petrov #ifdef ESP_SBUS_DEBUG 174 1.44 tsutsui aprint_normal("\n"); 175 1.44 tsutsui aprint_normal_dev(self, "%s: sc_id %d, freq %d\n", 176 1.44 tsutsui __func__, sc->sc_id, sc->sc_freq); 177 1.44 tsutsui aprint_normal("%s", device_xname(self)); 178 1.13 petrov #endif 179 1.13 petrov 180 1.13 petrov if (strcmp("SUNW,fas", sa->sa_name) == 0) { 181 1.13 petrov 182 1.13 petrov /* 183 1.44 tsutsui * fas has 2 register spaces: dma(lsi64854) and 184 1.44 tsutsui * SCSI core (ncr53c9x) 185 1.13 petrov */ 186 1.13 petrov if (sa->sa_nreg != 2) { 187 1.44 tsutsui aprint_error(": %d register spaces\n", sa->sa_nreg); 188 1.13 petrov return; 189 1.13 petrov } 190 1.13 petrov 191 1.13 petrov /* 192 1.13 petrov * allocate space for dma, in SUNW,fas there are no separate 193 1.13 petrov * dma device 194 1.13 petrov */ 195 1.55 chs lsc = malloc(sizeof(struct lsi64854_softc), M_DEVBUF, M_WAITOK); 196 1.45 tsutsui lsc->sc_dev = malloc(sizeof(struct device), M_DEVBUF, 197 1.55 chs M_WAITOK | M_ZERO); 198 1.13 petrov esc->sc_dma = lsc; 199 1.13 petrov 200 1.13 petrov lsc->sc_bustag = sa->sa_bustag; 201 1.13 petrov lsc->sc_dmatag = sa->sa_dmatag; 202 1.13 petrov 203 1.44 tsutsui strlcpy(lsc->sc_dev->dv_xname, device_xname(sc->sc_dev), 204 1.44 tsutsui sizeof(lsc->sc_dev->dv_xname)); 205 1.13 petrov 206 1.13 petrov /* Map dma registers */ 207 1.20 eeh if (sa->sa_npromvaddrs) { 208 1.20 eeh sbus_promaddr_to_handle(sa->sa_bustag, 209 1.44 tsutsui sa->sa_promvaddrs[0], &lsc->sc_regs); 210 1.20 eeh } else { 211 1.20 eeh if (sbus_bus_map(sa->sa_bustag, 212 1.44 tsutsui sa->sa_reg[0].oa_space, 213 1.44 tsutsui sa->sa_reg[0].oa_base, 214 1.44 tsutsui sa->sa_reg[0].oa_size, 215 1.44 tsutsui 0, &lsc->sc_regs) != 0) { 216 1.44 tsutsui aprint_error(": cannot map dma registers\n"); 217 1.20 eeh return; 218 1.20 eeh } 219 1.13 petrov } 220 1.13 petrov 221 1.13 petrov /* 222 1.13 petrov * XXX is this common(from bpp.c), the same in dma_sbus...etc. 223 1.13 petrov * 224 1.13 petrov * Get transfer burst size from PROM and plug it into the 225 1.13 petrov * controller registers. This is needed on the Sun4m; do 226 1.13 petrov * others need it too? 227 1.13 petrov */ 228 1.44 tsutsui sbusburst = sbsc->sc_burst; 229 1.13 petrov if (sbusburst == 0) 230 1.13 petrov sbusburst = SBUS_BURST_32 - 1; /* 1->16 */ 231 1.13 petrov 232 1.29 pk burst = prom_getpropint(sa->sa_node, "burst-sizes", -1); 233 1.13 petrov 234 1.13 petrov #if ESP_SBUS_DEBUG 235 1.44 tsutsui aprint_normal("%s: burst 0x%x, sbus 0x%x\n", 236 1.44 tsutsui __func__, burst, sbusburst); 237 1.44 tsutsui aprint_normal("%s", device_xname(self)); 238 1.13 petrov #endif 239 1.13 petrov 240 1.13 petrov if (burst == -1) 241 1.13 petrov /* take SBus burst sizes */ 242 1.13 petrov burst = sbusburst; 243 1.13 petrov 244 1.13 petrov /* Clamp at parent's burst sizes */ 245 1.13 petrov burst &= sbusburst; 246 1.13 petrov lsc->sc_burst = (burst & SBUS_BURST_32) ? 32 : 247 1.13 petrov (burst & SBUS_BURST_16) ? 16 : 0; 248 1.13 petrov 249 1.13 petrov lsc->sc_channel = L64854_CHANNEL_SCSI; 250 1.13 petrov lsc->sc_client = sc; 251 1.13 petrov 252 1.13 petrov lsi64854_attach(lsc); 253 1.13 petrov 254 1.13 petrov /* 255 1.13 petrov * map SCSI core registers 256 1.13 petrov */ 257 1.20 eeh if (sa->sa_npromvaddrs > 1) { 258 1.20 eeh sbus_promaddr_to_handle(sa->sa_bustag, 259 1.44 tsutsui sa->sa_promvaddrs[1], &esc->sc_reg); 260 1.20 eeh } else { 261 1.20 eeh if (sbus_bus_map(sa->sa_bustag, 262 1.44 tsutsui sa->sa_reg[1].oa_space, 263 1.44 tsutsui sa->sa_reg[1].oa_base, 264 1.44 tsutsui sa->sa_reg[1].oa_size, 265 1.44 tsutsui 0, &esc->sc_reg) != 0) { 266 1.44 tsutsui aprint_error(": cannot map " 267 1.44 tsutsui "scsi core registers\n"); 268 1.20 eeh return; 269 1.20 eeh } 270 1.13 petrov } 271 1.13 petrov 272 1.13 petrov if (sa->sa_nintr == 0) { 273 1.44 tsutsui aprint_error(": no interrupt property\n"); 274 1.13 petrov return; 275 1.13 petrov } 276 1.13 petrov 277 1.13 petrov esc->sc_pri = sa->sa_pri; 278 1.13 petrov 279 1.13 petrov espattach(esc, &esp_sbus_glue); 280 1.13 petrov 281 1.13 petrov return; 282 1.13 petrov } 283 1.13 petrov 284 1.1 pk /* 285 1.1 pk * Find the DMA by poking around the dma device structures 286 1.1 pk * 287 1.1 pk * What happens here is that if the dma driver has not been 288 1.1 pk * configured, then this returns a NULL pointer. Then when the 289 1.1 pk * dma actually gets configured, it does the opposing test, and 290 1.53 snj * if the sc->sc_esp field in its softc is NULL, then tries to 291 1.1 pk * find the matching esp driver. 292 1.1 pk */ 293 1.39 joerg dma_dev = device_find_by_driver_unit("dma", device_unit(self)); 294 1.42 mjacob if (dma_dev == NULL) { 295 1.44 tsutsui aprint_error(": no corresponding DMA device\n"); 296 1.42 mjacob return; 297 1.42 mjacob } 298 1.39 joerg esc->sc_dma = device_private(dma_dev); 299 1.39 joerg esc->sc_dma->sc_client = sc; 300 1.15 pk 301 1.15 pk /* 302 1.15 pk * The `ESC' DMA chip must be reset before we can access 303 1.15 pk * the esp registers. 304 1.15 pk */ 305 1.15 pk if (esc->sc_dma->sc_rev == DMAREV_ESC) 306 1.15 pk DMA_RESET(esc->sc_dma); 307 1.1 pk 308 1.1 pk /* 309 1.1 pk * Map my registers in, if they aren't already in virtual 310 1.1 pk * address space. 311 1.1 pk */ 312 1.20 eeh if (sa->sa_npromvaddrs) { 313 1.20 eeh sbus_promaddr_to_handle(sa->sa_bustag, 314 1.44 tsutsui sa->sa_promvaddrs[0], &esc->sc_reg); 315 1.20 eeh } else { 316 1.19 pk if (sbus_bus_map(sa->sa_bustag, 317 1.44 tsutsui sa->sa_slot, sa->sa_offset, sa->sa_size, 318 1.44 tsutsui 0, &esc->sc_reg) != 0) { 319 1.44 tsutsui aprint_error(": cannot map registers\n"); 320 1.1 pk return; 321 1.1 pk } 322 1.1 pk } 323 1.1 pk 324 1.7 pk if (sa->sa_nintr == 0) { 325 1.7 pk /* 326 1.7 pk * No interrupt properties: we quit; this might 327 1.7 pk * happen on e.g. a Sparc X terminal. 328 1.7 pk */ 329 1.44 tsutsui aprint_error(": no interrupt property\n"); 330 1.7 pk return; 331 1.7 pk } 332 1.7 pk 333 1.1 pk esc->sc_pri = sa->sa_pri; 334 1.1 pk 335 1.6 mjacob if (strcmp("ptscII", sa->sa_name) == 0) { 336 1.6 mjacob espattach(esc, &esp_sbus_glue1); 337 1.6 mjacob } else { 338 1.6 mjacob espattach(esc, &esp_sbus_glue); 339 1.6 mjacob } 340 1.1 pk } 341 1.1 pk 342 1.1 pk void 343 1.44 tsutsui espattach_dma(device_t parent, device_t self, void *aux) 344 1.1 pk { 345 1.44 tsutsui struct esp_softc *esc = device_private(self); 346 1.1 pk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x; 347 1.1 pk struct sbus_attach_args *sa = aux; 348 1.1 pk 349 1.6 mjacob if (strcmp("ptscII", sa->sa_name) == 0) { 350 1.6 mjacob return; 351 1.6 mjacob } 352 1.6 mjacob 353 1.44 tsutsui sc->sc_dev = self; 354 1.44 tsutsui 355 1.1 pk esc->sc_bustag = sa->sa_bustag; 356 1.1 pk esc->sc_dmatag = sa->sa_dmatag; 357 1.1 pk 358 1.29 pk sc->sc_id = prom_getpropint(sa->sa_node, "initiator-id", 7); 359 1.29 pk sc->sc_freq = prom_getpropint(sa->sa_node, "clock-frequency", -1); 360 1.1 pk 361 1.44 tsutsui esc->sc_dma = device_private(parent); 362 1.2 pk esc->sc_dma->sc_client = sc; 363 1.1 pk 364 1.1 pk /* 365 1.1 pk * Map my registers in, if they aren't already in virtual 366 1.1 pk * address space. 367 1.1 pk */ 368 1.20 eeh if (sa->sa_npromvaddrs) { 369 1.20 eeh sbus_promaddr_to_handle(sa->sa_bustag, 370 1.44 tsutsui sa->sa_promvaddrs[0], &esc->sc_reg); 371 1.20 eeh } else { 372 1.19 pk if (sbus_bus_map(sa->sa_bustag, 373 1.44 tsutsui sa->sa_slot, sa->sa_offset, sa->sa_size, 374 1.44 tsutsui 0, &esc->sc_reg) != 0) { 375 1.44 tsutsui aprint_error(": cannot map registers\n"); 376 1.1 pk return; 377 1.1 pk } 378 1.1 pk } 379 1.1 pk 380 1.7 pk if (sa->sa_nintr == 0) { 381 1.7 pk /* 382 1.7 pk * No interrupt properties: we quit; this might 383 1.7 pk * happen on e.g. a Sparc X terminal. 384 1.7 pk */ 385 1.44 tsutsui aprint_error(": no interrupt property\n"); 386 1.7 pk return; 387 1.7 pk } 388 1.7 pk 389 1.1 pk esc->sc_pri = sa->sa_pri; 390 1.1 pk 391 1.6 mjacob espattach(esc, &esp_sbus_glue); 392 1.1 pk } 393 1.1 pk 394 1.1 pk 395 1.1 pk /* 396 1.1 pk * Attach this instance, and then all the sub-devices 397 1.1 pk */ 398 1.1 pk void 399 1.44 tsutsui espattach(struct esp_softc *esc, struct ncr53c9x_glue *gluep) 400 1.1 pk { 401 1.1 pk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x; 402 1.13 petrov unsigned int uid = 0; 403 1.1 pk 404 1.1 pk /* 405 1.1 pk * Set up glue for MI code early; we use some of it here. 406 1.1 pk */ 407 1.6 mjacob sc->sc_glue = gluep; 408 1.1 pk 409 1.28 tsutsui /* gimme MHz */ 410 1.1 pk sc->sc_freq /= 1000000; 411 1.1 pk 412 1.1 pk /* 413 1.1 pk * XXX More of this should be in ncr53c9x_attach(), but 414 1.1 pk * XXX should we really poke around the chip that much in 415 1.1 pk * XXX the MI code? Think about this more... 416 1.1 pk */ 417 1.1 pk 418 1.1 pk /* 419 1.1 pk * It is necessary to try to load the 2nd config register here, 420 1.1 pk * to find out what rev the esp chip is, else the ncr53c9x_reset 421 1.1 pk * will not set up the defaults correctly. 422 1.1 pk */ 423 1.1 pk sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB; 424 1.1 pk sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_RPE; 425 1.13 petrov sc->sc_cfg3 = NCRCFG3_CDB; 426 1.1 pk NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2); 427 1.1 pk 428 1.1 pk if ((NCR_READ_REG(sc, NCR_CFG2) & ~NCRCFG2_RSVD) != 429 1.1 pk (NCRCFG2_SCSI2 | NCRCFG2_RPE)) { 430 1.1 pk sc->sc_rev = NCR_VARIANT_ESP100; 431 1.1 pk } else { 432 1.1 pk sc->sc_cfg2 = NCRCFG2_SCSI2; 433 1.1 pk NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2); 434 1.1 pk sc->sc_cfg3 = 0; 435 1.1 pk NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3); 436 1.13 petrov sc->sc_cfg3 = (NCRCFG3_CDB | NCRCFG3_FCLK); 437 1.1 pk NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3); 438 1.1 pk if (NCR_READ_REG(sc, NCR_CFG3) != 439 1.1 pk (NCRCFG3_CDB | NCRCFG3_FCLK)) { 440 1.1 pk sc->sc_rev = NCR_VARIANT_ESP100A; 441 1.1 pk } else { 442 1.1 pk /* NCRCFG2_FE enables > 64K transfers */ 443 1.1 pk sc->sc_cfg2 |= NCRCFG2_FE; 444 1.13 petrov sc->sc_cfg3 = 0; 445 1.1 pk NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3); 446 1.1 pk sc->sc_rev = NCR_VARIANT_ESP200; 447 1.13 petrov 448 1.44 tsutsui /* 449 1.44 tsutsui * XXX spec says it's valid after power up or 450 1.44 tsutsui * chip reset 451 1.44 tsutsui */ 452 1.13 petrov uid = NCR_READ_REG(sc, NCR_UID); 453 1.13 petrov if (((uid & 0xf8) >> 3) == 0x0a) /* XXX */ 454 1.13 petrov sc->sc_rev = NCR_VARIANT_FAS366; 455 1.1 pk } 456 1.1 pk } 457 1.1 pk 458 1.13 petrov #ifdef ESP_SBUS_DEBUG 459 1.44 tsutsui aprint_debug("%s: revision %d, uid 0x%x\n", __func__, sc->sc_rev, uid); 460 1.44 tsutsui aprint_normal("%s", device_xname(sc->sc_dev)); 461 1.13 petrov #endif 462 1.13 petrov 463 1.1 pk /* 464 1.1 pk * XXX minsync and maxxfer _should_ be set up in MI code, 465 1.1 pk * XXX but it appears to have some dependency on what sort 466 1.1 pk * XXX of DMA we're hooked up to, etc. 467 1.1 pk */ 468 1.1 pk 469 1.1 pk /* 470 1.1 pk * This is the value used to start sync negotiations 471 1.1 pk * Note that the NCR register "SYNCTP" is programmed 472 1.1 pk * in "clocks per byte", and has a minimum value of 4. 473 1.1 pk * The SCSI period used in negotiation is one-fourth 474 1.1 pk * of the time (in nanoseconds) needed to transfer one byte. 475 1.1 pk * Since the chip's clock is given in MHz, we have the following 476 1.1 pk * formula: 4 * period = (1000 / freq) * 4 477 1.1 pk */ 478 1.1 pk sc->sc_minsync = 1000 / sc->sc_freq; 479 1.1 pk 480 1.1 pk /* 481 1.1 pk * Alas, we must now modify the value a bit, because it's 482 1.31 perry * only valid when can switch on FASTCLK and FASTSCSI bits 483 1.31 perry * in config register 3... 484 1.1 pk */ 485 1.1 pk switch (sc->sc_rev) { 486 1.1 pk case NCR_VARIANT_ESP100: 487 1.1 pk sc->sc_maxxfer = 64 * 1024; 488 1.1 pk sc->sc_minsync = 0; /* No synch on old chip? */ 489 1.1 pk break; 490 1.1 pk 491 1.1 pk case NCR_VARIANT_ESP100A: 492 1.1 pk sc->sc_maxxfer = 64 * 1024; 493 1.1 pk /* Min clocks/byte is 5 */ 494 1.1 pk sc->sc_minsync = ncr53c9x_cpb2stp(sc, 5); 495 1.1 pk break; 496 1.1 pk 497 1.1 pk case NCR_VARIANT_ESP200: 498 1.13 petrov case NCR_VARIANT_FAS366: 499 1.1 pk sc->sc_maxxfer = 16 * 1024 * 1024; 500 1.1 pk /* XXX - do actually set FAST* bits */ 501 1.1 pk break; 502 1.1 pk } 503 1.1 pk 504 1.1 pk /* Establish interrupt channel */ 505 1.52 martin bus_intr_establish(esc->sc_bustag, esc->sc_pri, IPL_BIO, 506 1.44 tsutsui ncr53c9x_intr, sc); 507 1.1 pk 508 1.1 pk /* register interrupt stats */ 509 1.9 cgd evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, NULL, 510 1.44 tsutsui device_xname(sc->sc_dev), "intr"); 511 1.1 pk 512 1.13 petrov /* Turn on target selection using the `dma' method */ 513 1.13 petrov if (sc->sc_rev != NCR_VARIANT_FAS366) 514 1.13 petrov sc->sc_features |= NCR_F_DMASELECT; 515 1.13 petrov 516 1.1 pk /* Do the common parts of attachment. */ 517 1.14 bouyer sc->sc_adapter.adapt_minphys = minphys; 518 1.14 bouyer sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request; 519 1.14 bouyer ncr53c9x_attach(sc); 520 1.1 pk } 521 1.1 pk 522 1.1 pk /* 523 1.1 pk * Glue functions. 524 1.1 pk */ 525 1.1 pk 526 1.13 petrov #ifdef ESP_SBUS_DEBUG 527 1.13 petrov int esp_sbus_debug = 0; 528 1.13 petrov 529 1.13 petrov static struct { 530 1.13 petrov char *r_name; 531 1.31 perry int r_flag; 532 1.13 petrov } esp__read_regnames [] = { 533 1.13 petrov { "TCL", 0}, /* 0/00 */ 534 1.13 petrov { "TCM", 0}, /* 1/04 */ 535 1.13 petrov { "FIFO", 0}, /* 2/08 */ 536 1.13 petrov { "CMD", 0}, /* 3/0c */ 537 1.13 petrov { "STAT", 0}, /* 4/10 */ 538 1.13 petrov { "INTR", 0}, /* 5/14 */ 539 1.13 petrov { "STEP", 0}, /* 6/18 */ 540 1.13 petrov { "FFLAGS", 1}, /* 7/1c */ 541 1.13 petrov { "CFG1", 1}, /* 8/20 */ 542 1.13 petrov { "STAT2", 0}, /* 9/24 */ 543 1.13 petrov { "CFG4", 1}, /* a/28 */ 544 1.13 petrov { "CFG2", 1}, /* b/2c */ 545 1.13 petrov { "CFG3", 1}, /* c/30 */ 546 1.13 petrov { "-none", 1}, /* d/34 */ 547 1.13 petrov { "TCH", 1}, /* e/38 */ 548 1.13 petrov { "TCX", 1}, /* f/3c */ 549 1.13 petrov }; 550 1.13 petrov 551 1.13 petrov static struct { 552 1.13 petrov char *r_name; 553 1.13 petrov int r_flag; 554 1.13 petrov } esp__write_regnames[] = { 555 1.13 petrov { "TCL", 1}, /* 0/00 */ 556 1.13 petrov { "TCM", 1}, /* 1/04 */ 557 1.13 petrov { "FIFO", 0}, /* 2/08 */ 558 1.13 petrov { "CMD", 0}, /* 3/0c */ 559 1.13 petrov { "SELID", 1}, /* 4/10 */ 560 1.13 petrov { "TIMEOUT", 1}, /* 5/14 */ 561 1.13 petrov { "SYNCTP", 1}, /* 6/18 */ 562 1.13 petrov { "SYNCOFF", 1}, /* 7/1c */ 563 1.13 petrov { "CFG1", 1}, /* 8/20 */ 564 1.13 petrov { "CCF", 1}, /* 9/24 */ 565 1.13 petrov { "TEST", 1}, /* a/28 */ 566 1.13 petrov { "CFG2", 1}, /* b/2c */ 567 1.13 petrov { "CFG3", 1}, /* c/30 */ 568 1.13 petrov { "-none", 1}, /* d/34 */ 569 1.13 petrov { "TCH", 1}, /* e/38 */ 570 1.13 petrov { "TCX", 1}, /* f/3c */ 571 1.13 petrov }; 572 1.13 petrov #endif 573 1.13 petrov 574 1.44 tsutsui uint8_t 575 1.44 tsutsui esp_read_reg(struct ncr53c9x_softc *sc, int reg) 576 1.1 pk { 577 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc; 578 1.44 tsutsui uint8_t v; 579 1.1 pk 580 1.13 petrov v = bus_space_read_1(esc->sc_bustag, esc->sc_reg, reg * 4); 581 1.13 petrov #ifdef ESP_SBUS_DEBUG 582 1.13 petrov if (esp_sbus_debug && (reg < 0x10) && esp__read_regnames[reg].r_flag) 583 1.13 petrov printf("RD:%x <%s> %x\n", reg * 4, 584 1.44 tsutsui ((unsigned int)reg < 0x10) ? 585 1.44 tsutsui esp__read_regnames[reg].r_name : "<***>", v); 586 1.13 petrov #endif 587 1.13 petrov return v; 588 1.1 pk } 589 1.1 pk 590 1.1 pk void 591 1.44 tsutsui esp_write_reg(struct ncr53c9x_softc *sc, int reg, uint8_t v) 592 1.1 pk { 593 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc; 594 1.1 pk 595 1.13 petrov #ifdef ESP_SBUS_DEBUG 596 1.13 petrov if (esp_sbus_debug && (reg < 0x10) && esp__write_regnames[reg].r_flag) 597 1.13 petrov printf("WR:%x <%s> %x\n", reg * 4, 598 1.44 tsutsui ((unsigned int)reg < 0x10) ? 599 1.44 tsutsui esp__write_regnames[reg].r_name : "<***>", v); 600 1.13 petrov #endif 601 1.1 pk bus_space_write_1(esc->sc_bustag, esc->sc_reg, reg * 4, v); 602 1.6 mjacob } 603 1.6 mjacob 604 1.44 tsutsui uint8_t 605 1.44 tsutsui esp_rdreg1(struct ncr53c9x_softc *sc, int reg) 606 1.6 mjacob { 607 1.6 mjacob struct esp_softc *esc = (struct esp_softc *)sc; 608 1.6 mjacob 609 1.44 tsutsui return bus_space_read_1(esc->sc_bustag, esc->sc_reg, reg); 610 1.6 mjacob } 611 1.6 mjacob 612 1.6 mjacob void 613 1.44 tsutsui esp_wrreg1(struct ncr53c9x_softc *sc, int reg, uint8_t v) 614 1.6 mjacob { 615 1.6 mjacob struct esp_softc *esc = (struct esp_softc *)sc; 616 1.6 mjacob 617 1.6 mjacob bus_space_write_1(esc->sc_bustag, esc->sc_reg, reg, v); 618 1.1 pk } 619 1.1 pk 620 1.1 pk int 621 1.44 tsutsui esp_dma_isintr(struct ncr53c9x_softc *sc) 622 1.1 pk { 623 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc; 624 1.1 pk 625 1.44 tsutsui return DMA_ISINTR(esc->sc_dma); 626 1.1 pk } 627 1.1 pk 628 1.1 pk void 629 1.44 tsutsui esp_dma_reset(struct ncr53c9x_softc *sc) 630 1.1 pk { 631 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc; 632 1.1 pk 633 1.1 pk DMA_RESET(esc->sc_dma); 634 1.1 pk } 635 1.1 pk 636 1.1 pk int 637 1.44 tsutsui esp_dma_intr(struct ncr53c9x_softc *sc) 638 1.1 pk { 639 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc; 640 1.1 pk 641 1.44 tsutsui return DMA_INTR(esc->sc_dma); 642 1.1 pk } 643 1.1 pk 644 1.1 pk int 645 1.44 tsutsui esp_dma_setup(struct ncr53c9x_softc *sc, uint8_t **addr, size_t *len, 646 1.44 tsutsui int datain, size_t *dmasize) 647 1.1 pk { 648 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc; 649 1.1 pk 650 1.44 tsutsui return DMA_SETUP(esc->sc_dma, addr, len, datain, dmasize); 651 1.1 pk } 652 1.1 pk 653 1.1 pk void 654 1.44 tsutsui esp_dma_go(struct ncr53c9x_softc *sc) 655 1.1 pk { 656 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc; 657 1.1 pk 658 1.1 pk DMA_GO(esc->sc_dma); 659 1.1 pk } 660 1.1 pk 661 1.1 pk void 662 1.44 tsutsui esp_dma_stop(struct ncr53c9x_softc *sc) 663 1.1 pk { 664 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc; 665 1.44 tsutsui uint32_t csr; 666 1.1 pk 667 1.1 pk csr = L64854_GCSR(esc->sc_dma); 668 1.1 pk csr &= ~D_EN_DMA; 669 1.1 pk L64854_SCSR(esc->sc_dma, csr); 670 1.1 pk } 671 1.1 pk 672 1.1 pk int 673 1.44 tsutsui esp_dma_isactive(struct ncr53c9x_softc *sc) 674 1.1 pk { 675 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc; 676 1.1 pk 677 1.44 tsutsui return DMA_ISACTIVE(esc->sc_dma); 678 1.1 pk } 679 1.12 eeh 680 1.12 eeh #ifdef DDB 681 1.12 eeh #include <machine/db_machdep.h> 682 1.12 eeh #include <ddb/db_output.h> 683 1.37 martin #include <ddb/db_command.h> 684 1.37 martin 685 1.37 martin void db_esp(db_expr_t, bool, db_expr_t, const char*); 686 1.37 martin 687 1.37 martin const struct db_command db_esp_command_table[] = { 688 1.37 martin { DDB_ADD_CMD("esp", db_esp, 0, 689 1.37 martin "display status of all esp SCSI controllers and their devices", 690 1.37 martin NULL, NULL) }, 691 1.56 mrg { DDB_END_CMD }, 692 1.37 martin }; 693 1.12 eeh 694 1.37 martin static void 695 1.44 tsutsui esp_init_ddb_cmds(void) 696 1.37 martin { 697 1.37 martin static int db_cmds_initialized = 0; 698 1.37 martin 699 1.44 tsutsui if (db_cmds_initialized) 700 1.44 tsutsui return; 701 1.37 martin db_cmds_initialized = 1; 702 1.37 martin (void)db_register_tbl(DDB_MACH_CMD, db_esp_command_table); 703 1.37 martin } 704 1.12 eeh 705 1.12 eeh void 706 1.37 martin db_esp(db_expr_t addr, bool have_addr, db_expr_t count, const char *modif) 707 1.12 eeh { 708 1.39 joerg device_t dv; 709 1.12 eeh struct ncr53c9x_softc *sc; 710 1.12 eeh struct ncr53c9x_ecb *ecb; 711 1.12 eeh struct ncr53c9x_linfo *li; 712 1.12 eeh int u, t, i; 713 1.12 eeh 714 1.44 tsutsui for (u = 0; u < 10; u++) { 715 1.39 joerg dv = device_find_by_driver_unit("esp", u); 716 1.41 simonb if (dv == NULL) 717 1.41 simonb continue; 718 1.39 joerg sc = device_private(dv); 719 1.12 eeh 720 1.44 tsutsui db_printf("%s: nexus %p phase %x prev %x" 721 1.44 tsutsui " dp %p dleft %lx ify %x\n", device_xname(dv), 722 1.44 tsutsui sc->sc_nexus, sc->sc_phase, sc->sc_prevphase, 723 1.44 tsutsui sc->sc_dp, sc->sc_dleft, sc->sc_msgify); 724 1.12 eeh db_printf("\tmsgout %x msgpriq %x msgin %x:%x:%x:%x:%x\n", 725 1.44 tsutsui sc->sc_msgout, sc->sc_msgpriq, sc->sc_imess[0], 726 1.44 tsutsui sc->sc_imess[1], sc->sc_imess[2], sc->sc_imess[3], 727 1.44 tsutsui sc->sc_imess[0]); 728 1.12 eeh db_printf("ready: "); 729 1.44 tsutsui for (ecb = TAILQ_FIRST(&sc->ready_list); ecb != NULL; 730 1.44 tsutsui ecb = TAILQ_NEXT(ecb, chain)) { 731 1.12 eeh db_printf("ecb %p ", ecb); 732 1.44 tsutsui if (ecb == TAILQ_NEXT(ecb, chain)) { 733 1.44 tsutsui db_printf("\nWARNING: tailq loop on ecb %p", 734 1.44 tsutsui ecb); 735 1.12 eeh break; 736 1.12 eeh } 737 1.12 eeh } 738 1.12 eeh db_printf("\n"); 739 1.31 perry 740 1.44 tsutsui for (t = 0; t < sc->sc_ntarg; t++) { 741 1.12 eeh LIST_FOREACH(li, &sc->sc_tinfo[t].luns, link) { 742 1.44 tsutsui db_printf("t%d lun %d untagged %p" 743 1.44 tsutsui " busy %d used %x\n", 744 1.44 tsutsui t, (int)li->lun, li->untagged, li->busy, 745 1.44 tsutsui li->used); 746 1.54 mrg for (i = 0; i < 256; i++) { 747 1.44 tsutsui ecb = li->queued[i]; 748 1.44 tsutsui if (ecb != NULL) { 749 1.44 tsutsui db_printf("ecb %p tag %x\n", 750 1.44 tsutsui ecb, i); 751 1.12 eeh } 752 1.54 mrg } 753 1.12 eeh } 754 1.12 eeh } 755 1.12 eeh } 756 1.12 eeh } 757 1.12 eeh #endif 758