esp_sbus.c revision 1.12 1 1.12 eeh /* $NetBSD: esp_sbus.c,v 1.12 2000/12/03 23:31:13 eeh Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.1 pk * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Charles M. Hannum; Jason R. Thorpe of the Numerical Aerospace
9 1.1 pk * Simulation Facility, NASA Ames Research Center; Paul Kranenburg.
10 1.1 pk *
11 1.1 pk * Redistribution and use in source and binary forms, with or without
12 1.1 pk * modification, are permitted provided that the following conditions
13 1.1 pk * are met:
14 1.1 pk * 1. Redistributions of source code must retain the above copyright
15 1.1 pk * notice, this list of conditions and the following disclaimer.
16 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 pk * notice, this list of conditions and the following disclaimer in the
18 1.1 pk * documentation and/or other materials provided with the distribution.
19 1.1 pk * 3. All advertising materials mentioning features or use of this software
20 1.1 pk * must display the following acknowledgement:
21 1.1 pk * This product includes software developed by the NetBSD
22 1.1 pk * Foundation, Inc. and its contributors.
23 1.1 pk * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 pk * contributors may be used to endorse or promote products derived
25 1.1 pk * from this software without specific prior written permission.
26 1.1 pk *
27 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
38 1.1 pk */
39 1.1 pk
40 1.1 pk #include <sys/types.h>
41 1.1 pk #include <sys/param.h>
42 1.1 pk #include <sys/systm.h>
43 1.1 pk #include <sys/kernel.h>
44 1.1 pk #include <sys/errno.h>
45 1.1 pk #include <sys/device.h>
46 1.1 pk #include <sys/buf.h>
47 1.1 pk
48 1.1 pk #include <dev/scsipi/scsi_all.h>
49 1.1 pk #include <dev/scsipi/scsipi_all.h>
50 1.1 pk #include <dev/scsipi/scsiconf.h>
51 1.1 pk #include <dev/scsipi/scsi_message.h>
52 1.1 pk
53 1.1 pk #include <machine/bus.h>
54 1.11 pk #include <machine/intr.h>
55 1.1 pk #include <machine/autoconf.h>
56 1.1 pk
57 1.1 pk #include <dev/ic/lsi64854reg.h>
58 1.1 pk #include <dev/ic/lsi64854var.h>
59 1.1 pk
60 1.1 pk #include <dev/ic/ncr53c9xreg.h>
61 1.1 pk #include <dev/ic/ncr53c9xvar.h>
62 1.1 pk
63 1.1 pk #include <dev/sbus/sbusvar.h>
64 1.1 pk
65 1.1 pk struct esp_softc {
66 1.1 pk struct ncr53c9x_softc sc_ncr53c9x; /* glue to MI code */
67 1.1 pk struct sbusdev sc_sd; /* sbus device */
68 1.1 pk
69 1.1 pk bus_space_tag_t sc_bustag;
70 1.1 pk bus_dma_tag_t sc_dmatag;
71 1.1 pk
72 1.1 pk bus_space_handle_t sc_reg; /* the registers */
73 1.1 pk struct lsi64854_softc *sc_dma; /* pointer to my dma */
74 1.1 pk
75 1.1 pk int sc_pri; /* SBUS priority */
76 1.1 pk };
77 1.1 pk
78 1.1 pk void espattach_sbus __P((struct device *, struct device *, void *));
79 1.1 pk void espattach_dma __P((struct device *, struct device *, void *));
80 1.1 pk int espmatch_sbus __P((struct device *, struct cfdata *, void *));
81 1.1 pk
82 1.1 pk
83 1.1 pk /* Linkup to the rest of the kernel */
84 1.1 pk struct cfattach esp_sbus_ca = {
85 1.1 pk sizeof(struct esp_softc), espmatch_sbus, espattach_sbus
86 1.1 pk };
87 1.1 pk struct cfattach esp_dma_ca = {
88 1.1 pk sizeof(struct esp_softc), espmatch_sbus, espattach_dma
89 1.1 pk };
90 1.1 pk
91 1.1 pk /*
92 1.1 pk * Functions and the switch for the MI code.
93 1.1 pk */
94 1.1 pk static u_char esp_read_reg __P((struct ncr53c9x_softc *, int));
95 1.1 pk static void esp_write_reg __P((struct ncr53c9x_softc *, int, u_char));
96 1.6 mjacob static u_char esp_rdreg1 __P((struct ncr53c9x_softc *, int));
97 1.6 mjacob static void esp_wrreg1 __P((struct ncr53c9x_softc *, int, u_char));
98 1.1 pk static int esp_dma_isintr __P((struct ncr53c9x_softc *));
99 1.1 pk static void esp_dma_reset __P((struct ncr53c9x_softc *));
100 1.1 pk static int esp_dma_intr __P((struct ncr53c9x_softc *));
101 1.1 pk static int esp_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
102 1.1 pk size_t *, int, size_t *));
103 1.1 pk static void esp_dma_go __P((struct ncr53c9x_softc *));
104 1.1 pk static void esp_dma_stop __P((struct ncr53c9x_softc *));
105 1.1 pk static int esp_dma_isactive __P((struct ncr53c9x_softc *));
106 1.1 pk
107 1.1 pk static struct ncr53c9x_glue esp_sbus_glue = {
108 1.1 pk esp_read_reg,
109 1.1 pk esp_write_reg,
110 1.1 pk esp_dma_isintr,
111 1.1 pk esp_dma_reset,
112 1.1 pk esp_dma_intr,
113 1.1 pk esp_dma_setup,
114 1.1 pk esp_dma_go,
115 1.1 pk esp_dma_stop,
116 1.1 pk esp_dma_isactive,
117 1.1 pk NULL, /* gl_clear_latched_intr */
118 1.1 pk };
119 1.1 pk
120 1.6 mjacob static struct ncr53c9x_glue esp_sbus_glue1 = {
121 1.6 mjacob esp_rdreg1,
122 1.6 mjacob esp_wrreg1,
123 1.6 mjacob esp_dma_isintr,
124 1.6 mjacob esp_dma_reset,
125 1.6 mjacob esp_dma_intr,
126 1.6 mjacob esp_dma_setup,
127 1.6 mjacob esp_dma_go,
128 1.6 mjacob esp_dma_stop,
129 1.6 mjacob esp_dma_isactive,
130 1.6 mjacob NULL, /* gl_clear_latched_intr */
131 1.6 mjacob };
132 1.6 mjacob
133 1.6 mjacob static void espattach __P((struct esp_softc *, struct ncr53c9x_glue *));
134 1.6 mjacob
135 1.1 pk int
136 1.1 pk espmatch_sbus(parent, cf, aux)
137 1.1 pk struct device *parent;
138 1.1 pk struct cfdata *cf;
139 1.1 pk void *aux;
140 1.1 pk {
141 1.6 mjacob int rv;
142 1.1 pk struct sbus_attach_args *sa = aux;
143 1.1 pk
144 1.6 mjacob rv = (strcmp(cf->cf_driver->cd_name, sa->sa_name) == 0 ||
145 1.6 mjacob strcmp("ptscII", sa->sa_name) == 0);
146 1.6 mjacob return (rv);
147 1.1 pk }
148 1.1 pk
149 1.1 pk void
150 1.1 pk espattach_sbus(parent, self, aux)
151 1.1 pk struct device *parent, *self;
152 1.1 pk void *aux;
153 1.1 pk {
154 1.1 pk struct esp_softc *esc = (void *)self;
155 1.1 pk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
156 1.1 pk struct sbus_attach_args *sa = aux;
157 1.1 pk
158 1.1 pk esc->sc_bustag = sa->sa_bustag;
159 1.1 pk esc->sc_dmatag = sa->sa_dmatag;
160 1.1 pk
161 1.1 pk sc->sc_id = getpropint(sa->sa_node, "initiator-id", 7);
162 1.1 pk sc->sc_freq = getpropint(sa->sa_node, "clock-frequency", -1);
163 1.1 pk if (sc->sc_freq < 0)
164 1.1 pk sc->sc_freq = ((struct sbus_softc *)
165 1.1 pk sc->sc_dev.dv_parent)->sc_clockfreq;
166 1.1 pk
167 1.1 pk /*
168 1.1 pk * Find the DMA by poking around the dma device structures
169 1.1 pk *
170 1.1 pk * What happens here is that if the dma driver has not been
171 1.1 pk * configured, then this returns a NULL pointer. Then when the
172 1.1 pk * dma actually gets configured, it does the opposing test, and
173 1.1 pk * if the sc->sc_esp field in it's softc is NULL, then tries to
174 1.1 pk * find the matching esp driver.
175 1.1 pk */
176 1.1 pk esc->sc_dma = (struct lsi64854_softc *)
177 1.1 pk getdevunit("dma", sc->sc_dev.dv_unit);
178 1.1 pk
179 1.1 pk /*
180 1.1 pk * and a back pointer to us, for DMA
181 1.1 pk */
182 1.1 pk if (esc->sc_dma)
183 1.2 pk esc->sc_dma->sc_client = sc;
184 1.1 pk else {
185 1.1 pk printf("\n");
186 1.1 pk panic("espattach: no dma found");
187 1.1 pk }
188 1.1 pk
189 1.1 pk /*
190 1.1 pk * Map my registers in, if they aren't already in virtual
191 1.1 pk * address space.
192 1.1 pk */
193 1.1 pk if (sa->sa_npromvaddrs)
194 1.1 pk esc->sc_reg = (bus_space_handle_t)sa->sa_promvaddrs[0];
195 1.1 pk else {
196 1.1 pk if (sbus_bus_map(sa->sa_bustag, sa->sa_slot,
197 1.1 pk sa->sa_offset,
198 1.1 pk sa->sa_size,
199 1.1 pk BUS_SPACE_MAP_LINEAR,
200 1.2 pk 0, &esc->sc_reg) != 0) {
201 1.1 pk printf("%s @ sbus: cannot map registers\n",
202 1.1 pk self->dv_xname);
203 1.1 pk return;
204 1.1 pk }
205 1.1 pk }
206 1.1 pk
207 1.7 pk if (sa->sa_nintr == 0) {
208 1.7 pk /*
209 1.7 pk * No interrupt properties: we quit; this might
210 1.7 pk * happen on e.g. a Sparc X terminal.
211 1.7 pk */
212 1.7 pk printf("\n%s: no interrupt property\n", self->dv_xname);
213 1.7 pk return;
214 1.7 pk }
215 1.7 pk
216 1.1 pk esc->sc_pri = sa->sa_pri;
217 1.1 pk
218 1.1 pk /* add me to the sbus structures */
219 1.1 pk esc->sc_sd.sd_reset = (void *) ncr53c9x_reset;
220 1.1 pk sbus_establish(&esc->sc_sd, &sc->sc_dev);
221 1.1 pk
222 1.6 mjacob if (strcmp("ptscII", sa->sa_name) == 0) {
223 1.6 mjacob espattach(esc, &esp_sbus_glue1);
224 1.6 mjacob } else {
225 1.6 mjacob espattach(esc, &esp_sbus_glue);
226 1.6 mjacob }
227 1.1 pk }
228 1.1 pk
229 1.1 pk void
230 1.1 pk espattach_dma(parent, self, aux)
231 1.1 pk struct device *parent, *self;
232 1.1 pk void *aux;
233 1.1 pk {
234 1.1 pk struct esp_softc *esc = (void *)self;
235 1.1 pk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
236 1.1 pk struct sbus_attach_args *sa = aux;
237 1.1 pk
238 1.6 mjacob if (strcmp("ptscII", sa->sa_name) == 0) {
239 1.6 mjacob return;
240 1.6 mjacob }
241 1.6 mjacob
242 1.1 pk esc->sc_bustag = sa->sa_bustag;
243 1.1 pk esc->sc_dmatag = sa->sa_dmatag;
244 1.1 pk
245 1.1 pk sc->sc_id = getpropint(sa->sa_node, "initiator-id", 7);
246 1.1 pk sc->sc_freq = getpropint(sa->sa_node, "clock-frequency", -1);
247 1.1 pk
248 1.1 pk esc->sc_dma = (struct lsi64854_softc *)parent;
249 1.2 pk esc->sc_dma->sc_client = sc;
250 1.1 pk
251 1.1 pk /*
252 1.1 pk * Map my registers in, if they aren't already in virtual
253 1.1 pk * address space.
254 1.1 pk */
255 1.1 pk if (sa->sa_npromvaddrs)
256 1.1 pk esc->sc_reg = (bus_space_handle_t)sa->sa_promvaddrs[0];
257 1.1 pk else {
258 1.1 pk if (bus_space_map2(sa->sa_bustag,
259 1.1 pk sa->sa_slot,
260 1.1 pk sa->sa_offset,
261 1.1 pk sa->sa_size,
262 1.1 pk BUS_SPACE_MAP_LINEAR,
263 1.2 pk 0, &esc->sc_reg) != 0) {
264 1.1 pk printf("%s @ dma: cannot map registers\n",
265 1.1 pk self->dv_xname);
266 1.1 pk return;
267 1.1 pk }
268 1.1 pk }
269 1.1 pk
270 1.7 pk if (sa->sa_nintr == 0) {
271 1.7 pk /*
272 1.7 pk * No interrupt properties: we quit; this might
273 1.7 pk * happen on e.g. a Sparc X terminal.
274 1.7 pk */
275 1.7 pk printf("\n%s: no interrupt property\n", self->dv_xname);
276 1.7 pk return;
277 1.7 pk }
278 1.7 pk
279 1.1 pk esc->sc_pri = sa->sa_pri;
280 1.1 pk
281 1.1 pk /* Assume SBus is grandparent */
282 1.1 pk esc->sc_sd.sd_reset = (void *) ncr53c9x_reset;
283 1.1 pk sbus_establish(&esc->sc_sd, parent);
284 1.1 pk
285 1.6 mjacob espattach(esc, &esp_sbus_glue);
286 1.1 pk }
287 1.1 pk
288 1.1 pk
289 1.1 pk /*
290 1.1 pk * Attach this instance, and then all the sub-devices
291 1.1 pk */
292 1.1 pk void
293 1.6 mjacob espattach(esc, gluep)
294 1.1 pk struct esp_softc *esc;
295 1.6 mjacob struct ncr53c9x_glue *gluep;
296 1.1 pk {
297 1.1 pk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
298 1.1 pk void *icookie;
299 1.1 pk
300 1.1 pk /*
301 1.1 pk * Set up glue for MI code early; we use some of it here.
302 1.1 pk */
303 1.6 mjacob sc->sc_glue = gluep;
304 1.1 pk
305 1.1 pk /* gimme Mhz */
306 1.1 pk sc->sc_freq /= 1000000;
307 1.1 pk
308 1.1 pk /*
309 1.1 pk * XXX More of this should be in ncr53c9x_attach(), but
310 1.1 pk * XXX should we really poke around the chip that much in
311 1.1 pk * XXX the MI code? Think about this more...
312 1.1 pk */
313 1.1 pk
314 1.1 pk /*
315 1.1 pk * It is necessary to try to load the 2nd config register here,
316 1.1 pk * to find out what rev the esp chip is, else the ncr53c9x_reset
317 1.1 pk * will not set up the defaults correctly.
318 1.1 pk */
319 1.1 pk sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
320 1.1 pk sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_RPE;
321 1.12 eeh sc->sc_cfg3 = NCRCFG3_CDB | NCRCFG3_QTE;
322 1.1 pk NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
323 1.1 pk
324 1.1 pk if ((NCR_READ_REG(sc, NCR_CFG2) & ~NCRCFG2_RSVD) !=
325 1.1 pk (NCRCFG2_SCSI2 | NCRCFG2_RPE)) {
326 1.1 pk sc->sc_rev = NCR_VARIANT_ESP100;
327 1.1 pk } else {
328 1.1 pk sc->sc_cfg2 = NCRCFG2_SCSI2;
329 1.1 pk NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
330 1.1 pk sc->sc_cfg3 = 0;
331 1.1 pk NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
332 1.12 eeh sc->sc_cfg3 = (NCRCFG3_CDB | NCRCFG3_FCLK | NCRCFG3_QTE);
333 1.1 pk NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
334 1.1 pk if (NCR_READ_REG(sc, NCR_CFG3) !=
335 1.1 pk (NCRCFG3_CDB | NCRCFG3_FCLK)) {
336 1.1 pk sc->sc_rev = NCR_VARIANT_ESP100A;
337 1.1 pk } else {
338 1.1 pk /* NCRCFG2_FE enables > 64K transfers */
339 1.1 pk sc->sc_cfg2 |= NCRCFG2_FE;
340 1.12 eeh sc->sc_cfg3 = 0 | NCRF9XCFG3_QTE;
341 1.1 pk NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
342 1.1 pk sc->sc_rev = NCR_VARIANT_ESP200;
343 1.1 pk }
344 1.1 pk }
345 1.1 pk
346 1.1 pk /*
347 1.1 pk * XXX minsync and maxxfer _should_ be set up in MI code,
348 1.1 pk * XXX but it appears to have some dependency on what sort
349 1.1 pk * XXX of DMA we're hooked up to, etc.
350 1.1 pk */
351 1.1 pk
352 1.1 pk /*
353 1.1 pk * This is the value used to start sync negotiations
354 1.1 pk * Note that the NCR register "SYNCTP" is programmed
355 1.1 pk * in "clocks per byte", and has a minimum value of 4.
356 1.1 pk * The SCSI period used in negotiation is one-fourth
357 1.1 pk * of the time (in nanoseconds) needed to transfer one byte.
358 1.1 pk * Since the chip's clock is given in MHz, we have the following
359 1.1 pk * formula: 4 * period = (1000 / freq) * 4
360 1.1 pk */
361 1.1 pk sc->sc_minsync = 1000 / sc->sc_freq;
362 1.1 pk
363 1.1 pk /*
364 1.1 pk * Alas, we must now modify the value a bit, because it's
365 1.1 pk * only valid when can switch on FASTCLK and FASTSCSI bits
366 1.1 pk * in config register 3...
367 1.1 pk */
368 1.1 pk switch (sc->sc_rev) {
369 1.1 pk case NCR_VARIANT_ESP100:
370 1.1 pk sc->sc_maxxfer = 64 * 1024;
371 1.1 pk sc->sc_minsync = 0; /* No synch on old chip? */
372 1.1 pk break;
373 1.1 pk
374 1.1 pk case NCR_VARIANT_ESP100A:
375 1.1 pk sc->sc_maxxfer = 64 * 1024;
376 1.1 pk /* Min clocks/byte is 5 */
377 1.1 pk sc->sc_minsync = ncr53c9x_cpb2stp(sc, 5);
378 1.1 pk break;
379 1.1 pk
380 1.1 pk case NCR_VARIANT_ESP200:
381 1.1 pk sc->sc_maxxfer = 16 * 1024 * 1024;
382 1.1 pk /* XXX - do actually set FAST* bits */
383 1.1 pk break;
384 1.1 pk }
385 1.1 pk
386 1.1 pk /* Establish interrupt channel */
387 1.11 pk icookie = bus_intr_establish(esc->sc_bustag, esc->sc_pri, IPL_BIO, 0,
388 1.10 nisimura ncr53c9x_intr, sc);
389 1.1 pk
390 1.1 pk /* register interrupt stats */
391 1.9 cgd evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, NULL,
392 1.9 cgd sc->sc_dev.dv_xname, "intr");
393 1.1 pk
394 1.1 pk /* Do the common parts of attachment. */
395 1.10 nisimura ncr53c9x_attach(sc, NULL, NULL);
396 1.1 pk
397 1.1 pk /* Turn on target selection using the `dma' method */
398 1.1 pk ncr53c9x_dmaselect = 1;
399 1.1 pk }
400 1.1 pk
401 1.1 pk /*
402 1.1 pk * Glue functions.
403 1.1 pk */
404 1.1 pk
405 1.1 pk u_char
406 1.1 pk esp_read_reg(sc, reg)
407 1.1 pk struct ncr53c9x_softc *sc;
408 1.1 pk int reg;
409 1.1 pk {
410 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
411 1.1 pk
412 1.1 pk return (bus_space_read_1(esc->sc_bustag, esc->sc_reg, reg * 4));
413 1.1 pk }
414 1.1 pk
415 1.1 pk void
416 1.1 pk esp_write_reg(sc, reg, v)
417 1.1 pk struct ncr53c9x_softc *sc;
418 1.1 pk int reg;
419 1.1 pk u_char v;
420 1.1 pk {
421 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
422 1.1 pk
423 1.1 pk bus_space_write_1(esc->sc_bustag, esc->sc_reg, reg * 4, v);
424 1.6 mjacob }
425 1.6 mjacob
426 1.6 mjacob u_char
427 1.6 mjacob esp_rdreg1(sc, reg)
428 1.6 mjacob struct ncr53c9x_softc *sc;
429 1.6 mjacob int reg;
430 1.6 mjacob {
431 1.6 mjacob struct esp_softc *esc = (struct esp_softc *)sc;
432 1.6 mjacob
433 1.6 mjacob return (bus_space_read_1(esc->sc_bustag, esc->sc_reg, reg));
434 1.6 mjacob }
435 1.6 mjacob
436 1.6 mjacob void
437 1.6 mjacob esp_wrreg1(sc, reg, v)
438 1.6 mjacob struct ncr53c9x_softc *sc;
439 1.6 mjacob int reg;
440 1.6 mjacob u_char v;
441 1.6 mjacob {
442 1.6 mjacob struct esp_softc *esc = (struct esp_softc *)sc;
443 1.6 mjacob
444 1.6 mjacob bus_space_write_1(esc->sc_bustag, esc->sc_reg, reg, v);
445 1.1 pk }
446 1.1 pk
447 1.1 pk int
448 1.1 pk esp_dma_isintr(sc)
449 1.1 pk struct ncr53c9x_softc *sc;
450 1.1 pk {
451 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
452 1.1 pk
453 1.1 pk return (DMA_ISINTR(esc->sc_dma));
454 1.1 pk }
455 1.1 pk
456 1.1 pk void
457 1.1 pk esp_dma_reset(sc)
458 1.1 pk struct ncr53c9x_softc *sc;
459 1.1 pk {
460 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
461 1.1 pk
462 1.1 pk DMA_RESET(esc->sc_dma);
463 1.1 pk }
464 1.1 pk
465 1.1 pk int
466 1.1 pk esp_dma_intr(sc)
467 1.1 pk struct ncr53c9x_softc *sc;
468 1.1 pk {
469 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
470 1.1 pk
471 1.1 pk return (DMA_INTR(esc->sc_dma));
472 1.1 pk }
473 1.1 pk
474 1.1 pk int
475 1.1 pk esp_dma_setup(sc, addr, len, datain, dmasize)
476 1.1 pk struct ncr53c9x_softc *sc;
477 1.1 pk caddr_t *addr;
478 1.1 pk size_t *len;
479 1.1 pk int datain;
480 1.1 pk size_t *dmasize;
481 1.1 pk {
482 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
483 1.1 pk
484 1.1 pk return (DMA_SETUP(esc->sc_dma, addr, len, datain, dmasize));
485 1.1 pk }
486 1.1 pk
487 1.1 pk void
488 1.1 pk esp_dma_go(sc)
489 1.1 pk struct ncr53c9x_softc *sc;
490 1.1 pk {
491 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
492 1.1 pk
493 1.1 pk DMA_GO(esc->sc_dma);
494 1.1 pk }
495 1.1 pk
496 1.1 pk void
497 1.1 pk esp_dma_stop(sc)
498 1.1 pk struct ncr53c9x_softc *sc;
499 1.1 pk {
500 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
501 1.1 pk u_int32_t csr;
502 1.1 pk
503 1.1 pk csr = L64854_GCSR(esc->sc_dma);
504 1.1 pk csr &= ~D_EN_DMA;
505 1.1 pk L64854_SCSR(esc->sc_dma, csr);
506 1.1 pk }
507 1.1 pk
508 1.1 pk int
509 1.1 pk esp_dma_isactive(sc)
510 1.1 pk struct ncr53c9x_softc *sc;
511 1.1 pk {
512 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
513 1.1 pk
514 1.1 pk return (DMA_ISACTIVE(esc->sc_dma));
515 1.1 pk }
516 1.12 eeh
517 1.12 eeh #include "opt_ddb.h"
518 1.12 eeh #ifdef DDB
519 1.12 eeh #include <machine/db_machdep.h>
520 1.12 eeh #include <ddb/db_output.h>
521 1.12 eeh
522 1.12 eeh void db_esp __P((db_expr_t, int, db_expr_t, char*));
523 1.12 eeh
524 1.12 eeh void
525 1.12 eeh db_esp(addr, have_addr, count, modif)
526 1.12 eeh db_expr_t addr;
527 1.12 eeh int have_addr;
528 1.12 eeh db_expr_t count;
529 1.12 eeh char *modif;
530 1.12 eeh {
531 1.12 eeh struct ncr53c9x_softc *sc;
532 1.12 eeh struct ncr53c9x_ecb *ecb;
533 1.12 eeh struct ncr53c9x_linfo *li;
534 1.12 eeh int u, t, i;
535 1.12 eeh
536 1.12 eeh for (u=0; u<10; u++) {
537 1.12 eeh sc = (struct ncr53c9x_softc *)
538 1.12 eeh getdevunit("esp", u);
539 1.12 eeh if (!sc) continue;
540 1.12 eeh
541 1.12 eeh db_printf("esp%d: nexus %p phase %x prev %x dp %p dleft %lx ify %x\n",
542 1.12 eeh u, sc->sc_nexus, sc->sc_phase, sc->sc_prevphase,
543 1.12 eeh sc->sc_dp, sc->sc_dleft, sc->sc_msgify);
544 1.12 eeh db_printf("\tmsgout %x msgpriq %x msgin %x:%x:%x:%x:%x\n",
545 1.12 eeh sc->sc_msgout, sc->sc_msgpriq, sc->sc_imess[0],
546 1.12 eeh sc->sc_imess[1], sc->sc_imess[2], sc->sc_imess[3],
547 1.12 eeh sc->sc_imess[0]);
548 1.12 eeh db_printf("ready: ");
549 1.12 eeh for (ecb = sc->ready_list.tqh_first; ecb; ecb = ecb->chain.tqe_next) {
550 1.12 eeh db_printf("ecb %p ", ecb);
551 1.12 eeh if (ecb == ecb->chain.tqe_next) {
552 1.12 eeh db_printf("\nWARNING: tailq loop on ecb %p", ecb);
553 1.12 eeh break;
554 1.12 eeh }
555 1.12 eeh }
556 1.12 eeh db_printf("\n");
557 1.12 eeh
558 1.12 eeh for (t=0; t<NCR_NTARG; t++) {
559 1.12 eeh LIST_FOREACH(li, &sc->sc_tinfo[t].luns, link) {
560 1.12 eeh db_printf("t%d lun %d untagged %p busy %d used %x\n",
561 1.12 eeh t, (int)li->lun, li->untagged, li->busy,
562 1.12 eeh li->used);
563 1.12 eeh for (i=0; i<256; i++)
564 1.12 eeh if ((ecb = li->queued[i])) {
565 1.12 eeh db_printf("ecb %p tag %x\n", ecb, i);
566 1.12 eeh }
567 1.12 eeh }
568 1.12 eeh }
569 1.12 eeh }
570 1.12 eeh }
571 1.12 eeh #endif
572