Home | History | Annotate | Line # | Download | only in sbus
esp_sbus.c revision 1.12.2.10
      1   1.12.2.7   nathanw /*	$NetBSD: esp_sbus.c,v 1.12.2.10 2002/12/11 06:38:40 thorpej Exp $	*/
      2        1.1        pk 
      3        1.1        pk /*-
      4        1.1        pk  * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
      5        1.1        pk  * All rights reserved.
      6        1.1        pk  *
      7        1.1        pk  * This code is derived from software contributed to The NetBSD Foundation
      8        1.1        pk  * by Charles M. Hannum; Jason R. Thorpe of the Numerical Aerospace
      9        1.1        pk  * Simulation Facility, NASA Ames Research Center; Paul Kranenburg.
     10        1.1        pk  *
     11        1.1        pk  * Redistribution and use in source and binary forms, with or without
     12        1.1        pk  * modification, are permitted provided that the following conditions
     13        1.1        pk  * are met:
     14        1.1        pk  * 1. Redistributions of source code must retain the above copyright
     15        1.1        pk  *    notice, this list of conditions and the following disclaimer.
     16        1.1        pk  * 2. Redistributions in binary form must reproduce the above copyright
     17        1.1        pk  *    notice, this list of conditions and the following disclaimer in the
     18        1.1        pk  *    documentation and/or other materials provided with the distribution.
     19        1.1        pk  * 3. All advertising materials mentioning features or use of this software
     20        1.1        pk  *    must display the following acknowledgement:
     21        1.1        pk  *	This product includes software developed by the NetBSD
     22        1.1        pk  *	Foundation, Inc. and its contributors.
     23        1.1        pk  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24        1.1        pk  *    contributors may be used to endorse or promote products derived
     25        1.1        pk  *    from this software without specific prior written permission.
     26        1.1        pk  *
     27        1.1        pk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28        1.1        pk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29        1.1        pk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30        1.1        pk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31        1.1        pk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32        1.1        pk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33        1.1        pk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34        1.1        pk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35        1.1        pk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36        1.1        pk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37        1.1        pk  * POSSIBILITY OF SUCH DAMAGE.
     38        1.1        pk  */
     39   1.12.2.5   nathanw 
     40   1.12.2.5   nathanw #include <sys/cdefs.h>
     41   1.12.2.7   nathanw __KERNEL_RCSID(0, "$NetBSD: esp_sbus.c,v 1.12.2.10 2002/12/11 06:38:40 thorpej Exp $");
     42        1.1        pk 
     43        1.1        pk #include <sys/param.h>
     44        1.1        pk #include <sys/systm.h>
     45        1.1        pk #include <sys/device.h>
     46        1.1        pk #include <sys/buf.h>
     47   1.12.2.1   nathanw #include <sys/malloc.h>
     48        1.1        pk 
     49        1.1        pk #include <dev/scsipi/scsi_all.h>
     50        1.1        pk #include <dev/scsipi/scsipi_all.h>
     51        1.1        pk #include <dev/scsipi/scsiconf.h>
     52        1.1        pk #include <dev/scsipi/scsi_message.h>
     53        1.1        pk 
     54        1.1        pk #include <machine/bus.h>
     55       1.11        pk #include <machine/intr.h>
     56        1.1        pk #include <machine/autoconf.h>
     57        1.1        pk 
     58        1.1        pk #include <dev/ic/lsi64854reg.h>
     59        1.1        pk #include <dev/ic/lsi64854var.h>
     60        1.1        pk 
     61        1.1        pk #include <dev/ic/ncr53c9xreg.h>
     62        1.1        pk #include <dev/ic/ncr53c9xvar.h>
     63        1.1        pk 
     64        1.1        pk #include <dev/sbus/sbusvar.h>
     65        1.1        pk 
     66   1.12.2.1   nathanw /* #define ESP_SBUS_DEBUG */
     67   1.12.2.1   nathanw 
     68        1.1        pk struct esp_softc {
     69        1.1        pk 	struct ncr53c9x_softc sc_ncr53c9x;	/* glue to MI code */
     70        1.1        pk 	struct sbusdev	sc_sd;			/* sbus device */
     71        1.1        pk 
     72        1.1        pk 	bus_space_tag_t	sc_bustag;
     73        1.1        pk 	bus_dma_tag_t	sc_dmatag;
     74        1.1        pk 
     75        1.1        pk 	bus_space_handle_t sc_reg;		/* the registers */
     76        1.1        pk 	struct lsi64854_softc *sc_dma;		/* pointer to my dma */
     77        1.1        pk 
     78        1.1        pk 	int	sc_pri;				/* SBUS priority */
     79        1.1        pk };
     80        1.1        pk 
     81        1.1        pk void	espattach_sbus	__P((struct device *, struct device *, void *));
     82        1.1        pk void	espattach_dma	__P((struct device *, struct device *, void *));
     83        1.1        pk int	espmatch_sbus	__P((struct device *, struct cfdata *, void *));
     84        1.1        pk 
     85        1.1        pk 
     86   1.12.2.9   nathanw CFATTACH_DECL(esp_sbus, sizeof(struct esp_softc),
     87   1.12.2.9   nathanw     espmatch_sbus, espattach_sbus, NULL, NULL);
     88   1.12.2.9   nathanw 
     89   1.12.2.9   nathanw CFATTACH_DECL(esp_dma, sizeof(struct esp_softc),
     90   1.12.2.9   nathanw     espmatch_sbus, espattach_dma, NULL, NULL);
     91        1.1        pk 
     92        1.1        pk /*
     93        1.1        pk  * Functions and the switch for the MI code.
     94        1.1        pk  */
     95        1.1        pk static u_char	esp_read_reg __P((struct ncr53c9x_softc *, int));
     96        1.1        pk static void	esp_write_reg __P((struct ncr53c9x_softc *, int, u_char));
     97        1.6    mjacob static u_char	esp_rdreg1 __P((struct ncr53c9x_softc *, int));
     98        1.6    mjacob static void	esp_wrreg1 __P((struct ncr53c9x_softc *, int, u_char));
     99        1.1        pk static int	esp_dma_isintr __P((struct ncr53c9x_softc *));
    100        1.1        pk static void	esp_dma_reset __P((struct ncr53c9x_softc *));
    101        1.1        pk static int	esp_dma_intr __P((struct ncr53c9x_softc *));
    102        1.1        pk static int	esp_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
    103        1.1        pk 				    size_t *, int, size_t *));
    104        1.1        pk static void	esp_dma_go __P((struct ncr53c9x_softc *));
    105        1.1        pk static void	esp_dma_stop __P((struct ncr53c9x_softc *));
    106        1.1        pk static int	esp_dma_isactive __P((struct ncr53c9x_softc *));
    107        1.1        pk 
    108        1.1        pk static struct ncr53c9x_glue esp_sbus_glue = {
    109        1.1        pk 	esp_read_reg,
    110        1.1        pk 	esp_write_reg,
    111        1.1        pk 	esp_dma_isintr,
    112        1.1        pk 	esp_dma_reset,
    113        1.1        pk 	esp_dma_intr,
    114        1.1        pk 	esp_dma_setup,
    115        1.1        pk 	esp_dma_go,
    116        1.1        pk 	esp_dma_stop,
    117        1.1        pk 	esp_dma_isactive,
    118        1.1        pk 	NULL,			/* gl_clear_latched_intr */
    119        1.1        pk };
    120        1.1        pk 
    121        1.6    mjacob static struct ncr53c9x_glue esp_sbus_glue1 = {
    122        1.6    mjacob 	esp_rdreg1,
    123        1.6    mjacob 	esp_wrreg1,
    124        1.6    mjacob 	esp_dma_isintr,
    125        1.6    mjacob 	esp_dma_reset,
    126        1.6    mjacob 	esp_dma_intr,
    127        1.6    mjacob 	esp_dma_setup,
    128        1.6    mjacob 	esp_dma_go,
    129        1.6    mjacob 	esp_dma_stop,
    130        1.6    mjacob 	esp_dma_isactive,
    131        1.6    mjacob 	NULL,			/* gl_clear_latched_intr */
    132        1.6    mjacob };
    133        1.6    mjacob 
    134        1.6    mjacob static void	espattach __P((struct esp_softc *, struct ncr53c9x_glue *));
    135        1.6    mjacob 
    136        1.1        pk int
    137        1.1        pk espmatch_sbus(parent, cf, aux)
    138        1.1        pk 	struct device *parent;
    139        1.1        pk 	struct cfdata *cf;
    140        1.1        pk 	void *aux;
    141        1.1        pk {
    142        1.6    mjacob 	int rv;
    143        1.1        pk 	struct sbus_attach_args *sa = aux;
    144        1.1        pk 
    145   1.12.2.1   nathanw 	if (strcmp("SUNW,fas", sa->sa_name) == 0)
    146   1.12.2.1   nathanw 	        return 1;
    147   1.12.2.1   nathanw 
    148   1.12.2.9   nathanw 	rv = (strcmp(cf->cf_name, sa->sa_name) == 0 ||
    149        1.6    mjacob 	    strcmp("ptscII", sa->sa_name) == 0);
    150        1.6    mjacob 	return (rv);
    151        1.1        pk }
    152        1.1        pk 
    153        1.1        pk void
    154        1.1        pk espattach_sbus(parent, self, aux)
    155        1.1        pk 	struct device *parent, *self;
    156        1.1        pk 	void *aux;
    157        1.1        pk {
    158        1.1        pk 	struct esp_softc *esc = (void *)self;
    159        1.1        pk 	struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
    160        1.1        pk 	struct sbus_attach_args *sa = aux;
    161   1.12.2.1   nathanw 	struct lsi64854_softc *lsc;
    162   1.12.2.1   nathanw 	int burst, sbusburst;
    163        1.1        pk 
    164        1.1        pk 	esc->sc_bustag = sa->sa_bustag;
    165        1.1        pk 	esc->sc_dmatag = sa->sa_dmatag;
    166        1.1        pk 
    167   1.12.2.4   nathanw 	sc->sc_id = PROM_getpropint(sa->sa_node, "initiator-id", 7);
    168   1.12.2.4   nathanw 	sc->sc_freq = PROM_getpropint(sa->sa_node, "clock-frequency", -1);
    169        1.1        pk 	if (sc->sc_freq < 0)
    170        1.1        pk 		sc->sc_freq = ((struct sbus_softc *)
    171        1.1        pk 		    sc->sc_dev.dv_parent)->sc_clockfreq;
    172        1.1        pk 
    173   1.12.2.1   nathanw #ifdef ESP_SBUS_DEBUG
    174   1.12.2.1   nathanw 	printf("%s: espattach_sbus: sc_id %d, freq %d\n",
    175   1.12.2.1   nathanw 	       self->dv_xname, sc->sc_id, sc->sc_freq);
    176   1.12.2.1   nathanw #endif
    177   1.12.2.1   nathanw 
    178   1.12.2.1   nathanw 	if (strcmp("SUNW,fas", sa->sa_name) == 0) {
    179   1.12.2.1   nathanw 
    180   1.12.2.1   nathanw 		/*
    181   1.12.2.1   nathanw 		 * fas has 2 register spaces: dma(lsi64854) and SCSI core (ncr53c9x)
    182   1.12.2.1   nathanw 		 */
    183   1.12.2.1   nathanw 		if (sa->sa_nreg != 2) {
    184   1.12.2.1   nathanw 			printf("%s: %d register spaces\n", self->dv_xname, sa->sa_nreg);
    185   1.12.2.1   nathanw 			return;
    186   1.12.2.1   nathanw 		}
    187   1.12.2.1   nathanw 
    188   1.12.2.1   nathanw 		/*
    189   1.12.2.1   nathanw 		 * allocate space for dma, in SUNW,fas there are no separate
    190   1.12.2.1   nathanw 		 * dma device
    191   1.12.2.1   nathanw 		 */
    192   1.12.2.1   nathanw 		lsc = malloc(sizeof (struct lsi64854_softc), M_DEVBUF, M_NOWAIT);
    193   1.12.2.1   nathanw 
    194   1.12.2.1   nathanw 		if (lsc == NULL) {
    195   1.12.2.1   nathanw 			printf("%s: out of memory (lsi64854_softc)\n",
    196   1.12.2.1   nathanw 			       self->dv_xname);
    197   1.12.2.1   nathanw 			return;
    198   1.12.2.1   nathanw 		}
    199   1.12.2.1   nathanw 		esc->sc_dma = lsc;
    200   1.12.2.1   nathanw 
    201   1.12.2.1   nathanw 		lsc->sc_bustag = sa->sa_bustag;
    202   1.12.2.1   nathanw 		lsc->sc_dmatag = sa->sa_dmatag;
    203   1.12.2.1   nathanw 
    204   1.12.2.1   nathanw 		bcopy(sc->sc_dev.dv_xname, lsc->sc_dev.dv_xname,
    205   1.12.2.1   nathanw 		      sizeof (lsc->sc_dev.dv_xname));
    206   1.12.2.1   nathanw 
    207   1.12.2.1   nathanw 		/* Map dma registers */
    208   1.12.2.7   nathanw 		if (sa->sa_npromvaddrs) {
    209   1.12.2.7   nathanw 			sbus_promaddr_to_handle(sa->sa_bustag,
    210   1.12.2.7   nathanw 				sa->sa_promvaddrs[0], &lsc->sc_regs);
    211   1.12.2.7   nathanw 		} else {
    212   1.12.2.7   nathanw 			if (sbus_bus_map(sa->sa_bustag,
    213   1.12.2.8   nathanw 				sa->sa_reg[0].oa_space,
    214   1.12.2.8   nathanw 				sa->sa_reg[0].oa_base,
    215   1.12.2.8   nathanw 				sa->sa_reg[0].oa_size,
    216   1.12.2.7   nathanw 				0, &lsc->sc_regs) != 0) {
    217   1.12.2.7   nathanw 				printf("%s: cannot map dma registers\n",
    218   1.12.2.7   nathanw 					self->dv_xname);
    219   1.12.2.7   nathanw 				return;
    220   1.12.2.7   nathanw 			}
    221   1.12.2.1   nathanw 		}
    222   1.12.2.1   nathanw 
    223   1.12.2.1   nathanw 		/*
    224   1.12.2.1   nathanw 		 * XXX is this common(from bpp.c), the same in dma_sbus...etc.
    225   1.12.2.1   nathanw 		 *
    226   1.12.2.1   nathanw 		 * Get transfer burst size from PROM and plug it into the
    227   1.12.2.1   nathanw 		 * controller registers. This is needed on the Sun4m; do
    228   1.12.2.1   nathanw 		 * others need it too?
    229   1.12.2.1   nathanw 		 */
    230   1.12.2.1   nathanw 		sbusburst = ((struct sbus_softc *)parent)->sc_burst;
    231   1.12.2.1   nathanw 		if (sbusburst == 0)
    232   1.12.2.1   nathanw 			sbusburst = SBUS_BURST_32 - 1; /* 1->16 */
    233   1.12.2.1   nathanw 
    234   1.12.2.4   nathanw 		burst = PROM_getpropint(sa->sa_node, "burst-sizes", -1);
    235   1.12.2.1   nathanw 
    236   1.12.2.1   nathanw #if ESP_SBUS_DEBUG
    237   1.12.2.1   nathanw 		printf("espattach_sbus: burst 0x%x, sbus 0x%x\n",
    238   1.12.2.1   nathanw 		    burst, sbusburst);
    239   1.12.2.1   nathanw #endif
    240   1.12.2.1   nathanw 
    241   1.12.2.1   nathanw 		if (burst == -1)
    242   1.12.2.1   nathanw 			/* take SBus burst sizes */
    243   1.12.2.1   nathanw 			burst = sbusburst;
    244   1.12.2.1   nathanw 
    245   1.12.2.1   nathanw 		/* Clamp at parent's burst sizes */
    246   1.12.2.1   nathanw 		burst &= sbusburst;
    247   1.12.2.1   nathanw 		lsc->sc_burst = (burst & SBUS_BURST_32) ? 32 :
    248   1.12.2.1   nathanw 		    (burst & SBUS_BURST_16) ? 16 : 0;
    249   1.12.2.1   nathanw 
    250   1.12.2.1   nathanw 		lsc->sc_channel = L64854_CHANNEL_SCSI;
    251   1.12.2.1   nathanw 		lsc->sc_client = sc;
    252   1.12.2.1   nathanw 
    253   1.12.2.1   nathanw 		lsi64854_attach(lsc);
    254   1.12.2.1   nathanw 
    255   1.12.2.1   nathanw 		/*
    256   1.12.2.1   nathanw 		 * map SCSI core registers
    257   1.12.2.1   nathanw 		 */
    258   1.12.2.7   nathanw 		if (sa->sa_npromvaddrs > 1) {
    259   1.12.2.7   nathanw 			sbus_promaddr_to_handle(sa->sa_bustag,
    260   1.12.2.7   nathanw 				sa->sa_promvaddrs[1], &esc->sc_reg);
    261   1.12.2.7   nathanw 		} else {
    262   1.12.2.7   nathanw 			if (sbus_bus_map(sa->sa_bustag,
    263   1.12.2.8   nathanw 				sa->sa_reg[1].oa_space,
    264   1.12.2.8   nathanw 				sa->sa_reg[1].oa_base,
    265   1.12.2.8   nathanw 				sa->sa_reg[1].oa_size,
    266   1.12.2.7   nathanw 				0, &esc->sc_reg) != 0) {
    267   1.12.2.7   nathanw 				printf("%s @ sbus: "
    268   1.12.2.7   nathanw 					"cannot map scsi core registers\n",
    269   1.12.2.7   nathanw 					self->dv_xname);
    270   1.12.2.7   nathanw 				return;
    271   1.12.2.7   nathanw 			}
    272   1.12.2.1   nathanw 		}
    273   1.12.2.1   nathanw 
    274   1.12.2.1   nathanw 		if (sa->sa_nintr == 0) {
    275   1.12.2.1   nathanw 			printf("\n%s: no interrupt property\n", self->dv_xname);
    276   1.12.2.1   nathanw 			return;
    277   1.12.2.1   nathanw 		}
    278   1.12.2.1   nathanw 
    279   1.12.2.1   nathanw 		esc->sc_pri = sa->sa_pri;
    280   1.12.2.1   nathanw 
    281   1.12.2.1   nathanw 		/* add me to the sbus structures */
    282   1.12.2.1   nathanw 		esc->sc_sd.sd_reset = (void *) ncr53c9x_reset;
    283   1.12.2.1   nathanw 		sbus_establish(&esc->sc_sd, &sc->sc_dev);
    284   1.12.2.1   nathanw 
    285   1.12.2.1   nathanw 		espattach(esc, &esp_sbus_glue);
    286   1.12.2.1   nathanw 
    287   1.12.2.1   nathanw 		return;
    288   1.12.2.1   nathanw 	}
    289   1.12.2.1   nathanw 
    290        1.1        pk 	/*
    291        1.1        pk 	 * Find the DMA by poking around the dma device structures
    292        1.1        pk 	 *
    293        1.1        pk 	 * What happens here is that if the dma driver has not been
    294        1.1        pk 	 * configured, then this returns a NULL pointer. Then when the
    295        1.1        pk 	 * dma actually gets configured, it does the opposing test, and
    296        1.1        pk 	 * if the sc->sc_esp field in it's softc is NULL, then tries to
    297        1.1        pk 	 * find the matching esp driver.
    298        1.1        pk 	 */
    299        1.1        pk 	esc->sc_dma = (struct lsi64854_softc *)
    300        1.1        pk 				getdevunit("dma", sc->sc_dev.dv_unit);
    301        1.1        pk 
    302        1.1        pk 	/*
    303        1.1        pk 	 * and a back pointer to us, for DMA
    304        1.1        pk 	 */
    305        1.1        pk 	if (esc->sc_dma)
    306        1.2        pk 		esc->sc_dma->sc_client = sc;
    307        1.1        pk 	else {
    308        1.1        pk 		printf("\n");
    309        1.1        pk 		panic("espattach: no dma found");
    310        1.1        pk 	}
    311   1.12.2.3   nathanw 
    312   1.12.2.3   nathanw 	/*
    313   1.12.2.3   nathanw 	 * The `ESC' DMA chip must be reset before we can access
    314   1.12.2.3   nathanw 	 * the esp registers.
    315   1.12.2.3   nathanw 	 */
    316   1.12.2.3   nathanw 	if (esc->sc_dma->sc_rev == DMAREV_ESC)
    317   1.12.2.3   nathanw 		DMA_RESET(esc->sc_dma);
    318        1.1        pk 
    319        1.1        pk 	/*
    320        1.1        pk 	 * Map my registers in, if they aren't already in virtual
    321        1.1        pk 	 * address space.
    322        1.1        pk 	 */
    323   1.12.2.7   nathanw 	if (sa->sa_npromvaddrs) {
    324   1.12.2.7   nathanw 		sbus_promaddr_to_handle(sa->sa_bustag,
    325   1.12.2.7   nathanw 			sa->sa_promvaddrs[0], &esc->sc_reg);
    326   1.12.2.7   nathanw 	} else {
    327   1.12.2.7   nathanw 		if (sbus_bus_map(sa->sa_bustag,
    328   1.12.2.7   nathanw 			sa->sa_slot, sa->sa_offset, sa->sa_size,
    329   1.12.2.7   nathanw 			0, &esc->sc_reg) != 0) {
    330        1.1        pk 			printf("%s @ sbus: cannot map registers\n",
    331        1.1        pk 				self->dv_xname);
    332        1.1        pk 			return;
    333        1.1        pk 		}
    334        1.1        pk 	}
    335        1.1        pk 
    336        1.7        pk 	if (sa->sa_nintr == 0) {
    337        1.7        pk 		/*
    338        1.7        pk 		 * No interrupt properties: we quit; this might
    339        1.7        pk 		 * happen on e.g. a Sparc X terminal.
    340        1.7        pk 		 */
    341        1.7        pk 		printf("\n%s: no interrupt property\n", self->dv_xname);
    342        1.7        pk 		return;
    343        1.7        pk 	}
    344        1.7        pk 
    345        1.1        pk 	esc->sc_pri = sa->sa_pri;
    346        1.1        pk 
    347        1.1        pk 	/* add me to the sbus structures */
    348        1.1        pk 	esc->sc_sd.sd_reset = (void *) ncr53c9x_reset;
    349        1.1        pk 	sbus_establish(&esc->sc_sd, &sc->sc_dev);
    350        1.1        pk 
    351        1.6    mjacob 	if (strcmp("ptscII", sa->sa_name) == 0) {
    352        1.6    mjacob 		espattach(esc, &esp_sbus_glue1);
    353        1.6    mjacob 	} else {
    354        1.6    mjacob 		espattach(esc, &esp_sbus_glue);
    355        1.6    mjacob 	}
    356        1.1        pk }
    357        1.1        pk 
    358        1.1        pk void
    359        1.1        pk espattach_dma(parent, self, aux)
    360        1.1        pk 	struct device *parent, *self;
    361        1.1        pk 	void *aux;
    362        1.1        pk {
    363        1.1        pk 	struct esp_softc *esc = (void *)self;
    364        1.1        pk 	struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
    365        1.1        pk 	struct sbus_attach_args *sa = aux;
    366        1.1        pk 
    367        1.6    mjacob 	if (strcmp("ptscII", sa->sa_name) == 0) {
    368        1.6    mjacob 		return;
    369        1.6    mjacob 	}
    370        1.6    mjacob 
    371        1.1        pk 	esc->sc_bustag = sa->sa_bustag;
    372        1.1        pk 	esc->sc_dmatag = sa->sa_dmatag;
    373        1.1        pk 
    374   1.12.2.4   nathanw 	sc->sc_id = PROM_getpropint(sa->sa_node, "initiator-id", 7);
    375   1.12.2.4   nathanw 	sc->sc_freq = PROM_getpropint(sa->sa_node, "clock-frequency", -1);
    376        1.1        pk 
    377        1.1        pk 	esc->sc_dma = (struct lsi64854_softc *)parent;
    378        1.2        pk 	esc->sc_dma->sc_client = sc;
    379        1.1        pk 
    380        1.1        pk 	/*
    381        1.1        pk 	 * Map my registers in, if they aren't already in virtual
    382        1.1        pk 	 * address space.
    383        1.1        pk 	 */
    384   1.12.2.7   nathanw 	if (sa->sa_npromvaddrs) {
    385   1.12.2.7   nathanw 		sbus_promaddr_to_handle(sa->sa_bustag,
    386   1.12.2.7   nathanw 			sa->sa_promvaddrs[0], &esc->sc_reg);
    387   1.12.2.7   nathanw 	} else {
    388   1.12.2.7   nathanw 		if (sbus_bus_map(sa->sa_bustag,
    389   1.12.2.7   nathanw 			sa->sa_slot, sa->sa_offset, sa->sa_size,
    390   1.12.2.7   nathanw 			0, &esc->sc_reg) != 0) {
    391        1.1        pk 			printf("%s @ dma: cannot map registers\n",
    392        1.1        pk 				self->dv_xname);
    393        1.1        pk 			return;
    394        1.1        pk 		}
    395        1.1        pk 	}
    396        1.1        pk 
    397        1.7        pk 	if (sa->sa_nintr == 0) {
    398        1.7        pk 		/*
    399        1.7        pk 		 * No interrupt properties: we quit; this might
    400        1.7        pk 		 * happen on e.g. a Sparc X terminal.
    401        1.7        pk 		 */
    402        1.7        pk 		printf("\n%s: no interrupt property\n", self->dv_xname);
    403        1.7        pk 		return;
    404        1.7        pk 	}
    405        1.7        pk 
    406        1.1        pk 	esc->sc_pri = sa->sa_pri;
    407        1.1        pk 
    408        1.1        pk 	/* Assume SBus is grandparent */
    409        1.1        pk 	esc->sc_sd.sd_reset = (void *) ncr53c9x_reset;
    410        1.1        pk 	sbus_establish(&esc->sc_sd, parent);
    411        1.1        pk 
    412        1.6    mjacob 	espattach(esc, &esp_sbus_glue);
    413        1.1        pk }
    414        1.1        pk 
    415        1.1        pk 
    416        1.1        pk /*
    417        1.1        pk  * Attach this instance, and then all the sub-devices
    418        1.1        pk  */
    419        1.1        pk void
    420        1.6    mjacob espattach(esc, gluep)
    421        1.1        pk 	struct esp_softc *esc;
    422        1.6    mjacob 	struct ncr53c9x_glue *gluep;
    423        1.1        pk {
    424        1.1        pk 	struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
    425        1.1        pk 	void *icookie;
    426   1.12.2.1   nathanw 	unsigned int uid = 0;
    427        1.1        pk 
    428        1.1        pk 	/*
    429        1.1        pk 	 * Set up glue for MI code early; we use some of it here.
    430        1.1        pk 	 */
    431        1.6    mjacob 	sc->sc_glue = gluep;
    432        1.1        pk 
    433        1.1        pk 	/* gimme Mhz */
    434        1.1        pk 	sc->sc_freq /= 1000000;
    435        1.1        pk 
    436        1.1        pk 	/*
    437        1.1        pk 	 * XXX More of this should be in ncr53c9x_attach(), but
    438        1.1        pk 	 * XXX should we really poke around the chip that much in
    439        1.1        pk 	 * XXX the MI code?  Think about this more...
    440        1.1        pk 	 */
    441        1.1        pk 
    442        1.1        pk 	/*
    443        1.1        pk 	 * It is necessary to try to load the 2nd config register here,
    444        1.1        pk 	 * to find out what rev the esp chip is, else the ncr53c9x_reset
    445        1.1        pk 	 * will not set up the defaults correctly.
    446        1.1        pk 	 */
    447        1.1        pk 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    448        1.1        pk 	sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_RPE;
    449   1.12.2.1   nathanw 	sc->sc_cfg3 = NCRCFG3_CDB;
    450        1.1        pk 	NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
    451        1.1        pk 
    452        1.1        pk 	if ((NCR_READ_REG(sc, NCR_CFG2) & ~NCRCFG2_RSVD) !=
    453        1.1        pk 	    (NCRCFG2_SCSI2 | NCRCFG2_RPE)) {
    454        1.1        pk 		sc->sc_rev = NCR_VARIANT_ESP100;
    455        1.1        pk 	} else {
    456        1.1        pk 		sc->sc_cfg2 = NCRCFG2_SCSI2;
    457        1.1        pk 		NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
    458        1.1        pk 		sc->sc_cfg3 = 0;
    459        1.1        pk 		NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    460   1.12.2.1   nathanw 		sc->sc_cfg3 = (NCRCFG3_CDB | NCRCFG3_FCLK);
    461        1.1        pk 		NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    462        1.1        pk 		if (NCR_READ_REG(sc, NCR_CFG3) !=
    463        1.1        pk 		    (NCRCFG3_CDB | NCRCFG3_FCLK)) {
    464        1.1        pk 			sc->sc_rev = NCR_VARIANT_ESP100A;
    465        1.1        pk 		} else {
    466        1.1        pk 			/* NCRCFG2_FE enables > 64K transfers */
    467        1.1        pk 			sc->sc_cfg2 |= NCRCFG2_FE;
    468   1.12.2.1   nathanw 			sc->sc_cfg3 = 0;
    469        1.1        pk 			NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    470        1.1        pk 			sc->sc_rev = NCR_VARIANT_ESP200;
    471   1.12.2.1   nathanw 
    472   1.12.2.1   nathanw 			/* XXX spec says it's valid after power up or chip reset */
    473   1.12.2.1   nathanw 			uid = NCR_READ_REG(sc, NCR_UID);
    474   1.12.2.1   nathanw 			if (((uid & 0xf8) >> 3) == 0x0a) /* XXX */
    475   1.12.2.1   nathanw 				sc->sc_rev = NCR_VARIANT_FAS366;
    476        1.1        pk 		}
    477        1.1        pk 	}
    478        1.1        pk 
    479   1.12.2.1   nathanw #ifdef ESP_SBUS_DEBUG
    480   1.12.2.1   nathanw 	printf("espattach: revision %d, uid 0x%x\n", sc->sc_rev, uid);
    481   1.12.2.1   nathanw #endif
    482   1.12.2.1   nathanw 
    483        1.1        pk 	/*
    484        1.1        pk 	 * XXX minsync and maxxfer _should_ be set up in MI code,
    485        1.1        pk 	 * XXX but it appears to have some dependency on what sort
    486        1.1        pk 	 * XXX of DMA we're hooked up to, etc.
    487        1.1        pk 	 */
    488        1.1        pk 
    489        1.1        pk 	/*
    490        1.1        pk 	 * This is the value used to start sync negotiations
    491        1.1        pk 	 * Note that the NCR register "SYNCTP" is programmed
    492        1.1        pk 	 * in "clocks per byte", and has a minimum value of 4.
    493        1.1        pk 	 * The SCSI period used in negotiation is one-fourth
    494        1.1        pk 	 * of the time (in nanoseconds) needed to transfer one byte.
    495        1.1        pk 	 * Since the chip's clock is given in MHz, we have the following
    496        1.1        pk 	 * formula: 4 * period = (1000 / freq) * 4
    497        1.1        pk 	 */
    498        1.1        pk 	sc->sc_minsync = 1000 / sc->sc_freq;
    499        1.1        pk 
    500        1.1        pk 	/*
    501        1.1        pk 	 * Alas, we must now modify the value a bit, because it's
    502        1.1        pk 	 * only valid when can switch on FASTCLK and FASTSCSI bits
    503        1.1        pk 	 * in config register 3...
    504        1.1        pk 	 */
    505        1.1        pk 	switch (sc->sc_rev) {
    506        1.1        pk 	case NCR_VARIANT_ESP100:
    507        1.1        pk 		sc->sc_maxxfer = 64 * 1024;
    508        1.1        pk 		sc->sc_minsync = 0;	/* No synch on old chip? */
    509        1.1        pk 		break;
    510        1.1        pk 
    511        1.1        pk 	case NCR_VARIANT_ESP100A:
    512        1.1        pk 		sc->sc_maxxfer = 64 * 1024;
    513        1.1        pk 		/* Min clocks/byte is 5 */
    514        1.1        pk 		sc->sc_minsync = ncr53c9x_cpb2stp(sc, 5);
    515        1.1        pk 		break;
    516        1.1        pk 
    517        1.1        pk 	case NCR_VARIANT_ESP200:
    518   1.12.2.1   nathanw 	case NCR_VARIANT_FAS366:
    519        1.1        pk 		sc->sc_maxxfer = 16 * 1024 * 1024;
    520        1.1        pk 		/* XXX - do actually set FAST* bits */
    521        1.1        pk 		break;
    522        1.1        pk 	}
    523        1.1        pk 
    524        1.1        pk 	/* Establish interrupt channel */
    525  1.12.2.10   thorpej 	icookie = bus_intr_establish(esc->sc_bustag, esc->sc_pri, IPL_BIO,
    526       1.10  nisimura 				     ncr53c9x_intr, sc);
    527        1.1        pk 
    528        1.1        pk 	/* register interrupt stats */
    529        1.9       cgd 	evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, NULL,
    530        1.9       cgd 	    sc->sc_dev.dv_xname, "intr");
    531        1.1        pk 
    532   1.12.2.1   nathanw 	/* Turn on target selection using the `dma' method */
    533   1.12.2.1   nathanw 	if (sc->sc_rev != NCR_VARIANT_FAS366)
    534   1.12.2.1   nathanw 		sc->sc_features |= NCR_F_DMASELECT;
    535   1.12.2.1   nathanw 
    536        1.1        pk 	/* Do the common parts of attachment. */
    537   1.12.2.2   nathanw 	sc->sc_adapter.adapt_minphys = minphys;
    538   1.12.2.2   nathanw 	sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
    539   1.12.2.2   nathanw 	ncr53c9x_attach(sc);
    540   1.12.2.2   nathanw 
    541        1.1        pk }
    542        1.1        pk 
    543        1.1        pk /*
    544        1.1        pk  * Glue functions.
    545        1.1        pk  */
    546        1.1        pk 
    547   1.12.2.1   nathanw #ifdef ESP_SBUS_DEBUG
    548   1.12.2.1   nathanw int esp_sbus_debug = 0;
    549   1.12.2.1   nathanw 
    550   1.12.2.1   nathanw static struct {
    551   1.12.2.1   nathanw 	char *r_name;
    552   1.12.2.1   nathanw 	int   r_flag;
    553   1.12.2.1   nathanw } esp__read_regnames [] = {
    554   1.12.2.1   nathanw 	{ "TCL", 0},			/* 0/00 */
    555   1.12.2.1   nathanw 	{ "TCM", 0},			/* 1/04 */
    556   1.12.2.1   nathanw 	{ "FIFO", 0},			/* 2/08 */
    557   1.12.2.1   nathanw 	{ "CMD", 0},			/* 3/0c */
    558   1.12.2.1   nathanw 	{ "STAT", 0},			/* 4/10 */
    559   1.12.2.1   nathanw 	{ "INTR", 0},			/* 5/14 */
    560   1.12.2.1   nathanw 	{ "STEP", 0},			/* 6/18 */
    561   1.12.2.1   nathanw 	{ "FFLAGS", 1},			/* 7/1c */
    562   1.12.2.1   nathanw 	{ "CFG1", 1},			/* 8/20 */
    563   1.12.2.1   nathanw 	{ "STAT2", 0},			/* 9/24 */
    564   1.12.2.1   nathanw 	{ "CFG4", 1},			/* a/28 */
    565   1.12.2.1   nathanw 	{ "CFG2", 1},			/* b/2c */
    566   1.12.2.1   nathanw 	{ "CFG3", 1},			/* c/30 */
    567   1.12.2.1   nathanw 	{ "-none", 1},			/* d/34 */
    568   1.12.2.1   nathanw 	{ "TCH", 1},			/* e/38 */
    569   1.12.2.1   nathanw 	{ "TCX", 1},			/* f/3c */
    570   1.12.2.1   nathanw };
    571   1.12.2.1   nathanw 
    572   1.12.2.1   nathanw static struct {
    573   1.12.2.1   nathanw 	char *r_name;
    574   1.12.2.1   nathanw 	int   r_flag;
    575   1.12.2.1   nathanw } esp__write_regnames[] = {
    576   1.12.2.1   nathanw 	{ "TCL", 1},			/* 0/00 */
    577   1.12.2.1   nathanw 	{ "TCM", 1},			/* 1/04 */
    578   1.12.2.1   nathanw 	{ "FIFO", 0},			/* 2/08 */
    579   1.12.2.1   nathanw 	{ "CMD", 0},			/* 3/0c */
    580   1.12.2.1   nathanw 	{ "SELID", 1},			/* 4/10 */
    581   1.12.2.1   nathanw 	{ "TIMEOUT", 1},		/* 5/14 */
    582   1.12.2.1   nathanw 	{ "SYNCTP", 1},			/* 6/18 */
    583   1.12.2.1   nathanw 	{ "SYNCOFF", 1},		/* 7/1c */
    584   1.12.2.1   nathanw 	{ "CFG1", 1},			/* 8/20 */
    585   1.12.2.1   nathanw 	{ "CCF", 1},			/* 9/24 */
    586   1.12.2.1   nathanw 	{ "TEST", 1},			/* a/28 */
    587   1.12.2.1   nathanw 	{ "CFG2", 1},			/* b/2c */
    588   1.12.2.1   nathanw 	{ "CFG3", 1},			/* c/30 */
    589   1.12.2.1   nathanw 	{ "-none", 1},			/* d/34 */
    590   1.12.2.1   nathanw 	{ "TCH", 1},			/* e/38 */
    591   1.12.2.1   nathanw 	{ "TCX", 1},			/* f/3c */
    592   1.12.2.1   nathanw };
    593   1.12.2.1   nathanw #endif
    594   1.12.2.1   nathanw 
    595        1.1        pk u_char
    596        1.1        pk esp_read_reg(sc, reg)
    597        1.1        pk 	struct ncr53c9x_softc *sc;
    598        1.1        pk 	int reg;
    599        1.1        pk {
    600        1.1        pk 	struct esp_softc *esc = (struct esp_softc *)sc;
    601   1.12.2.1   nathanw 	u_char v;
    602        1.1        pk 
    603   1.12.2.1   nathanw 	v = bus_space_read_1(esc->sc_bustag, esc->sc_reg, reg * 4);
    604   1.12.2.1   nathanw #ifdef ESP_SBUS_DEBUG
    605   1.12.2.1   nathanw 	if (esp_sbus_debug && (reg < 0x10) && esp__read_regnames[reg].r_flag)
    606   1.12.2.1   nathanw 		printf("RD:%x <%s> %x\n", reg * 4,
    607   1.12.2.1   nathanw 		    ((unsigned)reg < 0x10) ? esp__read_regnames[reg].r_name : "<***>", v);
    608   1.12.2.1   nathanw #endif
    609   1.12.2.1   nathanw 	return v;
    610        1.1        pk }
    611        1.1        pk 
    612        1.1        pk void
    613        1.1        pk esp_write_reg(sc, reg, v)
    614        1.1        pk 	struct ncr53c9x_softc *sc;
    615        1.1        pk 	int reg;
    616        1.1        pk 	u_char v;
    617        1.1        pk {
    618        1.1        pk 	struct esp_softc *esc = (struct esp_softc *)sc;
    619        1.1        pk 
    620   1.12.2.1   nathanw #ifdef ESP_SBUS_DEBUG
    621   1.12.2.1   nathanw 	if (esp_sbus_debug && (reg < 0x10) && esp__write_regnames[reg].r_flag)
    622   1.12.2.1   nathanw 		printf("WR:%x <%s> %x\n", reg * 4,
    623   1.12.2.1   nathanw 		    ((unsigned)reg < 0x10) ? esp__write_regnames[reg].r_name : "<***>", v);
    624   1.12.2.1   nathanw #endif
    625        1.1        pk 	bus_space_write_1(esc->sc_bustag, esc->sc_reg, reg * 4, v);
    626        1.6    mjacob }
    627        1.6    mjacob 
    628        1.6    mjacob u_char
    629        1.6    mjacob esp_rdreg1(sc, reg)
    630        1.6    mjacob 	struct ncr53c9x_softc *sc;
    631        1.6    mjacob 	int reg;
    632        1.6    mjacob {
    633        1.6    mjacob 	struct esp_softc *esc = (struct esp_softc *)sc;
    634        1.6    mjacob 
    635        1.6    mjacob 	return (bus_space_read_1(esc->sc_bustag, esc->sc_reg, reg));
    636        1.6    mjacob }
    637        1.6    mjacob 
    638        1.6    mjacob void
    639        1.6    mjacob esp_wrreg1(sc, reg, v)
    640        1.6    mjacob 	struct ncr53c9x_softc *sc;
    641        1.6    mjacob 	int reg;
    642        1.6    mjacob 	u_char v;
    643        1.6    mjacob {
    644        1.6    mjacob 	struct esp_softc *esc = (struct esp_softc *)sc;
    645        1.6    mjacob 
    646        1.6    mjacob 	bus_space_write_1(esc->sc_bustag, esc->sc_reg, reg, v);
    647        1.1        pk }
    648        1.1        pk 
    649        1.1        pk int
    650        1.1        pk esp_dma_isintr(sc)
    651        1.1        pk 	struct ncr53c9x_softc *sc;
    652        1.1        pk {
    653        1.1        pk 	struct esp_softc *esc = (struct esp_softc *)sc;
    654        1.1        pk 
    655        1.1        pk 	return (DMA_ISINTR(esc->sc_dma));
    656        1.1        pk }
    657        1.1        pk 
    658        1.1        pk void
    659        1.1        pk esp_dma_reset(sc)
    660        1.1        pk 	struct ncr53c9x_softc *sc;
    661        1.1        pk {
    662        1.1        pk 	struct esp_softc *esc = (struct esp_softc *)sc;
    663        1.1        pk 
    664        1.1        pk 	DMA_RESET(esc->sc_dma);
    665        1.1        pk }
    666        1.1        pk 
    667        1.1        pk int
    668        1.1        pk esp_dma_intr(sc)
    669        1.1        pk 	struct ncr53c9x_softc *sc;
    670        1.1        pk {
    671        1.1        pk 	struct esp_softc *esc = (struct esp_softc *)sc;
    672        1.1        pk 
    673        1.1        pk 	return (DMA_INTR(esc->sc_dma));
    674        1.1        pk }
    675        1.1        pk 
    676        1.1        pk int
    677        1.1        pk esp_dma_setup(sc, addr, len, datain, dmasize)
    678        1.1        pk 	struct ncr53c9x_softc *sc;
    679        1.1        pk 	caddr_t *addr;
    680        1.1        pk 	size_t *len;
    681        1.1        pk 	int datain;
    682        1.1        pk 	size_t *dmasize;
    683        1.1        pk {
    684        1.1        pk 	struct esp_softc *esc = (struct esp_softc *)sc;
    685        1.1        pk 
    686        1.1        pk 	return (DMA_SETUP(esc->sc_dma, addr, len, datain, dmasize));
    687        1.1        pk }
    688        1.1        pk 
    689        1.1        pk void
    690        1.1        pk esp_dma_go(sc)
    691        1.1        pk 	struct ncr53c9x_softc *sc;
    692        1.1        pk {
    693        1.1        pk 	struct esp_softc *esc = (struct esp_softc *)sc;
    694        1.1        pk 
    695        1.1        pk 	DMA_GO(esc->sc_dma);
    696        1.1        pk }
    697        1.1        pk 
    698        1.1        pk void
    699        1.1        pk esp_dma_stop(sc)
    700        1.1        pk 	struct ncr53c9x_softc *sc;
    701        1.1        pk {
    702        1.1        pk 	struct esp_softc *esc = (struct esp_softc *)sc;
    703        1.1        pk 	u_int32_t csr;
    704        1.1        pk 
    705        1.1        pk 	csr = L64854_GCSR(esc->sc_dma);
    706        1.1        pk 	csr &= ~D_EN_DMA;
    707        1.1        pk 	L64854_SCSR(esc->sc_dma, csr);
    708        1.1        pk }
    709        1.1        pk 
    710        1.1        pk int
    711        1.1        pk esp_dma_isactive(sc)
    712        1.1        pk 	struct ncr53c9x_softc *sc;
    713        1.1        pk {
    714        1.1        pk 	struct esp_softc *esc = (struct esp_softc *)sc;
    715        1.1        pk 
    716        1.1        pk 	return (DMA_ISACTIVE(esc->sc_dma));
    717        1.1        pk }
    718       1.12       eeh 
    719       1.12       eeh #include "opt_ddb.h"
    720       1.12       eeh #ifdef DDB
    721       1.12       eeh #include <machine/db_machdep.h>
    722       1.12       eeh #include <ddb/db_output.h>
    723       1.12       eeh 
    724       1.12       eeh void db_esp __P((db_expr_t, int, db_expr_t, char*));
    725       1.12       eeh 
    726       1.12       eeh void
    727       1.12       eeh db_esp(addr, have_addr, count, modif)
    728       1.12       eeh 	db_expr_t addr;
    729       1.12       eeh 	int have_addr;
    730       1.12       eeh 	db_expr_t count;
    731       1.12       eeh 	char *modif;
    732       1.12       eeh {
    733       1.12       eeh 	struct ncr53c9x_softc *sc;
    734       1.12       eeh 	struct ncr53c9x_ecb *ecb;
    735       1.12       eeh 	struct ncr53c9x_linfo *li;
    736       1.12       eeh 	int u, t, i;
    737       1.12       eeh 
    738       1.12       eeh 	for (u=0; u<10; u++) {
    739       1.12       eeh 		sc = (struct ncr53c9x_softc *)
    740       1.12       eeh 			getdevunit("esp", u);
    741       1.12       eeh 		if (!sc) continue;
    742       1.12       eeh 
    743       1.12       eeh 		db_printf("esp%d: nexus %p phase %x prev %x dp %p dleft %lx ify %x\n",
    744       1.12       eeh 			  u, sc->sc_nexus, sc->sc_phase, sc->sc_prevphase,
    745       1.12       eeh 			  sc->sc_dp, sc->sc_dleft, sc->sc_msgify);
    746       1.12       eeh 		db_printf("\tmsgout %x msgpriq %x msgin %x:%x:%x:%x:%x\n",
    747       1.12       eeh 			  sc->sc_msgout, sc->sc_msgpriq, sc->sc_imess[0],
    748       1.12       eeh 			  sc->sc_imess[1], sc->sc_imess[2], sc->sc_imess[3],
    749       1.12       eeh 			  sc->sc_imess[0]);
    750       1.12       eeh 		db_printf("ready: ");
    751       1.12       eeh 		for (ecb = sc->ready_list.tqh_first; ecb; ecb = ecb->chain.tqe_next) {
    752       1.12       eeh 			db_printf("ecb %p ", ecb);
    753       1.12       eeh 			if (ecb == ecb->chain.tqe_next) {
    754       1.12       eeh 				db_printf("\nWARNING: tailq loop on ecb %p", ecb);
    755       1.12       eeh 				break;
    756       1.12       eeh 			}
    757       1.12       eeh 		}
    758       1.12       eeh 		db_printf("\n");
    759       1.12       eeh 
    760   1.12.2.9   nathanw 		for (t=0; t<sc->sc_ntarg; t++) {
    761       1.12       eeh 			LIST_FOREACH(li, &sc->sc_tinfo[t].luns, link) {
    762       1.12       eeh 				db_printf("t%d lun %d untagged %p busy %d used %x\n",
    763       1.12       eeh 					  t, (int)li->lun, li->untagged, li->busy,
    764       1.12       eeh 					  li->used);
    765       1.12       eeh 				for (i=0; i<256; i++)
    766       1.12       eeh 					if ((ecb = li->queued[i])) {
    767       1.12       eeh 						db_printf("ecb %p tag %x\n", ecb, i);
    768       1.12       eeh 					}
    769       1.12       eeh 			}
    770       1.12       eeh 		}
    771       1.12       eeh 	}
    772       1.12       eeh }
    773       1.12       eeh #endif
    774   1.12.2.1   nathanw 
    775