esp_sbus.c revision 1.3 1 1.3 pk /* $NetBSD: esp_sbus.c,v 1.3 1998/09/15 20:26:25 pk Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.1 pk * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Charles M. Hannum; Jason R. Thorpe of the Numerical Aerospace
9 1.1 pk * Simulation Facility, NASA Ames Research Center; Paul Kranenburg.
10 1.1 pk *
11 1.1 pk * Redistribution and use in source and binary forms, with or without
12 1.1 pk * modification, are permitted provided that the following conditions
13 1.1 pk * are met:
14 1.1 pk * 1. Redistributions of source code must retain the above copyright
15 1.1 pk * notice, this list of conditions and the following disclaimer.
16 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 pk * notice, this list of conditions and the following disclaimer in the
18 1.1 pk * documentation and/or other materials provided with the distribution.
19 1.1 pk * 3. All advertising materials mentioning features or use of this software
20 1.1 pk * must display the following acknowledgement:
21 1.1 pk * This product includes software developed by the NetBSD
22 1.1 pk * Foundation, Inc. and its contributors.
23 1.1 pk * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 pk * contributors may be used to endorse or promote products derived
25 1.1 pk * from this software without specific prior written permission.
26 1.1 pk *
27 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
38 1.1 pk */
39 1.1 pk
40 1.1 pk #include <sys/types.h>
41 1.1 pk #include <sys/param.h>
42 1.1 pk #include <sys/systm.h>
43 1.1 pk #include <sys/kernel.h>
44 1.1 pk #include <sys/errno.h>
45 1.1 pk #include <sys/device.h>
46 1.1 pk #include <sys/buf.h>
47 1.1 pk
48 1.1 pk #include <dev/scsipi/scsi_all.h>
49 1.1 pk #include <dev/scsipi/scsipi_all.h>
50 1.1 pk #include <dev/scsipi/scsiconf.h>
51 1.1 pk #include <dev/scsipi/scsi_message.h>
52 1.1 pk
53 1.1 pk #include <machine/bus.h>
54 1.1 pk #include <machine/autoconf.h>
55 1.1 pk #include <machine/cpu.h>
56 1.1 pk
57 1.1 pk #include <dev/ic/lsi64854reg.h>
58 1.1 pk #include <dev/ic/lsi64854var.h>
59 1.1 pk
60 1.1 pk #include <dev/ic/ncr53c9xreg.h>
61 1.1 pk #include <dev/ic/ncr53c9xvar.h>
62 1.1 pk
63 1.1 pk #include <dev/sbus/sbusvar.h>
64 1.1 pk
65 1.1 pk struct esp_softc {
66 1.1 pk struct ncr53c9x_softc sc_ncr53c9x; /* glue to MI code */
67 1.1 pk struct sbusdev sc_sd; /* sbus device */
68 1.1 pk
69 1.1 pk bus_space_tag_t sc_bustag;
70 1.1 pk bus_dma_tag_t sc_dmatag;
71 1.1 pk
72 1.1 pk bus_space_handle_t sc_reg; /* the registers */
73 1.1 pk struct lsi64854_softc *sc_dma; /* pointer to my dma */
74 1.1 pk
75 1.1 pk int sc_pri; /* SBUS priority */
76 1.1 pk };
77 1.1 pk
78 1.3 pk /*
79 1.3 pk * Is this esp on the bootpath?
80 1.3 pk * We may get two forms of the bootpath:
81 1.3 pk * (1) ../sbus (at) .../esp@<offset>,<slot>/sd@.. (PROM v3 style)
82 1.3 pk * (2) /sbus0/esp0/sd@.. (PROM v2 style)
83 1.3 pk */
84 1.1 pk #define SAME_ESP(sc, bp, sa) \
85 1.3 pk ((bp->val[0] == sa->sa_slot && bp->val[1] == sa->sa_offset) || \
86 1.3 pk (bp->val[0] == -1 && bp->val[1] == sc->sc_dev.dv_unit))
87 1.1 pk
88 1.1 pk void espattach_sbus __P((struct device *, struct device *, void *));
89 1.1 pk void espattach_dma __P((struct device *, struct device *, void *));
90 1.1 pk int espmatch_sbus __P((struct device *, struct cfdata *, void *));
91 1.1 pk
92 1.1 pk static void espattach __P((struct esp_softc *));
93 1.1 pk
94 1.1 pk /* Linkup to the rest of the kernel */
95 1.1 pk struct cfattach esp_sbus_ca = {
96 1.1 pk sizeof(struct esp_softc), espmatch_sbus, espattach_sbus
97 1.1 pk };
98 1.1 pk struct cfattach esp_dma_ca = {
99 1.1 pk sizeof(struct esp_softc), espmatch_sbus, espattach_dma
100 1.1 pk };
101 1.1 pk
102 1.1 pk static struct scsipi_adapter esp_sbus_switch = {
103 1.1 pk ncr53c9x_scsi_cmd,
104 1.1 pk minphys, /* no max at this level; handled by DMA code */
105 1.1 pk NULL,
106 1.1 pk NULL,
107 1.1 pk };
108 1.1 pk
109 1.1 pk static struct scsipi_device esp_sbus_dev = {
110 1.1 pk NULL, /* Use default error handler */
111 1.1 pk NULL, /* have a queue, served by this */
112 1.1 pk NULL, /* have no async handler */
113 1.1 pk NULL, /* Use default 'done' routine */
114 1.1 pk };
115 1.1 pk
116 1.1 pk /*
117 1.1 pk * Functions and the switch for the MI code.
118 1.1 pk */
119 1.1 pk static u_char esp_read_reg __P((struct ncr53c9x_softc *, int));
120 1.1 pk static void esp_write_reg __P((struct ncr53c9x_softc *, int, u_char));
121 1.1 pk static int esp_dma_isintr __P((struct ncr53c9x_softc *));
122 1.1 pk static void esp_dma_reset __P((struct ncr53c9x_softc *));
123 1.1 pk static int esp_dma_intr __P((struct ncr53c9x_softc *));
124 1.1 pk static int esp_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
125 1.1 pk size_t *, int, size_t *));
126 1.1 pk static void esp_dma_go __P((struct ncr53c9x_softc *));
127 1.1 pk static void esp_dma_stop __P((struct ncr53c9x_softc *));
128 1.1 pk static int esp_dma_isactive __P((struct ncr53c9x_softc *));
129 1.1 pk
130 1.1 pk static struct ncr53c9x_glue esp_sbus_glue = {
131 1.1 pk esp_read_reg,
132 1.1 pk esp_write_reg,
133 1.1 pk esp_dma_isintr,
134 1.1 pk esp_dma_reset,
135 1.1 pk esp_dma_intr,
136 1.1 pk esp_dma_setup,
137 1.1 pk esp_dma_go,
138 1.1 pk esp_dma_stop,
139 1.1 pk esp_dma_isactive,
140 1.1 pk NULL, /* gl_clear_latched_intr */
141 1.1 pk };
142 1.1 pk
143 1.1 pk int
144 1.1 pk espmatch_sbus(parent, cf, aux)
145 1.1 pk struct device *parent;
146 1.1 pk struct cfdata *cf;
147 1.1 pk void *aux;
148 1.1 pk {
149 1.1 pk struct sbus_attach_args *sa = aux;
150 1.1 pk
151 1.1 pk return (strcmp(cf->cf_driver->cd_name, sa->sa_name) == 0);
152 1.1 pk }
153 1.1 pk
154 1.1 pk void
155 1.1 pk espattach_sbus(parent, self, aux)
156 1.1 pk struct device *parent, *self;
157 1.1 pk void *aux;
158 1.1 pk {
159 1.1 pk struct esp_softc *esc = (void *)self;
160 1.1 pk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
161 1.1 pk struct sbus_attach_args *sa = aux;
162 1.1 pk
163 1.1 pk esc->sc_bustag = sa->sa_bustag;
164 1.1 pk esc->sc_dmatag = sa->sa_dmatag;
165 1.1 pk
166 1.1 pk sc->sc_id = getpropint(sa->sa_node, "initiator-id", 7);
167 1.1 pk sc->sc_freq = getpropint(sa->sa_node, "clock-frequency", -1);
168 1.1 pk if (sc->sc_freq < 0)
169 1.1 pk sc->sc_freq = ((struct sbus_softc *)
170 1.1 pk sc->sc_dev.dv_parent)->sc_clockfreq;
171 1.1 pk
172 1.1 pk /*
173 1.1 pk * Find the DMA by poking around the dma device structures
174 1.1 pk *
175 1.1 pk * What happens here is that if the dma driver has not been
176 1.1 pk * configured, then this returns a NULL pointer. Then when the
177 1.1 pk * dma actually gets configured, it does the opposing test, and
178 1.1 pk * if the sc->sc_esp field in it's softc is NULL, then tries to
179 1.1 pk * find the matching esp driver.
180 1.1 pk */
181 1.1 pk esc->sc_dma = (struct lsi64854_softc *)
182 1.1 pk getdevunit("dma", sc->sc_dev.dv_unit);
183 1.1 pk
184 1.1 pk /*
185 1.1 pk * and a back pointer to us, for DMA
186 1.1 pk */
187 1.1 pk if (esc->sc_dma)
188 1.2 pk esc->sc_dma->sc_client = sc;
189 1.1 pk else {
190 1.1 pk printf("\n");
191 1.1 pk panic("espattach: no dma found");
192 1.1 pk }
193 1.1 pk
194 1.1 pk /*
195 1.1 pk * Map my registers in, if they aren't already in virtual
196 1.1 pk * address space.
197 1.1 pk */
198 1.1 pk if (sa->sa_npromvaddrs)
199 1.1 pk esc->sc_reg = (bus_space_handle_t)sa->sa_promvaddrs[0];
200 1.1 pk else {
201 1.1 pk if (sbus_bus_map(sa->sa_bustag, sa->sa_slot,
202 1.1 pk sa->sa_offset,
203 1.1 pk sa->sa_size,
204 1.1 pk BUS_SPACE_MAP_LINEAR,
205 1.2 pk 0, &esc->sc_reg) != 0) {
206 1.1 pk printf("%s @ sbus: cannot map registers\n",
207 1.1 pk self->dv_xname);
208 1.1 pk return;
209 1.1 pk }
210 1.1 pk }
211 1.1 pk
212 1.1 pk esc->sc_pri = sa->sa_pri;
213 1.1 pk
214 1.1 pk /* add me to the sbus structures */
215 1.1 pk esc->sc_sd.sd_reset = (void *) ncr53c9x_reset;
216 1.1 pk sbus_establish(&esc->sc_sd, &sc->sc_dev);
217 1.1 pk
218 1.1 pk if (sa->sa_bp != NULL && strcmp(sa->sa_bp->name, "esp") == 0 &&
219 1.1 pk SAME_ESP(sc, sa->sa_bp, sa))
220 1.1 pk bootpath_store(1, sa->sa_bp + 1);
221 1.1 pk
222 1.1 pk espattach(esc);
223 1.1 pk }
224 1.1 pk
225 1.1 pk void
226 1.1 pk espattach_dma(parent, self, aux)
227 1.1 pk struct device *parent, *self;
228 1.1 pk void *aux;
229 1.1 pk {
230 1.1 pk struct esp_softc *esc = (void *)self;
231 1.1 pk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
232 1.1 pk struct sbus_attach_args *sa = aux;
233 1.1 pk
234 1.1 pk esc->sc_bustag = sa->sa_bustag;
235 1.1 pk esc->sc_dmatag = sa->sa_dmatag;
236 1.1 pk
237 1.1 pk sc->sc_id = getpropint(sa->sa_node, "initiator-id", 7);
238 1.1 pk sc->sc_freq = getpropint(sa->sa_node, "clock-frequency", -1);
239 1.1 pk
240 1.1 pk esc->sc_dma = (struct lsi64854_softc *)parent;
241 1.2 pk esc->sc_dma->sc_client = sc;
242 1.1 pk
243 1.1 pk /*
244 1.1 pk * Map my registers in, if they aren't already in virtual
245 1.1 pk * address space.
246 1.1 pk */
247 1.1 pk if (sa->sa_npromvaddrs)
248 1.1 pk esc->sc_reg = (bus_space_handle_t)sa->sa_promvaddrs[0];
249 1.1 pk else {
250 1.1 pk if (bus_space_map2(sa->sa_bustag,
251 1.1 pk sa->sa_slot,
252 1.1 pk sa->sa_offset,
253 1.1 pk sa->sa_size,
254 1.1 pk BUS_SPACE_MAP_LINEAR,
255 1.2 pk 0, &esc->sc_reg) != 0) {
256 1.1 pk printf("%s @ dma: cannot map registers\n",
257 1.1 pk self->dv_xname);
258 1.1 pk return;
259 1.1 pk }
260 1.1 pk }
261 1.1 pk
262 1.1 pk /* Establish interrupt handler */
263 1.1 pk esc->sc_pri = sa->sa_pri;
264 1.1 pk
265 1.1 pk /* Assume SBus is grandparent */
266 1.1 pk esc->sc_sd.sd_reset = (void *) ncr53c9x_reset;
267 1.1 pk sbus_establish(&esc->sc_sd, parent);
268 1.1 pk
269 1.1 pk if (sa->sa_bp != NULL && strcmp(sa->sa_bp->name, "esp") == 0 &&
270 1.1 pk SAME_ESP(sc, sa->sa_bp, sa))
271 1.1 pk bootpath_store(1, sa->sa_bp + 1);
272 1.1 pk
273 1.1 pk espattach(esc);
274 1.1 pk }
275 1.1 pk
276 1.1 pk
277 1.1 pk /*
278 1.1 pk * Attach this instance, and then all the sub-devices
279 1.1 pk */
280 1.1 pk void
281 1.1 pk espattach(esc)
282 1.1 pk struct esp_softc *esc;
283 1.1 pk {
284 1.1 pk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
285 1.1 pk void *icookie;
286 1.1 pk
287 1.1 pk /*
288 1.1 pk * Set up glue for MI code early; we use some of it here.
289 1.1 pk */
290 1.1 pk sc->sc_glue = &esp_sbus_glue;
291 1.1 pk
292 1.1 pk /* gimme Mhz */
293 1.1 pk sc->sc_freq /= 1000000;
294 1.1 pk
295 1.1 pk /*
296 1.1 pk * XXX More of this should be in ncr53c9x_attach(), but
297 1.1 pk * XXX should we really poke around the chip that much in
298 1.1 pk * XXX the MI code? Think about this more...
299 1.1 pk */
300 1.1 pk
301 1.1 pk /*
302 1.1 pk * It is necessary to try to load the 2nd config register here,
303 1.1 pk * to find out what rev the esp chip is, else the ncr53c9x_reset
304 1.1 pk * will not set up the defaults correctly.
305 1.1 pk */
306 1.1 pk sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
307 1.1 pk sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_RPE;
308 1.1 pk sc->sc_cfg3 = NCRCFG3_CDB;
309 1.1 pk NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
310 1.1 pk
311 1.1 pk if ((NCR_READ_REG(sc, NCR_CFG2) & ~NCRCFG2_RSVD) !=
312 1.1 pk (NCRCFG2_SCSI2 | NCRCFG2_RPE)) {
313 1.1 pk sc->sc_rev = NCR_VARIANT_ESP100;
314 1.1 pk } else {
315 1.1 pk sc->sc_cfg2 = NCRCFG2_SCSI2;
316 1.1 pk NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
317 1.1 pk sc->sc_cfg3 = 0;
318 1.1 pk NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
319 1.1 pk sc->sc_cfg3 = (NCRCFG3_CDB | NCRCFG3_FCLK);
320 1.1 pk NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
321 1.1 pk if (NCR_READ_REG(sc, NCR_CFG3) !=
322 1.1 pk (NCRCFG3_CDB | NCRCFG3_FCLK)) {
323 1.1 pk sc->sc_rev = NCR_VARIANT_ESP100A;
324 1.1 pk } else {
325 1.1 pk /* NCRCFG2_FE enables > 64K transfers */
326 1.1 pk sc->sc_cfg2 |= NCRCFG2_FE;
327 1.1 pk sc->sc_cfg3 = 0;
328 1.1 pk NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
329 1.1 pk sc->sc_rev = NCR_VARIANT_ESP200;
330 1.1 pk }
331 1.1 pk }
332 1.1 pk
333 1.1 pk /*
334 1.1 pk * XXX minsync and maxxfer _should_ be set up in MI code,
335 1.1 pk * XXX but it appears to have some dependency on what sort
336 1.1 pk * XXX of DMA we're hooked up to, etc.
337 1.1 pk */
338 1.1 pk
339 1.1 pk /*
340 1.1 pk * This is the value used to start sync negotiations
341 1.1 pk * Note that the NCR register "SYNCTP" is programmed
342 1.1 pk * in "clocks per byte", and has a minimum value of 4.
343 1.1 pk * The SCSI period used in negotiation is one-fourth
344 1.1 pk * of the time (in nanoseconds) needed to transfer one byte.
345 1.1 pk * Since the chip's clock is given in MHz, we have the following
346 1.1 pk * formula: 4 * period = (1000 / freq) * 4
347 1.1 pk */
348 1.1 pk sc->sc_minsync = 1000 / sc->sc_freq;
349 1.1 pk
350 1.1 pk /*
351 1.1 pk * Alas, we must now modify the value a bit, because it's
352 1.1 pk * only valid when can switch on FASTCLK and FASTSCSI bits
353 1.1 pk * in config register 3...
354 1.1 pk */
355 1.1 pk switch (sc->sc_rev) {
356 1.1 pk case NCR_VARIANT_ESP100:
357 1.1 pk sc->sc_maxxfer = 64 * 1024;
358 1.1 pk sc->sc_minsync = 0; /* No synch on old chip? */
359 1.1 pk break;
360 1.1 pk
361 1.1 pk case NCR_VARIANT_ESP100A:
362 1.1 pk sc->sc_maxxfer = 64 * 1024;
363 1.1 pk /* Min clocks/byte is 5 */
364 1.1 pk sc->sc_minsync = ncr53c9x_cpb2stp(sc, 5);
365 1.1 pk break;
366 1.1 pk
367 1.1 pk case NCR_VARIANT_ESP200:
368 1.1 pk sc->sc_maxxfer = 16 * 1024 * 1024;
369 1.1 pk /* XXX - do actually set FAST* bits */
370 1.1 pk break;
371 1.1 pk }
372 1.1 pk
373 1.1 pk /* Establish interrupt channel */
374 1.1 pk icookie = bus_intr_establish(esc->sc_bustag,
375 1.1 pk esc->sc_pri, 0,
376 1.1 pk (int(*)__P((void*)))ncr53c9x_intr, sc);
377 1.1 pk
378 1.1 pk /* register interrupt stats */
379 1.1 pk evcnt_attach(&sc->sc_dev, "intr", &sc->sc_intrcnt);
380 1.1 pk
381 1.1 pk /* Do the common parts of attachment. */
382 1.1 pk ncr53c9x_attach(sc, &esp_sbus_switch, &esp_sbus_dev);
383 1.1 pk
384 1.1 pk /* Turn on target selection using the `dma' method */
385 1.1 pk ncr53c9x_dmaselect = 1;
386 1.1 pk
387 1.1 pk bootpath_store(1, NULL);
388 1.1 pk }
389 1.1 pk
390 1.1 pk /*
391 1.1 pk * Glue functions.
392 1.1 pk */
393 1.1 pk
394 1.1 pk u_char
395 1.1 pk esp_read_reg(sc, reg)
396 1.1 pk struct ncr53c9x_softc *sc;
397 1.1 pk int reg;
398 1.1 pk {
399 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
400 1.1 pk
401 1.1 pk return (bus_space_read_1(esc->sc_bustag, esc->sc_reg, reg * 4));
402 1.1 pk }
403 1.1 pk
404 1.1 pk void
405 1.1 pk esp_write_reg(sc, reg, v)
406 1.1 pk struct ncr53c9x_softc *sc;
407 1.1 pk int reg;
408 1.1 pk u_char v;
409 1.1 pk {
410 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
411 1.1 pk
412 1.1 pk bus_space_write_1(esc->sc_bustag, esc->sc_reg, reg * 4, v);
413 1.1 pk }
414 1.1 pk
415 1.1 pk int
416 1.1 pk esp_dma_isintr(sc)
417 1.1 pk struct ncr53c9x_softc *sc;
418 1.1 pk {
419 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
420 1.1 pk
421 1.1 pk return (DMA_ISINTR(esc->sc_dma));
422 1.1 pk }
423 1.1 pk
424 1.1 pk void
425 1.1 pk esp_dma_reset(sc)
426 1.1 pk struct ncr53c9x_softc *sc;
427 1.1 pk {
428 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
429 1.1 pk
430 1.1 pk DMA_RESET(esc->sc_dma);
431 1.1 pk }
432 1.1 pk
433 1.1 pk int
434 1.1 pk esp_dma_intr(sc)
435 1.1 pk struct ncr53c9x_softc *sc;
436 1.1 pk {
437 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
438 1.1 pk
439 1.1 pk return (DMA_INTR(esc->sc_dma));
440 1.1 pk }
441 1.1 pk
442 1.1 pk int
443 1.1 pk esp_dma_setup(sc, addr, len, datain, dmasize)
444 1.1 pk struct ncr53c9x_softc *sc;
445 1.1 pk caddr_t *addr;
446 1.1 pk size_t *len;
447 1.1 pk int datain;
448 1.1 pk size_t *dmasize;
449 1.1 pk {
450 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
451 1.1 pk
452 1.1 pk return (DMA_SETUP(esc->sc_dma, addr, len, datain, dmasize));
453 1.1 pk }
454 1.1 pk
455 1.1 pk void
456 1.1 pk esp_dma_go(sc)
457 1.1 pk struct ncr53c9x_softc *sc;
458 1.1 pk {
459 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
460 1.1 pk
461 1.1 pk DMA_GO(esc->sc_dma);
462 1.1 pk }
463 1.1 pk
464 1.1 pk void
465 1.1 pk esp_dma_stop(sc)
466 1.1 pk struct ncr53c9x_softc *sc;
467 1.1 pk {
468 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
469 1.1 pk u_int32_t csr;
470 1.1 pk
471 1.1 pk csr = L64854_GCSR(esc->sc_dma);
472 1.1 pk csr &= ~D_EN_DMA;
473 1.1 pk L64854_SCSR(esc->sc_dma, csr);
474 1.1 pk }
475 1.1 pk
476 1.1 pk int
477 1.1 pk esp_dma_isactive(sc)
478 1.1 pk struct ncr53c9x_softc *sc;
479 1.1 pk {
480 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
481 1.1 pk
482 1.1 pk return (DMA_ISACTIVE(esc->sc_dma));
483 1.1 pk }
484