esp_sbus.c revision 1.45 1 1.45 tsutsui /* $NetBSD: esp_sbus.c,v 1.45 2008/04/23 13:37:19 tsutsui Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.1 pk * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Charles M. Hannum; Jason R. Thorpe of the Numerical Aerospace
9 1.1 pk * Simulation Facility, NASA Ames Research Center; Paul Kranenburg.
10 1.1 pk *
11 1.1 pk * Redistribution and use in source and binary forms, with or without
12 1.1 pk * modification, are permitted provided that the following conditions
13 1.1 pk * are met:
14 1.1 pk * 1. Redistributions of source code must retain the above copyright
15 1.1 pk * notice, this list of conditions and the following disclaimer.
16 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 pk * notice, this list of conditions and the following disclaimer in the
18 1.1 pk * documentation and/or other materials provided with the distribution.
19 1.1 pk * 3. All advertising materials mentioning features or use of this software
20 1.1 pk * must display the following acknowledgement:
21 1.1 pk * This product includes software developed by the NetBSD
22 1.1 pk * Foundation, Inc. and its contributors.
23 1.1 pk * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 pk * contributors may be used to endorse or promote products derived
25 1.1 pk * from this software without specific prior written permission.
26 1.1 pk *
27 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
38 1.1 pk */
39 1.17 lukem
40 1.17 lukem #include <sys/cdefs.h>
41 1.45 tsutsui __KERNEL_RCSID(0, "$NetBSD: esp_sbus.c,v 1.45 2008/04/23 13:37:19 tsutsui Exp $");
42 1.1 pk
43 1.1 pk #include <sys/param.h>
44 1.1 pk #include <sys/systm.h>
45 1.1 pk #include <sys/device.h>
46 1.1 pk #include <sys/buf.h>
47 1.13 petrov #include <sys/malloc.h>
48 1.1 pk
49 1.1 pk #include <dev/scsipi/scsi_all.h>
50 1.1 pk #include <dev/scsipi/scsipi_all.h>
51 1.1 pk #include <dev/scsipi/scsiconf.h>
52 1.1 pk #include <dev/scsipi/scsi_message.h>
53 1.1 pk
54 1.38 ad #include <sys/bus.h>
55 1.38 ad #include <sys/intr.h>
56 1.1 pk #include <machine/autoconf.h>
57 1.1 pk
58 1.1 pk #include <dev/ic/lsi64854reg.h>
59 1.1 pk #include <dev/ic/lsi64854var.h>
60 1.1 pk
61 1.1 pk #include <dev/ic/ncr53c9xreg.h>
62 1.1 pk #include <dev/ic/ncr53c9xvar.h>
63 1.1 pk
64 1.1 pk #include <dev/sbus/sbusvar.h>
65 1.1 pk
66 1.37 martin #include "opt_ddb.h"
67 1.37 martin
68 1.13 petrov /* #define ESP_SBUS_DEBUG */
69 1.13 petrov
70 1.1 pk struct esp_softc {
71 1.1 pk struct ncr53c9x_softc sc_ncr53c9x; /* glue to MI code */
72 1.1 pk struct sbusdev sc_sd; /* sbus device */
73 1.1 pk
74 1.1 pk bus_space_tag_t sc_bustag;
75 1.1 pk bus_dma_tag_t sc_dmatag;
76 1.1 pk
77 1.1 pk bus_space_handle_t sc_reg; /* the registers */
78 1.1 pk struct lsi64854_softc *sc_dma; /* pointer to my dma */
79 1.1 pk
80 1.1 pk int sc_pri; /* SBUS priority */
81 1.1 pk };
82 1.1 pk
83 1.44 tsutsui int espmatch_sbus(device_t, cfdata_t, void *);
84 1.44 tsutsui void espattach_sbus(device_t, device_t, void *);
85 1.44 tsutsui void espattach_dma(device_t, device_t, void *);
86 1.1 pk
87 1.44 tsutsui static void espattach(struct esp_softc *, struct ncr53c9x_glue *);
88 1.1 pk
89 1.44 tsutsui CFATTACH_DECL_NEW(esp_sbus, sizeof(struct esp_softc),
90 1.26 thorpej espmatch_sbus, espattach_sbus, NULL, NULL);
91 1.25 thorpej
92 1.44 tsutsui CFATTACH_DECL_NEW(esp_dma, sizeof(struct esp_softc),
93 1.26 thorpej espmatch_sbus, espattach_dma, NULL, NULL);
94 1.1 pk
95 1.1 pk /*
96 1.1 pk * Functions and the switch for the MI code.
97 1.1 pk */
98 1.44 tsutsui static uint8_t esp_read_reg(struct ncr53c9x_softc *, int);
99 1.44 tsutsui static void esp_write_reg(struct ncr53c9x_softc *, int, uint8_t);
100 1.44 tsutsui static uint8_t esp_rdreg1(struct ncr53c9x_softc *, int);
101 1.44 tsutsui static void esp_wrreg1(struct ncr53c9x_softc *, int, uint8_t);
102 1.30 perry static int esp_dma_isintr(struct ncr53c9x_softc *);
103 1.30 perry static void esp_dma_reset(struct ncr53c9x_softc *);
104 1.30 perry static int esp_dma_intr(struct ncr53c9x_softc *);
105 1.44 tsutsui static int esp_dma_setup(struct ncr53c9x_softc *, uint8_t **,
106 1.30 perry size_t *, int, size_t *);
107 1.30 perry static void esp_dma_go(struct ncr53c9x_softc *);
108 1.30 perry static void esp_dma_stop(struct ncr53c9x_softc *);
109 1.30 perry static int esp_dma_isactive(struct ncr53c9x_softc *);
110 1.1 pk
111 1.37 martin #ifdef DDB
112 1.37 martin static void esp_init_ddb_cmds(void);
113 1.37 martin #endif
114 1.37 martin
115 1.1 pk static struct ncr53c9x_glue esp_sbus_glue = {
116 1.1 pk esp_read_reg,
117 1.1 pk esp_write_reg,
118 1.1 pk esp_dma_isintr,
119 1.1 pk esp_dma_reset,
120 1.1 pk esp_dma_intr,
121 1.1 pk esp_dma_setup,
122 1.1 pk esp_dma_go,
123 1.1 pk esp_dma_stop,
124 1.1 pk esp_dma_isactive,
125 1.1 pk NULL, /* gl_clear_latched_intr */
126 1.1 pk };
127 1.1 pk
128 1.6 mjacob static struct ncr53c9x_glue esp_sbus_glue1 = {
129 1.6 mjacob esp_rdreg1,
130 1.6 mjacob esp_wrreg1,
131 1.6 mjacob esp_dma_isintr,
132 1.6 mjacob esp_dma_reset,
133 1.6 mjacob esp_dma_intr,
134 1.6 mjacob esp_dma_setup,
135 1.6 mjacob esp_dma_go,
136 1.6 mjacob esp_dma_stop,
137 1.6 mjacob esp_dma_isactive,
138 1.6 mjacob NULL, /* gl_clear_latched_intr */
139 1.6 mjacob };
140 1.6 mjacob
141 1.1 pk int
142 1.44 tsutsui espmatch_sbus(struct device *parent, struct cfdata *cf, void *aux)
143 1.1 pk {
144 1.6 mjacob int rv;
145 1.1 pk struct sbus_attach_args *sa = aux;
146 1.1 pk
147 1.13 petrov if (strcmp("SUNW,fas", sa->sa_name) == 0)
148 1.13 petrov return 1;
149 1.13 petrov
150 1.23 thorpej rv = (strcmp(cf->cf_name, sa->sa_name) == 0 ||
151 1.6 mjacob strcmp("ptscII", sa->sa_name) == 0);
152 1.44 tsutsui return rv;
153 1.1 pk }
154 1.1 pk
155 1.1 pk void
156 1.44 tsutsui espattach_sbus(device_t parent, device_t self, void *aux)
157 1.1 pk {
158 1.44 tsutsui struct esp_softc *esc = device_private(self);
159 1.1 pk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
160 1.44 tsutsui struct sbus_softc *sbsc = device_private(parent);
161 1.1 pk struct sbus_attach_args *sa = aux;
162 1.13 petrov struct lsi64854_softc *lsc;
163 1.44 tsutsui device_t dma_dev;
164 1.13 petrov int burst, sbusburst;
165 1.1 pk
166 1.44 tsutsui sc->sc_dev = self;
167 1.44 tsutsui
168 1.37 martin #ifdef DDB
169 1.37 martin esp_init_ddb_cmds();
170 1.37 martin #endif
171 1.37 martin
172 1.1 pk esc->sc_bustag = sa->sa_bustag;
173 1.1 pk esc->sc_dmatag = sa->sa_dmatag;
174 1.1 pk
175 1.29 pk sc->sc_id = prom_getpropint(sa->sa_node, "initiator-id", 7);
176 1.29 pk sc->sc_freq = prom_getpropint(sa->sa_node, "clock-frequency", -1);
177 1.1 pk if (sc->sc_freq < 0)
178 1.44 tsutsui sc->sc_freq = sbsc->sc_clockfreq;
179 1.1 pk
180 1.13 petrov #ifdef ESP_SBUS_DEBUG
181 1.44 tsutsui aprint_normal("\n");
182 1.44 tsutsui aprint_normal_dev(self, "%s: sc_id %d, freq %d\n",
183 1.44 tsutsui __func__, sc->sc_id, sc->sc_freq);
184 1.44 tsutsui aprint_normal("%s", device_xname(self));
185 1.13 petrov #endif
186 1.13 petrov
187 1.13 petrov if (strcmp("SUNW,fas", sa->sa_name) == 0) {
188 1.13 petrov
189 1.13 petrov /*
190 1.44 tsutsui * fas has 2 register spaces: dma(lsi64854) and
191 1.44 tsutsui * SCSI core (ncr53c9x)
192 1.13 petrov */
193 1.13 petrov if (sa->sa_nreg != 2) {
194 1.44 tsutsui aprint_error(": %d register spaces\n", sa->sa_nreg);
195 1.13 petrov return;
196 1.13 petrov }
197 1.13 petrov
198 1.13 petrov /*
199 1.13 petrov * allocate space for dma, in SUNW,fas there are no separate
200 1.13 petrov * dma device
201 1.13 petrov */
202 1.44 tsutsui lsc = malloc(sizeof(struct lsi64854_softc), M_DEVBUF, M_NOWAIT);
203 1.13 petrov
204 1.13 petrov if (lsc == NULL) {
205 1.44 tsutsui aprint_error(": out of memory (lsi64854_softc)\n");
206 1.13 petrov return;
207 1.13 petrov }
208 1.45 tsutsui lsc->sc_dev = malloc(sizeof(struct device), M_DEVBUF,
209 1.45 tsutsui M_NOWAIT | M_ZERO);
210 1.45 tsutsui if (lsc->sc_dev == NULL) {
211 1.45 tsutsui aprint_error(": out of memory (device_t)\n");
212 1.45 tsutsui free(lsc, M_DEVBUF);
213 1.45 tsutsui return;
214 1.45 tsutsui }
215 1.13 petrov esc->sc_dma = lsc;
216 1.13 petrov
217 1.13 petrov lsc->sc_bustag = sa->sa_bustag;
218 1.13 petrov lsc->sc_dmatag = sa->sa_dmatag;
219 1.13 petrov
220 1.44 tsutsui strlcpy(lsc->sc_dev->dv_xname, device_xname(sc->sc_dev),
221 1.44 tsutsui sizeof(lsc->sc_dev->dv_xname));
222 1.13 petrov
223 1.13 petrov /* Map dma registers */
224 1.20 eeh if (sa->sa_npromvaddrs) {
225 1.20 eeh sbus_promaddr_to_handle(sa->sa_bustag,
226 1.44 tsutsui sa->sa_promvaddrs[0], &lsc->sc_regs);
227 1.20 eeh } else {
228 1.20 eeh if (sbus_bus_map(sa->sa_bustag,
229 1.44 tsutsui sa->sa_reg[0].oa_space,
230 1.44 tsutsui sa->sa_reg[0].oa_base,
231 1.44 tsutsui sa->sa_reg[0].oa_size,
232 1.44 tsutsui 0, &lsc->sc_regs) != 0) {
233 1.44 tsutsui aprint_error(": cannot map dma registers\n");
234 1.20 eeh return;
235 1.20 eeh }
236 1.13 petrov }
237 1.13 petrov
238 1.13 petrov /*
239 1.13 petrov * XXX is this common(from bpp.c), the same in dma_sbus...etc.
240 1.13 petrov *
241 1.13 petrov * Get transfer burst size from PROM and plug it into the
242 1.13 petrov * controller registers. This is needed on the Sun4m; do
243 1.13 petrov * others need it too?
244 1.13 petrov */
245 1.44 tsutsui sbusburst = sbsc->sc_burst;
246 1.13 petrov if (sbusburst == 0)
247 1.13 petrov sbusburst = SBUS_BURST_32 - 1; /* 1->16 */
248 1.13 petrov
249 1.29 pk burst = prom_getpropint(sa->sa_node, "burst-sizes", -1);
250 1.13 petrov
251 1.13 petrov #if ESP_SBUS_DEBUG
252 1.44 tsutsui aprint_normal("%s: burst 0x%x, sbus 0x%x\n",
253 1.44 tsutsui __func__, burst, sbusburst);
254 1.44 tsutsui aprint_normal("%s", device_xname(self));
255 1.13 petrov #endif
256 1.13 petrov
257 1.13 petrov if (burst == -1)
258 1.13 petrov /* take SBus burst sizes */
259 1.13 petrov burst = sbusburst;
260 1.13 petrov
261 1.13 petrov /* Clamp at parent's burst sizes */
262 1.13 petrov burst &= sbusburst;
263 1.13 petrov lsc->sc_burst = (burst & SBUS_BURST_32) ? 32 :
264 1.13 petrov (burst & SBUS_BURST_16) ? 16 : 0;
265 1.13 petrov
266 1.13 petrov lsc->sc_channel = L64854_CHANNEL_SCSI;
267 1.13 petrov lsc->sc_client = sc;
268 1.13 petrov
269 1.13 petrov lsi64854_attach(lsc);
270 1.13 petrov
271 1.13 petrov /*
272 1.13 petrov * map SCSI core registers
273 1.13 petrov */
274 1.20 eeh if (sa->sa_npromvaddrs > 1) {
275 1.20 eeh sbus_promaddr_to_handle(sa->sa_bustag,
276 1.44 tsutsui sa->sa_promvaddrs[1], &esc->sc_reg);
277 1.20 eeh } else {
278 1.20 eeh if (sbus_bus_map(sa->sa_bustag,
279 1.44 tsutsui sa->sa_reg[1].oa_space,
280 1.44 tsutsui sa->sa_reg[1].oa_base,
281 1.44 tsutsui sa->sa_reg[1].oa_size,
282 1.44 tsutsui 0, &esc->sc_reg) != 0) {
283 1.44 tsutsui aprint_error(": cannot map "
284 1.44 tsutsui "scsi core registers\n");
285 1.20 eeh return;
286 1.20 eeh }
287 1.13 petrov }
288 1.13 petrov
289 1.13 petrov if (sa->sa_nintr == 0) {
290 1.44 tsutsui aprint_error(": no interrupt property\n");
291 1.13 petrov return;
292 1.13 petrov }
293 1.13 petrov
294 1.13 petrov esc->sc_pri = sa->sa_pri;
295 1.13 petrov
296 1.13 petrov /* add me to the sbus structures */
297 1.44 tsutsui esc->sc_sd.sd_reset = (void *)ncr53c9x_reset;
298 1.44 tsutsui sbus_establish(&esc->sc_sd, self);
299 1.13 petrov
300 1.13 petrov espattach(esc, &esp_sbus_glue);
301 1.13 petrov
302 1.13 petrov return;
303 1.13 petrov }
304 1.13 petrov
305 1.1 pk /*
306 1.1 pk * Find the DMA by poking around the dma device structures
307 1.1 pk *
308 1.1 pk * What happens here is that if the dma driver has not been
309 1.1 pk * configured, then this returns a NULL pointer. Then when the
310 1.1 pk * dma actually gets configured, it does the opposing test, and
311 1.1 pk * if the sc->sc_esp field in it's softc is NULL, then tries to
312 1.1 pk * find the matching esp driver.
313 1.1 pk */
314 1.39 joerg dma_dev = device_find_by_driver_unit("dma", device_unit(self));
315 1.42 mjacob if (dma_dev == NULL) {
316 1.44 tsutsui aprint_error(": no corresponding DMA device\n");
317 1.42 mjacob return;
318 1.42 mjacob }
319 1.39 joerg esc->sc_dma = device_private(dma_dev);
320 1.39 joerg esc->sc_dma->sc_client = sc;
321 1.15 pk
322 1.15 pk /*
323 1.15 pk * The `ESC' DMA chip must be reset before we can access
324 1.15 pk * the esp registers.
325 1.15 pk */
326 1.15 pk if (esc->sc_dma->sc_rev == DMAREV_ESC)
327 1.15 pk DMA_RESET(esc->sc_dma);
328 1.1 pk
329 1.1 pk /*
330 1.1 pk * Map my registers in, if they aren't already in virtual
331 1.1 pk * address space.
332 1.1 pk */
333 1.20 eeh if (sa->sa_npromvaddrs) {
334 1.20 eeh sbus_promaddr_to_handle(sa->sa_bustag,
335 1.44 tsutsui sa->sa_promvaddrs[0], &esc->sc_reg);
336 1.20 eeh } else {
337 1.19 pk if (sbus_bus_map(sa->sa_bustag,
338 1.44 tsutsui sa->sa_slot, sa->sa_offset, sa->sa_size,
339 1.44 tsutsui 0, &esc->sc_reg) != 0) {
340 1.44 tsutsui aprint_error(": cannot map registers\n");
341 1.1 pk return;
342 1.1 pk }
343 1.1 pk }
344 1.1 pk
345 1.7 pk if (sa->sa_nintr == 0) {
346 1.7 pk /*
347 1.7 pk * No interrupt properties: we quit; this might
348 1.7 pk * happen on e.g. a Sparc X terminal.
349 1.7 pk */
350 1.44 tsutsui aprint_error(": no interrupt property\n");
351 1.7 pk return;
352 1.7 pk }
353 1.7 pk
354 1.1 pk esc->sc_pri = sa->sa_pri;
355 1.1 pk
356 1.1 pk /* add me to the sbus structures */
357 1.44 tsutsui esc->sc_sd.sd_reset = (void *)ncr53c9x_reset;
358 1.44 tsutsui sbus_establish(&esc->sc_sd, self);
359 1.1 pk
360 1.6 mjacob if (strcmp("ptscII", sa->sa_name) == 0) {
361 1.6 mjacob espattach(esc, &esp_sbus_glue1);
362 1.6 mjacob } else {
363 1.6 mjacob espattach(esc, &esp_sbus_glue);
364 1.6 mjacob }
365 1.1 pk }
366 1.1 pk
367 1.1 pk void
368 1.44 tsutsui espattach_dma(device_t parent, device_t self, void *aux)
369 1.1 pk {
370 1.44 tsutsui struct esp_softc *esc = device_private(self);
371 1.1 pk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
372 1.1 pk struct sbus_attach_args *sa = aux;
373 1.1 pk
374 1.6 mjacob if (strcmp("ptscII", sa->sa_name) == 0) {
375 1.6 mjacob return;
376 1.6 mjacob }
377 1.6 mjacob
378 1.44 tsutsui sc->sc_dev = self;
379 1.44 tsutsui
380 1.1 pk esc->sc_bustag = sa->sa_bustag;
381 1.1 pk esc->sc_dmatag = sa->sa_dmatag;
382 1.1 pk
383 1.29 pk sc->sc_id = prom_getpropint(sa->sa_node, "initiator-id", 7);
384 1.29 pk sc->sc_freq = prom_getpropint(sa->sa_node, "clock-frequency", -1);
385 1.1 pk
386 1.44 tsutsui esc->sc_dma = device_private(parent);
387 1.2 pk esc->sc_dma->sc_client = sc;
388 1.1 pk
389 1.1 pk /*
390 1.1 pk * Map my registers in, if they aren't already in virtual
391 1.1 pk * address space.
392 1.1 pk */
393 1.20 eeh if (sa->sa_npromvaddrs) {
394 1.20 eeh sbus_promaddr_to_handle(sa->sa_bustag,
395 1.44 tsutsui sa->sa_promvaddrs[0], &esc->sc_reg);
396 1.20 eeh } else {
397 1.19 pk if (sbus_bus_map(sa->sa_bustag,
398 1.44 tsutsui sa->sa_slot, sa->sa_offset, sa->sa_size,
399 1.44 tsutsui 0, &esc->sc_reg) != 0) {
400 1.44 tsutsui aprint_error(": cannot map registers\n");
401 1.1 pk return;
402 1.1 pk }
403 1.1 pk }
404 1.1 pk
405 1.7 pk if (sa->sa_nintr == 0) {
406 1.7 pk /*
407 1.7 pk * No interrupt properties: we quit; this might
408 1.7 pk * happen on e.g. a Sparc X terminal.
409 1.7 pk */
410 1.44 tsutsui aprint_error(": no interrupt property\n");
411 1.7 pk return;
412 1.7 pk }
413 1.7 pk
414 1.1 pk esc->sc_pri = sa->sa_pri;
415 1.1 pk
416 1.1 pk /* Assume SBus is grandparent */
417 1.44 tsutsui esc->sc_sd.sd_reset = (void *)ncr53c9x_reset;
418 1.1 pk sbus_establish(&esc->sc_sd, parent);
419 1.1 pk
420 1.6 mjacob espattach(esc, &esp_sbus_glue);
421 1.1 pk }
422 1.1 pk
423 1.1 pk
424 1.1 pk /*
425 1.1 pk * Attach this instance, and then all the sub-devices
426 1.1 pk */
427 1.1 pk void
428 1.44 tsutsui espattach(struct esp_softc *esc, struct ncr53c9x_glue *gluep)
429 1.1 pk {
430 1.1 pk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
431 1.1 pk void *icookie;
432 1.13 petrov unsigned int uid = 0;
433 1.1 pk
434 1.1 pk /*
435 1.1 pk * Set up glue for MI code early; we use some of it here.
436 1.1 pk */
437 1.6 mjacob sc->sc_glue = gluep;
438 1.1 pk
439 1.28 tsutsui /* gimme MHz */
440 1.1 pk sc->sc_freq /= 1000000;
441 1.1 pk
442 1.1 pk /*
443 1.1 pk * XXX More of this should be in ncr53c9x_attach(), but
444 1.1 pk * XXX should we really poke around the chip that much in
445 1.1 pk * XXX the MI code? Think about this more...
446 1.1 pk */
447 1.1 pk
448 1.1 pk /*
449 1.1 pk * It is necessary to try to load the 2nd config register here,
450 1.1 pk * to find out what rev the esp chip is, else the ncr53c9x_reset
451 1.1 pk * will not set up the defaults correctly.
452 1.1 pk */
453 1.1 pk sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
454 1.1 pk sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_RPE;
455 1.13 petrov sc->sc_cfg3 = NCRCFG3_CDB;
456 1.1 pk NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
457 1.1 pk
458 1.1 pk if ((NCR_READ_REG(sc, NCR_CFG2) & ~NCRCFG2_RSVD) !=
459 1.1 pk (NCRCFG2_SCSI2 | NCRCFG2_RPE)) {
460 1.1 pk sc->sc_rev = NCR_VARIANT_ESP100;
461 1.1 pk } else {
462 1.1 pk sc->sc_cfg2 = NCRCFG2_SCSI2;
463 1.1 pk NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
464 1.1 pk sc->sc_cfg3 = 0;
465 1.1 pk NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
466 1.13 petrov sc->sc_cfg3 = (NCRCFG3_CDB | NCRCFG3_FCLK);
467 1.1 pk NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
468 1.1 pk if (NCR_READ_REG(sc, NCR_CFG3) !=
469 1.1 pk (NCRCFG3_CDB | NCRCFG3_FCLK)) {
470 1.1 pk sc->sc_rev = NCR_VARIANT_ESP100A;
471 1.1 pk } else {
472 1.1 pk /* NCRCFG2_FE enables > 64K transfers */
473 1.1 pk sc->sc_cfg2 |= NCRCFG2_FE;
474 1.13 petrov sc->sc_cfg3 = 0;
475 1.1 pk NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
476 1.1 pk sc->sc_rev = NCR_VARIANT_ESP200;
477 1.13 petrov
478 1.44 tsutsui /*
479 1.44 tsutsui * XXX spec says it's valid after power up or
480 1.44 tsutsui * chip reset
481 1.44 tsutsui */
482 1.13 petrov uid = NCR_READ_REG(sc, NCR_UID);
483 1.13 petrov if (((uid & 0xf8) >> 3) == 0x0a) /* XXX */
484 1.13 petrov sc->sc_rev = NCR_VARIANT_FAS366;
485 1.1 pk }
486 1.1 pk }
487 1.1 pk
488 1.13 petrov #ifdef ESP_SBUS_DEBUG
489 1.44 tsutsui aprint_debug("%s: revision %d, uid 0x%x\n", __func__, sc->sc_rev, uid);
490 1.44 tsutsui aprint_normal("%s", device_xname(sc->sc_dev));
491 1.13 petrov #endif
492 1.13 petrov
493 1.1 pk /*
494 1.1 pk * XXX minsync and maxxfer _should_ be set up in MI code,
495 1.1 pk * XXX but it appears to have some dependency on what sort
496 1.1 pk * XXX of DMA we're hooked up to, etc.
497 1.1 pk */
498 1.1 pk
499 1.1 pk /*
500 1.1 pk * This is the value used to start sync negotiations
501 1.1 pk * Note that the NCR register "SYNCTP" is programmed
502 1.1 pk * in "clocks per byte", and has a minimum value of 4.
503 1.1 pk * The SCSI period used in negotiation is one-fourth
504 1.1 pk * of the time (in nanoseconds) needed to transfer one byte.
505 1.1 pk * Since the chip's clock is given in MHz, we have the following
506 1.1 pk * formula: 4 * period = (1000 / freq) * 4
507 1.1 pk */
508 1.1 pk sc->sc_minsync = 1000 / sc->sc_freq;
509 1.1 pk
510 1.1 pk /*
511 1.1 pk * Alas, we must now modify the value a bit, because it's
512 1.31 perry * only valid when can switch on FASTCLK and FASTSCSI bits
513 1.31 perry * in config register 3...
514 1.1 pk */
515 1.1 pk switch (sc->sc_rev) {
516 1.1 pk case NCR_VARIANT_ESP100:
517 1.1 pk sc->sc_maxxfer = 64 * 1024;
518 1.1 pk sc->sc_minsync = 0; /* No synch on old chip? */
519 1.1 pk break;
520 1.1 pk
521 1.1 pk case NCR_VARIANT_ESP100A:
522 1.1 pk sc->sc_maxxfer = 64 * 1024;
523 1.1 pk /* Min clocks/byte is 5 */
524 1.1 pk sc->sc_minsync = ncr53c9x_cpb2stp(sc, 5);
525 1.1 pk break;
526 1.1 pk
527 1.1 pk case NCR_VARIANT_ESP200:
528 1.13 petrov case NCR_VARIANT_FAS366:
529 1.1 pk sc->sc_maxxfer = 16 * 1024 * 1024;
530 1.1 pk /* XXX - do actually set FAST* bits */
531 1.1 pk break;
532 1.1 pk }
533 1.1 pk
534 1.1 pk /* Establish interrupt channel */
535 1.27 pk icookie = bus_intr_establish(esc->sc_bustag, esc->sc_pri, IPL_BIO,
536 1.44 tsutsui ncr53c9x_intr, sc);
537 1.1 pk
538 1.1 pk /* register interrupt stats */
539 1.9 cgd evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, NULL,
540 1.44 tsutsui device_xname(sc->sc_dev), "intr");
541 1.1 pk
542 1.13 petrov /* Turn on target selection using the `dma' method */
543 1.13 petrov if (sc->sc_rev != NCR_VARIANT_FAS366)
544 1.13 petrov sc->sc_features |= NCR_F_DMASELECT;
545 1.13 petrov
546 1.1 pk /* Do the common parts of attachment. */
547 1.14 bouyer sc->sc_adapter.adapt_minphys = minphys;
548 1.14 bouyer sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
549 1.14 bouyer ncr53c9x_attach(sc);
550 1.1 pk }
551 1.1 pk
552 1.1 pk /*
553 1.1 pk * Glue functions.
554 1.1 pk */
555 1.1 pk
556 1.13 petrov #ifdef ESP_SBUS_DEBUG
557 1.13 petrov int esp_sbus_debug = 0;
558 1.13 petrov
559 1.13 petrov static struct {
560 1.13 petrov char *r_name;
561 1.31 perry int r_flag;
562 1.13 petrov } esp__read_regnames [] = {
563 1.13 petrov { "TCL", 0}, /* 0/00 */
564 1.13 petrov { "TCM", 0}, /* 1/04 */
565 1.13 petrov { "FIFO", 0}, /* 2/08 */
566 1.13 petrov { "CMD", 0}, /* 3/0c */
567 1.13 petrov { "STAT", 0}, /* 4/10 */
568 1.13 petrov { "INTR", 0}, /* 5/14 */
569 1.13 petrov { "STEP", 0}, /* 6/18 */
570 1.13 petrov { "FFLAGS", 1}, /* 7/1c */
571 1.13 petrov { "CFG1", 1}, /* 8/20 */
572 1.13 petrov { "STAT2", 0}, /* 9/24 */
573 1.13 petrov { "CFG4", 1}, /* a/28 */
574 1.13 petrov { "CFG2", 1}, /* b/2c */
575 1.13 petrov { "CFG3", 1}, /* c/30 */
576 1.13 petrov { "-none", 1}, /* d/34 */
577 1.13 petrov { "TCH", 1}, /* e/38 */
578 1.13 petrov { "TCX", 1}, /* f/3c */
579 1.13 petrov };
580 1.13 petrov
581 1.13 petrov static struct {
582 1.13 petrov char *r_name;
583 1.13 petrov int r_flag;
584 1.13 petrov } esp__write_regnames[] = {
585 1.13 petrov { "TCL", 1}, /* 0/00 */
586 1.13 petrov { "TCM", 1}, /* 1/04 */
587 1.13 petrov { "FIFO", 0}, /* 2/08 */
588 1.13 petrov { "CMD", 0}, /* 3/0c */
589 1.13 petrov { "SELID", 1}, /* 4/10 */
590 1.13 petrov { "TIMEOUT", 1}, /* 5/14 */
591 1.13 petrov { "SYNCTP", 1}, /* 6/18 */
592 1.13 petrov { "SYNCOFF", 1}, /* 7/1c */
593 1.13 petrov { "CFG1", 1}, /* 8/20 */
594 1.13 petrov { "CCF", 1}, /* 9/24 */
595 1.13 petrov { "TEST", 1}, /* a/28 */
596 1.13 petrov { "CFG2", 1}, /* b/2c */
597 1.13 petrov { "CFG3", 1}, /* c/30 */
598 1.13 petrov { "-none", 1}, /* d/34 */
599 1.13 petrov { "TCH", 1}, /* e/38 */
600 1.13 petrov { "TCX", 1}, /* f/3c */
601 1.13 petrov };
602 1.13 petrov #endif
603 1.13 petrov
604 1.44 tsutsui uint8_t
605 1.44 tsutsui esp_read_reg(struct ncr53c9x_softc *sc, int reg)
606 1.1 pk {
607 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
608 1.44 tsutsui uint8_t v;
609 1.1 pk
610 1.13 petrov v = bus_space_read_1(esc->sc_bustag, esc->sc_reg, reg * 4);
611 1.13 petrov #ifdef ESP_SBUS_DEBUG
612 1.13 petrov if (esp_sbus_debug && (reg < 0x10) && esp__read_regnames[reg].r_flag)
613 1.13 petrov printf("RD:%x <%s> %x\n", reg * 4,
614 1.44 tsutsui ((unsigned int)reg < 0x10) ?
615 1.44 tsutsui esp__read_regnames[reg].r_name : "<***>", v);
616 1.13 petrov #endif
617 1.13 petrov return v;
618 1.1 pk }
619 1.1 pk
620 1.1 pk void
621 1.44 tsutsui esp_write_reg(struct ncr53c9x_softc *sc, int reg, uint8_t v)
622 1.1 pk {
623 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
624 1.1 pk
625 1.13 petrov #ifdef ESP_SBUS_DEBUG
626 1.13 petrov if (esp_sbus_debug && (reg < 0x10) && esp__write_regnames[reg].r_flag)
627 1.13 petrov printf("WR:%x <%s> %x\n", reg * 4,
628 1.44 tsutsui ((unsigned int)reg < 0x10) ?
629 1.44 tsutsui esp__write_regnames[reg].r_name : "<***>", v);
630 1.13 petrov #endif
631 1.1 pk bus_space_write_1(esc->sc_bustag, esc->sc_reg, reg * 4, v);
632 1.6 mjacob }
633 1.6 mjacob
634 1.44 tsutsui uint8_t
635 1.44 tsutsui esp_rdreg1(struct ncr53c9x_softc *sc, int reg)
636 1.6 mjacob {
637 1.6 mjacob struct esp_softc *esc = (struct esp_softc *)sc;
638 1.6 mjacob
639 1.44 tsutsui return bus_space_read_1(esc->sc_bustag, esc->sc_reg, reg);
640 1.6 mjacob }
641 1.6 mjacob
642 1.6 mjacob void
643 1.44 tsutsui esp_wrreg1(struct ncr53c9x_softc *sc, int reg, uint8_t v)
644 1.6 mjacob {
645 1.6 mjacob struct esp_softc *esc = (struct esp_softc *)sc;
646 1.6 mjacob
647 1.6 mjacob bus_space_write_1(esc->sc_bustag, esc->sc_reg, reg, v);
648 1.1 pk }
649 1.1 pk
650 1.1 pk int
651 1.44 tsutsui esp_dma_isintr(struct ncr53c9x_softc *sc)
652 1.1 pk {
653 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
654 1.1 pk
655 1.44 tsutsui return DMA_ISINTR(esc->sc_dma);
656 1.1 pk }
657 1.1 pk
658 1.1 pk void
659 1.44 tsutsui esp_dma_reset(struct ncr53c9x_softc *sc)
660 1.1 pk {
661 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
662 1.1 pk
663 1.1 pk DMA_RESET(esc->sc_dma);
664 1.1 pk }
665 1.1 pk
666 1.1 pk int
667 1.44 tsutsui esp_dma_intr(struct ncr53c9x_softc *sc)
668 1.1 pk {
669 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
670 1.1 pk
671 1.44 tsutsui return DMA_INTR(esc->sc_dma);
672 1.1 pk }
673 1.1 pk
674 1.1 pk int
675 1.44 tsutsui esp_dma_setup(struct ncr53c9x_softc *sc, uint8_t **addr, size_t *len,
676 1.44 tsutsui int datain, size_t *dmasize)
677 1.1 pk {
678 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
679 1.1 pk
680 1.44 tsutsui return DMA_SETUP(esc->sc_dma, addr, len, datain, dmasize);
681 1.1 pk }
682 1.1 pk
683 1.1 pk void
684 1.44 tsutsui esp_dma_go(struct ncr53c9x_softc *sc)
685 1.1 pk {
686 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
687 1.1 pk
688 1.1 pk DMA_GO(esc->sc_dma);
689 1.1 pk }
690 1.1 pk
691 1.1 pk void
692 1.44 tsutsui esp_dma_stop(struct ncr53c9x_softc *sc)
693 1.1 pk {
694 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
695 1.44 tsutsui uint32_t csr;
696 1.1 pk
697 1.1 pk csr = L64854_GCSR(esc->sc_dma);
698 1.1 pk csr &= ~D_EN_DMA;
699 1.1 pk L64854_SCSR(esc->sc_dma, csr);
700 1.1 pk }
701 1.1 pk
702 1.1 pk int
703 1.44 tsutsui esp_dma_isactive(struct ncr53c9x_softc *sc)
704 1.1 pk {
705 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
706 1.1 pk
707 1.44 tsutsui return DMA_ISACTIVE(esc->sc_dma);
708 1.1 pk }
709 1.12 eeh
710 1.12 eeh #ifdef DDB
711 1.12 eeh #include <machine/db_machdep.h>
712 1.12 eeh #include <ddb/db_output.h>
713 1.37 martin #include <ddb/db_command.h>
714 1.37 martin
715 1.37 martin void db_esp(db_expr_t, bool, db_expr_t, const char*);
716 1.37 martin
717 1.37 martin const struct db_command db_esp_command_table[] = {
718 1.37 martin { DDB_ADD_CMD("esp", db_esp, 0,
719 1.37 martin "display status of all esp SCSI controllers and their devices",
720 1.37 martin NULL, NULL) },
721 1.37 martin { DDB_ADD_CMD(NULL, NULL, 0, NULL, NULL, NULL) }
722 1.37 martin };
723 1.12 eeh
724 1.37 martin static void
725 1.44 tsutsui esp_init_ddb_cmds(void)
726 1.37 martin {
727 1.37 martin static int db_cmds_initialized = 0;
728 1.37 martin
729 1.44 tsutsui if (db_cmds_initialized)
730 1.44 tsutsui return;
731 1.37 martin db_cmds_initialized = 1;
732 1.37 martin (void)db_register_tbl(DDB_MACH_CMD, db_esp_command_table);
733 1.37 martin }
734 1.12 eeh
735 1.12 eeh void
736 1.37 martin db_esp(db_expr_t addr, bool have_addr, db_expr_t count, const char *modif)
737 1.12 eeh {
738 1.39 joerg device_t dv;
739 1.12 eeh struct ncr53c9x_softc *sc;
740 1.12 eeh struct ncr53c9x_ecb *ecb;
741 1.12 eeh struct ncr53c9x_linfo *li;
742 1.12 eeh int u, t, i;
743 1.12 eeh
744 1.44 tsutsui for (u = 0; u < 10; u++) {
745 1.39 joerg dv = device_find_by_driver_unit("esp", u);
746 1.41 simonb if (dv == NULL)
747 1.41 simonb continue;
748 1.39 joerg sc = device_private(dv);
749 1.12 eeh
750 1.44 tsutsui db_printf("%s: nexus %p phase %x prev %x"
751 1.44 tsutsui " dp %p dleft %lx ify %x\n", device_xname(dv),
752 1.44 tsutsui sc->sc_nexus, sc->sc_phase, sc->sc_prevphase,
753 1.44 tsutsui sc->sc_dp, sc->sc_dleft, sc->sc_msgify);
754 1.12 eeh db_printf("\tmsgout %x msgpriq %x msgin %x:%x:%x:%x:%x\n",
755 1.44 tsutsui sc->sc_msgout, sc->sc_msgpriq, sc->sc_imess[0],
756 1.44 tsutsui sc->sc_imess[1], sc->sc_imess[2], sc->sc_imess[3],
757 1.44 tsutsui sc->sc_imess[0]);
758 1.12 eeh db_printf("ready: ");
759 1.44 tsutsui for (ecb = TAILQ_FIRST(&sc->ready_list); ecb != NULL;
760 1.44 tsutsui ecb = TAILQ_NEXT(ecb, chain)) {
761 1.12 eeh db_printf("ecb %p ", ecb);
762 1.44 tsutsui if (ecb == TAILQ_NEXT(ecb, chain)) {
763 1.44 tsutsui db_printf("\nWARNING: tailq loop on ecb %p",
764 1.44 tsutsui ecb);
765 1.12 eeh break;
766 1.12 eeh }
767 1.12 eeh }
768 1.12 eeh db_printf("\n");
769 1.31 perry
770 1.44 tsutsui for (t = 0; t < sc->sc_ntarg; t++) {
771 1.12 eeh LIST_FOREACH(li, &sc->sc_tinfo[t].luns, link) {
772 1.44 tsutsui db_printf("t%d lun %d untagged %p"
773 1.44 tsutsui " busy %d used %x\n",
774 1.44 tsutsui t, (int)li->lun, li->untagged, li->busy,
775 1.44 tsutsui li->used);
776 1.44 tsutsui for (i = 0; i < 256; i++)
777 1.44 tsutsui ecb = li->queued[i];
778 1.44 tsutsui if (ecb != NULL) {
779 1.44 tsutsui db_printf("ecb %p tag %x\n",
780 1.44 tsutsui ecb, i);
781 1.12 eeh }
782 1.12 eeh }
783 1.12 eeh }
784 1.12 eeh }
785 1.12 eeh }
786 1.12 eeh #endif
787