Home | History | Annotate | Line # | Download | only in sbus
esp_sbus.c revision 1.19
      1 /*	$NetBSD: esp_sbus.c,v 1.19 2002/03/11 16:00:56 pk Exp $	*/
      2 
      3 /*-
      4  * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to The NetBSD Foundation
      8  * by Charles M. Hannum; Jason R. Thorpe of the Numerical Aerospace
      9  * Simulation Facility, NASA Ames Research Center; Paul Kranenburg.
     10  *
     11  * Redistribution and use in source and binary forms, with or without
     12  * modification, are permitted provided that the following conditions
     13  * are met:
     14  * 1. Redistributions of source code must retain the above copyright
     15  *    notice, this list of conditions and the following disclaimer.
     16  * 2. Redistributions in binary form must reproduce the above copyright
     17  *    notice, this list of conditions and the following disclaimer in the
     18  *    documentation and/or other materials provided with the distribution.
     19  * 3. All advertising materials mentioning features or use of this software
     20  *    must display the following acknowledgement:
     21  *	This product includes software developed by the NetBSD
     22  *	Foundation, Inc. and its contributors.
     23  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24  *    contributors may be used to endorse or promote products derived
     25  *    from this software without specific prior written permission.
     26  *
     27  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37  * POSSIBILITY OF SUCH DAMAGE.
     38  */
     39 
     40 #include <sys/cdefs.h>
     41 __KERNEL_RCSID(0, "$NetBSD: esp_sbus.c,v 1.19 2002/03/11 16:00:56 pk Exp $");
     42 
     43 #include <sys/param.h>
     44 #include <sys/systm.h>
     45 #include <sys/device.h>
     46 #include <sys/buf.h>
     47 #include <sys/malloc.h>
     48 
     49 #include <dev/scsipi/scsi_all.h>
     50 #include <dev/scsipi/scsipi_all.h>
     51 #include <dev/scsipi/scsiconf.h>
     52 #include <dev/scsipi/scsi_message.h>
     53 
     54 #include <machine/bus.h>
     55 #include <machine/intr.h>
     56 #include <machine/autoconf.h>
     57 
     58 #include <dev/ic/lsi64854reg.h>
     59 #include <dev/ic/lsi64854var.h>
     60 
     61 #include <dev/ic/ncr53c9xreg.h>
     62 #include <dev/ic/ncr53c9xvar.h>
     63 
     64 #include <dev/sbus/sbusvar.h>
     65 
     66 /* #define ESP_SBUS_DEBUG */
     67 
     68 struct esp_softc {
     69 	struct ncr53c9x_softc sc_ncr53c9x;	/* glue to MI code */
     70 	struct sbusdev	sc_sd;			/* sbus device */
     71 
     72 	bus_space_tag_t	sc_bustag;
     73 	bus_dma_tag_t	sc_dmatag;
     74 
     75 	bus_space_handle_t sc_reg;		/* the registers */
     76 	struct lsi64854_softc *sc_dma;		/* pointer to my dma */
     77 
     78 	int	sc_pri;				/* SBUS priority */
     79 };
     80 
     81 void	espattach_sbus	__P((struct device *, struct device *, void *));
     82 void	espattach_dma	__P((struct device *, struct device *, void *));
     83 int	espmatch_sbus	__P((struct device *, struct cfdata *, void *));
     84 
     85 
     86 /* Linkup to the rest of the kernel */
     87 struct cfattach esp_sbus_ca = {
     88 	sizeof(struct esp_softc), espmatch_sbus, espattach_sbus
     89 };
     90 struct cfattach esp_dma_ca = {
     91 	sizeof(struct esp_softc), espmatch_sbus, espattach_dma
     92 };
     93 
     94 /*
     95  * Functions and the switch for the MI code.
     96  */
     97 static u_char	esp_read_reg __P((struct ncr53c9x_softc *, int));
     98 static void	esp_write_reg __P((struct ncr53c9x_softc *, int, u_char));
     99 static u_char	esp_rdreg1 __P((struct ncr53c9x_softc *, int));
    100 static void	esp_wrreg1 __P((struct ncr53c9x_softc *, int, u_char));
    101 static int	esp_dma_isintr __P((struct ncr53c9x_softc *));
    102 static void	esp_dma_reset __P((struct ncr53c9x_softc *));
    103 static int	esp_dma_intr __P((struct ncr53c9x_softc *));
    104 static int	esp_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
    105 				    size_t *, int, size_t *));
    106 static void	esp_dma_go __P((struct ncr53c9x_softc *));
    107 static void	esp_dma_stop __P((struct ncr53c9x_softc *));
    108 static int	esp_dma_isactive __P((struct ncr53c9x_softc *));
    109 
    110 static struct ncr53c9x_glue esp_sbus_glue = {
    111 	esp_read_reg,
    112 	esp_write_reg,
    113 	esp_dma_isintr,
    114 	esp_dma_reset,
    115 	esp_dma_intr,
    116 	esp_dma_setup,
    117 	esp_dma_go,
    118 	esp_dma_stop,
    119 	esp_dma_isactive,
    120 	NULL,			/* gl_clear_latched_intr */
    121 };
    122 
    123 static struct ncr53c9x_glue esp_sbus_glue1 = {
    124 	esp_rdreg1,
    125 	esp_wrreg1,
    126 	esp_dma_isintr,
    127 	esp_dma_reset,
    128 	esp_dma_intr,
    129 	esp_dma_setup,
    130 	esp_dma_go,
    131 	esp_dma_stop,
    132 	esp_dma_isactive,
    133 	NULL,			/* gl_clear_latched_intr */
    134 };
    135 
    136 static void	espattach __P((struct esp_softc *, struct ncr53c9x_glue *));
    137 
    138 int
    139 espmatch_sbus(parent, cf, aux)
    140 	struct device *parent;
    141 	struct cfdata *cf;
    142 	void *aux;
    143 {
    144 	int rv;
    145 	struct sbus_attach_args *sa = aux;
    146 
    147 	if (strcmp("SUNW,fas", sa->sa_name) == 0)
    148 	        return 1;
    149 
    150 	rv = (strcmp(cf->cf_driver->cd_name, sa->sa_name) == 0 ||
    151 	    strcmp("ptscII", sa->sa_name) == 0);
    152 	return (rv);
    153 }
    154 
    155 void
    156 espattach_sbus(parent, self, aux)
    157 	struct device *parent, *self;
    158 	void *aux;
    159 {
    160 	struct esp_softc *esc = (void *)self;
    161 	struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
    162 	struct sbus_attach_args *sa = aux;
    163 	struct lsi64854_softc *lsc;
    164 	int burst, sbusburst;
    165 
    166 	esc->sc_bustag = sa->sa_bustag;
    167 	esc->sc_dmatag = sa->sa_dmatag;
    168 
    169 	sc->sc_id = PROM_getpropint(sa->sa_node, "initiator-id", 7);
    170 	sc->sc_freq = PROM_getpropint(sa->sa_node, "clock-frequency", -1);
    171 	if (sc->sc_freq < 0)
    172 		sc->sc_freq = ((struct sbus_softc *)
    173 		    sc->sc_dev.dv_parent)->sc_clockfreq;
    174 
    175 #ifdef ESP_SBUS_DEBUG
    176 	printf("%s: espattach_sbus: sc_id %d, freq %d\n",
    177 	       self->dv_xname, sc->sc_id, sc->sc_freq);
    178 #endif
    179 
    180 	if (strcmp("SUNW,fas", sa->sa_name) == 0) {
    181 
    182 		/*
    183 		 * fas has 2 register spaces: dma(lsi64854) and SCSI core (ncr53c9x)
    184 		 */
    185 		if (sa->sa_nreg != 2) {
    186 			printf("%s: %d register spaces\n", self->dv_xname, sa->sa_nreg);
    187 			return;
    188 		}
    189 
    190 		/*
    191 		 * allocate space for dma, in SUNW,fas there are no separate
    192 		 * dma device
    193 		 */
    194 		lsc = malloc(sizeof (struct lsi64854_softc), M_DEVBUF, M_NOWAIT);
    195 
    196 		if (lsc == NULL) {
    197 			printf("%s: out of memory (lsi64854_softc)\n",
    198 			       self->dv_xname);
    199 			return;
    200 		}
    201 		esc->sc_dma = lsc;
    202 
    203 		lsc->sc_bustag = sa->sa_bustag;
    204 		lsc->sc_dmatag = sa->sa_dmatag;
    205 
    206 		bcopy(sc->sc_dev.dv_xname, lsc->sc_dev.dv_xname,
    207 		      sizeof (lsc->sc_dev.dv_xname));
    208 
    209 		/* Map dma registers */
    210 		if (sbus_bus_map(sa->sa_bustag,
    211 		                 sa->sa_reg[0].sbr_slot,
    212 			         sa->sa_reg[0].sbr_offset,
    213 			         sa->sa_reg[0].sbr_size,
    214 			         BUS_SPACE_MAP_LINEAR, &lsc->sc_regs) != 0) {
    215 			printf("%s: cannot map dma registers\n", self->dv_xname);
    216 			return;
    217 		}
    218 
    219 		/*
    220 		 * XXX is this common(from bpp.c), the same in dma_sbus...etc.
    221 		 *
    222 		 * Get transfer burst size from PROM and plug it into the
    223 		 * controller registers. This is needed on the Sun4m; do
    224 		 * others need it too?
    225 		 */
    226 		sbusburst = ((struct sbus_softc *)parent)->sc_burst;
    227 		if (sbusburst == 0)
    228 			sbusburst = SBUS_BURST_32 - 1; /* 1->16 */
    229 
    230 		burst = PROM_getpropint(sa->sa_node, "burst-sizes", -1);
    231 
    232 #if ESP_SBUS_DEBUG
    233 		printf("espattach_sbus: burst 0x%x, sbus 0x%x\n",
    234 		    burst, sbusburst);
    235 #endif
    236 
    237 		if (burst == -1)
    238 			/* take SBus burst sizes */
    239 			burst = sbusburst;
    240 
    241 		/* Clamp at parent's burst sizes */
    242 		burst &= sbusburst;
    243 		lsc->sc_burst = (burst & SBUS_BURST_32) ? 32 :
    244 		    (burst & SBUS_BURST_16) ? 16 : 0;
    245 
    246 		lsc->sc_channel = L64854_CHANNEL_SCSI;
    247 		lsc->sc_client = sc;
    248 
    249 		lsi64854_attach(lsc);
    250 
    251 		/*
    252 		 * map SCSI core registers
    253 		 */
    254 		if (sbus_bus_map(sa->sa_bustag,
    255 				 sa->sa_reg[1].sbr_slot,
    256 				 sa->sa_reg[1].sbr_offset,
    257 				 sa->sa_reg[1].sbr_size,
    258 				 BUS_SPACE_MAP_LINEAR, &esc->sc_reg) != 0) {
    259 			printf("%s @ sbus: cannot map scsi core registers\n",
    260 			       self->dv_xname);
    261 			return;
    262 		}
    263 
    264 		if (sa->sa_nintr == 0) {
    265 			printf("\n%s: no interrupt property\n", self->dv_xname);
    266 			return;
    267 		}
    268 
    269 		esc->sc_pri = sa->sa_pri;
    270 
    271 		/* add me to the sbus structures */
    272 		esc->sc_sd.sd_reset = (void *) ncr53c9x_reset;
    273 		sbus_establish(&esc->sc_sd, &sc->sc_dev);
    274 
    275 		espattach(esc, &esp_sbus_glue);
    276 
    277 		return;
    278 	}
    279 
    280 	/*
    281 	 * Find the DMA by poking around the dma device structures
    282 	 *
    283 	 * What happens here is that if the dma driver has not been
    284 	 * configured, then this returns a NULL pointer. Then when the
    285 	 * dma actually gets configured, it does the opposing test, and
    286 	 * if the sc->sc_esp field in it's softc is NULL, then tries to
    287 	 * find the matching esp driver.
    288 	 */
    289 	esc->sc_dma = (struct lsi64854_softc *)
    290 				getdevunit("dma", sc->sc_dev.dv_unit);
    291 
    292 	/*
    293 	 * and a back pointer to us, for DMA
    294 	 */
    295 	if (esc->sc_dma)
    296 		esc->sc_dma->sc_client = sc;
    297 	else {
    298 		printf("\n");
    299 		panic("espattach: no dma found");
    300 	}
    301 
    302 	/*
    303 	 * The `ESC' DMA chip must be reset before we can access
    304 	 * the esp registers.
    305 	 */
    306 	if (esc->sc_dma->sc_rev == DMAREV_ESC)
    307 		DMA_RESET(esc->sc_dma);
    308 
    309 	/*
    310 	 * Map my registers in, if they aren't already in virtual
    311 	 * address space.
    312 	 */
    313 	if (sa->sa_npromvaddrs)
    314 		esc->sc_reg = (bus_space_handle_t)sa->sa_promvaddrs[0];
    315 	else {
    316 		if (sbus_bus_map(sa->sa_bustag,
    317 				 sa->sa_slot, sa->sa_offset, sa->sa_size,
    318 				 BUS_SPACE_MAP_LINEAR, &esc->sc_reg) != 0) {
    319 			printf("%s @ sbus: cannot map registers\n",
    320 				self->dv_xname);
    321 			return;
    322 		}
    323 	}
    324 
    325 	if (sa->sa_nintr == 0) {
    326 		/*
    327 		 * No interrupt properties: we quit; this might
    328 		 * happen on e.g. a Sparc X terminal.
    329 		 */
    330 		printf("\n%s: no interrupt property\n", self->dv_xname);
    331 		return;
    332 	}
    333 
    334 	esc->sc_pri = sa->sa_pri;
    335 
    336 	/* add me to the sbus structures */
    337 	esc->sc_sd.sd_reset = (void *) ncr53c9x_reset;
    338 	sbus_establish(&esc->sc_sd, &sc->sc_dev);
    339 
    340 	if (strcmp("ptscII", sa->sa_name) == 0) {
    341 		espattach(esc, &esp_sbus_glue1);
    342 	} else {
    343 		espattach(esc, &esp_sbus_glue);
    344 	}
    345 }
    346 
    347 void
    348 espattach_dma(parent, self, aux)
    349 	struct device *parent, *self;
    350 	void *aux;
    351 {
    352 	struct esp_softc *esc = (void *)self;
    353 	struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
    354 	struct sbus_attach_args *sa = aux;
    355 
    356 	if (strcmp("ptscII", sa->sa_name) == 0) {
    357 		return;
    358 	}
    359 
    360 	esc->sc_bustag = sa->sa_bustag;
    361 	esc->sc_dmatag = sa->sa_dmatag;
    362 
    363 	sc->sc_id = PROM_getpropint(sa->sa_node, "initiator-id", 7);
    364 	sc->sc_freq = PROM_getpropint(sa->sa_node, "clock-frequency", -1);
    365 
    366 	esc->sc_dma = (struct lsi64854_softc *)parent;
    367 	esc->sc_dma->sc_client = sc;
    368 
    369 	/*
    370 	 * Map my registers in, if they aren't already in virtual
    371 	 * address space.
    372 	 */
    373 	if (sa->sa_npromvaddrs)
    374 		esc->sc_reg = (bus_space_handle_t)sa->sa_promvaddrs[0];
    375 	else {
    376 		if (sbus_bus_map(sa->sa_bustag,
    377 				 sa->sa_slot, sa->sa_offset, sa->sa_size,
    378 				 BUS_SPACE_MAP_LINEAR, &esc->sc_reg) != 0) {
    379 			printf("%s @ dma: cannot map registers\n",
    380 				self->dv_xname);
    381 			return;
    382 		}
    383 	}
    384 
    385 	if (sa->sa_nintr == 0) {
    386 		/*
    387 		 * No interrupt properties: we quit; this might
    388 		 * happen on e.g. a Sparc X terminal.
    389 		 */
    390 		printf("\n%s: no interrupt property\n", self->dv_xname);
    391 		return;
    392 	}
    393 
    394 	esc->sc_pri = sa->sa_pri;
    395 
    396 	/* Assume SBus is grandparent */
    397 	esc->sc_sd.sd_reset = (void *) ncr53c9x_reset;
    398 	sbus_establish(&esc->sc_sd, parent);
    399 
    400 	espattach(esc, &esp_sbus_glue);
    401 }
    402 
    403 
    404 /*
    405  * Attach this instance, and then all the sub-devices
    406  */
    407 void
    408 espattach(esc, gluep)
    409 	struct esp_softc *esc;
    410 	struct ncr53c9x_glue *gluep;
    411 {
    412 	struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
    413 	void *icookie;
    414 	unsigned int uid = 0;
    415 
    416 	/*
    417 	 * Set up glue for MI code early; we use some of it here.
    418 	 */
    419 	sc->sc_glue = gluep;
    420 
    421 	/* gimme Mhz */
    422 	sc->sc_freq /= 1000000;
    423 
    424 	/*
    425 	 * XXX More of this should be in ncr53c9x_attach(), but
    426 	 * XXX should we really poke around the chip that much in
    427 	 * XXX the MI code?  Think about this more...
    428 	 */
    429 
    430 	/*
    431 	 * It is necessary to try to load the 2nd config register here,
    432 	 * to find out what rev the esp chip is, else the ncr53c9x_reset
    433 	 * will not set up the defaults correctly.
    434 	 */
    435 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    436 	sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_RPE;
    437 	sc->sc_cfg3 = NCRCFG3_CDB;
    438 	NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
    439 
    440 	if ((NCR_READ_REG(sc, NCR_CFG2) & ~NCRCFG2_RSVD) !=
    441 	    (NCRCFG2_SCSI2 | NCRCFG2_RPE)) {
    442 		sc->sc_rev = NCR_VARIANT_ESP100;
    443 	} else {
    444 		sc->sc_cfg2 = NCRCFG2_SCSI2;
    445 		NCR_WRITE_REG(sc, NCR_CFG2, sc->sc_cfg2);
    446 		sc->sc_cfg3 = 0;
    447 		NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    448 		sc->sc_cfg3 = (NCRCFG3_CDB | NCRCFG3_FCLK);
    449 		NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    450 		if (NCR_READ_REG(sc, NCR_CFG3) !=
    451 		    (NCRCFG3_CDB | NCRCFG3_FCLK)) {
    452 			sc->sc_rev = NCR_VARIANT_ESP100A;
    453 		} else {
    454 			/* NCRCFG2_FE enables > 64K transfers */
    455 			sc->sc_cfg2 |= NCRCFG2_FE;
    456 			sc->sc_cfg3 = 0;
    457 			NCR_WRITE_REG(sc, NCR_CFG3, sc->sc_cfg3);
    458 			sc->sc_rev = NCR_VARIANT_ESP200;
    459 
    460 			/* XXX spec says it's valid after power up or chip reset */
    461 			uid = NCR_READ_REG(sc, NCR_UID);
    462 			if (((uid & 0xf8) >> 3) == 0x0a) /* XXX */
    463 				sc->sc_rev = NCR_VARIANT_FAS366;
    464 		}
    465 	}
    466 
    467 #ifdef ESP_SBUS_DEBUG
    468 	printf("espattach: revision %d, uid 0x%x\n", sc->sc_rev, uid);
    469 #endif
    470 
    471 	/*
    472 	 * XXX minsync and maxxfer _should_ be set up in MI code,
    473 	 * XXX but it appears to have some dependency on what sort
    474 	 * XXX of DMA we're hooked up to, etc.
    475 	 */
    476 
    477 	/*
    478 	 * This is the value used to start sync negotiations
    479 	 * Note that the NCR register "SYNCTP" is programmed
    480 	 * in "clocks per byte", and has a minimum value of 4.
    481 	 * The SCSI period used in negotiation is one-fourth
    482 	 * of the time (in nanoseconds) needed to transfer one byte.
    483 	 * Since the chip's clock is given in MHz, we have the following
    484 	 * formula: 4 * period = (1000 / freq) * 4
    485 	 */
    486 	sc->sc_minsync = 1000 / sc->sc_freq;
    487 
    488 	/*
    489 	 * Alas, we must now modify the value a bit, because it's
    490 	 * only valid when can switch on FASTCLK and FASTSCSI bits
    491 	 * in config register 3...
    492 	 */
    493 	switch (sc->sc_rev) {
    494 	case NCR_VARIANT_ESP100:
    495 		sc->sc_maxxfer = 64 * 1024;
    496 		sc->sc_minsync = 0;	/* No synch on old chip? */
    497 		break;
    498 
    499 	case NCR_VARIANT_ESP100A:
    500 		sc->sc_maxxfer = 64 * 1024;
    501 		/* Min clocks/byte is 5 */
    502 		sc->sc_minsync = ncr53c9x_cpb2stp(sc, 5);
    503 		break;
    504 
    505 	case NCR_VARIANT_ESP200:
    506 	case NCR_VARIANT_FAS366:
    507 		sc->sc_maxxfer = 16 * 1024 * 1024;
    508 		/* XXX - do actually set FAST* bits */
    509 		break;
    510 	}
    511 
    512 	/* Establish interrupt channel */
    513 	icookie = bus_intr_establish(esc->sc_bustag, esc->sc_pri, IPL_BIO, 0,
    514 				     ncr53c9x_intr, sc);
    515 
    516 	/* register interrupt stats */
    517 	evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, NULL,
    518 	    sc->sc_dev.dv_xname, "intr");
    519 
    520 	/* Turn on target selection using the `dma' method */
    521 	if (sc->sc_rev != NCR_VARIANT_FAS366)
    522 		sc->sc_features |= NCR_F_DMASELECT;
    523 
    524 	/* Do the common parts of attachment. */
    525 	sc->sc_adapter.adapt_minphys = minphys;
    526 	sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
    527 	ncr53c9x_attach(sc);
    528 
    529 }
    530 
    531 /*
    532  * Glue functions.
    533  */
    534 
    535 #ifdef ESP_SBUS_DEBUG
    536 int esp_sbus_debug = 0;
    537 
    538 static struct {
    539 	char *r_name;
    540 	int   r_flag;
    541 } esp__read_regnames [] = {
    542 	{ "TCL", 0},			/* 0/00 */
    543 	{ "TCM", 0},			/* 1/04 */
    544 	{ "FIFO", 0},			/* 2/08 */
    545 	{ "CMD", 0},			/* 3/0c */
    546 	{ "STAT", 0},			/* 4/10 */
    547 	{ "INTR", 0},			/* 5/14 */
    548 	{ "STEP", 0},			/* 6/18 */
    549 	{ "FFLAGS", 1},			/* 7/1c */
    550 	{ "CFG1", 1},			/* 8/20 */
    551 	{ "STAT2", 0},			/* 9/24 */
    552 	{ "CFG4", 1},			/* a/28 */
    553 	{ "CFG2", 1},			/* b/2c */
    554 	{ "CFG3", 1},			/* c/30 */
    555 	{ "-none", 1},			/* d/34 */
    556 	{ "TCH", 1},			/* e/38 */
    557 	{ "TCX", 1},			/* f/3c */
    558 };
    559 
    560 static struct {
    561 	char *r_name;
    562 	int   r_flag;
    563 } esp__write_regnames[] = {
    564 	{ "TCL", 1},			/* 0/00 */
    565 	{ "TCM", 1},			/* 1/04 */
    566 	{ "FIFO", 0},			/* 2/08 */
    567 	{ "CMD", 0},			/* 3/0c */
    568 	{ "SELID", 1},			/* 4/10 */
    569 	{ "TIMEOUT", 1},		/* 5/14 */
    570 	{ "SYNCTP", 1},			/* 6/18 */
    571 	{ "SYNCOFF", 1},		/* 7/1c */
    572 	{ "CFG1", 1},			/* 8/20 */
    573 	{ "CCF", 1},			/* 9/24 */
    574 	{ "TEST", 1},			/* a/28 */
    575 	{ "CFG2", 1},			/* b/2c */
    576 	{ "CFG3", 1},			/* c/30 */
    577 	{ "-none", 1},			/* d/34 */
    578 	{ "TCH", 1},			/* e/38 */
    579 	{ "TCX", 1},			/* f/3c */
    580 };
    581 #endif
    582 
    583 u_char
    584 esp_read_reg(sc, reg)
    585 	struct ncr53c9x_softc *sc;
    586 	int reg;
    587 {
    588 	struct esp_softc *esc = (struct esp_softc *)sc;
    589 	u_char v;
    590 
    591 	v = bus_space_read_1(esc->sc_bustag, esc->sc_reg, reg * 4);
    592 #ifdef ESP_SBUS_DEBUG
    593 	if (esp_sbus_debug && (reg < 0x10) && esp__read_regnames[reg].r_flag)
    594 		printf("RD:%x <%s> %x\n", reg * 4,
    595 		    ((unsigned)reg < 0x10) ? esp__read_regnames[reg].r_name : "<***>", v);
    596 #endif
    597 	return v;
    598 }
    599 
    600 void
    601 esp_write_reg(sc, reg, v)
    602 	struct ncr53c9x_softc *sc;
    603 	int reg;
    604 	u_char v;
    605 {
    606 	struct esp_softc *esc = (struct esp_softc *)sc;
    607 
    608 #ifdef ESP_SBUS_DEBUG
    609 	if (esp_sbus_debug && (reg < 0x10) && esp__write_regnames[reg].r_flag)
    610 		printf("WR:%x <%s> %x\n", reg * 4,
    611 		    ((unsigned)reg < 0x10) ? esp__write_regnames[reg].r_name : "<***>", v);
    612 #endif
    613 	bus_space_write_1(esc->sc_bustag, esc->sc_reg, reg * 4, v);
    614 }
    615 
    616 u_char
    617 esp_rdreg1(sc, reg)
    618 	struct ncr53c9x_softc *sc;
    619 	int reg;
    620 {
    621 	struct esp_softc *esc = (struct esp_softc *)sc;
    622 
    623 	return (bus_space_read_1(esc->sc_bustag, esc->sc_reg, reg));
    624 }
    625 
    626 void
    627 esp_wrreg1(sc, reg, v)
    628 	struct ncr53c9x_softc *sc;
    629 	int reg;
    630 	u_char v;
    631 {
    632 	struct esp_softc *esc = (struct esp_softc *)sc;
    633 
    634 	bus_space_write_1(esc->sc_bustag, esc->sc_reg, reg, v);
    635 }
    636 
    637 int
    638 esp_dma_isintr(sc)
    639 	struct ncr53c9x_softc *sc;
    640 {
    641 	struct esp_softc *esc = (struct esp_softc *)sc;
    642 
    643 	return (DMA_ISINTR(esc->sc_dma));
    644 }
    645 
    646 void
    647 esp_dma_reset(sc)
    648 	struct ncr53c9x_softc *sc;
    649 {
    650 	struct esp_softc *esc = (struct esp_softc *)sc;
    651 
    652 	DMA_RESET(esc->sc_dma);
    653 }
    654 
    655 int
    656 esp_dma_intr(sc)
    657 	struct ncr53c9x_softc *sc;
    658 {
    659 	struct esp_softc *esc = (struct esp_softc *)sc;
    660 
    661 	return (DMA_INTR(esc->sc_dma));
    662 }
    663 
    664 int
    665 esp_dma_setup(sc, addr, len, datain, dmasize)
    666 	struct ncr53c9x_softc *sc;
    667 	caddr_t *addr;
    668 	size_t *len;
    669 	int datain;
    670 	size_t *dmasize;
    671 {
    672 	struct esp_softc *esc = (struct esp_softc *)sc;
    673 
    674 	return (DMA_SETUP(esc->sc_dma, addr, len, datain, dmasize));
    675 }
    676 
    677 void
    678 esp_dma_go(sc)
    679 	struct ncr53c9x_softc *sc;
    680 {
    681 	struct esp_softc *esc = (struct esp_softc *)sc;
    682 
    683 	DMA_GO(esc->sc_dma);
    684 }
    685 
    686 void
    687 esp_dma_stop(sc)
    688 	struct ncr53c9x_softc *sc;
    689 {
    690 	struct esp_softc *esc = (struct esp_softc *)sc;
    691 	u_int32_t csr;
    692 
    693 	csr = L64854_GCSR(esc->sc_dma);
    694 	csr &= ~D_EN_DMA;
    695 	L64854_SCSR(esc->sc_dma, csr);
    696 }
    697 
    698 int
    699 esp_dma_isactive(sc)
    700 	struct ncr53c9x_softc *sc;
    701 {
    702 	struct esp_softc *esc = (struct esp_softc *)sc;
    703 
    704 	return (DMA_ISACTIVE(esc->sc_dma));
    705 }
    706 
    707 #include "opt_ddb.h"
    708 #ifdef DDB
    709 #include <machine/db_machdep.h>
    710 #include <ddb/db_output.h>
    711 
    712 void db_esp __P((db_expr_t, int, db_expr_t, char*));
    713 
    714 void
    715 db_esp(addr, have_addr, count, modif)
    716 	db_expr_t addr;
    717 	int have_addr;
    718 	db_expr_t count;
    719 	char *modif;
    720 {
    721 	struct ncr53c9x_softc *sc;
    722 	struct ncr53c9x_ecb *ecb;
    723 	struct ncr53c9x_linfo *li;
    724 	int u, t, i;
    725 
    726 	for (u=0; u<10; u++) {
    727 		sc = (struct ncr53c9x_softc *)
    728 			getdevunit("esp", u);
    729 		if (!sc) continue;
    730 
    731 		db_printf("esp%d: nexus %p phase %x prev %x dp %p dleft %lx ify %x\n",
    732 			  u, sc->sc_nexus, sc->sc_phase, sc->sc_prevphase,
    733 			  sc->sc_dp, sc->sc_dleft, sc->sc_msgify);
    734 		db_printf("\tmsgout %x msgpriq %x msgin %x:%x:%x:%x:%x\n",
    735 			  sc->sc_msgout, sc->sc_msgpriq, sc->sc_imess[0],
    736 			  sc->sc_imess[1], sc->sc_imess[2], sc->sc_imess[3],
    737 			  sc->sc_imess[0]);
    738 		db_printf("ready: ");
    739 		for (ecb = sc->ready_list.tqh_first; ecb; ecb = ecb->chain.tqe_next) {
    740 			db_printf("ecb %p ", ecb);
    741 			if (ecb == ecb->chain.tqe_next) {
    742 				db_printf("\nWARNING: tailq loop on ecb %p", ecb);
    743 				break;
    744 			}
    745 		}
    746 		db_printf("\n");
    747 
    748 		for (t=0; t<NCR_NTARG; t++) {
    749 			LIST_FOREACH(li, &sc->sc_tinfo[t].luns, link) {
    750 				db_printf("t%d lun %d untagged %p busy %d used %x\n",
    751 					  t, (int)li->lun, li->untagged, li->busy,
    752 					  li->used);
    753 				for (i=0; i<256; i++)
    754 					if ((ecb = li->queued[i])) {
    755 						db_printf("ecb %p tag %x\n", ecb, i);
    756 					}
    757 			}
    758 		}
    759 	}
    760 }
    761 #endif
    762 
    763