magma.c revision 1.6.2.1 1 1.6.2.1 minoura /* $NetBSD: magma.c,v 1.6.2.1 2000/06/22 17:08:07 minoura Exp $ */
2 1.1 pk /*
3 1.1 pk * magma.c
4 1.1 pk *
5 1.1 pk * Copyright (c) 1998 Iain Hibbert
6 1.1 pk * All rights reserved.
7 1.1 pk *
8 1.1 pk * Redistribution and use in source and binary forms, with or without
9 1.1 pk * modification, are permitted provided that the following conditions
10 1.1 pk * are met:
11 1.1 pk * 1. Redistributions of source code must retain the above copyright
12 1.1 pk * notice, this list of conditions and the following disclaimer.
13 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer in the
15 1.1 pk * documentation and/or other materials provided with the distribution.
16 1.1 pk * 3. All advertising materials mentioning features or use of this software
17 1.1 pk * must display the following acknowledgement:
18 1.1 pk * This product includes software developed by Iain Hibbert
19 1.1 pk * 4. The name of the author may not be used to endorse or promote products
20 1.1 pk * derived from this software without specific prior written permission.
21 1.1 pk *
22 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 pk * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 pk * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 pk * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 pk * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 pk * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 pk * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 pk * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 pk * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 pk * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 pk *
33 1.2 pk */
34 1.2 pk #if 0
35 1.1 pk #define MAGMA_DEBUG
36 1.2 pk #endif
37 1.1 pk
38 1.1 pk /*
39 1.1 pk * Driver for Magma SBus Serial/Parallel cards using the Cirrus Logic
40 1.1 pk * CD1400 & CD1190 chips
41 1.1 pk */
42 1.1 pk
43 1.1 pk #include "magma.h"
44 1.1 pk #if NMAGMA > 0
45 1.1 pk
46 1.1 pk #include <sys/param.h>
47 1.1 pk #include <sys/systm.h>
48 1.1 pk #include <sys/proc.h>
49 1.1 pk #include <sys/device.h>
50 1.1 pk #include <sys/file.h>
51 1.1 pk #include <sys/ioctl.h>
52 1.1 pk #include <sys/malloc.h>
53 1.1 pk #include <sys/tty.h>
54 1.1 pk #include <sys/time.h>
55 1.1 pk #include <sys/kernel.h>
56 1.1 pk #include <sys/syslog.h>
57 1.1 pk #include <sys/conf.h>
58 1.1 pk #include <sys/errno.h>
59 1.1 pk
60 1.4 pk #include <machine/conf.h>
61 1.1 pk #include <machine/bus.h>
62 1.4 pk #include <machine/autoconf.h>
63 1.4 pk #include <dev/sbus/sbusvar.h>
64 1.1 pk
65 1.1 pk #include <dev/ic/cd1400reg.h>
66 1.1 pk #include <dev/ic/cd1190reg.h>
67 1.1 pk
68 1.4 pk #include <dev/sbus/mbppio.h>
69 1.4 pk #include <dev/sbus/magmareg.h>
70 1.1 pk
71 1.1 pk /*
72 1.1 pk * Select tty soft interrupt bit based on TTY ipl. (stole from zs.c)
73 1.1 pk */
74 1.1 pk #if PIL_TTY == 1
75 1.1 pk # define IE_MSOFT IE_L1
76 1.1 pk #elif PIL_TTY == 4
77 1.1 pk # define IE_MSOFT IE_L4
78 1.1 pk #elif PIL_TTY == 6
79 1.1 pk # define IE_MSOFT IE_L6
80 1.1 pk #else
81 1.1 pk # error "no suitable software interrupt bit"
82 1.1 pk #endif
83 1.1 pk
84 1.1 pk /* supported cards
85 1.1 pk *
86 1.1 pk * The table below lists the cards that this driver is likely to
87 1.1 pk * be able to support.
88 1.1 pk *
89 1.1 pk * Cards with parallel ports: except for the LC2+1Sp, they all use
90 1.1 pk * the CD1190 chip which I know nothing about. I've tried to leave
91 1.1 pk * hooks for it so it shouldn't be too hard to add support later.
92 1.1 pk * (I think somebody is working on this separately)
93 1.1 pk *
94 1.1 pk * Thanks to Bruce at Magma for telling me the hardware offsets.
95 1.1 pk */
96 1.1 pk static struct magma_board_info supported_cards[] = {
97 1.1 pk {
98 1.1 pk "MAGMA,4_Sp", "Magma 4 Sp", 4, 0,
99 1.1 pk 1, 0xa000, 0xc000, 0xe000, { 0x8000, 0, 0, 0 },
100 1.1 pk 0, { 0, 0 }
101 1.1 pk },
102 1.1 pk {
103 1.1 pk "MAGMA,8_Sp", "Magma 8 Sp", 8, 0,
104 1.1 pk 2, 0xa000, 0xc000, 0xe000, { 0x4000, 0x6000, 0, 0 },
105 1.1 pk 0, { 0, 0 }
106 1.1 pk },
107 1.1 pk {
108 1.1 pk "MAGMA,_8HS_Sp", "Magma Fast 8 Sp", 8, 0,
109 1.1 pk 2, 0x2000, 0x4000, 0x6000, { 0x8000, 0xa000, 0, 0 },
110 1.1 pk 0, { 0, 0 }
111 1.1 pk },
112 1.1 pk {
113 1.1 pk "MAGMA,_8SP_422", "Magma 8 Sp - 422", 8, 0,
114 1.1 pk 2, 0x2000, 0x4000, 0x6000, { 0x8000, 0xa000, 0, 0 },
115 1.1 pk 0, { 0, 0 }
116 1.1 pk },
117 1.1 pk {
118 1.1 pk "MAGMA,12_Sp", "Magma 12 Sp", 12, 0,
119 1.1 pk 3, 0xa000, 0xc000, 0xe000, { 0x2000, 0x4000, 0x6000, 0 },
120 1.1 pk 0, { 0, 0 }
121 1.1 pk },
122 1.1 pk {
123 1.1 pk "MAGMA,16_Sp", "Magma 16 Sp", 16, 0,
124 1.1 pk 4, 0xd000, 0xe000, 0xf000, { 0x8000, 0x9000, 0xa000, 0xb000 },
125 1.1 pk 0, { 0, 0 }
126 1.1 pk },
127 1.1 pk {
128 1.1 pk "MAGMA,16_Sp_2", "Magma 16 Sp", 16, 0,
129 1.1 pk 4, 0x2000, 0x4000, 0x6000, { 0x8000, 0xa000, 0xc000, 0xe000 },
130 1.1 pk 0, { 0, 0 }
131 1.1 pk },
132 1.1 pk {
133 1.1 pk "MAGMA,16HS_Sp", "Magma Fast 16 Sp", 16, 0,
134 1.1 pk 4, 0x2000, 0x4000, 0x6000, { 0x8000, 0xa000, 0xc000, 0xe000 },
135 1.1 pk 0, { 0, 0 }
136 1.1 pk },
137 1.1 pk {
138 1.1 pk "MAGMA,21_Sp", "Magma LC 2+1 Sp", 2, 1,
139 1.1 pk 1, 0xa000, 0xc000, 0xe000, { 0x8000, 0, 0, 0 },
140 1.1 pk 0, { 0, 0 }
141 1.1 pk },
142 1.1 pk {
143 1.1 pk "MAGMA,21HS_Sp", "Magma 2+1 Sp", 2, 1,
144 1.1 pk 1, 0xa000, 0xc000, 0xe000, { 0x4000, 0, 0, 0 },
145 1.1 pk 1, { 0x6000, 0 }
146 1.1 pk },
147 1.1 pk {
148 1.1 pk "MAGMA,41_Sp", "Magma 4+1 Sp", 4, 1,
149 1.1 pk 1, 0xa000, 0xc000, 0xe000, { 0x4000, 0, 0, 0 },
150 1.1 pk 1, { 0x6000, 0 }
151 1.1 pk },
152 1.1 pk {
153 1.1 pk "MAGMA,82_Sp", "Magma 8+2 Sp", 8, 2,
154 1.1 pk 2, 0xd000, 0xe000, 0xf000, { 0x8000, 0x9000, 0, 0 },
155 1.1 pk 2, { 0xa000, 0xb000 }
156 1.1 pk },
157 1.1 pk {
158 1.1 pk "MAGMA,P1_Sp", "Magma P1 Sp", 0, 1,
159 1.1 pk 0, 0, 0, 0, { 0, 0, 0, 0 },
160 1.1 pk 1, { 0x8000, 0 }
161 1.1 pk },
162 1.1 pk {
163 1.1 pk "MAGMA,P2_Sp", "Magma P2 Sp", 0, 2,
164 1.1 pk 0, 0, 0, 0, { 0, 0, 0, 0 },
165 1.1 pk 2, { 0x4000, 0x8000 }
166 1.1 pk },
167 1.1 pk {
168 1.1 pk NULL, NULL, 0, 0,
169 1.1 pk 0, 0, 0, 0, { 0, 0, 0, 0 },
170 1.1 pk 0, { 0, 0 }
171 1.1 pk }
172 1.1 pk };
173 1.1 pk
174 1.1 pk /************************************************************************
175 1.1 pk *
176 1.1 pk * Autoconfig Stuff
177 1.1 pk */
178 1.1 pk
179 1.1 pk struct cfattach magma_ca = {
180 1.1 pk sizeof(struct magma_softc), magma_match, magma_attach
181 1.1 pk };
182 1.1 pk
183 1.1 pk struct cfattach mtty_ca = {
184 1.1 pk sizeof(struct mtty_softc), mtty_match, mtty_attach
185 1.1 pk };
186 1.1 pk
187 1.1 pk struct cfattach mbpp_ca = {
188 1.1 pk sizeof(struct mbpp_softc), mbpp_match, mbpp_attach
189 1.1 pk };
190 1.1 pk
191 1.1 pk extern struct cfdriver mtty_cd;
192 1.1 pk extern struct cfdriver mbpp_cd;
193 1.1 pk
194 1.1 pk /************************************************************************
195 1.1 pk *
196 1.1 pk * CD1400 Routines
197 1.1 pk *
198 1.1 pk * cd1400_compute_baud calculate COR/BPR register values
199 1.1 pk * cd1400_write_ccr write a value to CD1400 ccr
200 1.1 pk * cd1400_read_reg read from a CD1400 register
201 1.1 pk * cd1400_write_reg write to a CD1400 register
202 1.1 pk * cd1400_enable_transmitter enable transmitting on CD1400 channel
203 1.1 pk */
204 1.1 pk
205 1.1 pk /*
206 1.1 pk * compute the bpr/cor pair for any baud rate
207 1.1 pk * returns 0 for success, 1 for failure
208 1.1 pk */
209 1.1 pk int
210 1.1 pk cd1400_compute_baud(speed, clock, cor, bpr)
211 1.1 pk speed_t speed;
212 1.1 pk int clock;
213 1.1 pk int *cor, *bpr;
214 1.1 pk {
215 1.1 pk int c, co, br;
216 1.1 pk
217 1.1 pk if( speed < 50 || speed > 150000 )
218 1.1 pk return(1);
219 1.1 pk
220 1.1 pk for( c = 0, co = 8 ; co <= 2048 ; co <<= 2, c++ ) {
221 1.1 pk br = ((clock * 1000000) + (co * speed) / 2) / (co * speed);
222 1.1 pk if( br < 0x100 ) {
223 1.1 pk *bpr = br;
224 1.1 pk *cor = c;
225 1.1 pk return(0);
226 1.1 pk }
227 1.1 pk }
228 1.1 pk
229 1.1 pk return(1);
230 1.1 pk }
231 1.1 pk
232 1.1 pk /*
233 1.1 pk * Write a CD1400 channel command, should have a timeout?
234 1.1 pk */
235 1.1 pk __inline void
236 1.1 pk cd1400_write_ccr(cd, cmd)
237 1.1 pk struct cd1400 *cd;
238 1.1 pk u_char cmd;
239 1.1 pk {
240 1.1 pk while( cd1400_read_reg(cd, CD1400_CCR) )
241 1.1 pk ;
242 1.1 pk
243 1.1 pk cd1400_write_reg(cd, CD1400_CCR, cmd);
244 1.1 pk }
245 1.1 pk
246 1.1 pk /*
247 1.1 pk * read a value from a cd1400 register
248 1.1 pk */
249 1.1 pk __inline u_char
250 1.1 pk cd1400_read_reg(cd, reg)
251 1.1 pk struct cd1400 *cd;
252 1.1 pk int reg;
253 1.1 pk {
254 1.1 pk return(cd->cd_reg[reg]);
255 1.1 pk }
256 1.1 pk
257 1.1 pk /*
258 1.1 pk * write a value to a cd1400 register
259 1.1 pk */
260 1.1 pk __inline void
261 1.1 pk cd1400_write_reg(cd, reg, value)
262 1.1 pk struct cd1400 *cd;
263 1.1 pk int reg;
264 1.1 pk u_char value;
265 1.1 pk {
266 1.1 pk cd->cd_reg[reg] = value;
267 1.1 pk }
268 1.1 pk
269 1.1 pk /*
270 1.1 pk * enable transmit service requests for cd1400 channel
271 1.1 pk */
272 1.1 pk void
273 1.1 pk cd1400_enable_transmitter(cd, channel)
274 1.1 pk struct cd1400 *cd;
275 1.1 pk int channel;
276 1.1 pk {
277 1.1 pk int s, srer;
278 1.1 pk
279 1.1 pk s = spltty();
280 1.1 pk cd1400_write_reg(cd, CD1400_CAR, channel);
281 1.1 pk srer = cd1400_read_reg(cd, CD1400_SRER);
282 1.1 pk SET(srer, CD1400_SRER_TXRDY);
283 1.1 pk cd1400_write_reg(cd, CD1400_SRER, srer);
284 1.1 pk splx(s);
285 1.1 pk }
286 1.1 pk
287 1.1 pk /************************************************************************
288 1.1 pk *
289 1.1 pk * CD1190 Routines
290 1.1 pk */
291 1.1 pk
292 1.1 pk /* well, there are none yet */
293 1.1 pk
294 1.1 pk /************************************************************************
295 1.1 pk *
296 1.1 pk * Magma Routines
297 1.1 pk *
298 1.1 pk * magma_match reports if we have a magma board available
299 1.1 pk * magma_attach attaches magma boards to the sbus
300 1.1 pk * magma_hard hardware level interrupt routine
301 1.1 pk * magma_soft software level interrupt routine
302 1.1 pk */
303 1.1 pk
304 1.1 pk int
305 1.1 pk magma_match(parent, cf, aux)
306 1.1 pk struct device *parent;
307 1.1 pk struct cfdata *cf;
308 1.1 pk void *aux;
309 1.1 pk {
310 1.1 pk struct sbus_attach_args *sa = aux;
311 1.1 pk
312 1.1 pk /* is it a magma Sp card? */
313 1.1 pk if( strcmp(sa->sa_name, "MAGMA_Sp") != 0 )
314 1.1 pk return(0);
315 1.1 pk
316 1.3 pk dprintf(("magma: matched `%s'\n", sa->sa_name));
317 1.3 pk dprintf(("magma: magma_prom `%s'\n",
318 1.3 pk getpropstring(sa->sa_node, "magma_prom")));
319 1.3 pk dprintf(("magma: intlevels `%s'\n",
320 1.3 pk getpropstring(sa->sa_node, "intlevels")));
321 1.3 pk dprintf(("magma: chiprev `%s'\n",
322 1.3 pk getpropstring(sa->sa_node, "chiprev")));
323 1.3 pk dprintf(("magma: clock `%s'\n",
324 1.3 pk getpropstring(sa->sa_node, "clock")));
325 1.1 pk
326 1.1 pk return (1);
327 1.1 pk }
328 1.1 pk
329 1.1 pk void
330 1.1 pk magma_attach(parent, self, aux)
331 1.1 pk struct device *parent;
332 1.1 pk struct device *self;
333 1.1 pk void *aux;
334 1.1 pk {
335 1.1 pk struct sbus_attach_args *sa = aux;
336 1.1 pk struct magma_softc *sc = (struct magma_softc *)self;
337 1.1 pk struct magma_board_info *card = supported_cards;
338 1.1 pk bus_space_handle_t bh;
339 1.1 pk char *magma_prom;
340 1.1 pk int node, chip;
341 1.1 pk
342 1.1 pk node = sa->sa_node;
343 1.1 pk magma_prom = getpropstring(node, "magma_prom");
344 1.1 pk
345 1.1 pk /* find the card type */
346 1.1 pk while (card->mb_name && strcmp(magma_prom, card->mb_name) != 0)
347 1.1 pk card++;
348 1.1 pk
349 1.2 pk dprintf((" addr %p", sc));
350 1.1 pk printf(" softpri %d:", PIL_TTY);
351 1.1 pk
352 1.1 pk if( card->mb_name == NULL ) {
353 1.1 pk printf(" %s (unsupported)\n", magma_prom);
354 1.1 pk return;
355 1.1 pk }
356 1.1 pk
357 1.1 pk printf(" %s\n", card->mb_realname);
358 1.1 pk
359 1.1 pk sc->ms_board = card;
360 1.1 pk sc->ms_ncd1400 = card->mb_ncd1400;
361 1.1 pk sc->ms_ncd1190 = card->mb_ncd1190;
362 1.1 pk
363 1.1 pk if (sbus_bus_map(sa->sa_bustag,
364 1.1 pk sa->sa_slot,
365 1.1 pk sa->sa_offset,
366 1.1 pk sa->sa_size,
367 1.1 pk BUS_SPACE_MAP_LINEAR,
368 1.1 pk 0, &bh) != 0) {
369 1.1 pk printf("%s @ sbus: cannot map registers\n", self->dv_xname);
370 1.1 pk return;
371 1.1 pk }
372 1.1 pk
373 1.1 pk /* the SVCACK* lines are daisychained */
374 1.1 pk sc->ms_svcackr = (caddr_t)bh + card->mb_svcackr;
375 1.1 pk sc->ms_svcackt = (caddr_t)bh + card->mb_svcackt;
376 1.1 pk sc->ms_svcackm = (caddr_t)bh + card->mb_svcackm;
377 1.1 pk
378 1.1 pk /* init the cd1400 chips */
379 1.1 pk for( chip = 0 ; chip < card->mb_ncd1400 ; chip++ ) {
380 1.1 pk struct cd1400 *cd = &sc->ms_cd1400[chip];
381 1.1 pk
382 1.1 pk cd->cd_reg = (caddr_t)bh + card->mb_cd1400[chip];
383 1.1 pk
384 1.1 pk /* XXX getpropstring(node, "clock") */
385 1.1 pk cd->cd_clock = 25;
386 1.1 pk
387 1.1 pk /* getpropstring(node, "chiprev"); */
388 1.1 pk /* seemingly the Magma drivers just ignore the propstring */
389 1.1 pk cd->cd_chiprev = cd1400_read_reg(cd, CD1400_GFRCR);
390 1.1 pk
391 1.2 pk dprintf(("%s attach CD1400 %d addr %p rev %x clock %dMhz\n",
392 1.1 pk sc->ms_dev.dv_xname, chip,
393 1.1 pk cd->cd_reg, cd->cd_chiprev, cd->cd_clock));
394 1.1 pk
395 1.1 pk /* clear GFRCR */
396 1.1 pk cd1400_write_reg(cd, CD1400_GFRCR, 0x00);
397 1.1 pk
398 1.1 pk /* reset whole chip */
399 1.1 pk cd1400_write_ccr(cd, CD1400_CCR_CMDRESET | CD1400_CCR_FULLRESET);
400 1.1 pk
401 1.1 pk /* wait for revision code to be restored */
402 1.1 pk while( cd1400_read_reg(cd, CD1400_GFRCR) != cd->cd_chiprev )
403 1.1 pk ;
404 1.1 pk
405 1.1 pk /* set the Prescaler Period Register to tick at 1ms */
406 1.1 pk cd1400_write_reg(cd, CD1400_PPR,
407 1.1 pk ((cd->cd_clock * 1000000 / CD1400_PPR_PRESCALER + 500) / 1000));
408 1.1 pk
409 1.1 pk /* The LC2+1Sp card is the only card that doesn't have
410 1.1 pk * a CD1190 for the parallel port, but uses channel 0 of
411 1.1 pk * the CD1400, so we make a note of it for later and set up
412 1.1 pk * the CD1400 for parallel mode operation.
413 1.1 pk */
414 1.1 pk if( card->mb_npar && card->mb_ncd1190 == 0 ) {
415 1.1 pk cd1400_write_reg(cd, CD1400_GCR, CD1400_GCR_PARALLEL);
416 1.1 pk cd->cd_parmode = 1;
417 1.1 pk }
418 1.1 pk }
419 1.1 pk
420 1.1 pk /* init the cd1190 chips */
421 1.1 pk for( chip = 0 ; chip < card->mb_ncd1190 ; chip++ ) {
422 1.1 pk struct cd1190 *cd = &sc->ms_cd1190[chip];
423 1.1 pk
424 1.1 pk cd->cd_reg = (caddr_t)bh + card->mb_cd1190[chip];
425 1.2 pk dprintf(("%s attach CD1190 %d addr %p (failed)\n",
426 1.1 pk self->dv_xname, chip, cd->cd_reg));
427 1.1 pk /* XXX don't know anything about these chips yet */
428 1.1 pk }
429 1.1 pk
430 1.1 pk sbus_establish(&sc->ms_sd, &sc->ms_dev);
431 1.1 pk
432 1.1 pk /* configure the children */
433 1.1 pk (void)config_found(self, mtty_match, NULL);
434 1.1 pk (void)config_found(self, mbpp_match, NULL);
435 1.1 pk
436 1.1 pk /*
437 1.1 pk * Establish the interrupt handlers.
438 1.1 pk */
439 1.5 pk if (sa->sa_nintr == 0)
440 1.5 pk return; /* No interrupts to service!? */
441 1.5 pk
442 1.1 pk (void)bus_intr_establish(sa->sa_bustag, sa->sa_pri, 0, magma_hard, sc);
443 1.1 pk (void)bus_intr_establish(sa->sa_bustag, PIL_TTY,
444 1.1 pk BUS_INTR_ESTABLISH_SOFTINTR,
445 1.1 pk magma_soft, sc);
446 1.6.2.1 minoura evcnt_attach_dynamic(&sc->ms_intrcnt, EVCNT_TYPE_INTR, NULL,
447 1.6.2.1 minoura sc->ms_dev.dv_xname, "intr");
448 1.1 pk }
449 1.1 pk
450 1.1 pk /*
451 1.1 pk * hard interrupt routine
452 1.1 pk *
453 1.1 pk * returns 1 if it handled it, otherwise 0
454 1.1 pk *
455 1.1 pk * runs at interrupt priority
456 1.1 pk */
457 1.1 pk int
458 1.1 pk magma_hard(arg)
459 1.1 pk void *arg;
460 1.1 pk {
461 1.1 pk struct magma_softc *sc = arg;
462 1.1 pk struct cd1400 *cd;
463 1.1 pk int chip, status = 0;
464 1.1 pk int serviced = 0;
465 1.1 pk int needsoftint = 0;
466 1.1 pk
467 1.1 pk /*
468 1.1 pk * check status of all the CD1400 chips
469 1.1 pk */
470 1.1 pk for( chip = 0 ; chip < sc->ms_ncd1400 ; chip++ )
471 1.1 pk status |= cd1400_read_reg(&sc->ms_cd1400[chip], CD1400_SVRR);
472 1.1 pk
473 1.1 pk if( ISSET(status, CD1400_SVRR_RXRDY) ) {
474 1.1 pk u_char rivr = *sc->ms_svcackr; /* enter rx service context */
475 1.1 pk int port = rivr >> 4;
476 1.1 pk
477 1.1 pk if( rivr & (1<<3) ) { /* parallel port */
478 1.3 pk struct mbpp_port *mbpp;
479 1.3 pk int n_chars;
480 1.1 pk
481 1.3 pk mbpp = &sc->ms_mbpp->ms_port[port];
482 1.1 pk cd = mbpp->mp_cd1400;
483 1.3 pk
484 1.3 pk /* don't think we have to handle exceptions */
485 1.3 pk n_chars = cd1400_read_reg(cd, CD1400_RDCR);
486 1.3 pk while (n_chars--) {
487 1.3 pk if( mbpp->mp_cnt == 0 ) {
488 1.3 pk SET(mbpp->mp_flags, MBPPF_WAKEUP);
489 1.3 pk needsoftint = 1;
490 1.3 pk break;
491 1.3 pk }
492 1.3 pk *mbpp->mp_ptr = cd1400_read_reg(cd,CD1400_RDSR);
493 1.3 pk mbpp->mp_ptr++;
494 1.3 pk mbpp->mp_cnt--;
495 1.3 pk }
496 1.1 pk } else { /* serial port */
497 1.1 pk struct mtty_port *mtty;
498 1.1 pk u_char *ptr, n_chars, line_stat;
499 1.1 pk
500 1.1 pk mtty = &sc->ms_mtty->ms_port[port];
501 1.1 pk cd = mtty->mp_cd1400;
502 1.1 pk
503 1.1 pk if( ISSET(rivr, CD1400_RIVR_EXCEPTION) ) {
504 1.1 pk line_stat = cd1400_read_reg(cd, CD1400_RDSR);
505 1.1 pk n_chars = 1;
506 1.1 pk } else { /* no exception, received data OK */
507 1.1 pk line_stat = 0;
508 1.1 pk n_chars = cd1400_read_reg(cd, CD1400_RDCR);
509 1.1 pk }
510 1.1 pk
511 1.1 pk ptr = mtty->mp_rput;
512 1.1 pk while( n_chars-- ) {
513 1.1 pk *ptr++ = line_stat;
514 1.1 pk *ptr++ = cd1400_read_reg(cd, CD1400_RDSR);
515 1.1 pk if( ptr == mtty->mp_rend ) ptr = mtty->mp_rbuf;
516 1.1 pk if( ptr == mtty->mp_rget ) {
517 1.1 pk if( ptr == mtty->mp_rbuf )
518 1.1 pk ptr = mtty->mp_rend;
519 1.1 pk ptr -= 2;
520 1.1 pk SET(mtty->mp_flags, MTTYF_RING_OVERFLOW);
521 1.1 pk break;
522 1.1 pk }
523 1.1 pk }
524 1.1 pk mtty->mp_rput = ptr;
525 1.1 pk
526 1.1 pk needsoftint = 1;
527 1.1 pk }
528 1.1 pk
529 1.1 pk cd1400_write_reg(cd, CD1400_EOSRR, 0); /* end service context */
530 1.1 pk serviced = 1;
531 1.1 pk } /* if(rx_service...) */
532 1.1 pk
533 1.1 pk if( ISSET(status, CD1400_SVRR_MDMCH) ) {
534 1.1 pk u_char mivr = *sc->ms_svcackm; /* enter mdm service context */
535 1.1 pk int port = mivr >> 4;
536 1.1 pk struct mtty_port *mtty;
537 1.1 pk int carrier;
538 1.1 pk u_char msvr;
539 1.1 pk
540 1.1 pk /*
541 1.1 pk * Handle CD (LC2+1Sp = DSR) changes.
542 1.1 pk */
543 1.1 pk mtty = &sc->ms_mtty->ms_port[port];
544 1.1 pk cd = mtty->mp_cd1400;
545 1.1 pk msvr = cd1400_read_reg(cd, CD1400_MSVR2);
546 1.1 pk carrier = ISSET(msvr, cd->cd_parmode ? CD1400_MSVR2_DSR : CD1400_MSVR2_CD);
547 1.1 pk
548 1.1 pk if( mtty->mp_carrier != carrier ) {
549 1.1 pk SET(mtty->mp_flags, MTTYF_CARRIER_CHANGED);
550 1.1 pk mtty->mp_carrier = carrier;
551 1.1 pk needsoftint = 1;
552 1.1 pk }
553 1.1 pk
554 1.1 pk cd1400_write_reg(cd, CD1400_EOSRR, 0); /* end service context */
555 1.1 pk serviced = 1;
556 1.1 pk } /* if(mdm_service...) */
557 1.1 pk
558 1.1 pk if( ISSET(status, CD1400_SVRR_TXRDY) ) {
559 1.2 pk u_char tivr = *sc->ms_svcackt; /* enter tx service context */
560 1.1 pk int port = tivr >> 4;
561 1.1 pk
562 1.1 pk if( tivr & (1<<3) ) { /* parallel port */
563 1.1 pk struct mbpp_port *mbpp;
564 1.1 pk
565 1.1 pk mbpp = &sc->ms_mbpp->ms_port[port];
566 1.1 pk cd = mbpp->mp_cd1400;
567 1.1 pk
568 1.3 pk if( mbpp->mp_cnt ) {
569 1.1 pk int count = 0;
570 1.1 pk
571 1.3 pk /* fill the fifo */
572 1.3 pk while (mbpp->mp_cnt &&
573 1.3 pk count++ < CD1400_PAR_FIFO_SIZE) {
574 1.3 pk cd1400_write_reg(cd, CD1400_TDR,
575 1.3 pk *mbpp->mp_ptr);
576 1.3 pk mbpp->mp_ptr++;
577 1.3 pk mbpp->mp_cnt--;
578 1.1 pk }
579 1.1 pk } else {
580 1.3 pk /*
581 1.3 pk * fifo is empty and we got no more data
582 1.3 pk * to send, so shut off interrupts and
583 1.3 pk * signal for a wakeup, which can't be
584 1.3 pk * done here in case we beat mbpp_send to
585 1.3 pk * the tsleep call (we are running at >spltty)
586 1.3 pk */
587 1.3 pk cd1400_write_reg(cd, CD1400_SRER, 0);
588 1.3 pk SET(mbpp->mp_flags, MBPPF_WAKEUP);
589 1.1 pk needsoftint = 1;
590 1.1 pk }
591 1.1 pk } else { /* serial port */
592 1.1 pk struct mtty_port *mtty;
593 1.1 pk struct tty *tp;
594 1.1 pk
595 1.1 pk mtty = &sc->ms_mtty->ms_port[port];
596 1.1 pk cd = mtty->mp_cd1400;
597 1.1 pk tp = mtty->mp_tty;
598 1.1 pk
599 1.1 pk if( !ISSET(mtty->mp_flags, MTTYF_STOP) ) {
600 1.1 pk int count = 0;
601 1.1 pk
602 1.1 pk /* check if we should start/stop a break */
603 1.1 pk if( ISSET(mtty->mp_flags, MTTYF_SET_BREAK) ) {
604 1.1 pk cd1400_write_reg(cd, CD1400_TDR, 0);
605 1.1 pk cd1400_write_reg(cd, CD1400_TDR, 0x81);
606 1.1 pk /* should we delay too? */
607 1.1 pk CLR(mtty->mp_flags, MTTYF_SET_BREAK);
608 1.1 pk count += 2;
609 1.1 pk }
610 1.1 pk
611 1.1 pk if( ISSET(mtty->mp_flags, MTTYF_CLR_BREAK) ) {
612 1.1 pk cd1400_write_reg(cd, CD1400_TDR, 0);
613 1.1 pk cd1400_write_reg(cd, CD1400_TDR, 0x83);
614 1.1 pk CLR(mtty->mp_flags, MTTYF_CLR_BREAK);
615 1.1 pk count += 2;
616 1.1 pk }
617 1.1 pk
618 1.1 pk /* I don't quite fill the fifo in case the last one is a
619 1.1 pk * NULL which I have to double up because its the escape
620 1.1 pk * code for embedded transmit characters.
621 1.1 pk */
622 1.1 pk while( mtty->mp_txc > 0 && count < CD1400_TX_FIFO_SIZE - 1 ) {
623 1.2 pk u_char ch;
624 1.1 pk
625 1.1 pk ch = *mtty->mp_txp;
626 1.1 pk
627 1.1 pk mtty->mp_txc--;
628 1.1 pk mtty->mp_txp++;
629 1.1 pk
630 1.1 pk if( ch == 0 ) {
631 1.1 pk cd1400_write_reg(cd, CD1400_TDR, ch);
632 1.1 pk count++;
633 1.1 pk }
634 1.1 pk
635 1.1 pk cd1400_write_reg(cd, CD1400_TDR, ch);
636 1.1 pk count++;
637 1.1 pk }
638 1.1 pk }
639 1.1 pk
640 1.1 pk /* if we ran out of work or are requested to STOP then
641 1.1 pk * shut off the txrdy interrupts and signal DONE to flush
642 1.1 pk * out the chars we have sent.
643 1.1 pk */
644 1.1 pk if( mtty->mp_txc == 0 || ISSET(mtty->mp_flags, MTTYF_STOP) ) {
645 1.2 pk register int srer;
646 1.1 pk
647 1.1 pk srer = cd1400_read_reg(cd, CD1400_SRER);
648 1.1 pk CLR(srer, CD1400_SRER_TXRDY);
649 1.1 pk cd1400_write_reg(cd, CD1400_SRER, srer);
650 1.1 pk CLR(mtty->mp_flags, MTTYF_STOP);
651 1.1 pk
652 1.1 pk SET(mtty->mp_flags, MTTYF_DONE);
653 1.1 pk needsoftint = 1;
654 1.1 pk }
655 1.1 pk }
656 1.1 pk
657 1.1 pk cd1400_write_reg(cd, CD1400_EOSRR, 0); /* end service context */
658 1.1 pk serviced = 1;
659 1.1 pk } /* if(tx_service...) */
660 1.1 pk
661 1.1 pk /* XXX service CD1190 interrupts too
662 1.1 pk for( chip = 0 ; chip < sc->ms_ncd1190 ; chip++ ) {
663 1.1 pk }
664 1.1 pk */
665 1.1 pk
666 1.1 pk if( needsoftint ) { /* trigger the soft interrupt */
667 1.1 pk #if defined(SUN4M)
668 1.1 pk if( CPU_ISSUN4M )
669 1.1 pk raise(0, PIL_TTY);
670 1.1 pk else
671 1.1 pk #endif
672 1.1 pk ienab_bis(IE_MSOFT);
673 1.1 pk }
674 1.1 pk
675 1.1 pk return(serviced);
676 1.1 pk }
677 1.1 pk
678 1.1 pk /*
679 1.1 pk * magma soft interrupt handler
680 1.1 pk *
681 1.1 pk * returns 1 if it handled it, 0 otherwise
682 1.1 pk *
683 1.1 pk * runs at spltty()
684 1.1 pk */
685 1.1 pk int
686 1.1 pk magma_soft(arg)
687 1.1 pk void *arg;
688 1.1 pk {
689 1.1 pk struct magma_softc *sc = arg;
690 1.1 pk struct mtty_softc *mtty = sc->ms_mtty;
691 1.1 pk struct mbpp_softc *mbpp = sc->ms_mbpp;
692 1.1 pk int port;
693 1.1 pk int serviced = 0;
694 1.1 pk int s, flags;
695 1.1 pk
696 1.2 pk if (mtty == NULL)
697 1.2 pk goto chkbpp;
698 1.2 pk
699 1.1 pk /*
700 1.1 pk * check the tty ports to see what needs doing
701 1.1 pk */
702 1.1 pk for( port = 0 ; port < mtty->ms_nports ; port++ ) {
703 1.2 pk struct mtty_port *mp = &mtty->ms_port[port];
704 1.2 pk struct tty *tp = mp->mp_tty;
705 1.1 pk
706 1.2 pk if( !ISSET(tp->t_state, TS_ISOPEN) )
707 1.2 pk continue;
708 1.1 pk
709 1.1 pk /*
710 1.1 pk * handle any received data
711 1.1 pk */
712 1.1 pk while( mp->mp_rget != mp->mp_rput ) {
713 1.2 pk u_char stat;
714 1.2 pk int data;
715 1.1 pk
716 1.1 pk stat = mp->mp_rget[0];
717 1.1 pk data = mp->mp_rget[1];
718 1.2 pk mp->mp_rget = ((mp->mp_rget + 2) == mp->mp_rend)
719 1.2 pk ? mp->mp_rbuf : (mp->mp_rget + 2);
720 1.1 pk
721 1.1 pk if( stat & (CD1400_RDSR_BREAK | CD1400_RDSR_FE) )
722 1.1 pk data |= TTY_FE;
723 1.1 pk if( stat & CD1400_RDSR_PE )
724 1.1 pk data |= TTY_PE;
725 1.1 pk
726 1.1 pk if( stat & CD1400_RDSR_OE )
727 1.2 pk log(LOG_WARNING, "%s%x: fifo overflow\n",
728 1.2 pk mtty->ms_dev.dv_xname, port);
729 1.1 pk
730 1.1 pk (*linesw[tp->t_line].l_rint)(data, tp);
731 1.1 pk serviced = 1;
732 1.1 pk }
733 1.1 pk
734 1.1 pk s = splhigh(); /* block out hard interrupt routine */
735 1.1 pk flags = mp->mp_flags;
736 1.1 pk CLR(mp->mp_flags, MTTYF_DONE | MTTYF_CARRIER_CHANGED | MTTYF_RING_OVERFLOW);
737 1.1 pk splx(s); /* ok */
738 1.1 pk
739 1.1 pk if( ISSET(flags, MTTYF_CARRIER_CHANGED) ) {
740 1.3 pk dprintf(("%s%x: cd %s\n", mtty->ms_dev.dv_xname,
741 1.3 pk port, mp->mp_carrier ? "on" : "off"));
742 1.1 pk (*linesw[tp->t_line].l_modem)(tp, mp->mp_carrier);
743 1.1 pk serviced = 1;
744 1.1 pk }
745 1.1 pk
746 1.1 pk if( ISSET(flags, MTTYF_RING_OVERFLOW) ) {
747 1.3 pk log(LOG_WARNING, "%s%x: ring buffer overflow\n",
748 1.3 pk mtty->ms_dev.dv_xname, port);
749 1.1 pk serviced = 1;
750 1.1 pk }
751 1.1 pk
752 1.1 pk if( ISSET(flags, MTTYF_DONE) ) {
753 1.1 pk ndflush(&tp->t_outq, mp->mp_txp - tp->t_outq.c_cf);
754 1.1 pk CLR(tp->t_state, TS_BUSY);
755 1.1 pk (*linesw[tp->t_line].l_start)(tp); /* might be some more */
756 1.1 pk serviced = 1;
757 1.1 pk }
758 1.1 pk } /* for(each mtty...) */
759 1.1 pk
760 1.2 pk
761 1.2 pk chkbpp:
762 1.1 pk /*
763 1.2 pk * Check the bpp ports (if any) to see what needs doing
764 1.1 pk */
765 1.2 pk if (mbpp == NULL)
766 1.2 pk return (serviced);
767 1.2 pk
768 1.1 pk for( port = 0 ; port < mbpp->ms_nports ; port++ ) {
769 1.2 pk struct mbpp_port *mp = &mbpp->ms_port[port];
770 1.1 pk
771 1.2 pk if( !ISSET(mp->mp_flags, MBPPF_OPEN) )
772 1.2 pk continue;
773 1.1 pk
774 1.1 pk s = splhigh();
775 1.1 pk flags = mp->mp_flags;
776 1.3 pk CLR(mp->mp_flags, MBPPF_WAKEUP);
777 1.1 pk splx(s);
778 1.1 pk
779 1.3 pk if( ISSET(flags, MBPPF_WAKEUP) ) {
780 1.1 pk wakeup(mp);
781 1.1 pk serviced = 1;
782 1.1 pk }
783 1.1 pk
784 1.1 pk } /* for(each mbpp...) */
785 1.1 pk
786 1.1 pk return(serviced);
787 1.1 pk }
788 1.1 pk
789 1.1 pk /************************************************************************
790 1.1 pk *
791 1.1 pk * MTTY Routines
792 1.1 pk *
793 1.1 pk * mtty_match match one mtty device
794 1.1 pk * mtty_attach attach mtty devices
795 1.1 pk * mttyopen open mtty device
796 1.1 pk * mttyclose close mtty device
797 1.1 pk * mttyread read from mtty
798 1.1 pk * mttywrite write to mtty
799 1.1 pk * mttyioctl do ioctl on mtty
800 1.1 pk * mttytty return tty pointer for mtty
801 1.1 pk * mttystop stop mtty device
802 1.1 pk * mtty_start start mtty device
803 1.1 pk * mtty_param set mtty parameters
804 1.1 pk * mtty_modem_control set modem control lines
805 1.1 pk */
806 1.1 pk
807 1.1 pk int
808 1.1 pk mtty_match(parent, cf, args)
809 1.1 pk struct device *parent;
810 1.1 pk struct cfdata *cf;
811 1.1 pk void *args;
812 1.1 pk {
813 1.1 pk struct magma_softc *sc = (struct magma_softc *)parent;
814 1.1 pk
815 1.1 pk return( args == mtty_match && sc->ms_board->mb_nser && sc->ms_mtty == NULL );
816 1.1 pk }
817 1.1 pk
818 1.1 pk void
819 1.1 pk mtty_attach(parent, dev, args)
820 1.1 pk struct device *parent;
821 1.1 pk struct device *dev;
822 1.1 pk void *args;
823 1.1 pk {
824 1.1 pk struct magma_softc *sc = (struct magma_softc *)parent;
825 1.1 pk struct mtty_softc *ms = (struct mtty_softc *)dev;
826 1.1 pk int port, chip, chan;
827 1.1 pk
828 1.1 pk sc->ms_mtty = ms;
829 1.2 pk dprintf((" addr %p", ms));
830 1.1 pk
831 1.1 pk for( port = 0, chip = 0, chan = 0 ; port < sc->ms_board->mb_nser ; port++ ) {
832 1.2 pk struct mtty_port *mp = &ms->ms_port[port];
833 1.2 pk struct tty *tp;
834 1.1 pk
835 1.1 pk mp->mp_cd1400 = &sc->ms_cd1400[chip];
836 1.2 pk if( mp->mp_cd1400->cd_parmode && chan == 0 )
837 1.2 pk chan = 1; /* skip channel 0 if parmode */
838 1.1 pk mp->mp_channel = chan;
839 1.1 pk
840 1.1 pk tp = ttymalloc();
841 1.1 pk if( tp == NULL ) break;
842 1.1 pk tty_attach(tp);
843 1.1 pk tp->t_oproc = mtty_start;
844 1.1 pk tp->t_param = mtty_param;
845 1.1 pk
846 1.1 pk mp->mp_tty = tp;
847 1.1 pk
848 1.1 pk mp->mp_rbuf = malloc(MTTY_RBUF_SIZE, M_DEVBUF, M_NOWAIT);
849 1.1 pk if( mp->mp_rbuf == NULL ) break;
850 1.1 pk
851 1.1 pk mp->mp_rend = mp->mp_rbuf + MTTY_RBUF_SIZE;
852 1.1 pk
853 1.1 pk chan = (chan + 1) % CD1400_NO_OF_CHANNELS;
854 1.1 pk if( chan == 0 ) chip++;
855 1.1 pk }
856 1.1 pk
857 1.1 pk ms->ms_nports = port;
858 1.1 pk printf(": %d tty%s\n", port, port == 1 ? "" : "s");
859 1.1 pk }
860 1.1 pk
861 1.1 pk /*
862 1.1 pk * open routine. returns zero if successful, else error code
863 1.1 pk */
864 1.1 pk int
865 1.1 pk mttyopen(dev, flags, mode, p)
866 1.1 pk dev_t dev;
867 1.1 pk int flags;
868 1.1 pk int mode;
869 1.1 pk struct proc *p;
870 1.1 pk {
871 1.1 pk int card = MAGMA_CARD(dev);
872 1.1 pk int port = MAGMA_PORT(dev);
873 1.1 pk struct mtty_softc *ms;
874 1.1 pk struct mtty_port *mp;
875 1.1 pk struct tty *tp;
876 1.1 pk struct cd1400 *cd;
877 1.1 pk int error, s;
878 1.1 pk
879 1.1 pk if( card >= mtty_cd.cd_ndevs ||
880 1.1 pk (ms = mtty_cd.cd_devs[card]) == NULL || port >= ms->ms_nports )
881 1.1 pk return(ENXIO); /* device not configured */
882 1.1 pk
883 1.1 pk mp = &ms->ms_port[port];
884 1.1 pk tp = mp->mp_tty;
885 1.1 pk tp->t_dev = dev;
886 1.1 pk
887 1.1 pk if (ISSET(tp->t_state, TS_ISOPEN) &&
888 1.1 pk ISSET(tp->t_state, TS_XCLUDE) &&
889 1.1 pk p->p_ucred->cr_uid != 0)
890 1.1 pk return (EBUSY);
891 1.1 pk
892 1.1 pk s = spltty();
893 1.1 pk
894 1.1 pk if( !ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
895 1.1 pk
896 1.1 pk /* set defaults */
897 1.1 pk ttychars(tp);
898 1.1 pk tp->t_iflag = TTYDEF_IFLAG;
899 1.1 pk tp->t_oflag = TTYDEF_OFLAG;
900 1.1 pk tp->t_cflag = TTYDEF_CFLAG;
901 1.1 pk if( ISSET(mp->mp_openflags, TIOCFLAG_CLOCAL) )
902 1.1 pk SET(tp->t_cflag, CLOCAL);
903 1.1 pk if( ISSET(mp->mp_openflags, TIOCFLAG_CRTSCTS) )
904 1.1 pk SET(tp->t_cflag, CRTSCTS);
905 1.1 pk if( ISSET(mp->mp_openflags, TIOCFLAG_MDMBUF) )
906 1.1 pk SET(tp->t_cflag, MDMBUF);
907 1.1 pk tp->t_lflag = TTYDEF_LFLAG;
908 1.1 pk tp->t_ispeed = tp->t_ospeed = TTYDEF_SPEED;
909 1.1 pk
910 1.1 pk /* init ring buffer */
911 1.1 pk mp->mp_rput = mp->mp_rget = mp->mp_rbuf;
912 1.1 pk
913 1.1 pk /* reset CD1400 channel */
914 1.1 pk cd = mp->mp_cd1400;
915 1.1 pk cd1400_write_reg(cd, CD1400_CAR, mp->mp_channel);
916 1.1 pk cd1400_write_ccr(cd, CD1400_CCR_CMDRESET);
917 1.1 pk
918 1.1 pk /* encode the port number in top half of LIVR */
919 1.1 pk cd1400_write_reg(cd, CD1400_LIVR, port << 4 );
920 1.1 pk
921 1.1 pk /* sets parameters and raises DTR */
922 1.1 pk (void)mtty_param(tp, &tp->t_termios);
923 1.1 pk
924 1.1 pk /* set tty watermarks */
925 1.1 pk ttsetwater(tp);
926 1.1 pk
927 1.1 pk /* enable service requests */
928 1.1 pk cd1400_write_reg(cd, CD1400_SRER,
929 1.1 pk CD1400_SRER_RXDATA | CD1400_SRER_MDMCH);
930 1.1 pk
931 1.1 pk /* tell the tty about the carrier status */
932 1.1 pk if( ISSET(mp->mp_openflags, TIOCFLAG_SOFTCAR) ||
933 1.1 pk mp->mp_carrier )
934 1.1 pk SET(tp->t_state, TS_CARR_ON);
935 1.1 pk else
936 1.1 pk CLR(tp->t_state, TS_CARR_ON);
937 1.1 pk }
938 1.1 pk splx(s);
939 1.1 pk
940 1.1 pk error = ttyopen(tp, MTTY_DIALOUT(dev), ISSET(flags, O_NONBLOCK));
941 1.1 pk if (error != 0)
942 1.1 pk goto bad;
943 1.1 pk
944 1.1 pk error = (*linesw[tp->t_line].l_open)(dev, tp);
945 1.1 pk if (error != 0)
946 1.1 pk goto bad;
947 1.1 pk
948 1.1 pk bad:
949 1.1 pk if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
950 1.1 pk /*
951 1.1 pk * We failed to open the device, and nobody else had it opened.
952 1.1 pk * Clean up the state as appropriate.
953 1.1 pk */
954 1.1 pk /* XXX - do that here */
955 1.1 pk }
956 1.1 pk
957 1.1 pk return (error);
958 1.1 pk }
959 1.1 pk
960 1.1 pk /*
961 1.1 pk * close routine. returns zero if successful, else error code
962 1.1 pk */
963 1.1 pk int
964 1.1 pk mttyclose(dev, flag, mode, p)
965 1.1 pk dev_t dev;
966 1.1 pk int flag;
967 1.1 pk int mode;
968 1.1 pk struct proc *p;
969 1.1 pk {
970 1.1 pk struct mtty_softc *ms = mtty_cd.cd_devs[MAGMA_CARD(dev)];
971 1.1 pk struct mtty_port *mp = &ms->ms_port[MAGMA_PORT(dev)];
972 1.1 pk struct tty *tp = mp->mp_tty;
973 1.1 pk int s;
974 1.1 pk
975 1.1 pk (*linesw[tp->t_line].l_close)(tp, flag);
976 1.1 pk ttyclose(tp);
977 1.1 pk
978 1.1 pk s = spltty();
979 1.1 pk
980 1.1 pk /* if HUPCL is set, and the tty is no longer open
981 1.1 pk * shut down the port
982 1.1 pk */
983 1.1 pk if( ISSET(tp->t_cflag, HUPCL) || !ISSET(tp->t_state, TS_ISOPEN) ) {
984 1.1 pk /* XXX wait until FIFO is empty before turning off the channel
985 1.1 pk struct cd1400 *cd = mp->mp_cd1400;
986 1.1 pk */
987 1.1 pk
988 1.1 pk /* drop DTR and RTS */
989 1.1 pk (void)mtty_modem_control(mp, 0, DMSET);
990 1.1 pk
991 1.1 pk /* turn off the channel
992 1.1 pk cd1400_write_reg(cd, CD1400_CAR, mp->mp_channel);
993 1.1 pk cd1400_write_ccr(cd, CD1400_CCR_CMDRESET);
994 1.1 pk */
995 1.1 pk }
996 1.1 pk
997 1.1 pk splx(s);
998 1.1 pk
999 1.1 pk return(0);
1000 1.1 pk }
1001 1.1 pk
1002 1.1 pk /*
1003 1.1 pk * Read routine
1004 1.1 pk */
1005 1.1 pk int
1006 1.1 pk mttyread(dev, uio, flags)
1007 1.1 pk dev_t dev;
1008 1.1 pk struct uio *uio;
1009 1.1 pk int flags;
1010 1.1 pk {
1011 1.1 pk struct mtty_softc *ms = mtty_cd.cd_devs[MAGMA_CARD(dev)];
1012 1.1 pk struct mtty_port *mp = &ms->ms_port[MAGMA_PORT(dev)];
1013 1.1 pk struct tty *tp = mp->mp_tty;
1014 1.1 pk
1015 1.1 pk return( (*linesw[tp->t_line].l_read)(tp, uio, flags) );
1016 1.1 pk }
1017 1.1 pk
1018 1.1 pk /*
1019 1.1 pk * Write routine
1020 1.1 pk */
1021 1.1 pk int
1022 1.1 pk mttywrite(dev, uio, flags)
1023 1.1 pk dev_t dev;
1024 1.1 pk struct uio *uio;
1025 1.1 pk int flags;
1026 1.1 pk {
1027 1.1 pk struct mtty_softc *ms = mtty_cd.cd_devs[MAGMA_CARD(dev)];
1028 1.1 pk struct mtty_port *mp = &ms->ms_port[MAGMA_PORT(dev)];
1029 1.1 pk struct tty *tp = mp->mp_tty;
1030 1.1 pk
1031 1.1 pk return( (*linesw[tp->t_line].l_write)(tp, uio, flags) );
1032 1.1 pk }
1033 1.1 pk
1034 1.1 pk /*
1035 1.1 pk * return tty pointer
1036 1.1 pk */
1037 1.1 pk struct tty *
1038 1.1 pk mttytty(dev)
1039 1.1 pk dev_t dev;
1040 1.1 pk {
1041 1.1 pk struct mtty_softc *ms = mtty_cd.cd_devs[MAGMA_CARD(dev)];
1042 1.1 pk struct mtty_port *mp = &ms->ms_port[MAGMA_PORT(dev)];
1043 1.1 pk
1044 1.1 pk return(mp->mp_tty);
1045 1.1 pk }
1046 1.1 pk
1047 1.1 pk /*
1048 1.1 pk * ioctl routine
1049 1.1 pk */
1050 1.1 pk int
1051 1.1 pk mttyioctl(dev, cmd, data, flags, p)
1052 1.1 pk dev_t dev;
1053 1.1 pk u_long cmd;
1054 1.1 pk caddr_t data;
1055 1.1 pk int flags;
1056 1.1 pk struct proc *p;
1057 1.1 pk {
1058 1.1 pk struct mtty_softc *ms = mtty_cd.cd_devs[MAGMA_CARD(dev)];
1059 1.1 pk struct mtty_port *mp = &ms->ms_port[MAGMA_PORT(dev)];
1060 1.1 pk struct tty *tp = mp->mp_tty;
1061 1.1 pk int error;
1062 1.1 pk
1063 1.1 pk error = (*linesw[tp->t_line].l_ioctl)(tp, cmd, data, flags, p);
1064 1.1 pk if( error >= 0 ) return(error);
1065 1.1 pk
1066 1.1 pk error = ttioctl(tp, cmd, data, flags, p);
1067 1.1 pk if( error >= 0 ) return(error);
1068 1.1 pk
1069 1.1 pk error = 0;
1070 1.1 pk
1071 1.1 pk switch(cmd) {
1072 1.1 pk case TIOCSBRK: /* set break */
1073 1.1 pk SET(mp->mp_flags, MTTYF_SET_BREAK);
1074 1.1 pk cd1400_enable_transmitter(mp->mp_cd1400, mp->mp_channel);
1075 1.1 pk break;
1076 1.1 pk
1077 1.1 pk case TIOCCBRK: /* clear break */
1078 1.1 pk SET(mp->mp_flags, MTTYF_CLR_BREAK);
1079 1.1 pk cd1400_enable_transmitter(mp->mp_cd1400, mp->mp_channel);
1080 1.1 pk break;
1081 1.1 pk
1082 1.1 pk case TIOCSDTR: /* set DTR */
1083 1.1 pk mtty_modem_control(mp, TIOCM_DTR, DMBIS);
1084 1.1 pk break;
1085 1.1 pk
1086 1.1 pk case TIOCCDTR: /* clear DTR */
1087 1.1 pk mtty_modem_control(mp, TIOCM_DTR, DMBIC);
1088 1.1 pk break;
1089 1.1 pk
1090 1.1 pk case TIOCMSET: /* set modem lines */
1091 1.1 pk mtty_modem_control(mp, *((int *)data), DMSET);
1092 1.1 pk break;
1093 1.1 pk
1094 1.1 pk case TIOCMBIS: /* bit set modem lines */
1095 1.1 pk mtty_modem_control(mp, *((int *)data), DMBIS);
1096 1.1 pk break;
1097 1.1 pk
1098 1.1 pk case TIOCMBIC: /* bit clear modem lines */
1099 1.1 pk mtty_modem_control(mp, *((int *)data), DMBIC);
1100 1.1 pk break;
1101 1.1 pk
1102 1.1 pk case TIOCMGET: /* get modem lines */
1103 1.1 pk *((int *)data) = mtty_modem_control(mp, 0, DMGET);
1104 1.1 pk break;
1105 1.1 pk
1106 1.1 pk case TIOCGFLAGS:
1107 1.1 pk *((int *)data) = mp->mp_openflags;
1108 1.1 pk break;
1109 1.1 pk
1110 1.1 pk case TIOCSFLAGS:
1111 1.1 pk if( suser(p->p_ucred, &p->p_acflag) )
1112 1.1 pk error = EPERM;
1113 1.1 pk else
1114 1.1 pk mp->mp_openflags = *((int *)data) &
1115 1.1 pk (TIOCFLAG_SOFTCAR | TIOCFLAG_CLOCAL |
1116 1.1 pk TIOCFLAG_CRTSCTS | TIOCFLAG_MDMBUF);
1117 1.1 pk break;
1118 1.1 pk
1119 1.1 pk default:
1120 1.1 pk error = ENOTTY;
1121 1.1 pk }
1122 1.1 pk
1123 1.1 pk return(error);
1124 1.1 pk }
1125 1.1 pk
1126 1.1 pk /*
1127 1.1 pk * Stop output, e.g., for ^S or output flush.
1128 1.1 pk */
1129 1.1 pk void
1130 1.1 pk mttystop(tp, flags)
1131 1.1 pk struct tty *tp;
1132 1.1 pk int flags;
1133 1.1 pk {
1134 1.1 pk struct mtty_softc *ms = mtty_cd.cd_devs[MAGMA_CARD(tp->t_dev)];
1135 1.1 pk struct mtty_port *mp = &ms->ms_port[MAGMA_PORT(tp->t_dev)];
1136 1.1 pk int s;
1137 1.1 pk
1138 1.1 pk s = spltty();
1139 1.1 pk
1140 1.1 pk if( ISSET(tp->t_state, TS_BUSY) ) {
1141 1.1 pk if( !ISSET(tp->t_state, TS_TTSTOP) )
1142 1.1 pk SET(tp->t_state, TS_FLUSH);
1143 1.1 pk
1144 1.1 pk /*
1145 1.1 pk * the transmit interrupt routine will disable transmit when it
1146 1.1 pk * notices that MTTYF_STOP has been set.
1147 1.1 pk */
1148 1.1 pk SET(mp->mp_flags, MTTYF_STOP);
1149 1.1 pk }
1150 1.1 pk
1151 1.1 pk splx(s);
1152 1.1 pk }
1153 1.1 pk
1154 1.1 pk /*
1155 1.1 pk * Start output, after a stop.
1156 1.1 pk */
1157 1.1 pk void
1158 1.1 pk mtty_start(tp)
1159 1.1 pk struct tty *tp;
1160 1.1 pk {
1161 1.1 pk struct mtty_softc *ms = mtty_cd.cd_devs[MAGMA_CARD(tp->t_dev)];
1162 1.1 pk struct mtty_port *mp = &ms->ms_port[MAGMA_PORT(tp->t_dev)];
1163 1.1 pk int s;
1164 1.1 pk
1165 1.1 pk s = spltty();
1166 1.1 pk
1167 1.1 pk /* we only need to do something if we are not already busy
1168 1.1 pk * or delaying or stopped
1169 1.1 pk */
1170 1.1 pk if( !ISSET(tp->t_state, TS_TTSTOP | TS_TIMEOUT | TS_BUSY) ) {
1171 1.1 pk
1172 1.1 pk /* if we are sleeping and output has drained below
1173 1.1 pk * low water mark, awaken
1174 1.1 pk */
1175 1.1 pk if( tp->t_outq.c_cc <= tp->t_lowat ) {
1176 1.1 pk if( ISSET(tp->t_state, TS_ASLEEP) ) {
1177 1.1 pk CLR(tp->t_state, TS_ASLEEP);
1178 1.1 pk wakeup(&tp->t_outq);
1179 1.1 pk }
1180 1.1 pk
1181 1.1 pk selwakeup(&tp->t_wsel);
1182 1.1 pk }
1183 1.1 pk
1184 1.1 pk /* if something to send, start transmitting
1185 1.1 pk */
1186 1.1 pk if( tp->t_outq.c_cc ) {
1187 1.1 pk mp->mp_txc = ndqb(&tp->t_outq, 0);
1188 1.1 pk mp->mp_txp = tp->t_outq.c_cf;
1189 1.1 pk SET(tp->t_state, TS_BUSY);
1190 1.1 pk cd1400_enable_transmitter(mp->mp_cd1400, mp->mp_channel);
1191 1.1 pk }
1192 1.1 pk }
1193 1.1 pk
1194 1.1 pk splx(s);
1195 1.1 pk }
1196 1.1 pk
1197 1.1 pk /*
1198 1.1 pk * set/get modem line status
1199 1.1 pk *
1200 1.1 pk * bits can be: TIOCM_DTR, TIOCM_RTS, TIOCM_CTS, TIOCM_CD, TIOCM_RI, TIOCM_DSR
1201 1.1 pk *
1202 1.1 pk * note that DTR and RTS lines are exchanged, and that DSR is
1203 1.1 pk * not available on the LC2+1Sp card (used as CD)
1204 1.1 pk *
1205 1.1 pk * only let them fiddle with RTS if CRTSCTS is not enabled
1206 1.1 pk */
1207 1.1 pk int
1208 1.1 pk mtty_modem_control(mp, bits, howto)
1209 1.1 pk struct mtty_port *mp;
1210 1.1 pk int bits;
1211 1.1 pk int howto;
1212 1.1 pk {
1213 1.1 pk struct cd1400 *cd = mp->mp_cd1400;
1214 1.1 pk struct tty *tp = mp->mp_tty;
1215 1.1 pk int s, msvr;
1216 1.1 pk
1217 1.1 pk s = spltty();
1218 1.1 pk
1219 1.1 pk cd1400_write_reg(cd, CD1400_CAR, mp->mp_channel);
1220 1.1 pk
1221 1.1 pk switch(howto) {
1222 1.1 pk case DMGET: /* get bits */
1223 1.1 pk bits = 0;
1224 1.1 pk
1225 1.1 pk bits |= TIOCM_LE;
1226 1.1 pk
1227 1.1 pk msvr = cd1400_read_reg(cd, CD1400_MSVR1);
1228 1.1 pk if( msvr & CD1400_MSVR1_RTS ) bits |= TIOCM_DTR;
1229 1.1 pk
1230 1.1 pk msvr = cd1400_read_reg(cd, CD1400_MSVR2);
1231 1.1 pk if( msvr & CD1400_MSVR2_DTR ) bits |= TIOCM_RTS;
1232 1.1 pk if( msvr & CD1400_MSVR2_CTS ) bits |= TIOCM_CTS;
1233 1.1 pk if( msvr & CD1400_MSVR2_RI ) bits |= TIOCM_RI;
1234 1.1 pk if( msvr & CD1400_MSVR2_DSR ) bits |= (cd->cd_parmode ? TIOCM_CD : TIOCM_DSR);
1235 1.1 pk if( msvr & CD1400_MSVR2_CD ) bits |= (cd->cd_parmode ? 0 : TIOCM_CD);
1236 1.1 pk
1237 1.1 pk break;
1238 1.1 pk
1239 1.1 pk case DMSET: /* reset bits */
1240 1.1 pk if( !ISSET(tp->t_cflag, CRTSCTS) )
1241 1.1 pk cd1400_write_reg(cd, CD1400_MSVR2, ((bits & TIOCM_RTS) ? CD1400_MSVR2_DTR : 0));
1242 1.1 pk
1243 1.1 pk cd1400_write_reg(cd, CD1400_MSVR1, ((bits & TIOCM_DTR) ? CD1400_MSVR1_RTS : 0));
1244 1.1 pk
1245 1.1 pk break;
1246 1.1 pk
1247 1.1 pk case DMBIS: /* set bits */
1248 1.1 pk if( (bits & TIOCM_RTS) && !ISSET(tp->t_cflag, CRTSCTS) )
1249 1.1 pk cd1400_write_reg(cd, CD1400_MSVR2, CD1400_MSVR2_DTR);
1250 1.1 pk
1251 1.1 pk if( bits & TIOCM_DTR )
1252 1.1 pk cd1400_write_reg(cd, CD1400_MSVR1, CD1400_MSVR1_RTS);
1253 1.1 pk
1254 1.1 pk break;
1255 1.1 pk
1256 1.1 pk case DMBIC: /* clear bits */
1257 1.1 pk if( (bits & TIOCM_RTS) && !ISSET(tp->t_cflag, CRTSCTS) )
1258 1.1 pk cd1400_write_reg(cd, CD1400_MSVR2, 0);
1259 1.1 pk
1260 1.1 pk if( bits & TIOCM_DTR )
1261 1.1 pk cd1400_write_reg(cd, CD1400_MSVR1, 0);
1262 1.1 pk
1263 1.1 pk break;
1264 1.1 pk }
1265 1.1 pk
1266 1.1 pk splx(s);
1267 1.1 pk return(bits);
1268 1.1 pk }
1269 1.1 pk
1270 1.1 pk /*
1271 1.1 pk * Set tty parameters, returns error or 0 on success
1272 1.1 pk */
1273 1.1 pk int
1274 1.1 pk mtty_param(tp, t)
1275 1.1 pk struct tty *tp;
1276 1.1 pk struct termios *t;
1277 1.1 pk {
1278 1.1 pk struct mtty_softc *ms = mtty_cd.cd_devs[MAGMA_CARD(tp->t_dev)];
1279 1.1 pk struct mtty_port *mp = &ms->ms_port[MAGMA_PORT(tp->t_dev)];
1280 1.1 pk struct cd1400 *cd = mp->mp_cd1400;
1281 1.1 pk int rbpr, tbpr, rcor, tcor;
1282 1.1 pk u_char mcor1 = 0, mcor2 = 0;
1283 1.1 pk int s, opt;
1284 1.1 pk
1285 1.1 pk if( t->c_ospeed && cd1400_compute_baud(t->c_ospeed, cd->cd_clock, &tcor, &tbpr) )
1286 1.1 pk return(EINVAL);
1287 1.1 pk
1288 1.1 pk if( t->c_ispeed && cd1400_compute_baud(t->c_ispeed, cd->cd_clock, &rcor, &rbpr) )
1289 1.1 pk return(EINVAL);
1290 1.1 pk
1291 1.1 pk s = spltty();
1292 1.1 pk
1293 1.1 pk /* hang up the line if ospeed is zero, else raise DTR */
1294 1.1 pk (void)mtty_modem_control(mp, TIOCM_DTR, (t->c_ospeed == 0 ? DMBIC : DMBIS));
1295 1.1 pk
1296 1.1 pk /* select channel, done in mtty_modem_control() */
1297 1.1 pk /* cd1400_write_reg(cd, CD1400_CAR, mp->mp_channel); */
1298 1.1 pk
1299 1.1 pk /* set transmit speed */
1300 1.1 pk if( t->c_ospeed ) {
1301 1.1 pk cd1400_write_reg(cd, CD1400_TCOR, tcor);
1302 1.1 pk cd1400_write_reg(cd, CD1400_TBPR, tbpr);
1303 1.1 pk }
1304 1.1 pk
1305 1.1 pk /* set receive speed */
1306 1.1 pk if( t->c_ispeed ) {
1307 1.1 pk cd1400_write_reg(cd, CD1400_RCOR, rcor);
1308 1.1 pk cd1400_write_reg(cd, CD1400_RBPR, rbpr);
1309 1.1 pk }
1310 1.1 pk
1311 1.1 pk /* enable transmitting and receiving on this channel */
1312 1.1 pk opt = CD1400_CCR_CMDCHANCTL | CD1400_CCR_XMTEN | CD1400_CCR_RCVEN;
1313 1.1 pk cd1400_write_ccr(cd, opt);
1314 1.1 pk
1315 1.1 pk /* set parity, data and stop bits */
1316 1.1 pk opt = 0;
1317 1.1 pk if( ISSET(t->c_cflag, PARENB) )
1318 1.1 pk opt |= (ISSET(t->c_cflag, PARODD) ? CD1400_COR1_PARODD : CD1400_COR1_PARNORMAL);
1319 1.1 pk
1320 1.1 pk if( !ISSET(t->c_iflag, INPCK) )
1321 1.1 pk opt |= CD1400_COR1_NOINPCK; /* no parity checking */
1322 1.1 pk
1323 1.1 pk if( ISSET(t->c_cflag, CSTOPB) )
1324 1.1 pk opt |= CD1400_COR1_STOP2;
1325 1.1 pk
1326 1.1 pk switch( t->c_cflag & CSIZE ) {
1327 1.1 pk case CS5:
1328 1.1 pk opt |= CD1400_COR1_CS5;
1329 1.1 pk break;
1330 1.1 pk
1331 1.1 pk case CS6:
1332 1.1 pk opt |= CD1400_COR1_CS6;
1333 1.1 pk break;
1334 1.1 pk
1335 1.1 pk case CS7:
1336 1.1 pk opt |= CD1400_COR1_CS7;
1337 1.1 pk break;
1338 1.1 pk
1339 1.1 pk default:
1340 1.1 pk opt |= CD1400_COR1_CS8;
1341 1.1 pk break;
1342 1.1 pk }
1343 1.1 pk
1344 1.1 pk cd1400_write_reg(cd, CD1400_COR1, opt);
1345 1.1 pk
1346 1.1 pk /*
1347 1.1 pk * enable Embedded Transmit Commands (for breaks)
1348 1.1 pk * use the CD1400 automatic CTS flow control if CRTSCTS is set
1349 1.1 pk */
1350 1.1 pk opt = CD1400_COR2_ETC;
1351 1.1 pk if( ISSET(t->c_cflag, CRTSCTS) ) opt |= CD1400_COR2_CCTS_OFLOW;
1352 1.1 pk cd1400_write_reg(cd, CD1400_COR2, opt);
1353 1.1 pk
1354 1.1 pk cd1400_write_reg(cd, CD1400_COR3, MTTY_RX_FIFO_THRESHOLD);
1355 1.1 pk
1356 1.1 pk cd1400_write_ccr(cd, CD1400_CCR_CMDCORCHG | CD1400_CCR_COR1 | CD1400_CCR_COR2 | CD1400_CCR_COR3);
1357 1.1 pk
1358 1.1 pk cd1400_write_reg(cd, CD1400_COR4, CD1400_COR4_PFO_EXCEPTION);
1359 1.1 pk cd1400_write_reg(cd, CD1400_COR5, 0);
1360 1.1 pk
1361 1.1 pk /*
1362 1.1 pk * if automatic RTS handshaking enabled, set DTR threshold
1363 1.1 pk * (RTS and DTR lines are switched, CD1400 thinks its DTR)
1364 1.1 pk */
1365 1.1 pk if( ISSET(t->c_cflag, CRTSCTS) )
1366 1.1 pk mcor1 = MTTY_RX_DTR_THRESHOLD;
1367 1.1 pk
1368 1.1 pk /* set up `carrier detect' interrupts */
1369 1.1 pk if( cd->cd_parmode ) {
1370 1.1 pk SET(mcor1, CD1400_MCOR1_DSRzd);
1371 1.1 pk SET(mcor2, CD1400_MCOR2_DSRod);
1372 1.1 pk } else {
1373 1.1 pk SET(mcor1, CD1400_MCOR1_CDzd);
1374 1.1 pk SET(mcor2, CD1400_MCOR2_CDod);
1375 1.1 pk }
1376 1.1 pk
1377 1.1 pk cd1400_write_reg(cd, CD1400_MCOR1, mcor1);
1378 1.1 pk cd1400_write_reg(cd, CD1400_MCOR2, mcor2);
1379 1.1 pk
1380 1.1 pk /* receive timeout 2ms */
1381 1.1 pk cd1400_write_reg(cd, CD1400_RTPR, 2);
1382 1.1 pk
1383 1.1 pk splx(s);
1384 1.1 pk return(0);
1385 1.1 pk }
1386 1.1 pk
1387 1.1 pk /************************************************************************
1388 1.1 pk *
1389 1.1 pk * MBPP Routines
1390 1.1 pk *
1391 1.1 pk * mbpp_match match one mbpp device
1392 1.1 pk * mbpp_attach attach mbpp devices
1393 1.1 pk * mbppopen open mbpp device
1394 1.1 pk * mbppclose close mbpp device
1395 1.1 pk * mbppread read from mbpp
1396 1.1 pk * mbppwrite write to mbpp
1397 1.1 pk * mbppioctl do ioctl on mbpp
1398 1.3 pk * mbppselect do select on mbpp
1399 1.3 pk * mbpp_rw general rw routine
1400 1.3 pk * mbpp_timeout rw timeout
1401 1.3 pk * mbpp_start rw start after delay
1402 1.3 pk * mbpp_send send data
1403 1.3 pk * mbpp_recv recv data
1404 1.1 pk */
1405 1.1 pk
1406 1.1 pk int
1407 1.1 pk mbpp_match(parent, cf, args)
1408 1.1 pk struct device *parent;
1409 1.1 pk struct cfdata *cf;
1410 1.1 pk void *args;
1411 1.1 pk {
1412 1.1 pk struct magma_softc *sc = (struct magma_softc *)parent;
1413 1.1 pk
1414 1.1 pk return( args == mbpp_match && sc->ms_board->mb_npar && sc->ms_mbpp == NULL );
1415 1.1 pk }
1416 1.1 pk
1417 1.1 pk void
1418 1.1 pk mbpp_attach(parent, dev, args)
1419 1.1 pk struct device *parent;
1420 1.1 pk struct device *dev;
1421 1.1 pk void *args;
1422 1.1 pk {
1423 1.1 pk struct magma_softc *sc = (struct magma_softc *)parent;
1424 1.1 pk struct mbpp_softc *ms = (struct mbpp_softc *)dev;
1425 1.1 pk struct mbpp_port *mp;
1426 1.3 pk int port;
1427 1.1 pk
1428 1.1 pk sc->ms_mbpp = ms;
1429 1.2 pk dprintf((" addr %p", ms));
1430 1.1 pk
1431 1.1 pk for( port = 0 ; port < sc->ms_board->mb_npar ; port++ ) {
1432 1.1 pk mp = &ms->ms_port[port];
1433 1.1 pk
1434 1.6 thorpej callout_init(&mp->mp_timeout_ch);
1435 1.6 thorpej callout_init(&mp->mp_start_ch);
1436 1.6 thorpej
1437 1.1 pk if( sc->ms_ncd1190 )
1438 1.1 pk mp->mp_cd1190 = &sc->ms_cd1190[port];
1439 1.1 pk else
1440 1.1 pk mp->mp_cd1400 = &sc->ms_cd1400[0];
1441 1.1 pk }
1442 1.1 pk
1443 1.1 pk ms->ms_nports = port;
1444 1.1 pk printf(": %d port%s\n", port, port == 1 ? "" : "s");
1445 1.1 pk }
1446 1.1 pk
1447 1.1 pk /*
1448 1.1 pk * open routine. returns zero if successful, else error code
1449 1.1 pk */
1450 1.1 pk int
1451 1.1 pk mbppopen(dev, flags, mode, p)
1452 1.1 pk dev_t dev;
1453 1.1 pk int flags;
1454 1.1 pk int mode;
1455 1.1 pk struct proc *p;
1456 1.1 pk {
1457 1.1 pk int card = MAGMA_CARD(dev);
1458 1.1 pk int port = MAGMA_PORT(dev);
1459 1.1 pk struct mbpp_softc *ms;
1460 1.1 pk struct mbpp_port *mp;
1461 1.3 pk int s;
1462 1.1 pk
1463 1.1 pk if( card >= mbpp_cd.cd_ndevs ||
1464 1.1 pk (ms = mbpp_cd.cd_devs[card]) == NULL || port >= ms->ms_nports )
1465 1.1 pk return(ENXIO);
1466 1.1 pk
1467 1.1 pk mp = &ms->ms_port[port];
1468 1.1 pk
1469 1.1 pk s = spltty();
1470 1.1 pk if( ISSET(mp->mp_flags, MBPPF_OPEN) ) {
1471 1.1 pk splx(s);
1472 1.1 pk return(EBUSY);
1473 1.1 pk }
1474 1.1 pk SET(mp->mp_flags, MBPPF_OPEN);
1475 1.1 pk splx(s);
1476 1.1 pk
1477 1.3 pk /* set defaults */
1478 1.3 pk mp->mp_burst = MBPP_BURST;
1479 1.3 pk mp->mp_timeout = mbpp_mstohz(MBPP_TIMEOUT);
1480 1.3 pk mp->mp_delay = mbpp_mstohz(MBPP_DELAY);
1481 1.3 pk
1482 1.3 pk /* init chips */
1483 1.3 pk if( mp->mp_cd1400 ) { /* CD1400 */
1484 1.2 pk struct cd1400 *cd = mp->mp_cd1400;
1485 1.1 pk
1486 1.1 pk /* set up CD1400 channel */
1487 1.1 pk s = spltty();
1488 1.1 pk cd1400_write_reg(cd, CD1400_CAR, 0);
1489 1.1 pk cd1400_write_ccr(cd, CD1400_CCR_CMDRESET);
1490 1.1 pk cd1400_write_reg(cd, CD1400_LIVR, (1<<3));
1491 1.1 pk splx(s);
1492 1.3 pk } else { /* CD1190 */
1493 1.3 pk mp->mp_flags = 0;
1494 1.3 pk return (ENXIO);
1495 1.1 pk }
1496 1.1 pk
1497 1.3 pk return (0);
1498 1.1 pk }
1499 1.1 pk
1500 1.1 pk /*
1501 1.1 pk * close routine. returns zero if successful, else error code
1502 1.1 pk */
1503 1.1 pk int
1504 1.1 pk mbppclose(dev, flag, mode, p)
1505 1.1 pk dev_t dev;
1506 1.1 pk int flag;
1507 1.1 pk int mode;
1508 1.1 pk struct proc *p;
1509 1.1 pk {
1510 1.1 pk struct mbpp_softc *ms = mbpp_cd.cd_devs[MAGMA_CARD(dev)];
1511 1.1 pk struct mbpp_port *mp = &ms->ms_port[MAGMA_PORT(dev)];
1512 1.1 pk
1513 1.1 pk mp->mp_flags = 0;
1514 1.1 pk return(0);
1515 1.1 pk }
1516 1.1 pk
1517 1.1 pk /*
1518 1.1 pk * Read routine
1519 1.1 pk */
1520 1.1 pk int
1521 1.1 pk mbppread(dev, uio, flags)
1522 1.1 pk dev_t dev;
1523 1.1 pk struct uio *uio;
1524 1.1 pk int flags;
1525 1.1 pk {
1526 1.3 pk
1527 1.3 pk return( mbpp_rw(dev, uio) );
1528 1.1 pk }
1529 1.1 pk
1530 1.1 pk /*
1531 1.1 pk * Write routine
1532 1.1 pk */
1533 1.1 pk int
1534 1.1 pk mbppwrite(dev, uio, flags)
1535 1.1 pk dev_t dev;
1536 1.1 pk struct uio *uio;
1537 1.1 pk int flags;
1538 1.1 pk {
1539 1.1 pk
1540 1.3 pk return( mbpp_rw(dev, uio) );
1541 1.1 pk }
1542 1.1 pk
1543 1.1 pk /*
1544 1.1 pk * ioctl routine
1545 1.1 pk */
1546 1.1 pk int
1547 1.1 pk mbppioctl(dev, cmd, data, flags, p)
1548 1.1 pk dev_t dev;
1549 1.1 pk u_long cmd;
1550 1.1 pk caddr_t data;
1551 1.1 pk int flags;
1552 1.1 pk struct proc *p;
1553 1.1 pk {
1554 1.3 pk struct mbpp_softc *ms = mbpp_cd.cd_devs[MAGMA_CARD(dev)];
1555 1.3 pk struct mbpp_port *mp = &ms->ms_port[MAGMA_PORT(dev)];
1556 1.3 pk struct mbpp_param *bp;
1557 1.3 pk int error = 0;
1558 1.3 pk int s;
1559 1.3 pk
1560 1.3 pk switch(cmd) {
1561 1.3 pk case MBPPIOCSPARAM:
1562 1.3 pk bp = (struct mbpp_param *)data;
1563 1.3 pk if( bp->bp_burst < MBPP_BURST_MIN || bp->bp_burst > MBPP_BURST_MAX ||
1564 1.3 pk bp->bp_delay < MBPP_DELAY_MIN || bp->bp_delay > MBPP_DELAY_MIN ) {
1565 1.3 pk error = EINVAL;
1566 1.3 pk } else {
1567 1.3 pk mp->mp_burst = bp->bp_burst;
1568 1.3 pk mp->mp_timeout = mbpp_mstohz(bp->bp_timeout);
1569 1.3 pk mp->mp_delay = mbpp_mstohz(bp->bp_delay);
1570 1.3 pk }
1571 1.3 pk break;
1572 1.3 pk case MBPPIOCGPARAM:
1573 1.3 pk bp = (struct mbpp_param *)data;
1574 1.3 pk bp->bp_burst = mp->mp_burst;
1575 1.3 pk bp->bp_timeout = mbpp_hztoms(mp->mp_timeout);
1576 1.3 pk bp->bp_delay = mbpp_hztoms(mp->mp_delay);
1577 1.3 pk break;
1578 1.3 pk case MBPPIOCGSTAT:
1579 1.3 pk /* XXX make this more generic */
1580 1.3 pk s = spltty();
1581 1.3 pk cd1400_write_reg(mp->mp_cd1400, CD1400_CAR, 0);
1582 1.3 pk *(int *)data = cd1400_read_reg(mp->mp_cd1400, CD1400_PSVR);
1583 1.3 pk splx(s);
1584 1.3 pk break;
1585 1.3 pk default:
1586 1.3 pk error = ENOTTY;
1587 1.3 pk }
1588 1.3 pk
1589 1.3 pk return(error);
1590 1.1 pk }
1591 1.1 pk
1592 1.1 pk /*
1593 1.1 pk * poll routine
1594 1.1 pk */
1595 1.1 pk int
1596 1.1 pk mbpppoll(dev, rw, p)
1597 1.1 pk dev_t dev;
1598 1.1 pk int rw;
1599 1.1 pk struct proc *p;
1600 1.1 pk {
1601 1.3 pk
1602 1.1 pk return(ENODEV);
1603 1.3 pk }
1604 1.3 pk
1605 1.3 pk int
1606 1.3 pk mbpp_rw(dev, uio)
1607 1.3 pk dev_t dev;
1608 1.3 pk struct uio *uio;
1609 1.3 pk {
1610 1.3 pk int card = MAGMA_CARD(dev);
1611 1.3 pk int port = MAGMA_PORT(dev);
1612 1.3 pk struct mbpp_softc *ms = mbpp_cd.cd_devs[card];
1613 1.3 pk struct mbpp_port *mp = &ms->ms_port[port];
1614 1.3 pk caddr_t buffer, ptr;
1615 1.3 pk int buflen, cnt, len;
1616 1.3 pk int s, error = 0;
1617 1.3 pk int gotdata = 0;
1618 1.3 pk
1619 1.3 pk if( uio->uio_resid == 0 )
1620 1.3 pk return(0);
1621 1.3 pk
1622 1.3 pk buflen = min(uio->uio_resid, mp->mp_burst);
1623 1.3 pk buffer = malloc(buflen, M_DEVBUF, M_WAITOK);
1624 1.3 pk if( buffer == NULL )
1625 1.3 pk return(ENOMEM);
1626 1.3 pk
1627 1.3 pk SET(mp->mp_flags, MBPPF_UIO);
1628 1.3 pk
1629 1.3 pk /*
1630 1.3 pk * start timeout, if needed
1631 1.3 pk */
1632 1.3 pk if( mp->mp_timeout > 0 ) {
1633 1.3 pk SET(mp->mp_flags, MBPPF_TIMEOUT);
1634 1.6 thorpej callout_reset(&mp->mp_timeout_ch, mp->mp_timeout,
1635 1.6 thorpej mbpp_timeout, mp);
1636 1.3 pk }
1637 1.3 pk
1638 1.3 pk len = cnt = 0;
1639 1.3 pk while( uio->uio_resid > 0 ) {
1640 1.3 pk len = min(buflen, uio->uio_resid);
1641 1.3 pk ptr = buffer;
1642 1.3 pk
1643 1.3 pk if( uio->uio_rw == UIO_WRITE ) {
1644 1.3 pk error = uiomove(ptr, len, uio);
1645 1.3 pk if( error ) break;
1646 1.3 pk }
1647 1.3 pk again: /* goto bad */
1648 1.3 pk /* timed out? */
1649 1.3 pk if( !ISSET(mp->mp_flags, MBPPF_UIO) )
1650 1.3 pk break;
1651 1.3 pk
1652 1.3 pk /*
1653 1.3 pk * perform the operation
1654 1.3 pk */
1655 1.3 pk if( uio->uio_rw == UIO_WRITE ) {
1656 1.3 pk cnt = mbpp_send(mp, ptr, len);
1657 1.3 pk } else {
1658 1.3 pk cnt = mbpp_recv(mp, ptr, len);
1659 1.3 pk }
1660 1.3 pk
1661 1.3 pk if( uio->uio_rw == UIO_READ ) {
1662 1.3 pk if( cnt ) {
1663 1.3 pk error = uiomove(ptr, cnt, uio);
1664 1.3 pk if( error ) break;
1665 1.3 pk gotdata++;
1666 1.3 pk }
1667 1.3 pk else if( gotdata ) /* consider us done */
1668 1.3 pk break;
1669 1.3 pk }
1670 1.3 pk
1671 1.3 pk /* timed out? */
1672 1.3 pk if( !ISSET(mp->mp_flags, MBPPF_UIO) )
1673 1.3 pk break;
1674 1.3 pk
1675 1.3 pk /*
1676 1.3 pk * poll delay?
1677 1.3 pk */
1678 1.3 pk if( mp->mp_delay > 0 ) {
1679 1.3 pk s = splsoftclock();
1680 1.3 pk SET(mp->mp_flags, MBPPF_DELAY);
1681 1.6 thorpej callout_reset(&mp->mp_start_ch, mp->mp_delay,
1682 1.6 thorpej mbpp_start, mp);
1683 1.3 pk error = tsleep(mp, PCATCH | PZERO, "mbppdelay", 0);
1684 1.3 pk splx(s);
1685 1.3 pk if( error ) break;
1686 1.3 pk }
1687 1.3 pk
1688 1.3 pk /*
1689 1.3 pk * don't call uiomove again until we used all the data we grabbed
1690 1.3 pk */
1691 1.3 pk if( uio->uio_rw == UIO_WRITE && cnt != len ) {
1692 1.3 pk ptr += cnt;
1693 1.3 pk len -= cnt;
1694 1.3 pk cnt = 0;
1695 1.3 pk goto again;
1696 1.3 pk }
1697 1.3 pk }
1698 1.3 pk
1699 1.3 pk /*
1700 1.3 pk * clear timeouts
1701 1.3 pk */
1702 1.3 pk s = splsoftclock();
1703 1.3 pk if( ISSET(mp->mp_flags, MBPPF_TIMEOUT) ) {
1704 1.6 thorpej callout_stop(&mp->mp_timeout_ch);
1705 1.3 pk CLR(mp->mp_flags, MBPPF_TIMEOUT);
1706 1.3 pk }
1707 1.3 pk if( ISSET(mp->mp_flags, MBPPF_DELAY) ) {
1708 1.6 thorpej callout_stop(&mp->mp_start_ch);
1709 1.3 pk CLR(mp->mp_flags, MBPPF_DELAY);
1710 1.3 pk }
1711 1.3 pk splx(s);
1712 1.3 pk
1713 1.3 pk /*
1714 1.3 pk * adjust for those chars that we uiomoved but never actually wrote
1715 1.3 pk */
1716 1.3 pk if( uio->uio_rw == UIO_WRITE && cnt != len ) {
1717 1.3 pk uio->uio_resid += (len - cnt);
1718 1.3 pk }
1719 1.3 pk
1720 1.3 pk free(buffer, M_DEVBUF);
1721 1.3 pk return(error);
1722 1.3 pk }
1723 1.3 pk
1724 1.3 pk void
1725 1.3 pk mbpp_timeout(arg)
1726 1.3 pk void *arg;
1727 1.3 pk {
1728 1.3 pk struct mbpp_port *mp = arg;
1729 1.3 pk
1730 1.3 pk CLR(mp->mp_flags, MBPPF_UIO | MBPPF_TIMEOUT);
1731 1.3 pk wakeup(mp);
1732 1.3 pk }
1733 1.3 pk
1734 1.3 pk void
1735 1.3 pk mbpp_start(arg)
1736 1.3 pk void *arg;
1737 1.3 pk {
1738 1.3 pk struct mbpp_port *mp = arg;
1739 1.3 pk
1740 1.3 pk CLR(mp->mp_flags, MBPPF_DELAY);
1741 1.3 pk wakeup(mp);
1742 1.3 pk }
1743 1.3 pk
1744 1.3 pk int
1745 1.3 pk mbpp_send(mp, ptr, len)
1746 1.3 pk struct mbpp_port *mp;
1747 1.3 pk caddr_t ptr;
1748 1.3 pk int len;
1749 1.3 pk {
1750 1.3 pk int s;
1751 1.3 pk struct cd1400 *cd = mp->mp_cd1400;
1752 1.3 pk
1753 1.3 pk /* set up io information */
1754 1.3 pk mp->mp_ptr = ptr;
1755 1.3 pk mp->mp_cnt = len;
1756 1.3 pk
1757 1.3 pk /* start transmitting */
1758 1.3 pk s = spltty();
1759 1.3 pk if( cd ) {
1760 1.3 pk cd1400_write_reg(cd, CD1400_CAR, 0);
1761 1.3 pk
1762 1.3 pk /* output strobe width ~1microsecond */
1763 1.3 pk cd1400_write_reg(cd, CD1400_TBPR, 10);
1764 1.3 pk
1765 1.3 pk /* enable channel */
1766 1.3 pk cd1400_write_ccr(cd, CD1400_CCR_CMDCHANCTL | CD1400_CCR_XMTEN);
1767 1.3 pk cd1400_write_reg(cd, CD1400_SRER, CD1400_SRER_TXRDY);
1768 1.3 pk }
1769 1.3 pk
1770 1.3 pk /* ZZzzz... */
1771 1.3 pk tsleep(mp, PCATCH | PZERO, "mbpp_send", 0);
1772 1.3 pk
1773 1.3 pk /* stop transmitting */
1774 1.3 pk if( cd ) {
1775 1.3 pk cd1400_write_reg(cd, CD1400_CAR, 0);
1776 1.3 pk
1777 1.3 pk /* disable transmitter */
1778 1.3 pk cd1400_write_reg(cd, CD1400_SRER, 0);
1779 1.3 pk cd1400_write_ccr(cd, CD1400_CCR_CMDCHANCTL | CD1400_CCR_XMTDIS);
1780 1.3 pk
1781 1.3 pk /* flush fifo */
1782 1.3 pk cd1400_write_ccr(cd, CD1400_CCR_CMDRESET | CD1400_CCR_FTF);
1783 1.3 pk }
1784 1.3 pk splx(s);
1785 1.3 pk
1786 1.3 pk /* return number of chars sent */
1787 1.3 pk return(len - mp->mp_cnt);
1788 1.3 pk }
1789 1.3 pk
1790 1.3 pk int
1791 1.3 pk mbpp_recv(mp, ptr, len)
1792 1.3 pk struct mbpp_port *mp;
1793 1.3 pk caddr_t ptr;
1794 1.3 pk int len;
1795 1.3 pk {
1796 1.3 pk int s;
1797 1.3 pk struct cd1400 *cd = mp->mp_cd1400;
1798 1.3 pk
1799 1.3 pk /* set up io information */
1800 1.3 pk mp->mp_ptr = ptr;
1801 1.3 pk mp->mp_cnt = len;
1802 1.3 pk
1803 1.3 pk /* start receiving */
1804 1.3 pk s = spltty();
1805 1.3 pk if( cd ) {
1806 1.3 pk int rcor, rbpr;
1807 1.3 pk
1808 1.3 pk cd1400_write_reg(cd, CD1400_CAR, 0);
1809 1.3 pk
1810 1.3 pk /* input strobe at 100kbaud (10microseconds) */
1811 1.3 pk cd1400_compute_baud(100000, cd->cd_clock, &rcor, &rbpr);
1812 1.3 pk cd1400_write_reg(cd, CD1400_RCOR, rcor);
1813 1.3 pk cd1400_write_reg(cd, CD1400_RBPR, rbpr);
1814 1.3 pk
1815 1.3 pk /* rx threshold */
1816 1.3 pk cd1400_write_reg(cd, CD1400_COR3, MBPP_RX_FIFO_THRESHOLD);
1817 1.3 pk cd1400_write_ccr(cd, CD1400_CCR_CMDCORCHG | CD1400_CCR_COR3);
1818 1.3 pk
1819 1.3 pk /* enable channel */
1820 1.3 pk cd1400_write_ccr(cd, CD1400_CCR_CMDCHANCTL | CD1400_CCR_RCVEN);
1821 1.3 pk cd1400_write_reg(cd, CD1400_SRER, CD1400_SRER_RXDATA);
1822 1.3 pk }
1823 1.3 pk
1824 1.3 pk /* ZZzzz... */
1825 1.3 pk tsleep(mp, PCATCH | PZERO, "mbpp_recv", 0);
1826 1.3 pk
1827 1.3 pk /* stop receiving */
1828 1.3 pk if( cd ) {
1829 1.3 pk cd1400_write_reg(cd, CD1400_CAR, 0);
1830 1.3 pk
1831 1.3 pk /* disable receiving */
1832 1.3 pk cd1400_write_reg(cd, CD1400_SRER, 0);
1833 1.3 pk cd1400_write_ccr(cd, CD1400_CCR_CMDCHANCTL | CD1400_CCR_RCVDIS);
1834 1.3 pk }
1835 1.3 pk splx(s);
1836 1.3 pk
1837 1.3 pk /* return number of chars received */
1838 1.3 pk return(len - mp->mp_cnt);
1839 1.3 pk }
1840 1.3 pk
1841 1.3 pk int
1842 1.3 pk mbpp_hztoms(h)
1843 1.3 pk int h;
1844 1.3 pk {
1845 1.3 pk int m = h;
1846 1.3 pk
1847 1.3 pk if( m > 0 )
1848 1.3 pk m = m * 1000 / hz;
1849 1.3 pk return(m);
1850 1.3 pk }
1851 1.3 pk
1852 1.3 pk int
1853 1.3 pk mbpp_mstohz(m)
1854 1.3 pk int m;
1855 1.3 pk {
1856 1.3 pk int h = m;
1857 1.3 pk
1858 1.3 pk if( h > 0 ) {
1859 1.3 pk h = h * hz / 1000;
1860 1.3 pk if( h == 0 )
1861 1.3 pk h = 1000 / hz;
1862 1.3 pk }
1863 1.3 pk return(h);
1864 1.1 pk }
1865 1.1 pk
1866 1.1 pk #endif /* NMAGMA */
1867