qe.c revision 1.28 1 1.28 thorpej /* $NetBSD: qe.c,v 1.28 2002/10/02 16:52:42 thorpej Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.1 pk * Copyright (c) 1999 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Paul Kranenburg.
9 1.1 pk *
10 1.1 pk * Redistribution and use in source and binary forms, with or without
11 1.1 pk * modification, are permitted provided that the following conditions
12 1.1 pk * are met:
13 1.1 pk * 1. Redistributions of source code must retain the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer.
15 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 pk * notice, this list of conditions and the following disclaimer in the
17 1.1 pk * documentation and/or other materials provided with the distribution.
18 1.1 pk * 3. All advertising materials mentioning features or use of this software
19 1.1 pk * must display the following acknowledgement:
20 1.1 pk * This product includes software developed by the NetBSD
21 1.1 pk * Foundation, Inc. and its contributors.
22 1.1 pk * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 pk * contributors may be used to endorse or promote products derived
24 1.1 pk * from this software without specific prior written permission.
25 1.1 pk *
26 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
37 1.1 pk */
38 1.1 pk
39 1.1 pk /*
40 1.1 pk * Copyright (c) 1998 Jason L. Wright.
41 1.1 pk * All rights reserved.
42 1.1 pk *
43 1.1 pk * Redistribution and use in source and binary forms, with or without
44 1.1 pk * modification, are permitted provided that the following conditions
45 1.1 pk * are met:
46 1.1 pk * 1. Redistributions of source code must retain the above copyright
47 1.1 pk * notice, this list of conditions and the following disclaimer.
48 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
49 1.1 pk * notice, this list of conditions and the following disclaimer in the
50 1.1 pk * documentation and/or other materials provided with the distribution.
51 1.1 pk * 3. The name of the authors may not be used to endorse or promote products
52 1.1 pk * derived from this software without specific prior written permission.
53 1.1 pk *
54 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
55 1.1 pk * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
56 1.1 pk * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
57 1.1 pk * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
58 1.1 pk * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
59 1.1 pk * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
60 1.1 pk * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
61 1.1 pk * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
62 1.1 pk * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
63 1.1 pk * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
64 1.1 pk */
65 1.1 pk
66 1.1 pk /*
67 1.1 pk * Driver for the SBus qec+qe QuadEthernet board.
68 1.1 pk *
69 1.1 pk * This driver was written using the AMD MACE Am79C940 documentation, some
70 1.1 pk * ideas gleaned from the S/Linux driver for this card, Solaris header files,
71 1.1 pk * and a loan of a card from Paul Southworth of the Internet Engineering
72 1.1 pk * Group (www.ieng.com).
73 1.1 pk */
74 1.19 lukem
75 1.19 lukem #include <sys/cdefs.h>
76 1.28 thorpej __KERNEL_RCSID(0, "$NetBSD: qe.c,v 1.28 2002/10/02 16:52:42 thorpej Exp $");
77 1.1 pk
78 1.7 pk #define QEDEBUG
79 1.7 pk
80 1.1 pk #include "opt_ddb.h"
81 1.1 pk #include "opt_inet.h"
82 1.1 pk #include "opt_ccitt.h"
83 1.1 pk #include "opt_llc.h"
84 1.1 pk #include "opt_ns.h"
85 1.1 pk #include "bpfilter.h"
86 1.1 pk #include "rnd.h"
87 1.1 pk
88 1.1 pk #include <sys/param.h>
89 1.1 pk #include <sys/systm.h>
90 1.1 pk #include <sys/kernel.h>
91 1.1 pk #include <sys/errno.h>
92 1.1 pk #include <sys/ioctl.h>
93 1.1 pk #include <sys/mbuf.h>
94 1.1 pk #include <sys/socket.h>
95 1.1 pk #include <sys/syslog.h>
96 1.1 pk #include <sys/device.h>
97 1.1 pk #include <sys/malloc.h>
98 1.1 pk #if NRND > 0
99 1.1 pk #include <sys/rnd.h>
100 1.1 pk #endif
101 1.1 pk
102 1.1 pk #include <net/if.h>
103 1.1 pk #include <net/if_dl.h>
104 1.1 pk #include <net/if_types.h>
105 1.1 pk #include <net/netisr.h>
106 1.1 pk #include <net/if_media.h>
107 1.1 pk #include <net/if_ether.h>
108 1.1 pk
109 1.1 pk #ifdef INET
110 1.1 pk #include <netinet/in.h>
111 1.1 pk #include <netinet/if_inarp.h>
112 1.1 pk #include <netinet/in_systm.h>
113 1.1 pk #include <netinet/in_var.h>
114 1.1 pk #include <netinet/ip.h>
115 1.1 pk #endif
116 1.1 pk
117 1.2 pk #ifdef NS
118 1.2 pk #include <netns/ns.h>
119 1.2 pk #include <netns/ns_if.h>
120 1.2 pk #endif
121 1.2 pk
122 1.1 pk #if NBPFILTER > 0
123 1.1 pk #include <net/bpf.h>
124 1.1 pk #include <net/bpfdesc.h>
125 1.1 pk #endif
126 1.1 pk
127 1.11 pk #include <machine/bus.h>
128 1.11 pk #include <machine/intr.h>
129 1.1 pk #include <machine/autoconf.h>
130 1.1 pk
131 1.3 mrg #include <dev/sbus/sbusvar.h>
132 1.1 pk #include <dev/sbus/qecreg.h>
133 1.1 pk #include <dev/sbus/qecvar.h>
134 1.1 pk #include <dev/sbus/qereg.h>
135 1.1 pk
136 1.1 pk struct qe_softc {
137 1.1 pk struct device sc_dev; /* base device */
138 1.1 pk struct sbusdev sc_sd; /* sbus device */
139 1.1 pk bus_space_tag_t sc_bustag; /* bus & dma tags */
140 1.1 pk bus_dma_tag_t sc_dmatag;
141 1.8 pk bus_dmamap_t sc_dmamap;
142 1.1 pk struct ethercom sc_ethercom;
143 1.1 pk struct ifmedia sc_ifmedia; /* interface media */
144 1.1 pk
145 1.1 pk struct qec_softc *sc_qec; /* QEC parent */
146 1.1 pk
147 1.1 pk bus_space_handle_t sc_qr; /* QEC registers */
148 1.1 pk bus_space_handle_t sc_mr; /* MACE registers */
149 1.1 pk bus_space_handle_t sc_cr; /* channel registers */
150 1.1 pk
151 1.1 pk int sc_channel; /* channel number */
152 1.1 pk u_int sc_rev; /* board revision */
153 1.1 pk
154 1.1 pk int sc_burst;
155 1.1 pk
156 1.1 pk struct qec_ring sc_rb; /* Packet Ring Buffer */
157 1.1 pk
158 1.1 pk /* MAC address */
159 1.1 pk u_int8_t sc_enaddr[6];
160 1.7 pk
161 1.7 pk #ifdef QEDEBUG
162 1.7 pk int sc_debug;
163 1.7 pk #endif
164 1.1 pk };
165 1.1 pk
166 1.1 pk int qematch __P((struct device *, struct cfdata *, void *));
167 1.1 pk void qeattach __P((struct device *, struct device *, void *));
168 1.1 pk
169 1.1 pk void qeinit __P((struct qe_softc *));
170 1.1 pk void qestart __P((struct ifnet *));
171 1.1 pk void qestop __P((struct qe_softc *));
172 1.1 pk void qewatchdog __P((struct ifnet *));
173 1.1 pk int qeioctl __P((struct ifnet *, u_long, caddr_t));
174 1.1 pk void qereset __P((struct qe_softc *));
175 1.1 pk
176 1.1 pk int qeintr __P((void *));
177 1.1 pk int qe_eint __P((struct qe_softc *, u_int32_t));
178 1.1 pk int qe_rint __P((struct qe_softc *));
179 1.1 pk int qe_tint __P((struct qe_softc *));
180 1.1 pk void qe_mcreset __P((struct qe_softc *));
181 1.1 pk
182 1.1 pk static int qe_put __P((struct qe_softc *, int, struct mbuf *));
183 1.1 pk static void qe_read __P((struct qe_softc *, int, int));
184 1.1 pk static struct mbuf *qe_get __P((struct qe_softc *, int, int));
185 1.1 pk
186 1.1 pk /* ifmedia callbacks */
187 1.1 pk void qe_ifmedia_sts __P((struct ifnet *, struct ifmediareq *));
188 1.1 pk int qe_ifmedia_upd __P((struct ifnet *));
189 1.1 pk
190 1.27 thorpej CFATTACH_DECL(qe, sizeof(struct qe_softc),
191 1.28 thorpej qematch, qeattach, NULL, NULL);
192 1.1 pk
193 1.1 pk int
194 1.1 pk qematch(parent, cf, aux)
195 1.1 pk struct device *parent;
196 1.1 pk struct cfdata *cf;
197 1.1 pk void *aux;
198 1.1 pk {
199 1.1 pk struct sbus_attach_args *sa = aux;
200 1.1 pk
201 1.25 thorpej return (strcmp(cf->cf_name, sa->sa_name) == 0);
202 1.1 pk }
203 1.1 pk
204 1.1 pk void
205 1.1 pk qeattach(parent, self, aux)
206 1.1 pk struct device *parent, *self;
207 1.1 pk void *aux;
208 1.1 pk {
209 1.1 pk struct sbus_attach_args *sa = aux;
210 1.1 pk struct qec_softc *qec = (struct qec_softc *)parent;
211 1.1 pk struct qe_softc *sc = (struct qe_softc *)self;
212 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
213 1.1 pk int node = sa->sa_node;
214 1.8 pk bus_dma_tag_t dmatag = sa->sa_dmatag;
215 1.1 pk bus_dma_segment_t seg;
216 1.1 pk bus_size_t size;
217 1.1 pk int rseg, error;
218 1.1 pk extern void myetheraddr __P((u_char *));
219 1.1 pk
220 1.1 pk if (sa->sa_nreg < 2) {
221 1.1 pk printf("%s: only %d register sets\n",
222 1.1 pk self->dv_xname, sa->sa_nreg);
223 1.1 pk return;
224 1.1 pk }
225 1.1 pk
226 1.21 pk if (bus_space_map(sa->sa_bustag,
227 1.21 pk (bus_addr_t)BUS_ADDR(
228 1.24 thorpej sa->sa_reg[0].oa_space,
229 1.24 thorpej sa->sa_reg[0].oa_base),
230 1.24 thorpej (bus_size_t)sa->sa_reg[0].oa_size,
231 1.22 eeh 0, &sc->sc_cr) != 0) {
232 1.1 pk printf("%s: cannot map registers\n", self->dv_xname);
233 1.1 pk return;
234 1.1 pk }
235 1.1 pk
236 1.21 pk if (bus_space_map(sa->sa_bustag,
237 1.21 pk (bus_addr_t)BUS_ADDR(
238 1.24 thorpej sa->sa_reg[1].oa_space,
239 1.24 thorpej sa->sa_reg[1].oa_base),
240 1.24 thorpej (bus_size_t)sa->sa_reg[1].oa_size,
241 1.22 eeh 0, &sc->sc_mr) != 0) {
242 1.1 pk printf("%s: cannot map registers\n", self->dv_xname);
243 1.1 pk return;
244 1.1 pk }
245 1.1 pk
246 1.18 eeh sc->sc_rev = PROM_getpropint(node, "mace-version", -1);
247 1.1 pk printf(" rev %x", sc->sc_rev);
248 1.1 pk
249 1.17 eeh sc->sc_bustag = sa->sa_bustag;
250 1.17 eeh sc->sc_dmatag = sa->sa_dmatag;
251 1.1 pk sc->sc_qec = qec;
252 1.1 pk sc->sc_qr = qec->sc_regs;
253 1.1 pk
254 1.18 eeh sc->sc_channel = PROM_getpropint(node, "channel#", -1);
255 1.1 pk sc->sc_burst = qec->sc_burst;
256 1.1 pk
257 1.1 pk qestop(sc);
258 1.1 pk
259 1.1 pk /* Note: no interrupt level passed */
260 1.11 pk (void)bus_intr_establish(sa->sa_bustag, 0, IPL_NET, 0, qeintr, sc);
261 1.1 pk myetheraddr(sc->sc_enaddr);
262 1.1 pk
263 1.1 pk /*
264 1.1 pk * Allocate descriptor ring and buffers.
265 1.1 pk */
266 1.1 pk
267 1.1 pk /* for now, allocate as many bufs as there are ring descriptors */
268 1.1 pk sc->sc_rb.rb_ntbuf = QEC_XD_RING_MAXSIZE;
269 1.1 pk sc->sc_rb.rb_nrbuf = QEC_XD_RING_MAXSIZE;
270 1.1 pk
271 1.1 pk size = QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
272 1.1 pk QEC_XD_RING_MAXSIZE * sizeof(struct qec_xd) +
273 1.1 pk sc->sc_rb.rb_ntbuf * QE_PKT_BUF_SZ +
274 1.1 pk sc->sc_rb.rb_nrbuf * QE_PKT_BUF_SZ;
275 1.8 pk
276 1.9 pk /* Get a DMA handle */
277 1.9 pk if ((error = bus_dmamap_create(dmatag, size, 1, size, 0,
278 1.8 pk BUS_DMA_NOWAIT, &sc->sc_dmamap)) != 0) {
279 1.8 pk printf("%s: DMA map create error %d\n", self->dv_xname, error);
280 1.8 pk return;
281 1.8 pk }
282 1.8 pk
283 1.8 pk /* Allocate DMA buffer */
284 1.10 pk if ((error = bus_dmamem_alloc(dmatag, size, 0, 0,
285 1.1 pk &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
286 1.1 pk printf("%s: DMA buffer alloc error %d\n",
287 1.1 pk self->dv_xname, error);
288 1.1 pk return;
289 1.1 pk }
290 1.8 pk
291 1.8 pk /* Map DMA buffer in CPU addressable space */
292 1.8 pk if ((error = bus_dmamem_map(dmatag, &seg, rseg, size,
293 1.1 pk &sc->sc_rb.rb_membase,
294 1.1 pk BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
295 1.1 pk printf("%s: DMA buffer map error %d\n",
296 1.1 pk self->dv_xname, error);
297 1.15 thorpej bus_dmamem_free(dmatag, &seg, rseg);
298 1.15 thorpej return;
299 1.15 thorpej }
300 1.15 thorpej
301 1.15 thorpej /* Load the buffer */
302 1.15 thorpej if ((error = bus_dmamap_load(dmatag, sc->sc_dmamap,
303 1.15 thorpej sc->sc_rb.rb_membase, size, NULL,
304 1.15 thorpej BUS_DMA_NOWAIT)) != 0) {
305 1.15 thorpej printf("%s: DMA buffer map load error %d\n",
306 1.15 thorpej self->dv_xname, error);
307 1.15 thorpej bus_dmamem_unmap(dmatag, sc->sc_rb.rb_membase, size);
308 1.8 pk bus_dmamem_free(dmatag, &seg, rseg);
309 1.1 pk return;
310 1.1 pk }
311 1.20 frueauf sc->sc_rb.rb_dmabase = sc->sc_dmamap->dm_segs[0].ds_addr;
312 1.1 pk
313 1.1 pk /* Initialize media properties */
314 1.1 pk ifmedia_init(&sc->sc_ifmedia, 0, qe_ifmedia_upd, qe_ifmedia_sts);
315 1.1 pk ifmedia_add(&sc->sc_ifmedia,
316 1.1 pk IFM_MAKEWORD(IFM_ETHER,IFM_10_T,0,0),
317 1.1 pk 0, NULL);
318 1.1 pk ifmedia_add(&sc->sc_ifmedia,
319 1.1 pk IFM_MAKEWORD(IFM_ETHER,IFM_10_5,0,0),
320 1.1 pk 0, NULL);
321 1.1 pk ifmedia_add(&sc->sc_ifmedia,
322 1.1 pk IFM_MAKEWORD(IFM_ETHER,IFM_AUTO,0,0),
323 1.1 pk 0, NULL);
324 1.1 pk ifmedia_set(&sc->sc_ifmedia, IFM_ETHER|IFM_AUTO);
325 1.1 pk
326 1.1 pk bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
327 1.1 pk ifp->if_softc = sc;
328 1.1 pk ifp->if_start = qestart;
329 1.1 pk ifp->if_ioctl = qeioctl;
330 1.1 pk ifp->if_watchdog = qewatchdog;
331 1.1 pk ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS |
332 1.1 pk IFF_MULTICAST;
333 1.13 thorpej IFQ_SET_READY(&ifp->if_snd);
334 1.1 pk
335 1.1 pk /* Attach the interface. */
336 1.1 pk if_attach(ifp);
337 1.1 pk ether_ifattach(ifp, sc->sc_enaddr);
338 1.1 pk
339 1.1 pk printf(" address %s\n", ether_sprintf(sc->sc_enaddr));
340 1.1 pk }
341 1.1 pk
342 1.1 pk /*
343 1.1 pk * Pull data off an interface.
344 1.1 pk * Len is the length of data, with local net header stripped.
345 1.1 pk * We copy the data into mbufs. When full cluster sized units are present,
346 1.1 pk * we copy into clusters.
347 1.1 pk */
348 1.1 pk static __inline__ struct mbuf *
349 1.1 pk qe_get(sc, idx, totlen)
350 1.1 pk struct qe_softc *sc;
351 1.1 pk int idx, totlen;
352 1.1 pk {
353 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
354 1.1 pk struct mbuf *m;
355 1.1 pk struct mbuf *top, **mp;
356 1.1 pk int len, pad, boff = 0;
357 1.1 pk caddr_t bp;
358 1.1 pk
359 1.1 pk bp = sc->sc_rb.rb_rxbuf + (idx % sc->sc_rb.rb_nrbuf) * QE_PKT_BUF_SZ;
360 1.1 pk
361 1.1 pk MGETHDR(m, M_DONTWAIT, MT_DATA);
362 1.1 pk if (m == NULL)
363 1.1 pk return (NULL);
364 1.1 pk m->m_pkthdr.rcvif = ifp;
365 1.1 pk m->m_pkthdr.len = totlen;
366 1.1 pk pad = ALIGN(sizeof(struct ether_header)) - sizeof(struct ether_header);
367 1.1 pk m->m_data += pad;
368 1.1 pk len = MHLEN - pad;
369 1.1 pk top = NULL;
370 1.1 pk mp = ⊤
371 1.1 pk
372 1.1 pk while (totlen > 0) {
373 1.1 pk if (top) {
374 1.1 pk MGET(m, M_DONTWAIT, MT_DATA);
375 1.1 pk if (m == NULL) {
376 1.1 pk m_freem(top);
377 1.1 pk return (NULL);
378 1.1 pk }
379 1.1 pk len = MLEN;
380 1.1 pk }
381 1.1 pk if (top && totlen >= MINCLSIZE) {
382 1.1 pk MCLGET(m, M_DONTWAIT);
383 1.1 pk if (m->m_flags & M_EXT)
384 1.1 pk len = MCLBYTES;
385 1.1 pk }
386 1.1 pk m->m_len = len = min(totlen, len);
387 1.1 pk bcopy(bp + boff, mtod(m, caddr_t), len);
388 1.1 pk boff += len;
389 1.1 pk totlen -= len;
390 1.1 pk *mp = m;
391 1.1 pk mp = &m->m_next;
392 1.1 pk }
393 1.1 pk
394 1.1 pk return (top);
395 1.1 pk }
396 1.1 pk
397 1.1 pk /*
398 1.1 pk * Routine to copy from mbuf chain to transmit buffer in
399 1.1 pk * network buffer memory.
400 1.1 pk */
401 1.1 pk __inline__ int
402 1.1 pk qe_put(sc, idx, m)
403 1.1 pk struct qe_softc *sc;
404 1.1 pk int idx;
405 1.1 pk struct mbuf *m;
406 1.1 pk {
407 1.1 pk struct mbuf *n;
408 1.1 pk int len, tlen = 0, boff = 0;
409 1.1 pk caddr_t bp;
410 1.1 pk
411 1.1 pk bp = sc->sc_rb.rb_txbuf + (idx % sc->sc_rb.rb_ntbuf) * QE_PKT_BUF_SZ;
412 1.1 pk
413 1.1 pk for (; m; m = n) {
414 1.1 pk len = m->m_len;
415 1.1 pk if (len == 0) {
416 1.1 pk MFREE(m, n);
417 1.1 pk continue;
418 1.1 pk }
419 1.1 pk bcopy(mtod(m, caddr_t), bp+boff, len);
420 1.1 pk boff += len;
421 1.1 pk tlen += len;
422 1.1 pk MFREE(m, n);
423 1.1 pk }
424 1.1 pk return (tlen);
425 1.1 pk }
426 1.1 pk
427 1.1 pk /*
428 1.1 pk * Pass a packet to the higher levels.
429 1.1 pk */
430 1.1 pk __inline__ void
431 1.1 pk qe_read(sc, idx, len)
432 1.1 pk struct qe_softc *sc;
433 1.1 pk int idx, len;
434 1.1 pk {
435 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
436 1.1 pk struct mbuf *m;
437 1.1 pk
438 1.1 pk if (len <= sizeof(struct ether_header) ||
439 1.1 pk len > ETHERMTU + sizeof(struct ether_header)) {
440 1.1 pk
441 1.1 pk printf("%s: invalid packet size %d; dropping\n",
442 1.1 pk ifp->if_xname, len);
443 1.1 pk
444 1.1 pk ifp->if_ierrors++;
445 1.1 pk return;
446 1.1 pk }
447 1.1 pk
448 1.1 pk /*
449 1.1 pk * Pull packet off interface.
450 1.1 pk */
451 1.1 pk m = qe_get(sc, idx, len);
452 1.1 pk if (m == NULL) {
453 1.1 pk ifp->if_ierrors++;
454 1.1 pk return;
455 1.1 pk }
456 1.1 pk ifp->if_ipackets++;
457 1.1 pk
458 1.1 pk #if NBPFILTER > 0
459 1.1 pk /*
460 1.1 pk * Check if there's a BPF listener on this interface.
461 1.1 pk * If so, hand off the raw packet to BPF.
462 1.1 pk */
463 1.1 pk if (ifp->if_bpf)
464 1.1 pk bpf_mtap(ifp->if_bpf, m);
465 1.1 pk #endif
466 1.6 thorpej /* Pass the packet up. */
467 1.6 thorpej (*ifp->if_input)(ifp, m);
468 1.1 pk }
469 1.1 pk
470 1.1 pk /*
471 1.1 pk * Start output on interface.
472 1.1 pk * We make two assumptions here:
473 1.1 pk * 1) that the current priority is set to splnet _before_ this code
474 1.1 pk * is called *and* is returned to the appropriate priority after
475 1.1 pk * return
476 1.1 pk * 2) that the IFF_OACTIVE flag is checked before this code is called
477 1.1 pk * (i.e. that the output part of the interface is idle)
478 1.1 pk */
479 1.1 pk void
480 1.1 pk qestart(ifp)
481 1.1 pk struct ifnet *ifp;
482 1.1 pk {
483 1.1 pk struct qe_softc *sc = (struct qe_softc *)ifp->if_softc;
484 1.1 pk struct qec_xd *txd = sc->sc_rb.rb_txd;
485 1.1 pk struct mbuf *m;
486 1.1 pk unsigned int bix, len;
487 1.1 pk unsigned int ntbuf = sc->sc_rb.rb_ntbuf;
488 1.1 pk
489 1.1 pk if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
490 1.1 pk return;
491 1.1 pk
492 1.1 pk bix = sc->sc_rb.rb_tdhead;
493 1.1 pk
494 1.1 pk for (;;) {
495 1.13 thorpej IFQ_DEQUEUE(&ifp->if_snd, m);
496 1.1 pk if (m == 0)
497 1.1 pk break;
498 1.1 pk
499 1.1 pk #if NBPFILTER > 0
500 1.1 pk /*
501 1.1 pk * If BPF is listening on this interface, let it see the
502 1.1 pk * packet before we commit it to the wire.
503 1.1 pk */
504 1.1 pk if (ifp->if_bpf)
505 1.1 pk bpf_mtap(ifp->if_bpf, m);
506 1.1 pk #endif
507 1.1 pk
508 1.1 pk /*
509 1.1 pk * Copy the mbuf chain into the transmit buffer.
510 1.1 pk */
511 1.1 pk len = qe_put(sc, bix, m);
512 1.1 pk
513 1.1 pk /*
514 1.1 pk * Initialize transmit registers and start transmission
515 1.1 pk */
516 1.1 pk txd[bix].xd_flags = QEC_XD_OWN | QEC_XD_SOP | QEC_XD_EOP |
517 1.1 pk (len & QEC_XD_LENGTH);
518 1.1 pk bus_space_write_4(sc->sc_bustag, sc->sc_cr, QE_CRI_CTRL,
519 1.1 pk QE_CR_CTRL_TWAKEUP);
520 1.1 pk
521 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
522 1.1 pk bix = 0;
523 1.1 pk
524 1.1 pk if (++sc->sc_rb.rb_td_nbusy == ntbuf) {
525 1.1 pk ifp->if_flags |= IFF_OACTIVE;
526 1.1 pk break;
527 1.1 pk }
528 1.1 pk }
529 1.1 pk
530 1.1 pk sc->sc_rb.rb_tdhead = bix;
531 1.1 pk }
532 1.1 pk
533 1.1 pk void
534 1.1 pk qestop(sc)
535 1.1 pk struct qe_softc *sc;
536 1.1 pk {
537 1.1 pk bus_space_tag_t t = sc->sc_bustag;
538 1.1 pk bus_space_handle_t mr = sc->sc_mr;
539 1.1 pk bus_space_handle_t cr = sc->sc_cr;
540 1.1 pk int n;
541 1.1 pk
542 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
543 1.4 mrg (void)&t;
544 1.4 mrg #endif
545 1.1 pk /* Stop the schwurst */
546 1.1 pk bus_space_write_1(t, mr, QE_MRI_BIUCC, QE_MR_BIUCC_SWRST);
547 1.1 pk for (n = 200; n > 0; n--) {
548 1.1 pk if ((bus_space_read_1(t, mr, QE_MRI_BIUCC) &
549 1.1 pk QE_MR_BIUCC_SWRST) == 0)
550 1.1 pk break;
551 1.1 pk DELAY(20);
552 1.1 pk }
553 1.1 pk
554 1.1 pk /* then reset */
555 1.1 pk bus_space_write_4(t, cr, QE_CRI_CTRL, QE_CR_CTRL_RESET);
556 1.1 pk for (n = 200; n > 0; n--) {
557 1.1 pk if ((bus_space_read_4(t, cr, QE_CRI_CTRL) &
558 1.1 pk QE_CR_CTRL_RESET) == 0)
559 1.1 pk break;
560 1.1 pk DELAY(20);
561 1.1 pk }
562 1.1 pk }
563 1.1 pk
564 1.1 pk /*
565 1.1 pk * Reset interface.
566 1.1 pk */
567 1.1 pk void
568 1.1 pk qereset(sc)
569 1.1 pk struct qe_softc *sc;
570 1.1 pk {
571 1.1 pk int s;
572 1.1 pk
573 1.1 pk s = splnet();
574 1.1 pk qestop(sc);
575 1.1 pk qeinit(sc);
576 1.1 pk splx(s);
577 1.1 pk }
578 1.1 pk
579 1.1 pk void
580 1.1 pk qewatchdog(ifp)
581 1.1 pk struct ifnet *ifp;
582 1.1 pk {
583 1.1 pk struct qe_softc *sc = ifp->if_softc;
584 1.1 pk
585 1.1 pk log(LOG_ERR, "%s: device timeout\n", sc->sc_dev.dv_xname);
586 1.7 pk ifp->if_oerrors++;
587 1.1 pk
588 1.1 pk qereset(sc);
589 1.1 pk }
590 1.1 pk
591 1.1 pk /*
592 1.1 pk * Interrupt dispatch.
593 1.1 pk */
594 1.1 pk int
595 1.1 pk qeintr(arg)
596 1.1 pk void *arg;
597 1.1 pk {
598 1.1 pk struct qe_softc *sc = (struct qe_softc *)arg;
599 1.1 pk bus_space_tag_t t = sc->sc_bustag;
600 1.1 pk u_int32_t qecstat, qestat;
601 1.1 pk int r = 0;
602 1.1 pk
603 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
604 1.4 mrg (void)&t;
605 1.4 mrg #endif
606 1.1 pk /* Read QEC status and channel status */
607 1.1 pk qecstat = bus_space_read_4(t, sc->sc_qr, QEC_QRI_STAT);
608 1.7 pk #ifdef QEDEBUG
609 1.7 pk if (sc->sc_debug) {
610 1.7 pk printf("qe%d: intr: qecstat=%x\n", sc->sc_channel, qecstat);
611 1.7 pk }
612 1.7 pk #endif
613 1.1 pk
614 1.1 pk /* Filter out status for this channel */
615 1.1 pk qecstat = qecstat >> (4 * sc->sc_channel);
616 1.1 pk if ((qecstat & 0xf) == 0)
617 1.1 pk return (r);
618 1.1 pk
619 1.1 pk qestat = bus_space_read_4(t, sc->sc_cr, QE_CRI_STAT);
620 1.1 pk
621 1.7 pk #ifdef QEDEBUG
622 1.7 pk if (sc->sc_debug) {
623 1.7 pk char bits[64]; int i;
624 1.7 pk bus_space_tag_t t = sc->sc_bustag;
625 1.7 pk bus_space_handle_t mr = sc->sc_mr;
626 1.7 pk
627 1.7 pk printf("qe%d: intr: qestat=%s\n", sc->sc_channel,
628 1.7 pk bitmask_snprintf(qestat, QE_CR_STAT_BITS, bits, sizeof(bits)));
629 1.7 pk
630 1.7 pk printf("MACE registers:\n");
631 1.7 pk for (i = 0 ; i < 32; i++) {
632 1.7 pk printf(" m[%d]=%x,", i, bus_space_read_1(t, mr, i));
633 1.7 pk if (((i+1) & 7) == 0)
634 1.7 pk printf("\n");
635 1.7 pk }
636 1.7 pk }
637 1.7 pk #endif
638 1.7 pk
639 1.1 pk if (qestat & QE_CR_STAT_ALLERRORS) {
640 1.7 pk #ifdef QEDEBUG
641 1.16 christos if (sc->sc_debug) {
642 1.16 christos char bits[64];
643 1.16 christos printf("qe%d: eint: qestat=%s\n", sc->sc_channel,
644 1.16 christos bitmask_snprintf(qestat, QE_CR_STAT_BITS, bits,
645 1.16 christos sizeof(bits)));
646 1.16 christos }
647 1.7 pk #endif
648 1.1 pk r |= qe_eint(sc, qestat);
649 1.1 pk if (r == -1)
650 1.1 pk return (1);
651 1.1 pk }
652 1.1 pk
653 1.1 pk if (qestat & QE_CR_STAT_TXIRQ)
654 1.1 pk r |= qe_tint(sc);
655 1.1 pk
656 1.1 pk if (qestat & QE_CR_STAT_RXIRQ)
657 1.1 pk r |= qe_rint(sc);
658 1.1 pk
659 1.1 pk return (r);
660 1.1 pk }
661 1.1 pk
662 1.1 pk /*
663 1.1 pk * Transmit interrupt.
664 1.1 pk */
665 1.1 pk int
666 1.1 pk qe_tint(sc)
667 1.1 pk struct qe_softc *sc;
668 1.1 pk {
669 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
670 1.1 pk unsigned int bix, txflags;
671 1.1 pk
672 1.1 pk bix = sc->sc_rb.rb_tdtail;
673 1.1 pk
674 1.1 pk for (;;) {
675 1.1 pk if (sc->sc_rb.rb_td_nbusy <= 0)
676 1.1 pk break;
677 1.1 pk
678 1.1 pk txflags = sc->sc_rb.rb_txd[bix].xd_flags;
679 1.1 pk
680 1.1 pk if (txflags & QEC_XD_OWN)
681 1.1 pk break;
682 1.1 pk
683 1.1 pk ifp->if_flags &= ~IFF_OACTIVE;
684 1.1 pk ifp->if_opackets++;
685 1.1 pk
686 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
687 1.1 pk bix = 0;
688 1.1 pk
689 1.1 pk --sc->sc_rb.rb_td_nbusy;
690 1.1 pk }
691 1.1 pk
692 1.1 pk sc->sc_rb.rb_tdtail = bix;
693 1.1 pk
694 1.1 pk qestart(ifp);
695 1.1 pk
696 1.1 pk if (sc->sc_rb.rb_td_nbusy == 0)
697 1.1 pk ifp->if_timer = 0;
698 1.1 pk
699 1.1 pk return (1);
700 1.1 pk }
701 1.1 pk
702 1.1 pk /*
703 1.1 pk * Receive interrupt.
704 1.1 pk */
705 1.1 pk int
706 1.1 pk qe_rint(sc)
707 1.1 pk struct qe_softc *sc;
708 1.1 pk {
709 1.1 pk struct qec_xd *xd = sc->sc_rb.rb_rxd;
710 1.1 pk unsigned int bix, len;
711 1.1 pk unsigned int nrbuf = sc->sc_rb.rb_nrbuf;
712 1.7 pk #ifdef QEDEBUG
713 1.7 pk int npackets = 0;
714 1.7 pk #endif
715 1.1 pk
716 1.1 pk bix = sc->sc_rb.rb_rdtail;
717 1.1 pk
718 1.1 pk /*
719 1.1 pk * Process all buffers with valid data.
720 1.1 pk */
721 1.1 pk for (;;) {
722 1.1 pk len = xd[bix].xd_flags;
723 1.1 pk if (len & QEC_XD_OWN)
724 1.1 pk break;
725 1.1 pk
726 1.7 pk #ifdef QEDEBUG
727 1.7 pk npackets++;
728 1.7 pk #endif
729 1.7 pk
730 1.1 pk len &= QEC_XD_LENGTH;
731 1.1 pk len -= 4;
732 1.1 pk qe_read(sc, bix, len);
733 1.1 pk
734 1.1 pk /* ... */
735 1.1 pk xd[(bix+nrbuf) % QEC_XD_RING_MAXSIZE].xd_flags =
736 1.1 pk QEC_XD_OWN | (QE_PKT_BUF_SZ & QEC_XD_LENGTH);
737 1.1 pk
738 1.1 pk if (++bix == QEC_XD_RING_MAXSIZE)
739 1.1 pk bix = 0;
740 1.1 pk }
741 1.7 pk #ifdef QEDEBUG
742 1.16 christos if (npackets == 0 && sc->sc_debug)
743 1.7 pk printf("%s: rint: no packets; rb index %d; status 0x%x\n",
744 1.7 pk sc->sc_dev.dv_xname, bix, len);
745 1.7 pk #endif
746 1.1 pk
747 1.1 pk sc->sc_rb.rb_rdtail = bix;
748 1.1 pk
749 1.1 pk return (1);
750 1.1 pk }
751 1.1 pk
752 1.1 pk /*
753 1.1 pk * Error interrupt.
754 1.1 pk */
755 1.1 pk int
756 1.1 pk qe_eint(sc, why)
757 1.1 pk struct qe_softc *sc;
758 1.1 pk u_int32_t why;
759 1.1 pk {
760 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
761 1.1 pk int r = 0, rst = 0;
762 1.1 pk
763 1.1 pk if (why & QE_CR_STAT_EDEFER) {
764 1.1 pk printf("%s: excessive tx defers.\n", sc->sc_dev.dv_xname);
765 1.1 pk r |= 1;
766 1.1 pk ifp->if_oerrors++;
767 1.1 pk }
768 1.1 pk
769 1.1 pk if (why & QE_CR_STAT_CLOSS) {
770 1.1 pk printf("%s: no carrier, link down?\n", sc->sc_dev.dv_xname);
771 1.1 pk ifp->if_oerrors++;
772 1.1 pk r |= 1;
773 1.1 pk }
774 1.1 pk
775 1.1 pk if (why & QE_CR_STAT_ERETRIES) {
776 1.1 pk printf("%s: excessive tx retries\n", sc->sc_dev.dv_xname);
777 1.1 pk ifp->if_oerrors++;
778 1.1 pk r |= 1;
779 1.1 pk rst = 1;
780 1.1 pk }
781 1.1 pk
782 1.1 pk
783 1.1 pk if (why & QE_CR_STAT_LCOLL) {
784 1.1 pk printf("%s: late tx transmission\n", sc->sc_dev.dv_xname);
785 1.1 pk ifp->if_oerrors++;
786 1.1 pk r |= 1;
787 1.1 pk rst = 1;
788 1.1 pk }
789 1.1 pk
790 1.1 pk if (why & QE_CR_STAT_FUFLOW) {
791 1.1 pk printf("%s: tx fifo underflow\n", sc->sc_dev.dv_xname);
792 1.1 pk ifp->if_oerrors++;
793 1.1 pk r |= 1;
794 1.1 pk rst = 1;
795 1.1 pk }
796 1.1 pk
797 1.1 pk if (why & QE_CR_STAT_JERROR) {
798 1.1 pk printf("%s: jabber seen\n", sc->sc_dev.dv_xname);
799 1.1 pk r |= 1;
800 1.1 pk }
801 1.1 pk
802 1.1 pk if (why & QE_CR_STAT_BERROR) {
803 1.1 pk printf("%s: babble seen\n", sc->sc_dev.dv_xname);
804 1.1 pk r |= 1;
805 1.1 pk }
806 1.1 pk
807 1.1 pk if (why & QE_CR_STAT_TCCOFLOW) {
808 1.1 pk ifp->if_collisions += 256;
809 1.1 pk ifp->if_oerrors += 256;
810 1.1 pk r |= 1;
811 1.1 pk }
812 1.1 pk
813 1.1 pk if (why & QE_CR_STAT_TXDERROR) {
814 1.1 pk printf("%s: tx descriptor is bad\n", sc->sc_dev.dv_xname);
815 1.1 pk rst = 1;
816 1.1 pk r |= 1;
817 1.1 pk }
818 1.1 pk
819 1.1 pk if (why & QE_CR_STAT_TXLERR) {
820 1.1 pk printf("%s: tx late error\n", sc->sc_dev.dv_xname);
821 1.1 pk ifp->if_oerrors++;
822 1.1 pk rst = 1;
823 1.1 pk r |= 1;
824 1.1 pk }
825 1.1 pk
826 1.1 pk if (why & QE_CR_STAT_TXPERR) {
827 1.1 pk printf("%s: tx dma parity error\n", sc->sc_dev.dv_xname);
828 1.1 pk ifp->if_oerrors++;
829 1.1 pk rst = 1;
830 1.1 pk r |= 1;
831 1.1 pk }
832 1.1 pk
833 1.1 pk if (why & QE_CR_STAT_TXSERR) {
834 1.1 pk printf("%s: tx dma sbus error ack\n", sc->sc_dev.dv_xname);
835 1.1 pk ifp->if_oerrors++;
836 1.1 pk rst = 1;
837 1.1 pk r |= 1;
838 1.1 pk }
839 1.1 pk
840 1.1 pk if (why & QE_CR_STAT_RCCOFLOW) {
841 1.1 pk ifp->if_collisions += 256;
842 1.1 pk ifp->if_ierrors += 256;
843 1.1 pk r |= 1;
844 1.1 pk }
845 1.1 pk
846 1.1 pk if (why & QE_CR_STAT_RUOFLOW) {
847 1.1 pk ifp->if_ierrors += 256;
848 1.1 pk r |= 1;
849 1.1 pk }
850 1.1 pk
851 1.1 pk if (why & QE_CR_STAT_MCOFLOW) {
852 1.1 pk ifp->if_ierrors += 256;
853 1.1 pk r |= 1;
854 1.1 pk }
855 1.1 pk
856 1.1 pk if (why & QE_CR_STAT_RXFOFLOW) {
857 1.1 pk printf("%s: rx fifo overflow\n", sc->sc_dev.dv_xname);
858 1.1 pk ifp->if_ierrors++;
859 1.1 pk r |= 1;
860 1.1 pk }
861 1.1 pk
862 1.1 pk if (why & QE_CR_STAT_RLCOLL) {
863 1.1 pk printf("%s: rx late collision\n", sc->sc_dev.dv_xname);
864 1.1 pk ifp->if_ierrors++;
865 1.1 pk ifp->if_collisions++;
866 1.1 pk r |= 1;
867 1.1 pk }
868 1.1 pk
869 1.1 pk if (why & QE_CR_STAT_FCOFLOW) {
870 1.1 pk ifp->if_ierrors += 256;
871 1.1 pk r |= 1;
872 1.1 pk }
873 1.1 pk
874 1.1 pk if (why & QE_CR_STAT_CECOFLOW) {
875 1.1 pk ifp->if_ierrors += 256;
876 1.1 pk r |= 1;
877 1.1 pk }
878 1.1 pk
879 1.1 pk if (why & QE_CR_STAT_RXDROP) {
880 1.1 pk printf("%s: rx packet dropped\n", sc->sc_dev.dv_xname);
881 1.1 pk ifp->if_ierrors++;
882 1.1 pk r |= 1;
883 1.1 pk }
884 1.1 pk
885 1.1 pk if (why & QE_CR_STAT_RXSMALL) {
886 1.1 pk printf("%s: rx buffer too small\n", sc->sc_dev.dv_xname);
887 1.1 pk ifp->if_ierrors++;
888 1.1 pk r |= 1;
889 1.1 pk rst = 1;
890 1.1 pk }
891 1.1 pk
892 1.1 pk if (why & QE_CR_STAT_RXLERR) {
893 1.1 pk printf("%s: rx late error\n", sc->sc_dev.dv_xname);
894 1.1 pk ifp->if_ierrors++;
895 1.1 pk r |= 1;
896 1.1 pk rst = 1;
897 1.1 pk }
898 1.1 pk
899 1.1 pk if (why & QE_CR_STAT_RXPERR) {
900 1.1 pk printf("%s: rx dma parity error\n", sc->sc_dev.dv_xname);
901 1.1 pk ifp->if_ierrors++;
902 1.1 pk r |= 1;
903 1.1 pk rst = 1;
904 1.1 pk }
905 1.1 pk
906 1.1 pk if (why & QE_CR_STAT_RXSERR) {
907 1.1 pk printf("%s: rx dma sbus error ack\n", sc->sc_dev.dv_xname);
908 1.1 pk ifp->if_ierrors++;
909 1.1 pk r |= 1;
910 1.1 pk rst = 1;
911 1.1 pk }
912 1.1 pk
913 1.1 pk if (r == 0)
914 1.1 pk printf("%s: unexpected interrupt error: %08x\n",
915 1.1 pk sc->sc_dev.dv_xname, why);
916 1.1 pk
917 1.1 pk if (rst) {
918 1.1 pk printf("%s: resetting...\n", sc->sc_dev.dv_xname);
919 1.1 pk qereset(sc);
920 1.1 pk return (-1);
921 1.1 pk }
922 1.1 pk
923 1.1 pk return (r);
924 1.1 pk }
925 1.1 pk
926 1.1 pk int
927 1.1 pk qeioctl(ifp, cmd, data)
928 1.1 pk struct ifnet *ifp;
929 1.1 pk u_long cmd;
930 1.1 pk caddr_t data;
931 1.1 pk {
932 1.1 pk struct qe_softc *sc = ifp->if_softc;
933 1.1 pk struct ifaddr *ifa = (struct ifaddr *)data;
934 1.1 pk struct ifreq *ifr = (struct ifreq *)data;
935 1.1 pk int s, error = 0;
936 1.1 pk
937 1.1 pk s = splnet();
938 1.1 pk
939 1.1 pk switch (cmd) {
940 1.1 pk case SIOCSIFADDR:
941 1.1 pk ifp->if_flags |= IFF_UP;
942 1.1 pk switch (ifa->ifa_addr->sa_family) {
943 1.1 pk #ifdef INET
944 1.1 pk case AF_INET:
945 1.1 pk qeinit(sc);
946 1.1 pk arp_ifinit(ifp, ifa);
947 1.1 pk break;
948 1.1 pk #endif /* INET */
949 1.1 pk #ifdef NS
950 1.1 pk case AF_NS:
951 1.1 pk {
952 1.1 pk struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
953 1.1 pk
954 1.1 pk if (ns_nullhost(*ina))
955 1.2 pk ina->x_host =
956 1.2 pk *(union ns_host *)LLADDR(ifp->if_sadl);
957 1.1 pk else
958 1.2 pk bcopy(ina->x_host.c_host, LLADDR(ifp->if_sadl),
959 1.2 pk sizeof(sc->sc_enaddr));
960 1.1 pk /* Set new address. */
961 1.1 pk qeinit(sc);
962 1.1 pk break;
963 1.1 pk }
964 1.1 pk #endif /* NS */
965 1.1 pk default:
966 1.1 pk qeinit(sc);
967 1.1 pk break;
968 1.1 pk }
969 1.1 pk break;
970 1.1 pk
971 1.1 pk case SIOCSIFFLAGS:
972 1.1 pk if ((ifp->if_flags & IFF_UP) == 0 &&
973 1.1 pk (ifp->if_flags & IFF_RUNNING) != 0) {
974 1.1 pk /*
975 1.1 pk * If interface is marked down and it is running, then
976 1.1 pk * stop it.
977 1.1 pk */
978 1.1 pk qestop(sc);
979 1.1 pk ifp->if_flags &= ~IFF_RUNNING;
980 1.5 pk
981 1.1 pk } else if ((ifp->if_flags & IFF_UP) != 0 &&
982 1.5 pk (ifp->if_flags & IFF_RUNNING) == 0) {
983 1.1 pk /*
984 1.1 pk * If interface is marked up and it is stopped, then
985 1.1 pk * start it.
986 1.1 pk */
987 1.1 pk qeinit(sc);
988 1.5 pk
989 1.1 pk } else {
990 1.1 pk /*
991 1.1 pk * Reset the interface to pick up changes in any other
992 1.1 pk * flags that affect hardware registers.
993 1.1 pk */
994 1.1 pk qestop(sc);
995 1.1 pk qeinit(sc);
996 1.1 pk }
997 1.1 pk #ifdef QEDEBUG
998 1.7 pk sc->sc_debug = (ifp->if_flags & IFF_DEBUG) != 0 ? 1 : 0;
999 1.1 pk #endif
1000 1.1 pk break;
1001 1.1 pk
1002 1.1 pk case SIOCADDMULTI:
1003 1.1 pk case SIOCDELMULTI:
1004 1.1 pk error = (cmd == SIOCADDMULTI) ?
1005 1.1 pk ether_addmulti(ifr, &sc->sc_ethercom):
1006 1.1 pk ether_delmulti(ifr, &sc->sc_ethercom);
1007 1.1 pk
1008 1.1 pk if (error == ENETRESET) {
1009 1.1 pk /*
1010 1.1 pk * Multicast list has changed; set the hardware filter
1011 1.1 pk * accordingly.
1012 1.1 pk */
1013 1.1 pk qe_mcreset(sc);
1014 1.1 pk error = 0;
1015 1.1 pk }
1016 1.1 pk break;
1017 1.1 pk
1018 1.1 pk case SIOCGIFMEDIA:
1019 1.1 pk case SIOCSIFMEDIA:
1020 1.1 pk error = ifmedia_ioctl(ifp, ifr, &sc->sc_ifmedia, cmd);
1021 1.1 pk break;
1022 1.1 pk
1023 1.1 pk default:
1024 1.1 pk error = EINVAL;
1025 1.1 pk break;
1026 1.1 pk }
1027 1.1 pk
1028 1.1 pk splx(s);
1029 1.1 pk return (error);
1030 1.1 pk }
1031 1.1 pk
1032 1.1 pk
1033 1.1 pk void
1034 1.1 pk qeinit(sc)
1035 1.1 pk struct qe_softc *sc;
1036 1.1 pk {
1037 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1038 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1039 1.1 pk bus_space_handle_t cr = sc->sc_cr;
1040 1.1 pk bus_space_handle_t mr = sc->sc_mr;
1041 1.1 pk struct qec_softc *qec = sc->sc_qec;
1042 1.1 pk u_int32_t qecaddr;
1043 1.1 pk u_int8_t *ea;
1044 1.7 pk int s;
1045 1.1 pk
1046 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
1047 1.4 mrg (void)&t;
1048 1.4 mrg #endif
1049 1.14 thorpej s = splnet();
1050 1.7 pk
1051 1.1 pk qestop(sc);
1052 1.1 pk
1053 1.1 pk /*
1054 1.1 pk * Allocate descriptor ring and buffers
1055 1.1 pk */
1056 1.1 pk qec_meminit(&sc->sc_rb, QE_PKT_BUF_SZ);
1057 1.1 pk
1058 1.1 pk /* Channel registers: */
1059 1.1 pk bus_space_write_4(t, cr, QE_CRI_RXDS, (u_int32_t)sc->sc_rb.rb_rxddma);
1060 1.1 pk bus_space_write_4(t, cr, QE_CRI_TXDS, (u_int32_t)sc->sc_rb.rb_txddma);
1061 1.1 pk
1062 1.1 pk bus_space_write_4(t, cr, QE_CRI_RIMASK, 0);
1063 1.1 pk bus_space_write_4(t, cr, QE_CRI_TIMASK, 0);
1064 1.1 pk bus_space_write_4(t, cr, QE_CRI_QMASK, 0);
1065 1.1 pk bus_space_write_4(t, cr, QE_CRI_MMASK, QE_CR_MMASK_RXCOLL);
1066 1.1 pk bus_space_write_4(t, cr, QE_CRI_CCNT, 0);
1067 1.1 pk bus_space_write_4(t, cr, QE_CRI_PIPG, 0);
1068 1.1 pk
1069 1.1 pk qecaddr = sc->sc_channel * qec->sc_msize;
1070 1.1 pk bus_space_write_4(t, cr, QE_CRI_RXWBUF, qecaddr);
1071 1.1 pk bus_space_write_4(t, cr, QE_CRI_RXRBUF, qecaddr);
1072 1.1 pk bus_space_write_4(t, cr, QE_CRI_TXWBUF, qecaddr + qec->sc_rsize);
1073 1.1 pk bus_space_write_4(t, cr, QE_CRI_TXRBUF, qecaddr + qec->sc_rsize);
1074 1.1 pk
1075 1.1 pk /* MACE registers: */
1076 1.1 pk bus_space_write_1(t, mr, QE_MRI_PHYCC, QE_MR_PHYCC_ASEL);
1077 1.1 pk bus_space_write_1(t, mr, QE_MRI_XMTFC, QE_MR_XMTFC_APADXMT);
1078 1.1 pk bus_space_write_1(t, mr, QE_MRI_RCVFC, 0);
1079 1.7 pk
1080 1.7 pk /*
1081 1.7 pk * Mask MACE's receive interrupt, since we're being notified
1082 1.7 pk * by the QEC after DMA completes.
1083 1.7 pk */
1084 1.1 pk bus_space_write_1(t, mr, QE_MRI_IMR,
1085 1.1 pk QE_MR_IMR_CERRM | QE_MR_IMR_RCVINTM);
1086 1.7 pk
1087 1.1 pk bus_space_write_1(t, mr, QE_MRI_BIUCC,
1088 1.1 pk QE_MR_BIUCC_BSWAP | QE_MR_BIUCC_64TS);
1089 1.1 pk
1090 1.1 pk bus_space_write_1(t, mr, QE_MRI_FIFOFC,
1091 1.1 pk QE_MR_FIFOCC_TXF16 | QE_MR_FIFOCC_RXF32 |
1092 1.1 pk QE_MR_FIFOCC_RFWU | QE_MR_FIFOCC_TFWU);
1093 1.1 pk
1094 1.1 pk bus_space_write_1(t, mr, QE_MRI_PLSCC, QE_MR_PLSCC_TP);
1095 1.1 pk
1096 1.1 pk /*
1097 1.1 pk * Station address
1098 1.1 pk */
1099 1.1 pk ea = sc->sc_enaddr;
1100 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1101 1.1 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_PHYADDR);
1102 1.7 pk bus_space_write_multi_1(t, mr, QE_MRI_PADR, ea, 6);
1103 1.1 pk
1104 1.1 pk /* Apply media settings */
1105 1.1 pk qe_ifmedia_upd(ifp);
1106 1.1 pk
1107 1.1 pk /*
1108 1.7 pk * Clear Logical address filter
1109 1.1 pk */
1110 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1111 1.1 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1112 1.7 pk bus_space_set_multi_1(t, mr, QE_MRI_LADRF, 0, 8);
1113 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1114 1.1 pk
1115 1.1 pk /* Clear missed packet count (register cleared on read) */
1116 1.1 pk (void)bus_space_read_1(t, mr, QE_MRI_MPC);
1117 1.1 pk
1118 1.7 pk #if 0
1119 1.7 pk /* test register: */
1120 1.7 pk bus_space_write_1(t, mr, QE_MRI_UTR, 0);
1121 1.7 pk #endif
1122 1.1 pk
1123 1.5 pk /* Reset multicast filter */
1124 1.5 pk qe_mcreset(sc);
1125 1.5 pk
1126 1.1 pk ifp->if_flags |= IFF_RUNNING;
1127 1.1 pk ifp->if_flags &= ~IFF_OACTIVE;
1128 1.1 pk splx(s);
1129 1.1 pk }
1130 1.1 pk
1131 1.1 pk /*
1132 1.1 pk * Reset multicast filter.
1133 1.1 pk */
1134 1.1 pk void
1135 1.1 pk qe_mcreset(sc)
1136 1.1 pk struct qe_softc *sc;
1137 1.1 pk {
1138 1.1 pk struct ethercom *ec = &sc->sc_ethercom;
1139 1.1 pk struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1140 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1141 1.1 pk bus_space_handle_t mr = sc->sc_mr;
1142 1.1 pk struct ether_multi *enm;
1143 1.1 pk struct ether_multistep step;
1144 1.1 pk u_int32_t crc;
1145 1.1 pk u_int16_t hash[4];
1146 1.5 pk u_int8_t octet, maccc, *ladrp = (u_int8_t *)&hash[0];
1147 1.1 pk int i, j;
1148 1.1 pk
1149 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
1150 1.4 mrg (void)&t;
1151 1.4 mrg #endif
1152 1.5 pk
1153 1.7 pk /* We also enable transmitter & receiver here */
1154 1.5 pk maccc = QE_MR_MACCC_ENXMT | QE_MR_MACCC_ENRCV;
1155 1.5 pk
1156 1.5 pk if (ifp->if_flags & IFF_PROMISC) {
1157 1.5 pk maccc |= QE_MR_MACCC_PROM;
1158 1.5 pk bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
1159 1.5 pk return;
1160 1.5 pk }
1161 1.5 pk
1162 1.1 pk if (ifp->if_flags & IFF_ALLMULTI) {
1163 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1164 1.1 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1165 1.7 pk bus_space_set_multi_1(t, mr, QE_MRI_LADRF, 0xff, 8);
1166 1.1 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1167 1.5 pk bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
1168 1.5 pk return;
1169 1.5 pk }
1170 1.5 pk
1171 1.5 pk hash[3] = hash[2] = hash[1] = hash[0] = 0;
1172 1.1 pk
1173 1.5 pk ETHER_FIRST_MULTI(step, ec, enm);
1174 1.5 pk while (enm != NULL) {
1175 1.23 wiz if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
1176 1.5 pk ETHER_ADDR_LEN) != 0) {
1177 1.5 pk /*
1178 1.5 pk * We must listen to a range of multicast
1179 1.5 pk * addresses. For now, just accept all
1180 1.5 pk * multicasts, rather than trying to set only
1181 1.5 pk * those filter bits needed to match the range.
1182 1.5 pk * (At this time, the only use of address
1183 1.5 pk * ranges is for IP multicast routing, for
1184 1.5 pk * which the range is big enough to require
1185 1.5 pk * all bits set.)
1186 1.5 pk */
1187 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1188 1.5 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1189 1.7 pk bus_space_set_multi_1(t, mr, QE_MRI_LADRF, 0xff, 8);
1190 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1191 1.5 pk ifp->if_flags |= IFF_ALLMULTI;
1192 1.5 pk break;
1193 1.5 pk }
1194 1.1 pk
1195 1.5 pk crc = 0xffffffff;
1196 1.1 pk
1197 1.5 pk for (i = 0; i < ETHER_ADDR_LEN; i++) {
1198 1.5 pk octet = enm->enm_addrlo[i];
1199 1.1 pk
1200 1.5 pk for (j = 0; j < 8; j++) {
1201 1.5 pk if ((crc & 1) ^ (octet & 1)) {
1202 1.5 pk crc >>= 1;
1203 1.5 pk crc ^= MC_POLY_LE;
1204 1.1 pk }
1205 1.5 pk else
1206 1.5 pk crc >>= 1;
1207 1.5 pk octet >>= 1;
1208 1.1 pk }
1209 1.1 pk }
1210 1.1 pk
1211 1.5 pk crc >>= 26;
1212 1.5 pk hash[crc >> 4] |= 1 << (crc & 0xf);
1213 1.5 pk ETHER_NEXT_MULTI(step, enm);
1214 1.1 pk }
1215 1.1 pk
1216 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC,
1217 1.5 pk QE_MR_IAC_ADDRCHG | QE_MR_IAC_LOGADDR);
1218 1.7 pk bus_space_write_multi_1(t, mr, QE_MRI_LADRF, ladrp, 8);
1219 1.5 pk bus_space_write_1(t, mr, QE_MRI_IAC, 0);
1220 1.5 pk bus_space_write_1(t, mr, QE_MRI_MACCC, maccc);
1221 1.1 pk }
1222 1.1 pk
1223 1.1 pk /*
1224 1.1 pk * Get current media settings.
1225 1.1 pk */
1226 1.1 pk void
1227 1.1 pk qe_ifmedia_sts(ifp, ifmr)
1228 1.1 pk struct ifnet *ifp;
1229 1.1 pk struct ifmediareq *ifmr;
1230 1.1 pk {
1231 1.1 pk struct qe_softc *sc = ifp->if_softc;
1232 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1233 1.1 pk bus_space_handle_t mr = sc->sc_mr;
1234 1.1 pk u_int8_t v;
1235 1.1 pk
1236 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
1237 1.4 mrg (void)&t;
1238 1.4 mrg #endif
1239 1.1 pk v = bus_space_read_1(t, mr, QE_MRI_PLSCC);
1240 1.1 pk
1241 1.1 pk switch (bus_space_read_1(t, mr, QE_MRI_PLSCC) & QE_MR_PLSCC_PORTMASK) {
1242 1.1 pk case QE_MR_PLSCC_TP:
1243 1.1 pk ifmr->ifm_active = IFM_ETHER | IFM_10_T;
1244 1.1 pk break;
1245 1.1 pk case QE_MR_PLSCC_AUI:
1246 1.1 pk ifmr->ifm_active = IFM_ETHER | IFM_10_5;
1247 1.1 pk break;
1248 1.1 pk case QE_MR_PLSCC_GPSI:
1249 1.1 pk case QE_MR_PLSCC_DAI:
1250 1.1 pk /* ... */
1251 1.1 pk break;
1252 1.1 pk }
1253 1.1 pk
1254 1.1 pk v = bus_space_read_1(t, mr, QE_MRI_PHYCC);
1255 1.1 pk ifmr->ifm_status |= IFM_AVALID;
1256 1.1 pk if ((v & QE_MR_PHYCC_LNKFL) != 0)
1257 1.1 pk ifmr->ifm_status &= ~IFM_ACTIVE;
1258 1.1 pk else
1259 1.1 pk ifmr->ifm_status |= IFM_ACTIVE;
1260 1.1 pk
1261 1.1 pk }
1262 1.1 pk
1263 1.1 pk /*
1264 1.1 pk * Set media options.
1265 1.1 pk */
1266 1.1 pk int
1267 1.1 pk qe_ifmedia_upd(ifp)
1268 1.1 pk struct ifnet *ifp;
1269 1.1 pk {
1270 1.1 pk struct qe_softc *sc = ifp->if_softc;
1271 1.1 pk struct ifmedia *ifm = &sc->sc_ifmedia;
1272 1.1 pk bus_space_tag_t t = sc->sc_bustag;
1273 1.1 pk bus_space_handle_t mr = sc->sc_mr;
1274 1.1 pk int newmedia = ifm->ifm_media;
1275 1.1 pk u_int8_t plscc, phycc;
1276 1.1 pk
1277 1.4 mrg #if defined(SUN4U) || defined(__GNUC__)
1278 1.4 mrg (void)&t;
1279 1.4 mrg #endif
1280 1.1 pk if (IFM_TYPE(newmedia) != IFM_ETHER)
1281 1.1 pk return (EINVAL);
1282 1.1 pk
1283 1.1 pk plscc = bus_space_read_1(t, mr, QE_MRI_PLSCC) & ~QE_MR_PLSCC_PORTMASK;
1284 1.1 pk phycc = bus_space_read_1(t, mr, QE_MRI_PHYCC) & ~QE_MR_PHYCC_ASEL;
1285 1.1 pk
1286 1.1 pk if (IFM_SUBTYPE(newmedia) == IFM_AUTO)
1287 1.1 pk phycc |= QE_MR_PHYCC_ASEL;
1288 1.1 pk else if (IFM_SUBTYPE(newmedia) == IFM_10_T)
1289 1.1 pk plscc |= QE_MR_PLSCC_TP;
1290 1.1 pk else if (IFM_SUBTYPE(newmedia) == IFM_10_5)
1291 1.1 pk plscc |= QE_MR_PLSCC_AUI;
1292 1.1 pk
1293 1.1 pk bus_space_write_1(t, mr, QE_MRI_PLSCC, plscc);
1294 1.1 pk bus_space_write_1(t, mr, QE_MRI_PHYCC, phycc);
1295 1.1 pk
1296 1.1 pk return (0);
1297 1.1 pk }
1298